blob: 9c2ab73a7ae3520d49744f72fc1b5a8475d7dfd4 [file] [log] [blame]
Alex Deucheraaa36a92015-04-20 17:31:14 -04001/*
2 * Copyright 2014 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 */
23
24#include <linux/firmware.h>
25#include <linux/seq_file.h>
26#include "drmP.h"
27#include "amdgpu.h"
28#include "amdgpu_pm.h"
29#include "amdgpu_atombios.h"
30#include "vid.h"
31#include "vi_dpm.h"
32#include "amdgpu_dpm.h"
33#include "cz_dpm.h"
34#include "cz_ppsmc.h"
35#include "atom.h"
36
37#include "smu/smu_8_0_d.h"
38#include "smu/smu_8_0_sh_mask.h"
39#include "gca/gfx_8_0_d.h"
40#include "gca/gfx_8_0_sh_mask.h"
41#include "gmc/gmc_8_1_d.h"
42#include "bif/bif_5_1_d.h"
43#include "gfx_v8_0.h"
44
Sonny Jiang564ea792015-05-12 16:13:35 -040045static void cz_dpm_powergate_uvd(struct amdgpu_device *adev, bool gate);
Sonny Jiangb7a077692015-05-28 15:47:53 -040046static void cz_dpm_powergate_vce(struct amdgpu_device *adev, bool gate);
Sonny Jiang564ea792015-05-12 16:13:35 -040047
Alex Deucheraaa36a92015-04-20 17:31:14 -040048static struct cz_ps *cz_get_ps(struct amdgpu_ps *rps)
49{
50 struct cz_ps *ps = rps->ps_priv;
51
52 return ps;
53}
54
55static struct cz_power_info *cz_get_pi(struct amdgpu_device *adev)
56{
57 struct cz_power_info *pi = adev->pm.dpm.priv;
58
59 return pi;
60}
61
62static uint16_t cz_convert_8bit_index_to_voltage(struct amdgpu_device *adev,
63 uint16_t voltage)
64{
65 uint16_t tmp = 6200 - voltage * 25;
66
67 return tmp;
68}
69
70static void cz_construct_max_power_limits_table(struct amdgpu_device *adev,
71 struct amdgpu_clock_and_voltage_limits *table)
72{
73 struct cz_power_info *pi = cz_get_pi(adev);
74 struct amdgpu_clock_voltage_dependency_table *dep_table =
75 &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
76
77 if (dep_table->count > 0) {
78 table->sclk = dep_table->entries[dep_table->count - 1].clk;
79 table->vddc = cz_convert_8bit_index_to_voltage(adev,
80 dep_table->entries[dep_table->count - 1].v);
81 }
82
83 table->mclk = pi->sys_info.nbp_memory_clock[0];
84
85}
86
87union igp_info {
88 struct _ATOM_INTEGRATED_SYSTEM_INFO info;
89 struct _ATOM_INTEGRATED_SYSTEM_INFO_V1_7 info_7;
90 struct _ATOM_INTEGRATED_SYSTEM_INFO_V1_8 info_8;
91 struct _ATOM_INTEGRATED_SYSTEM_INFO_V1_9 info_9;
92};
93
94static int cz_parse_sys_info_table(struct amdgpu_device *adev)
95{
96 struct cz_power_info *pi = cz_get_pi(adev);
97 struct amdgpu_mode_info *mode_info = &adev->mode_info;
98 int index = GetIndexIntoMasterTable(DATA, IntegratedSystemInfo);
99 union igp_info *igp_info;
100 u8 frev, crev;
101 u16 data_offset;
102 int i = 0;
103
104 if (amdgpu_atom_parse_data_header(mode_info->atom_context, index, NULL,
105 &frev, &crev, &data_offset)) {
106 igp_info = (union igp_info *)(mode_info->atom_context->bios +
107 data_offset);
108
109 if (crev != 9) {
110 DRM_ERROR("Unsupported IGP table: %d %d\n", frev, crev);
111 return -EINVAL;
112 }
113 pi->sys_info.bootup_sclk =
114 le32_to_cpu(igp_info->info_9.ulBootUpEngineClock);
115 pi->sys_info.bootup_uma_clk =
116 le32_to_cpu(igp_info->info_9.ulBootUpUMAClock);
117 pi->sys_info.dentist_vco_freq =
118 le32_to_cpu(igp_info->info_9.ulDentistVCOFreq);
119 pi->sys_info.bootup_nb_voltage_index =
120 le16_to_cpu(igp_info->info_9.usBootUpNBVoltage);
121
122 if (igp_info->info_9.ucHtcTmpLmt == 0)
123 pi->sys_info.htc_tmp_lmt = 203;
124 else
125 pi->sys_info.htc_tmp_lmt = igp_info->info_9.ucHtcTmpLmt;
126
127 if (igp_info->info_9.ucHtcHystLmt == 0)
128 pi->sys_info.htc_hyst_lmt = 5;
129 else
130 pi->sys_info.htc_hyst_lmt = igp_info->info_9.ucHtcHystLmt;
131
132 if (pi->sys_info.htc_tmp_lmt <= pi->sys_info.htc_hyst_lmt) {
133 DRM_ERROR("The htcTmpLmt should be larger than htcHystLmt.\n");
134 return -EINVAL;
135 }
136
137 if (le32_to_cpu(igp_info->info_9.ulSystemConfig) & (1 << 3) &&
138 pi->enable_nb_ps_policy)
139 pi->sys_info.nb_dpm_enable = true;
140 else
141 pi->sys_info.nb_dpm_enable = false;
142
143 for (i = 0; i < CZ_NUM_NBPSTATES; i++) {
144 if (i < CZ_NUM_NBPMEMORY_CLOCK)
145 pi->sys_info.nbp_memory_clock[i] =
146 le32_to_cpu(igp_info->info_9.ulNbpStateMemclkFreq[i]);
147 pi->sys_info.nbp_n_clock[i] =
148 le32_to_cpu(igp_info->info_9.ulNbpStateNClkFreq[i]);
149 }
150
151 for (i = 0; i < CZ_MAX_DISPLAY_CLOCK_LEVEL; i++)
152 pi->sys_info.display_clock[i] =
153 le32_to_cpu(igp_info->info_9.sDispClkVoltageMapping[i].ulMaximumSupportedCLK);
154
155 for (i = 0; i < CZ_NUM_NBPSTATES; i++)
156 pi->sys_info.nbp_voltage_index[i] =
157 le32_to_cpu(igp_info->info_9.usNBPStateVoltage[i]);
158
159 if (le32_to_cpu(igp_info->info_9.ulGPUCapInfo) &
160 SYS_INFO_GPUCAPS__ENABEL_DFS_BYPASS)
161 pi->caps_enable_dfs_bypass = true;
162
163 pi->sys_info.uma_channel_number =
164 igp_info->info_9.ucUMAChannelNumber;
165
166 cz_construct_max_power_limits_table(adev,
167 &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac);
168 }
169
170 return 0;
171}
172
173static void cz_patch_voltage_values(struct amdgpu_device *adev)
174{
175 int i;
176 struct amdgpu_uvd_clock_voltage_dependency_table *uvd_table =
177 &adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table;
178 struct amdgpu_vce_clock_voltage_dependency_table *vce_table =
179 &adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
180 struct amdgpu_clock_voltage_dependency_table *acp_table =
181 &adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table;
182
183 if (uvd_table->count) {
184 for (i = 0; i < uvd_table->count; i++)
185 uvd_table->entries[i].v =
186 cz_convert_8bit_index_to_voltage(adev,
187 uvd_table->entries[i].v);
188 }
189
190 if (vce_table->count) {
191 for (i = 0; i < vce_table->count; i++)
192 vce_table->entries[i].v =
193 cz_convert_8bit_index_to_voltage(adev,
194 vce_table->entries[i].v);
195 }
196
197 if (acp_table->count) {
198 for (i = 0; i < acp_table->count; i++)
199 acp_table->entries[i].v =
200 cz_convert_8bit_index_to_voltage(adev,
201 acp_table->entries[i].v);
202 }
203
204}
205
206static void cz_construct_boot_state(struct amdgpu_device *adev)
207{
208 struct cz_power_info *pi = cz_get_pi(adev);
209
210 pi->boot_pl.sclk = pi->sys_info.bootup_sclk;
211 pi->boot_pl.vddc_index = pi->sys_info.bootup_nb_voltage_index;
212 pi->boot_pl.ds_divider_index = 0;
213 pi->boot_pl.ss_divider_index = 0;
214 pi->boot_pl.allow_gnb_slow = 1;
215 pi->boot_pl.force_nbp_state = 0;
216 pi->boot_pl.display_wm = 0;
217 pi->boot_pl.vce_wm = 0;
218
219}
220
221static void cz_patch_boot_state(struct amdgpu_device *adev,
222 struct cz_ps *ps)
223{
224 struct cz_power_info *pi = cz_get_pi(adev);
225
226 ps->num_levels = 1;
227 ps->levels[0] = pi->boot_pl;
228}
229
230union pplib_clock_info {
231 struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
232 struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
233 struct _ATOM_PPLIB_CZ_CLOCK_INFO carrizo;
234};
235
236static void cz_parse_pplib_clock_info(struct amdgpu_device *adev,
237 struct amdgpu_ps *rps, int index,
238 union pplib_clock_info *clock_info)
239{
240 struct cz_power_info *pi = cz_get_pi(adev);
241 struct cz_ps *ps = cz_get_ps(rps);
242 struct cz_pl *pl = &ps->levels[index];
243 struct amdgpu_clock_voltage_dependency_table *table =
244 &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
245
246 pl->sclk = table->entries[clock_info->carrizo.index].clk;
247 pl->vddc_index = table->entries[clock_info->carrizo.index].v;
248
249 ps->num_levels = index + 1;
250
251 if (pi->caps_sclk_ds) {
252 pl->ds_divider_index = 5;
253 pl->ss_divider_index = 5;
254 }
255
256}
257
258static void cz_parse_pplib_non_clock_info(struct amdgpu_device *adev,
259 struct amdgpu_ps *rps,
260 struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info,
261 u8 table_rev)
262{
263 struct cz_ps *ps = cz_get_ps(rps);
264
265 rps->caps = le32_to_cpu(non_clock_info->ulCapsAndSettings);
266 rps->class = le16_to_cpu(non_clock_info->usClassification);
267 rps->class2 = le16_to_cpu(non_clock_info->usClassification2);
268
269 if (ATOM_PPLIB_NONCLOCKINFO_VER1 < table_rev) {
270 rps->vclk = le32_to_cpu(non_clock_info->ulVCLK);
271 rps->dclk = le32_to_cpu(non_clock_info->ulDCLK);
272 } else {
273 rps->vclk = 0;
274 rps->dclk = 0;
275 }
276
277 if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT) {
278 adev->pm.dpm.boot_ps = rps;
279 cz_patch_boot_state(adev, ps);
280 }
281 if (rps->class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
282 adev->pm.dpm.uvd_ps = rps;
283
284}
285
286union power_info {
287 struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
288 struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
289 struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
290 struct _ATOM_PPLIB_POWERPLAYTABLE4 pplib4;
291 struct _ATOM_PPLIB_POWERPLAYTABLE5 pplib5;
292};
293
294union pplib_power_state {
295 struct _ATOM_PPLIB_STATE v1;
296 struct _ATOM_PPLIB_STATE_V2 v2;
297};
298
299static int cz_parse_power_table(struct amdgpu_device *adev)
300{
301 struct amdgpu_mode_info *mode_info = &adev->mode_info;
302 struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
303 union pplib_power_state *power_state;
304 int i, j, k, non_clock_array_index, clock_array_index;
305 union pplib_clock_info *clock_info;
306 struct _StateArray *state_array;
307 struct _ClockInfoArray *clock_info_array;
308 struct _NonClockInfoArray *non_clock_info_array;
309 union power_info *power_info;
310 int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
311 u16 data_offset;
312 u8 frev, crev;
313 u8 *power_state_offset;
314 struct cz_ps *ps;
315
316 if (!amdgpu_atom_parse_data_header(mode_info->atom_context, index, NULL,
317 &frev, &crev, &data_offset))
318 return -EINVAL;
319 power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
320
321 state_array = (struct _StateArray *)
322 (mode_info->atom_context->bios + data_offset +
323 le16_to_cpu(power_info->pplib.usStateArrayOffset));
324 clock_info_array = (struct _ClockInfoArray *)
325 (mode_info->atom_context->bios + data_offset +
326 le16_to_cpu(power_info->pplib.usClockInfoArrayOffset));
327 non_clock_info_array = (struct _NonClockInfoArray *)
328 (mode_info->atom_context->bios + data_offset +
329 le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset));
330
331 adev->pm.dpm.ps = kzalloc(sizeof(struct amdgpu_ps) *
332 state_array->ucNumEntries, GFP_KERNEL);
333
334 if (!adev->pm.dpm.ps)
335 return -ENOMEM;
336
337 power_state_offset = (u8 *)state_array->states;
338 adev->pm.dpm.platform_caps =
339 le32_to_cpu(power_info->pplib.ulPlatformCaps);
340 adev->pm.dpm.backbias_response_time =
341 le16_to_cpu(power_info->pplib.usBackbiasTime);
342 adev->pm.dpm.voltage_response_time =
343 le16_to_cpu(power_info->pplib.usVoltageTime);
344
345 for (i = 0; i < state_array->ucNumEntries; i++) {
346 power_state = (union pplib_power_state *)power_state_offset;
347 non_clock_array_index = power_state->v2.nonClockInfoIndex;
348 non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
349 &non_clock_info_array->nonClockInfo[non_clock_array_index];
350
351 ps = kzalloc(sizeof(struct cz_ps), GFP_KERNEL);
352 if (ps == NULL) {
Tom St Deniscc945ce2016-08-25 12:16:24 -0400353 for (j = 0; j < i; j++)
354 kfree(adev->pm.dpm.ps[j].ps_priv);
Alex Deucheraaa36a92015-04-20 17:31:14 -0400355 kfree(adev->pm.dpm.ps);
356 return -ENOMEM;
357 }
358
359 adev->pm.dpm.ps[i].ps_priv = ps;
360 k = 0;
361 for (j = 0; j < power_state->v2.ucNumDPMLevels; j++) {
362 clock_array_index = power_state->v2.clockInfoIndex[j];
363 if (clock_array_index >= clock_info_array->ucNumEntries)
364 continue;
365 if (k >= CZ_MAX_HARDWARE_POWERLEVELS)
366 break;
367 clock_info = (union pplib_clock_info *)
368 &clock_info_array->clockInfo[clock_array_index *
369 clock_info_array->ucEntrySize];
370 cz_parse_pplib_clock_info(adev, &adev->pm.dpm.ps[i],
371 k, clock_info);
372 k++;
373 }
374 cz_parse_pplib_non_clock_info(adev, &adev->pm.dpm.ps[i],
375 non_clock_info,
376 non_clock_info_array->ucEntrySize);
377 power_state_offset += 2 + power_state->v2.ucNumDPMLevels;
378 }
379 adev->pm.dpm.num_ps = state_array->ucNumEntries;
380
381 return 0;
382}
383
384static int cz_process_firmware_header(struct amdgpu_device *adev)
385{
386 struct cz_power_info *pi = cz_get_pi(adev);
387 u32 tmp;
388 int ret;
389
390 ret = cz_read_smc_sram_dword(adev, SMU8_FIRMWARE_HEADER_LOCATION +
391 offsetof(struct SMU8_Firmware_Header,
392 DpmTable),
393 &tmp, pi->sram_end);
394
395 if (ret == 0)
396 pi->dpm_table_start = tmp;
397
398 return ret;
399}
400
401static int cz_dpm_init(struct amdgpu_device *adev)
402{
403 struct cz_power_info *pi;
404 int ret, i;
405
406 pi = kzalloc(sizeof(struct cz_power_info), GFP_KERNEL);
407 if (NULL == pi)
408 return -ENOMEM;
409
410 adev->pm.dpm.priv = pi;
411
412 ret = amdgpu_get_platform_caps(adev);
413 if (ret)
414 return ret;
415
416 ret = amdgpu_parse_extended_power_table(adev);
417 if (ret)
418 return ret;
419
420 pi->sram_end = SMC_RAM_END;
421
422 /* set up DPM defaults */
423 for (i = 0; i < CZ_MAX_HARDWARE_POWERLEVELS; i++)
424 pi->active_target[i] = CZ_AT_DFLT;
425
426 pi->mgcg_cgtt_local0 = 0x0;
427 pi->mgcg_cgtt_local1 = 0x0;
428 pi->clock_slow_down_step = 25000;
429 pi->skip_clock_slow_down = 1;
Edward O'Callaghaned5121a2016-07-12 10:17:52 +1000430 pi->enable_nb_ps_policy = false;
Alex Deucheraaa36a92015-04-20 17:31:14 -0400431 pi->caps_power_containment = true;
432 pi->caps_cac = true;
433 pi->didt_enabled = false;
434 if (pi->didt_enabled) {
435 pi->caps_sq_ramping = true;
436 pi->caps_db_ramping = true;
437 pi->caps_td_ramping = true;
438 pi->caps_tcp_ramping = true;
439 }
Rex Zhu66bc3f72016-07-28 17:36:35 +0800440 if (amdgpu_sclk_deep_sleep_en)
441 pi->caps_sclk_ds = true;
442 else
443 pi->caps_sclk_ds = false;
444
Alex Deucheraaa36a92015-04-20 17:31:14 -0400445 pi->voting_clients = 0x00c00033;
446 pi->auto_thermal_throttling_enabled = true;
447 pi->bapm_enabled = false;
448 pi->disable_nb_ps3_in_battery = false;
449 pi->voltage_drop_threshold = 0;
450 pi->caps_sclk_throttle_low_notification = false;
451 pi->gfx_pg_threshold = 500;
452 pi->caps_fps = true;
453 /* uvd */
Alex Deuchere3b04bc2016-02-05 10:56:22 -0500454 pi->caps_uvd_pg = (adev->pg_flags & AMD_PG_SUPPORT_UVD) ? true : false;
Alex Deucheraaa36a92015-04-20 17:31:14 -0400455 pi->caps_uvd_dpm = true;
456 /* vce */
Alex Deuchere3b04bc2016-02-05 10:56:22 -0500457 pi->caps_vce_pg = (adev->pg_flags & AMD_PG_SUPPORT_VCE) ? true : false;
Alex Deucheraaa36a92015-04-20 17:31:14 -0400458 pi->caps_vce_dpm = true;
459 /* acp */
Alex Deuchere3b04bc2016-02-05 10:56:22 -0500460 pi->caps_acp_pg = (adev->pg_flags & AMD_PG_SUPPORT_ACP) ? true : false;
Alex Deucheraaa36a92015-04-20 17:31:14 -0400461 pi->caps_acp_dpm = true;
462
463 pi->caps_stable_power_state = false;
464 pi->nb_dpm_enabled_by_driver = true;
465 pi->nb_dpm_enabled = false;
466 pi->caps_voltage_island = false;
467 /* flags which indicate need to upload pptable */
468 pi->need_pptable_upload = true;
469
470 ret = cz_parse_sys_info_table(adev);
471 if (ret)
472 return ret;
473
474 cz_patch_voltage_values(adev);
475 cz_construct_boot_state(adev);
476
477 ret = cz_parse_power_table(adev);
478 if (ret)
479 return ret;
480
481 ret = cz_process_firmware_header(adev);
482 if (ret)
483 return ret;
484
485 pi->dpm_enabled = true;
Sonny Jiang564ea792015-05-12 16:13:35 -0400486 pi->uvd_dynamic_pg = false;
Alex Deucheraaa36a92015-04-20 17:31:14 -0400487
488 return 0;
489}
490
491static void cz_dpm_fini(struct amdgpu_device *adev)
492{
493 int i;
494
495 for (i = 0; i < adev->pm.dpm.num_ps; i++)
496 kfree(adev->pm.dpm.ps[i].ps_priv);
497
498 kfree(adev->pm.dpm.ps);
499 kfree(adev->pm.dpm.priv);
500 amdgpu_free_extended_power_table(adev);
501}
502
Alex Deucherf2d52cd2015-07-14 16:16:29 -0400503#define ixSMUSVI_NB_CURRENTVID 0xD8230044
504#define CURRENT_NB_VID_MASK 0xff000000
505#define CURRENT_NB_VID__SHIFT 24
506#define ixSMUSVI_GFX_CURRENTVID 0xD8230048
507#define CURRENT_GFX_VID_MASK 0xff000000
508#define CURRENT_GFX_VID__SHIFT 24
509
Alex Deucheraaa36a92015-04-20 17:31:14 -0400510static void
511cz_dpm_debugfs_print_current_performance_level(struct amdgpu_device *adev,
512 struct seq_file *m)
513{
Alex Deucheracc6a1a2015-07-22 12:03:50 -0400514 struct cz_power_info *pi = cz_get_pi(adev);
Alex Deucheraaa36a92015-04-20 17:31:14 -0400515 struct amdgpu_clock_voltage_dependency_table *table =
516 &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
Alex Deucheracc6a1a2015-07-22 12:03:50 -0400517 struct amdgpu_uvd_clock_voltage_dependency_table *uvd_table =
518 &adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table;
519 struct amdgpu_vce_clock_voltage_dependency_table *vce_table =
520 &adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
521 u32 sclk_index = REG_GET_FIELD(RREG32_SMC(ixTARGET_AND_CURRENT_PROFILE_INDEX),
522 TARGET_AND_CURRENT_PROFILE_INDEX, CURR_SCLK_INDEX);
523 u32 uvd_index = REG_GET_FIELD(RREG32_SMC(ixTARGET_AND_CURRENT_PROFILE_INDEX_2),
524 TARGET_AND_CURRENT_PROFILE_INDEX_2, CURR_UVD_INDEX);
525 u32 vce_index = REG_GET_FIELD(RREG32_SMC(ixTARGET_AND_CURRENT_PROFILE_INDEX_2),
526 TARGET_AND_CURRENT_PROFILE_INDEX_2, CURR_VCE_INDEX);
527 u32 sclk, vclk, dclk, ecclk, tmp;
Alex Deucherf2d52cd2015-07-14 16:16:29 -0400528 u16 vddnb, vddgfx;
Alex Deucheraaa36a92015-04-20 17:31:14 -0400529
Alex Deucheracc6a1a2015-07-22 12:03:50 -0400530 if (sclk_index >= NUM_SCLK_LEVELS) {
531 seq_printf(m, "invalid sclk dpm profile %d\n", sclk_index);
Alex Deucheraaa36a92015-04-20 17:31:14 -0400532 } else {
Alex Deucheracc6a1a2015-07-22 12:03:50 -0400533 sclk = table->entries[sclk_index].clk;
534 seq_printf(m, "%u sclk: %u\n", sclk_index, sclk);
535 }
536
537 tmp = (RREG32_SMC(ixSMUSVI_NB_CURRENTVID) &
538 CURRENT_NB_VID_MASK) >> CURRENT_NB_VID__SHIFT;
539 vddnb = cz_convert_8bit_index_to_voltage(adev, (u16)tmp);
540 tmp = (RREG32_SMC(ixSMUSVI_GFX_CURRENTVID) &
541 CURRENT_GFX_VID_MASK) >> CURRENT_GFX_VID__SHIFT;
542 vddgfx = cz_convert_8bit_index_to_voltage(adev, (u16)tmp);
543 seq_printf(m, "vddnb: %u vddgfx: %u\n", vddnb, vddgfx);
544
545 seq_printf(m, "uvd %sabled\n", pi->uvd_power_gated ? "dis" : "en");
546 if (!pi->uvd_power_gated) {
547 if (uvd_index >= CZ_MAX_HARDWARE_POWERLEVELS) {
548 seq_printf(m, "invalid uvd dpm level %d\n", uvd_index);
549 } else {
550 vclk = uvd_table->entries[uvd_index].vclk;
551 dclk = uvd_table->entries[uvd_index].dclk;
552 seq_printf(m, "%u uvd vclk: %u dclk: %u\n", uvd_index, vclk, dclk);
553 }
554 }
555
556 seq_printf(m, "vce %sabled\n", pi->vce_power_gated ? "dis" : "en");
557 if (!pi->vce_power_gated) {
558 if (vce_index >= CZ_MAX_HARDWARE_POWERLEVELS) {
559 seq_printf(m, "invalid vce dpm level %d\n", vce_index);
560 } else {
561 ecclk = vce_table->entries[vce_index].ecclk;
562 seq_printf(m, "%u vce ecclk: %u\n", vce_index, ecclk);
563 }
Alex Deucheraaa36a92015-04-20 17:31:14 -0400564 }
565}
566
567static void cz_dpm_print_power_state(struct amdgpu_device *adev,
568 struct amdgpu_ps *rps)
569{
570 int i;
571 struct cz_ps *ps = cz_get_ps(rps);
572
573 amdgpu_dpm_print_class_info(rps->class, rps->class2);
574 amdgpu_dpm_print_cap_info(rps->caps);
575
576 DRM_INFO("\tuvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
577 for (i = 0; i < ps->num_levels; i++) {
578 struct cz_pl *pl = &ps->levels[i];
579
580 DRM_INFO("\t\tpower level %d sclk: %u vddc: %u\n",
581 i, pl->sclk,
582 cz_convert_8bit_index_to_voltage(adev, pl->vddc_index));
583 }
584
585 amdgpu_dpm_print_ps_status(adev, rps);
586}
587
588static void cz_dpm_set_funcs(struct amdgpu_device *adev);
589
yanyang15fc3aee2015-05-22 14:39:35 -0400590static int cz_dpm_early_init(void *handle)
Alex Deucheraaa36a92015-04-20 17:31:14 -0400591{
yanyang15fc3aee2015-05-22 14:39:35 -0400592 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
593
Alex Deucheraaa36a92015-04-20 17:31:14 -0400594 cz_dpm_set_funcs(adev);
595
596 return 0;
597}
598
Sonny Jiang564ea792015-05-12 16:13:35 -0400599
yanyang15fc3aee2015-05-22 14:39:35 -0400600static int cz_dpm_late_init(void *handle)
Sonny Jiang564ea792015-05-12 16:13:35 -0400601{
yanyang15fc3aee2015-05-22 14:39:35 -0400602 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
603
Sonny Jiang6d8db6ce2015-06-10 13:46:36 -0400604 if (amdgpu_dpm) {
Alex Deucherfa022a92015-09-30 17:05:40 -0400605 int ret;
606 /* init the sysfs and debugfs files late */
607 ret = amdgpu_pm_sysfs_init(adev);
608 if (ret)
609 return ret;
610
Sonny Jiang6d8db6ce2015-06-10 13:46:36 -0400611 /* powerdown unused blocks for now */
612 cz_dpm_powergate_uvd(adev, true);
613 cz_dpm_powergate_vce(adev, true);
614 }
Sonny Jiang564ea792015-05-12 16:13:35 -0400615
616 return 0;
617}
618
yanyang15fc3aee2015-05-22 14:39:35 -0400619static int cz_dpm_sw_init(void *handle)
Alex Deucheraaa36a92015-04-20 17:31:14 -0400620{
yanyang15fc3aee2015-05-22 14:39:35 -0400621 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
Alex Deucheraaa36a92015-04-20 17:31:14 -0400622 int ret = 0;
623 /* fix me to add thermal support TODO */
624
625 /* default to balanced state */
626 adev->pm.dpm.state = POWER_STATE_TYPE_BALANCED;
627 adev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED;
628 adev->pm.dpm.forced_level = AMDGPU_DPM_FORCED_LEVEL_AUTO;
629 adev->pm.default_sclk = adev->clock.default_sclk;
630 adev->pm.default_mclk = adev->clock.default_mclk;
631 adev->pm.current_sclk = adev->clock.default_sclk;
632 adev->pm.current_mclk = adev->clock.default_mclk;
633 adev->pm.int_thermal_type = THERMAL_TYPE_NONE;
634
635 if (amdgpu_dpm == 0)
636 return 0;
637
638 mutex_lock(&adev->pm.mutex);
639 ret = cz_dpm_init(adev);
640 if (ret)
641 goto dpm_init_failed;
642
643 adev->pm.dpm.current_ps = adev->pm.dpm.requested_ps = adev->pm.dpm.boot_ps;
644 if (amdgpu_dpm == 1)
645 amdgpu_pm_print_power_states(adev);
646
Alex Deucheraaa36a92015-04-20 17:31:14 -0400647 mutex_unlock(&adev->pm.mutex);
648 DRM_INFO("amdgpu: dpm initialized\n");
649
650 return 0;
651
652dpm_init_failed:
653 cz_dpm_fini(adev);
654 mutex_unlock(&adev->pm.mutex);
655 DRM_ERROR("amdgpu: dpm initialization failed\n");
656
657 return ret;
658}
659
yanyang15fc3aee2015-05-22 14:39:35 -0400660static int cz_dpm_sw_fini(void *handle)
Alex Deucheraaa36a92015-04-20 17:31:14 -0400661{
yanyang15fc3aee2015-05-22 14:39:35 -0400662 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
663
Alex Deucheraaa36a92015-04-20 17:31:14 -0400664 mutex_lock(&adev->pm.mutex);
665 amdgpu_pm_sysfs_fini(adev);
666 cz_dpm_fini(adev);
667 mutex_unlock(&adev->pm.mutex);
668
669 return 0;
670}
671
672static void cz_reset_ap_mask(struct amdgpu_device *adev)
673{
674 struct cz_power_info *pi = cz_get_pi(adev);
675
676 pi->active_process_mask = 0;
677
678}
679
680static int cz_dpm_download_pptable_from_smu(struct amdgpu_device *adev,
681 void **table)
682{
683 int ret = 0;
684
685 ret = cz_smu_download_pptable(adev, table);
686
687 return ret;
688}
689
690static int cz_dpm_upload_pptable_to_smu(struct amdgpu_device *adev)
691{
692 struct cz_power_info *pi = cz_get_pi(adev);
693 struct SMU8_Fusion_ClkTable *clock_table;
694 struct atom_clock_dividers dividers;
695 void *table = NULL;
696 uint8_t i = 0;
697 int ret = 0;
698
699 struct amdgpu_clock_voltage_dependency_table *vddc_table =
700 &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
701 struct amdgpu_clock_voltage_dependency_table *vddgfx_table =
702 &adev->pm.dpm.dyn_state.vddgfx_dependency_on_sclk;
703 struct amdgpu_uvd_clock_voltage_dependency_table *uvd_table =
704 &adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table;
705 struct amdgpu_vce_clock_voltage_dependency_table *vce_table =
706 &adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
707 struct amdgpu_clock_voltage_dependency_table *acp_table =
708 &adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table;
709
710 if (!pi->need_pptable_upload)
711 return 0;
712
713 ret = cz_dpm_download_pptable_from_smu(adev, &table);
714 if (ret) {
715 DRM_ERROR("amdgpu: Failed to get power play table from SMU!\n");
716 return -EINVAL;
717 }
718
719 clock_table = (struct SMU8_Fusion_ClkTable *)table;
720 /* patch clock table */
721 if (vddc_table->count > CZ_MAX_HARDWARE_POWERLEVELS ||
722 vddgfx_table->count > CZ_MAX_HARDWARE_POWERLEVELS ||
723 uvd_table->count > CZ_MAX_HARDWARE_POWERLEVELS ||
724 vce_table->count > CZ_MAX_HARDWARE_POWERLEVELS ||
725 acp_table->count > CZ_MAX_HARDWARE_POWERLEVELS) {
726 DRM_ERROR("amdgpu: Invalid Clock Voltage Dependency Table!\n");
727 return -EINVAL;
728 }
729
730 for (i = 0; i < CZ_MAX_HARDWARE_POWERLEVELS; i++) {
731
732 /* vddc sclk */
733 clock_table->SclkBreakdownTable.ClkLevel[i].GnbVid =
734 (i < vddc_table->count) ? (uint8_t)vddc_table->entries[i].v : 0;
735 clock_table->SclkBreakdownTable.ClkLevel[i].Frequency =
736 (i < vddc_table->count) ? vddc_table->entries[i].clk : 0;
737 ret = amdgpu_atombios_get_clock_dividers(adev, COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
738 clock_table->SclkBreakdownTable.ClkLevel[i].Frequency,
739 false, &dividers);
740 if (ret)
741 return ret;
742 clock_table->SclkBreakdownTable.ClkLevel[i].DfsDid =
743 (uint8_t)dividers.post_divider;
744
745 /* vddgfx sclk */
746 clock_table->SclkBreakdownTable.ClkLevel[i].GfxVid =
747 (i < vddgfx_table->count) ? (uint8_t)vddgfx_table->entries[i].v : 0;
748
749 /* acp breakdown */
750 clock_table->AclkBreakdownTable.ClkLevel[i].GfxVid =
751 (i < acp_table->count) ? (uint8_t)acp_table->entries[i].v : 0;
752 clock_table->AclkBreakdownTable.ClkLevel[i].Frequency =
753 (i < acp_table->count) ? acp_table->entries[i].clk : 0;
754 ret = amdgpu_atombios_get_clock_dividers(adev, COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
755 clock_table->SclkBreakdownTable.ClkLevel[i].Frequency,
756 false, &dividers);
757 if (ret)
758 return ret;
759 clock_table->AclkBreakdownTable.ClkLevel[i].DfsDid =
760 (uint8_t)dividers.post_divider;
761
762 /* uvd breakdown */
763 clock_table->VclkBreakdownTable.ClkLevel[i].GfxVid =
764 (i < uvd_table->count) ? (uint8_t)uvd_table->entries[i].v : 0;
765 clock_table->VclkBreakdownTable.ClkLevel[i].Frequency =
766 (i < uvd_table->count) ? uvd_table->entries[i].vclk : 0;
767 ret = amdgpu_atombios_get_clock_dividers(adev, COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
768 clock_table->VclkBreakdownTable.ClkLevel[i].Frequency,
769 false, &dividers);
770 if (ret)
771 return ret;
772 clock_table->VclkBreakdownTable.ClkLevel[i].DfsDid =
773 (uint8_t)dividers.post_divider;
774
775 clock_table->DclkBreakdownTable.ClkLevel[i].GfxVid =
776 (i < uvd_table->count) ? (uint8_t)uvd_table->entries[i].v : 0;
777 clock_table->DclkBreakdownTable.ClkLevel[i].Frequency =
778 (i < uvd_table->count) ? uvd_table->entries[i].dclk : 0;
779 ret = amdgpu_atombios_get_clock_dividers(adev, COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
780 clock_table->DclkBreakdownTable.ClkLevel[i].Frequency,
781 false, &dividers);
782 if (ret)
783 return ret;
784 clock_table->DclkBreakdownTable.ClkLevel[i].DfsDid =
785 (uint8_t)dividers.post_divider;
786
787 /* vce breakdown */
788 clock_table->EclkBreakdownTable.ClkLevel[i].GfxVid =
789 (i < vce_table->count) ? (uint8_t)vce_table->entries[i].v : 0;
790 clock_table->EclkBreakdownTable.ClkLevel[i].Frequency =
791 (i < vce_table->count) ? vce_table->entries[i].ecclk : 0;
792 ret = amdgpu_atombios_get_clock_dividers(adev, COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
793 clock_table->EclkBreakdownTable.ClkLevel[i].Frequency,
794 false, &dividers);
795 if (ret)
796 return ret;
797 clock_table->EclkBreakdownTable.ClkLevel[i].DfsDid =
798 (uint8_t)dividers.post_divider;
799 }
800
801 /* its time to upload to SMU */
802 ret = cz_smu_upload_pptable(adev);
803 if (ret) {
804 DRM_ERROR("amdgpu: Failed to put power play table to SMU!\n");
805 return ret;
806 }
807
808 return 0;
809}
810
811static void cz_init_sclk_limit(struct amdgpu_device *adev)
812{
813 struct cz_power_info *pi = cz_get_pi(adev);
814 struct amdgpu_clock_voltage_dependency_table *table =
815 &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
816 uint32_t clock = 0, level;
817
818 if (!table || !table->count) {
819 DRM_ERROR("Invalid Voltage Dependency table.\n");
820 return;
821 }
822
823 pi->sclk_dpm.soft_min_clk = 0;
824 pi->sclk_dpm.hard_min_clk = 0;
825 cz_send_msg_to_smc(adev, PPSMC_MSG_GetMaxSclkLevel);
826 level = cz_get_argument(adev);
827 if (level < table->count)
828 clock = table->entries[level].clk;
829 else {
830 DRM_ERROR("Invalid SLCK Voltage Dependency table entry.\n");
831 clock = table->entries[table->count - 1].clk;
832 }
833
834 pi->sclk_dpm.soft_max_clk = clock;
835 pi->sclk_dpm.hard_max_clk = clock;
836
837}
838
839static void cz_init_uvd_limit(struct amdgpu_device *adev)
840{
841 struct cz_power_info *pi = cz_get_pi(adev);
842 struct amdgpu_uvd_clock_voltage_dependency_table *table =
843 &adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table;
844 uint32_t clock = 0, level;
845
846 if (!table || !table->count) {
847 DRM_ERROR("Invalid Voltage Dependency table.\n");
848 return;
849 }
850
851 pi->uvd_dpm.soft_min_clk = 0;
852 pi->uvd_dpm.hard_min_clk = 0;
853 cz_send_msg_to_smc(adev, PPSMC_MSG_GetMaxUvdLevel);
854 level = cz_get_argument(adev);
855 if (level < table->count)
856 clock = table->entries[level].vclk;
857 else {
858 DRM_ERROR("Invalid UVD Voltage Dependency table entry.\n");
859 clock = table->entries[table->count - 1].vclk;
860 }
861
862 pi->uvd_dpm.soft_max_clk = clock;
863 pi->uvd_dpm.hard_max_clk = clock;
864
865}
866
867static void cz_init_vce_limit(struct amdgpu_device *adev)
868{
869 struct cz_power_info *pi = cz_get_pi(adev);
870 struct amdgpu_vce_clock_voltage_dependency_table *table =
871 &adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
872 uint32_t clock = 0, level;
873
874 if (!table || !table->count) {
875 DRM_ERROR("Invalid Voltage Dependency table.\n");
876 return;
877 }
878
Sonny Jiangb7a077692015-05-28 15:47:53 -0400879 pi->vce_dpm.soft_min_clk = table->entries[0].ecclk;
880 pi->vce_dpm.hard_min_clk = table->entries[0].ecclk;
Alex Deucheraaa36a92015-04-20 17:31:14 -0400881 cz_send_msg_to_smc(adev, PPSMC_MSG_GetMaxEclkLevel);
882 level = cz_get_argument(adev);
883 if (level < table->count)
Sonny Jiangb7a077692015-05-28 15:47:53 -0400884 clock = table->entries[level].ecclk;
Alex Deucheraaa36a92015-04-20 17:31:14 -0400885 else {
886 /* future BIOS would fix this error */
887 DRM_ERROR("Invalid VCE Voltage Dependency table entry.\n");
Sonny Jiangb7a077692015-05-28 15:47:53 -0400888 clock = table->entries[table->count - 1].ecclk;
Alex Deucheraaa36a92015-04-20 17:31:14 -0400889 }
890
891 pi->vce_dpm.soft_max_clk = clock;
892 pi->vce_dpm.hard_max_clk = clock;
893
894}
895
896static void cz_init_acp_limit(struct amdgpu_device *adev)
897{
898 struct cz_power_info *pi = cz_get_pi(adev);
899 struct amdgpu_clock_voltage_dependency_table *table =
900 &adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table;
901 uint32_t clock = 0, level;
902
903 if (!table || !table->count) {
904 DRM_ERROR("Invalid Voltage Dependency table.\n");
905 return;
906 }
907
908 pi->acp_dpm.soft_min_clk = 0;
909 pi->acp_dpm.hard_min_clk = 0;
910 cz_send_msg_to_smc(adev, PPSMC_MSG_GetMaxAclkLevel);
911 level = cz_get_argument(adev);
912 if (level < table->count)
913 clock = table->entries[level].clk;
914 else {
915 DRM_ERROR("Invalid ACP Voltage Dependency table entry.\n");
916 clock = table->entries[table->count - 1].clk;
917 }
918
919 pi->acp_dpm.soft_max_clk = clock;
920 pi->acp_dpm.hard_max_clk = clock;
921
922}
923
924static void cz_init_pg_state(struct amdgpu_device *adev)
925{
926 struct cz_power_info *pi = cz_get_pi(adev);
927
928 pi->uvd_power_gated = false;
929 pi->vce_power_gated = false;
930 pi->acp_power_gated = false;
931
932}
933
934static void cz_init_sclk_threshold(struct amdgpu_device *adev)
935{
936 struct cz_power_info *pi = cz_get_pi(adev);
937
938 pi->low_sclk_interrupt_threshold = 0;
939
940}
941
942static void cz_dpm_setup_asic(struct amdgpu_device *adev)
943{
944 cz_reset_ap_mask(adev);
945 cz_dpm_upload_pptable_to_smu(adev);
946 cz_init_sclk_limit(adev);
947 cz_init_uvd_limit(adev);
948 cz_init_vce_limit(adev);
949 cz_init_acp_limit(adev);
950 cz_init_pg_state(adev);
951 cz_init_sclk_threshold(adev);
952
953}
954
955static bool cz_check_smu_feature(struct amdgpu_device *adev,
956 uint32_t feature)
957{
958 uint32_t smu_feature = 0;
959 int ret;
960
961 ret = cz_send_msg_to_smc_with_parameter(adev,
962 PPSMC_MSG_GetFeatureStatus, 0);
963 if (ret) {
964 DRM_ERROR("Failed to get SMU features from SMC.\n");
965 return false;
966 } else {
967 smu_feature = cz_get_argument(adev);
968 if (feature & smu_feature)
969 return true;
970 }
971
972 return false;
973}
974
975static bool cz_check_for_dpm_enabled(struct amdgpu_device *adev)
976{
977 if (cz_check_smu_feature(adev,
978 SMU_EnabledFeatureScoreboard_SclkDpmOn))
979 return true;
980
981 return false;
982}
983
984static void cz_program_voting_clients(struct amdgpu_device *adev)
985{
986 WREG32_SMC(ixCG_FREQ_TRAN_VOTING_0, PPCZ_VOTINGRIGHTSCLIENTS_DFLT0);
987}
988
989static void cz_clear_voting_clients(struct amdgpu_device *adev)
990{
991 WREG32_SMC(ixCG_FREQ_TRAN_VOTING_0, 0);
992}
993
994static int cz_start_dpm(struct amdgpu_device *adev)
995{
996 int ret = 0;
997
998 if (amdgpu_dpm) {
999 ret = cz_send_msg_to_smc_with_parameter(adev,
1000 PPSMC_MSG_EnableAllSmuFeatures, SCLK_DPM_MASK);
1001 if (ret) {
1002 DRM_ERROR("SMU feature: SCLK_DPM enable failed\n");
1003 return -EINVAL;
1004 }
1005 }
1006
1007 return 0;
1008}
1009
1010static int cz_stop_dpm(struct amdgpu_device *adev)
1011{
1012 int ret = 0;
1013
1014 if (amdgpu_dpm && adev->pm.dpm_enabled) {
1015 ret = cz_send_msg_to_smc_with_parameter(adev,
1016 PPSMC_MSG_DisableAllSmuFeatures, SCLK_DPM_MASK);
1017 if (ret) {
1018 DRM_ERROR("SMU feature: SCLK_DPM disable failed\n");
1019 return -EINVAL;
1020 }
1021 }
1022
1023 return 0;
1024}
1025
1026static uint32_t cz_get_sclk_level(struct amdgpu_device *adev,
1027 uint32_t clock, uint16_t msg)
1028{
1029 int i = 0;
1030 struct amdgpu_clock_voltage_dependency_table *table =
1031 &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
1032
1033 switch (msg) {
1034 case PPSMC_MSG_SetSclkSoftMin:
1035 case PPSMC_MSG_SetSclkHardMin:
1036 for (i = 0; i < table->count; i++)
1037 if (clock <= table->entries[i].clk)
1038 break;
1039 if (i == table->count)
1040 i = table->count - 1;
1041 break;
1042 case PPSMC_MSG_SetSclkSoftMax:
1043 case PPSMC_MSG_SetSclkHardMax:
1044 for (i = table->count - 1; i >= 0; i--)
1045 if (clock >= table->entries[i].clk)
1046 break;
1047 if (i < 0)
1048 i = 0;
1049 break;
1050 default:
1051 break;
1052 }
1053
1054 return i;
1055}
1056
Sonny Jiangb7a077692015-05-28 15:47:53 -04001057static uint32_t cz_get_eclk_level(struct amdgpu_device *adev,
1058 uint32_t clock, uint16_t msg)
1059{
1060 int i = 0;
1061 struct amdgpu_vce_clock_voltage_dependency_table *table =
1062 &adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
1063
1064 if (table->count == 0)
1065 return 0;
1066
1067 switch (msg) {
1068 case PPSMC_MSG_SetEclkSoftMin:
1069 case PPSMC_MSG_SetEclkHardMin:
1070 for (i = 0; i < table->count-1; i++)
1071 if (clock <= table->entries[i].ecclk)
1072 break;
1073 break;
1074 case PPSMC_MSG_SetEclkSoftMax:
1075 case PPSMC_MSG_SetEclkHardMax:
1076 for (i = table->count - 1; i > 0; i--)
1077 if (clock >= table->entries[i].ecclk)
1078 break;
1079 break;
1080 default:
1081 break;
1082 }
1083
1084 return i;
1085}
1086
Alex Deucherd83b1e812015-12-18 11:06:42 -05001087static uint32_t cz_get_uvd_level(struct amdgpu_device *adev,
1088 uint32_t clock, uint16_t msg)
1089{
1090 int i = 0;
1091 struct amdgpu_uvd_clock_voltage_dependency_table *table =
1092 &adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table;
1093
1094 switch (msg) {
1095 case PPSMC_MSG_SetUvdSoftMin:
1096 case PPSMC_MSG_SetUvdHardMin:
1097 for (i = 0; i < table->count; i++)
1098 if (clock <= table->entries[i].vclk)
1099 break;
1100 if (i == table->count)
1101 i = table->count - 1;
1102 break;
1103 case PPSMC_MSG_SetUvdSoftMax:
1104 case PPSMC_MSG_SetUvdHardMax:
1105 for (i = table->count - 1; i >= 0; i--)
1106 if (clock >= table->entries[i].vclk)
1107 break;
1108 if (i < 0)
1109 i = 0;
1110 break;
1111 default:
1112 break;
1113 }
1114
1115 return i;
1116}
1117
Alex Deucheraaa36a92015-04-20 17:31:14 -04001118static int cz_program_bootup_state(struct amdgpu_device *adev)
1119{
1120 struct cz_power_info *pi = cz_get_pi(adev);
1121 uint32_t soft_min_clk = 0;
1122 uint32_t soft_max_clk = 0;
1123 int ret = 0;
1124
1125 pi->sclk_dpm.soft_min_clk = pi->sys_info.bootup_sclk;
1126 pi->sclk_dpm.soft_max_clk = pi->sys_info.bootup_sclk;
1127
1128 soft_min_clk = cz_get_sclk_level(adev,
1129 pi->sclk_dpm.soft_min_clk,
1130 PPSMC_MSG_SetSclkSoftMin);
1131 soft_max_clk = cz_get_sclk_level(adev,
1132 pi->sclk_dpm.soft_max_clk,
1133 PPSMC_MSG_SetSclkSoftMax);
1134
1135 ret = cz_send_msg_to_smc_with_parameter(adev,
1136 PPSMC_MSG_SetSclkSoftMin, soft_min_clk);
1137 if (ret)
1138 return -EINVAL;
1139
1140 ret = cz_send_msg_to_smc_with_parameter(adev,
1141 PPSMC_MSG_SetSclkSoftMax, soft_max_clk);
1142 if (ret)
1143 return -EINVAL;
1144
1145 return 0;
1146}
1147
1148/* TODO */
1149static int cz_disable_cgpg(struct amdgpu_device *adev)
1150{
1151 return 0;
1152}
1153
1154/* TODO */
1155static int cz_enable_cgpg(struct amdgpu_device *adev)
1156{
1157 return 0;
1158}
1159
1160/* TODO */
1161static int cz_program_pt_config_registers(struct amdgpu_device *adev)
1162{
1163 return 0;
1164}
1165
1166static void cz_do_enable_didt(struct amdgpu_device *adev, bool enable)
1167{
1168 struct cz_power_info *pi = cz_get_pi(adev);
1169 uint32_t reg = 0;
1170
1171 if (pi->caps_sq_ramping) {
1172 reg = RREG32_DIDT(ixDIDT_SQ_CTRL0);
1173 if (enable)
1174 reg = REG_SET_FIELD(reg, DIDT_SQ_CTRL0, DIDT_CTRL_EN, 1);
1175 else
1176 reg = REG_SET_FIELD(reg, DIDT_SQ_CTRL0, DIDT_CTRL_EN, 0);
1177 WREG32_DIDT(ixDIDT_SQ_CTRL0, reg);
1178 }
1179 if (pi->caps_db_ramping) {
1180 reg = RREG32_DIDT(ixDIDT_DB_CTRL0);
1181 if (enable)
1182 reg = REG_SET_FIELD(reg, DIDT_DB_CTRL0, DIDT_CTRL_EN, 1);
1183 else
1184 reg = REG_SET_FIELD(reg, DIDT_DB_CTRL0, DIDT_CTRL_EN, 0);
1185 WREG32_DIDT(ixDIDT_DB_CTRL0, reg);
1186 }
1187 if (pi->caps_td_ramping) {
1188 reg = RREG32_DIDT(ixDIDT_TD_CTRL0);
1189 if (enable)
1190 reg = REG_SET_FIELD(reg, DIDT_TD_CTRL0, DIDT_CTRL_EN, 1);
1191 else
1192 reg = REG_SET_FIELD(reg, DIDT_TD_CTRL0, DIDT_CTRL_EN, 0);
1193 WREG32_DIDT(ixDIDT_TD_CTRL0, reg);
1194 }
1195 if (pi->caps_tcp_ramping) {
1196 reg = RREG32_DIDT(ixDIDT_TCP_CTRL0);
1197 if (enable)
1198 reg = REG_SET_FIELD(reg, DIDT_SQ_CTRL0, DIDT_CTRL_EN, 1);
1199 else
1200 reg = REG_SET_FIELD(reg, DIDT_SQ_CTRL0, DIDT_CTRL_EN, 0);
1201 WREG32_DIDT(ixDIDT_TCP_CTRL0, reg);
1202 }
1203
1204}
1205
1206static int cz_enable_didt(struct amdgpu_device *adev, bool enable)
1207{
1208 struct cz_power_info *pi = cz_get_pi(adev);
1209 int ret;
1210
1211 if (pi->caps_sq_ramping || pi->caps_db_ramping ||
1212 pi->caps_td_ramping || pi->caps_tcp_ramping) {
1213 if (adev->gfx.gfx_current_status != AMDGPU_GFX_SAFE_MODE) {
1214 ret = cz_disable_cgpg(adev);
1215 if (ret) {
1216 DRM_ERROR("Pre Di/Dt disable cg/pg failed\n");
1217 return -EINVAL;
1218 }
1219 adev->gfx.gfx_current_status = AMDGPU_GFX_SAFE_MODE;
1220 }
1221
1222 ret = cz_program_pt_config_registers(adev);
1223 if (ret) {
1224 DRM_ERROR("Di/Dt config failed\n");
1225 return -EINVAL;
1226 }
1227 cz_do_enable_didt(adev, enable);
1228
1229 if (adev->gfx.gfx_current_status == AMDGPU_GFX_SAFE_MODE) {
1230 ret = cz_enable_cgpg(adev);
1231 if (ret) {
1232 DRM_ERROR("Post Di/Dt enable cg/pg failed\n");
1233 return -EINVAL;
1234 }
1235 adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
1236 }
1237 }
1238
1239 return 0;
1240}
1241
1242/* TODO */
1243static void cz_reset_acp_boot_level(struct amdgpu_device *adev)
1244{
1245}
1246
1247static void cz_update_current_ps(struct amdgpu_device *adev,
1248 struct amdgpu_ps *rps)
1249{
1250 struct cz_power_info *pi = cz_get_pi(adev);
1251 struct cz_ps *ps = cz_get_ps(rps);
1252
1253 pi->current_ps = *ps;
1254 pi->current_rps = *rps;
1255 pi->current_rps.ps_priv = ps;
1256
1257}
1258
1259static void cz_update_requested_ps(struct amdgpu_device *adev,
1260 struct amdgpu_ps *rps)
1261{
1262 struct cz_power_info *pi = cz_get_pi(adev);
1263 struct cz_ps *ps = cz_get_ps(rps);
1264
1265 pi->requested_ps = *ps;
1266 pi->requested_rps = *rps;
1267 pi->requested_rps.ps_priv = ps;
1268
1269}
1270
1271/* PP arbiter support needed TODO */
1272static void cz_apply_state_adjust_rules(struct amdgpu_device *adev,
1273 struct amdgpu_ps *new_rps,
1274 struct amdgpu_ps *old_rps)
1275{
1276 struct cz_ps *ps = cz_get_ps(new_rps);
1277 struct cz_power_info *pi = cz_get_pi(adev);
1278 struct amdgpu_clock_and_voltage_limits *limits =
1279 &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
1280 /* 10kHz memory clock */
1281 uint32_t mclk = 0;
1282
1283 ps->force_high = false;
1284 ps->need_dfs_bypass = true;
1285 pi->video_start = new_rps->dclk || new_rps->vclk ||
1286 new_rps->evclk || new_rps->ecclk;
1287
1288 if ((new_rps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) ==
1289 ATOM_PPLIB_CLASSIFICATION_UI_BATTERY)
1290 pi->battery_state = true;
1291 else
1292 pi->battery_state = false;
1293
1294 if (pi->caps_stable_power_state)
1295 mclk = limits->mclk;
1296
1297 if (mclk > pi->sys_info.nbp_memory_clock[CZ_NUM_NBPMEMORY_CLOCK - 1])
1298 ps->force_high = true;
1299
1300}
1301
1302static int cz_dpm_enable(struct amdgpu_device *adev)
1303{
Samuel Li7a753c32015-10-08 16:28:41 -04001304 const char *chip_name;
Alex Deucheraaa36a92015-04-20 17:31:14 -04001305 int ret = 0;
1306
1307 /* renable will hang up SMU, so check first */
1308 if (cz_check_for_dpm_enabled(adev))
1309 return -EINVAL;
1310
1311 cz_program_voting_clients(adev);
1312
Samuel Li7a753c32015-10-08 16:28:41 -04001313 switch (adev->asic_type) {
1314 case CHIP_CARRIZO:
1315 chip_name = "carrizo";
1316 break;
1317 case CHIP_STONEY:
1318 chip_name = "stoney";
1319 break;
1320 default:
1321 BUG();
1322 }
1323
1324
Alex Deucheraaa36a92015-04-20 17:31:14 -04001325 ret = cz_start_dpm(adev);
1326 if (ret) {
Samuel Li7a753c32015-10-08 16:28:41 -04001327 DRM_ERROR("%s DPM enable failed\n", chip_name);
Alex Deucheraaa36a92015-04-20 17:31:14 -04001328 return -EINVAL;
1329 }
1330
1331 ret = cz_program_bootup_state(adev);
1332 if (ret) {
Samuel Li7a753c32015-10-08 16:28:41 -04001333 DRM_ERROR("%s bootup state program failed\n", chip_name);
Alex Deucheraaa36a92015-04-20 17:31:14 -04001334 return -EINVAL;
1335 }
1336
1337 ret = cz_enable_didt(adev, true);
1338 if (ret) {
Samuel Li7a753c32015-10-08 16:28:41 -04001339 DRM_ERROR("%s enable di/dt failed\n", chip_name);
Alex Deucheraaa36a92015-04-20 17:31:14 -04001340 return -EINVAL;
1341 }
1342
1343 cz_reset_acp_boot_level(adev);
1344
1345 cz_update_current_ps(adev, adev->pm.dpm.boot_ps);
1346
1347 return 0;
1348}
1349
yanyang15fc3aee2015-05-22 14:39:35 -04001350static int cz_dpm_hw_init(void *handle)
Alex Deucheraaa36a92015-04-20 17:31:14 -04001351{
yanyang15fc3aee2015-05-22 14:39:35 -04001352 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
Sonny Jiang46651cc2015-04-30 17:12:14 -04001353 int ret = 0;
Alex Deucheraaa36a92015-04-20 17:31:14 -04001354
1355 mutex_lock(&adev->pm.mutex);
1356
Alex Deucher05188312015-06-09 17:32:53 -04001357 /* smu init only needs to be called at startup, not resume.
1358 * It should be in sw_init, but requires the fw info gathered
1359 * in sw_init from other IP modules.
1360 */
Alex Deucheraaa36a92015-04-20 17:31:14 -04001361 ret = cz_smu_init(adev);
1362 if (ret) {
1363 DRM_ERROR("amdgpu: smc initialization failed\n");
1364 mutex_unlock(&adev->pm.mutex);
1365 return ret;
1366 }
1367
1368 /* do the actual fw loading */
1369 ret = cz_smu_start(adev);
1370 if (ret) {
1371 DRM_ERROR("amdgpu: smc start failed\n");
1372 mutex_unlock(&adev->pm.mutex);
1373 return ret;
1374 }
1375
Sonny Jiang46651cc2015-04-30 17:12:14 -04001376 if (!amdgpu_dpm) {
1377 adev->pm.dpm_enabled = false;
1378 mutex_unlock(&adev->pm.mutex);
1379 return ret;
1380 }
1381
Alex Deucheraaa36a92015-04-20 17:31:14 -04001382 /* cz dpm setup asic */
1383 cz_dpm_setup_asic(adev);
1384
1385 /* cz dpm enable */
1386 ret = cz_dpm_enable(adev);
1387 if (ret)
1388 adev->pm.dpm_enabled = false;
1389 else
1390 adev->pm.dpm_enabled = true;
1391
1392 mutex_unlock(&adev->pm.mutex);
1393
1394 return 0;
1395}
1396
1397static int cz_dpm_disable(struct amdgpu_device *adev)
1398{
1399 int ret = 0;
1400
1401 if (!cz_check_for_dpm_enabled(adev))
1402 return -EINVAL;
1403
1404 ret = cz_enable_didt(adev, false);
1405 if (ret) {
Samuel Li7a753c32015-10-08 16:28:41 -04001406 DRM_ERROR("disable di/dt failed\n");
Alex Deucheraaa36a92015-04-20 17:31:14 -04001407 return -EINVAL;
1408 }
1409
Sonny Jiang564ea792015-05-12 16:13:35 -04001410 /* powerup blocks */
1411 cz_dpm_powergate_uvd(adev, false);
Sonny Jiangb7a077692015-05-28 15:47:53 -04001412 cz_dpm_powergate_vce(adev, false);
Sonny Jiang564ea792015-05-12 16:13:35 -04001413
Alex Deucheraaa36a92015-04-20 17:31:14 -04001414 cz_clear_voting_clients(adev);
1415 cz_stop_dpm(adev);
1416 cz_update_current_ps(adev, adev->pm.dpm.boot_ps);
1417
1418 return 0;
1419}
1420
yanyang15fc3aee2015-05-22 14:39:35 -04001421static int cz_dpm_hw_fini(void *handle)
Alex Deucheraaa36a92015-04-20 17:31:14 -04001422{
1423 int ret = 0;
yanyang15fc3aee2015-05-22 14:39:35 -04001424 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
Alex Deucheraaa36a92015-04-20 17:31:14 -04001425
1426 mutex_lock(&adev->pm.mutex);
1427
Alex Deucher05188312015-06-09 17:32:53 -04001428 /* smu fini only needs to be called at teardown, not suspend.
1429 * It should be in sw_fini, but we put it here for symmetry
1430 * with smu init.
1431 */
Alex Deucheraaa36a92015-04-20 17:31:14 -04001432 cz_smu_fini(adev);
1433
1434 if (adev->pm.dpm_enabled) {
1435 ret = cz_dpm_disable(adev);
Alex Deucheraaa36a92015-04-20 17:31:14 -04001436
1437 adev->pm.dpm.current_ps =
1438 adev->pm.dpm.requested_ps =
1439 adev->pm.dpm.boot_ps;
1440 }
1441
1442 adev->pm.dpm_enabled = false;
1443
1444 mutex_unlock(&adev->pm.mutex);
1445
Alex Deucher10457452015-04-30 11:42:54 -04001446 return ret;
Alex Deucheraaa36a92015-04-20 17:31:14 -04001447}
1448
yanyang15fc3aee2015-05-22 14:39:35 -04001449static int cz_dpm_suspend(void *handle)
Alex Deucheraaa36a92015-04-20 17:31:14 -04001450{
1451 int ret = 0;
yanyang15fc3aee2015-05-22 14:39:35 -04001452 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
Alex Deucheraaa36a92015-04-20 17:31:14 -04001453
1454 if (adev->pm.dpm_enabled) {
1455 mutex_lock(&adev->pm.mutex);
1456
1457 ret = cz_dpm_disable(adev);
Alex Deucheraaa36a92015-04-20 17:31:14 -04001458
1459 adev->pm.dpm.current_ps =
1460 adev->pm.dpm.requested_ps =
1461 adev->pm.dpm.boot_ps;
1462
1463 mutex_unlock(&adev->pm.mutex);
1464 }
1465
Alex Deucher10457452015-04-30 11:42:54 -04001466 return ret;
Alex Deucheraaa36a92015-04-20 17:31:14 -04001467}
1468
yanyang15fc3aee2015-05-22 14:39:35 -04001469static int cz_dpm_resume(void *handle)
Alex Deucheraaa36a92015-04-20 17:31:14 -04001470{
1471 int ret = 0;
yanyang15fc3aee2015-05-22 14:39:35 -04001472 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
Alex Deucheraaa36a92015-04-20 17:31:14 -04001473
1474 mutex_lock(&adev->pm.mutex);
Alex Deucheraaa36a92015-04-20 17:31:14 -04001475
1476 /* do the actual fw loading */
1477 ret = cz_smu_start(adev);
1478 if (ret) {
1479 DRM_ERROR("amdgpu: smc start failed\n");
1480 mutex_unlock(&adev->pm.mutex);
1481 return ret;
1482 }
1483
Sonny Jiang46651cc2015-04-30 17:12:14 -04001484 if (!amdgpu_dpm) {
1485 adev->pm.dpm_enabled = false;
1486 mutex_unlock(&adev->pm.mutex);
1487 return ret;
1488 }
1489
Alex Deucheraaa36a92015-04-20 17:31:14 -04001490 /* cz dpm setup asic */
1491 cz_dpm_setup_asic(adev);
1492
1493 /* cz dpm enable */
1494 ret = cz_dpm_enable(adev);
1495 if (ret)
1496 adev->pm.dpm_enabled = false;
1497 else
1498 adev->pm.dpm_enabled = true;
1499
1500 mutex_unlock(&adev->pm.mutex);
1501 /* upon resume, re-compute the clocks */
1502 if (adev->pm.dpm_enabled)
1503 amdgpu_pm_compute_clocks(adev);
1504
1505 return 0;
1506}
1507
yanyang15fc3aee2015-05-22 14:39:35 -04001508static int cz_dpm_set_clockgating_state(void *handle,
1509 enum amd_clockgating_state state)
Alex Deucheraaa36a92015-04-20 17:31:14 -04001510{
1511 return 0;
1512}
1513
yanyang15fc3aee2015-05-22 14:39:35 -04001514static int cz_dpm_set_powergating_state(void *handle,
1515 enum amd_powergating_state state)
Alex Deucheraaa36a92015-04-20 17:31:14 -04001516{
1517 return 0;
1518}
1519
1520/* borrowed from KV, need future unify */
1521static int cz_dpm_get_temperature(struct amdgpu_device *adev)
1522{
1523 int actual_temp = 0;
1524 uint32_t temp = RREG32_SMC(0xC0300E0C);
1525
1526 if (temp)
1527 actual_temp = 1000 * ((temp / 8) - 49);
1528
1529 return actual_temp;
1530}
1531
1532static int cz_dpm_pre_set_power_state(struct amdgpu_device *adev)
1533{
1534 struct cz_power_info *pi = cz_get_pi(adev);
1535 struct amdgpu_ps requested_ps = *adev->pm.dpm.requested_ps;
1536 struct amdgpu_ps *new_ps = &requested_ps;
1537
1538 cz_update_requested_ps(adev, new_ps);
1539 cz_apply_state_adjust_rules(adev, &pi->requested_rps,
1540 &pi->current_rps);
1541
1542 return 0;
1543}
1544
1545static int cz_dpm_update_sclk_limit(struct amdgpu_device *adev)
1546{
1547 struct cz_power_info *pi = cz_get_pi(adev);
1548 struct amdgpu_clock_and_voltage_limits *limits =
1549 &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
1550 uint32_t clock, stable_ps_clock = 0;
1551
1552 clock = pi->sclk_dpm.soft_min_clk;
1553
1554 if (pi->caps_stable_power_state) {
1555 stable_ps_clock = limits->sclk * 75 / 100;
1556 if (clock < stable_ps_clock)
1557 clock = stable_ps_clock;
1558 }
1559
1560 if (clock != pi->sclk_dpm.soft_min_clk) {
1561 pi->sclk_dpm.soft_min_clk = clock;
1562 cz_send_msg_to_smc_with_parameter(adev,
1563 PPSMC_MSG_SetSclkSoftMin,
1564 cz_get_sclk_level(adev, clock,
1565 PPSMC_MSG_SetSclkSoftMin));
1566 }
1567
1568 if (pi->caps_stable_power_state &&
1569 pi->sclk_dpm.soft_max_clk != clock) {
1570 pi->sclk_dpm.soft_max_clk = clock;
1571 cz_send_msg_to_smc_with_parameter(adev,
1572 PPSMC_MSG_SetSclkSoftMax,
1573 cz_get_sclk_level(adev, clock,
1574 PPSMC_MSG_SetSclkSoftMax));
1575 } else {
1576 cz_send_msg_to_smc_with_parameter(adev,
1577 PPSMC_MSG_SetSclkSoftMax,
1578 cz_get_sclk_level(adev,
1579 pi->sclk_dpm.soft_max_clk,
1580 PPSMC_MSG_SetSclkSoftMax));
1581 }
1582
1583 return 0;
1584}
1585
1586static int cz_dpm_set_deep_sleep_sclk_threshold(struct amdgpu_device *adev)
1587{
Alex Deucheraaa36a92015-04-20 17:31:14 -04001588 struct cz_power_info *pi = cz_get_pi(adev);
1589
1590 if (pi->caps_sclk_ds) {
1591 cz_send_msg_to_smc_with_parameter(adev,
1592 PPSMC_MSG_SetMinDeepSleepSclk,
1593 CZ_MIN_DEEP_SLEEP_SCLK);
1594 }
1595
Muhammad Falak R Wanid05f2c72016-05-17 15:12:44 +05301596 return 0;
Alex Deucheraaa36a92015-04-20 17:31:14 -04001597}
1598
1599/* ?? without dal support, is this still needed in setpowerstate list*/
1600static int cz_dpm_set_watermark_threshold(struct amdgpu_device *adev)
1601{
Alex Deucheraaa36a92015-04-20 17:31:14 -04001602 struct cz_power_info *pi = cz_get_pi(adev);
1603
1604 cz_send_msg_to_smc_with_parameter(adev,
1605 PPSMC_MSG_SetWatermarkFrequency,
1606 pi->sclk_dpm.soft_max_clk);
1607
Muhammad Falak R Wanid05f2c72016-05-17 15:12:44 +05301608 return 0;
Alex Deucheraaa36a92015-04-20 17:31:14 -04001609}
1610
1611static int cz_dpm_enable_nbdpm(struct amdgpu_device *adev)
1612{
1613 int ret = 0;
1614 struct cz_power_info *pi = cz_get_pi(adev);
1615
1616 /* also depend on dal NBPStateDisableRequired */
1617 if (pi->nb_dpm_enabled_by_driver && !pi->nb_dpm_enabled) {
1618 ret = cz_send_msg_to_smc_with_parameter(adev,
1619 PPSMC_MSG_EnableAllSmuFeatures,
1620 NB_DPM_MASK);
1621 if (ret) {
1622 DRM_ERROR("amdgpu: nb dpm enable failed\n");
1623 return ret;
1624 }
1625 pi->nb_dpm_enabled = true;
1626 }
1627
1628 return ret;
1629}
1630
1631static void cz_dpm_nbdpm_lm_pstate_enable(struct amdgpu_device *adev,
1632 bool enable)
1633{
1634 if (enable)
1635 cz_send_msg_to_smc(adev, PPSMC_MSG_EnableLowMemoryPstate);
1636 else
1637 cz_send_msg_to_smc(adev, PPSMC_MSG_DisableLowMemoryPstate);
1638
1639}
1640
1641static int cz_dpm_update_low_memory_pstate(struct amdgpu_device *adev)
1642{
Alex Deucheraaa36a92015-04-20 17:31:14 -04001643 struct cz_power_info *pi = cz_get_pi(adev);
1644 struct cz_ps *ps = &pi->requested_ps;
1645
1646 if (pi->sys_info.nb_dpm_enable) {
1647 if (ps->force_high)
Alex Deucheraaa36a92015-04-20 17:31:14 -04001648 cz_dpm_nbdpm_lm_pstate_enable(adev, false);
Alex Deucher362eda02015-09-03 00:53:24 -04001649 else
1650 cz_dpm_nbdpm_lm_pstate_enable(adev, true);
Alex Deucheraaa36a92015-04-20 17:31:14 -04001651 }
1652
Muhammad Falak R Wanid05f2c72016-05-17 15:12:44 +05301653 return 0;
Alex Deucheraaa36a92015-04-20 17:31:14 -04001654}
1655
1656/* with dpm enabled */
1657static int cz_dpm_set_power_state(struct amdgpu_device *adev)
1658{
Alex Deucheraaa36a92015-04-20 17:31:14 -04001659 cz_dpm_update_sclk_limit(adev);
1660 cz_dpm_set_deep_sleep_sclk_threshold(adev);
1661 cz_dpm_set_watermark_threshold(adev);
1662 cz_dpm_enable_nbdpm(adev);
1663 cz_dpm_update_low_memory_pstate(adev);
1664
Muhammad Falak R Wanid05f2c72016-05-17 15:12:44 +05301665 return 0;
Alex Deucheraaa36a92015-04-20 17:31:14 -04001666}
1667
1668static void cz_dpm_post_set_power_state(struct amdgpu_device *adev)
1669{
1670 struct cz_power_info *pi = cz_get_pi(adev);
1671 struct amdgpu_ps *ps = &pi->requested_rps;
1672
1673 cz_update_current_ps(adev, ps);
1674
1675}
1676
1677static int cz_dpm_force_highest(struct amdgpu_device *adev)
1678{
1679 struct cz_power_info *pi = cz_get_pi(adev);
1680 int ret = 0;
1681
1682 if (pi->sclk_dpm.soft_min_clk != pi->sclk_dpm.soft_max_clk) {
1683 pi->sclk_dpm.soft_min_clk =
1684 pi->sclk_dpm.soft_max_clk;
1685 ret = cz_send_msg_to_smc_with_parameter(adev,
1686 PPSMC_MSG_SetSclkSoftMin,
1687 cz_get_sclk_level(adev,
1688 pi->sclk_dpm.soft_min_clk,
1689 PPSMC_MSG_SetSclkSoftMin));
1690 if (ret)
1691 return ret;
1692 }
1693
1694 return ret;
1695}
1696
1697static int cz_dpm_force_lowest(struct amdgpu_device *adev)
1698{
1699 struct cz_power_info *pi = cz_get_pi(adev);
1700 int ret = 0;
1701
1702 if (pi->sclk_dpm.soft_max_clk != pi->sclk_dpm.soft_min_clk) {
1703 pi->sclk_dpm.soft_max_clk = pi->sclk_dpm.soft_min_clk;
1704 ret = cz_send_msg_to_smc_with_parameter(adev,
1705 PPSMC_MSG_SetSclkSoftMax,
1706 cz_get_sclk_level(adev,
1707 pi->sclk_dpm.soft_max_clk,
1708 PPSMC_MSG_SetSclkSoftMax));
1709 if (ret)
1710 return ret;
1711 }
1712
1713 return ret;
1714}
1715
1716static uint32_t cz_dpm_get_max_sclk_level(struct amdgpu_device *adev)
1717{
1718 struct cz_power_info *pi = cz_get_pi(adev);
1719
1720 if (!pi->max_sclk_level) {
1721 cz_send_msg_to_smc(adev, PPSMC_MSG_GetMaxSclkLevel);
1722 pi->max_sclk_level = cz_get_argument(adev) + 1;
1723 }
1724
1725 if (pi->max_sclk_level > CZ_MAX_HARDWARE_POWERLEVELS) {
1726 DRM_ERROR("Invalid max sclk level!\n");
1727 return -EINVAL;
1728 }
1729
1730 return pi->max_sclk_level;
1731}
1732
1733static int cz_dpm_unforce_dpm_levels(struct amdgpu_device *adev)
1734{
1735 struct cz_power_info *pi = cz_get_pi(adev);
1736 struct amdgpu_clock_voltage_dependency_table *dep_table =
1737 &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
1738 uint32_t level = 0;
1739 int ret = 0;
1740
1741 pi->sclk_dpm.soft_min_clk = dep_table->entries[0].clk;
1742 level = cz_dpm_get_max_sclk_level(adev) - 1;
1743 if (level < dep_table->count)
1744 pi->sclk_dpm.soft_max_clk = dep_table->entries[level].clk;
1745 else
1746 pi->sclk_dpm.soft_max_clk =
1747 dep_table->entries[dep_table->count - 1].clk;
1748
1749 /* get min/max sclk soft value
1750 * notify SMU to execute */
1751 ret = cz_send_msg_to_smc_with_parameter(adev,
1752 PPSMC_MSG_SetSclkSoftMin,
1753 cz_get_sclk_level(adev,
1754 pi->sclk_dpm.soft_min_clk,
1755 PPSMC_MSG_SetSclkSoftMin));
1756 if (ret)
1757 return ret;
1758
1759 ret = cz_send_msg_to_smc_with_parameter(adev,
1760 PPSMC_MSG_SetSclkSoftMax,
1761 cz_get_sclk_level(adev,
1762 pi->sclk_dpm.soft_max_clk,
1763 PPSMC_MSG_SetSclkSoftMax));
1764 if (ret)
1765 return ret;
1766
Alex Deucher1a45e8a2015-07-14 17:37:48 -04001767 DRM_DEBUG("DPM unforce state min=%d, max=%d.\n",
1768 pi->sclk_dpm.soft_min_clk,
1769 pi->sclk_dpm.soft_max_clk);
Alex Deucheraaa36a92015-04-20 17:31:14 -04001770
1771 return 0;
1772}
1773
Alex Deucherd83b1e812015-12-18 11:06:42 -05001774static int cz_dpm_uvd_force_highest(struct amdgpu_device *adev)
1775{
1776 struct cz_power_info *pi = cz_get_pi(adev);
1777 int ret = 0;
1778
1779 if (pi->uvd_dpm.soft_min_clk != pi->uvd_dpm.soft_max_clk) {
1780 pi->uvd_dpm.soft_min_clk =
1781 pi->uvd_dpm.soft_max_clk;
1782 ret = cz_send_msg_to_smc_with_parameter(adev,
1783 PPSMC_MSG_SetUvdSoftMin,
1784 cz_get_uvd_level(adev,
1785 pi->uvd_dpm.soft_min_clk,
1786 PPSMC_MSG_SetUvdSoftMin));
1787 if (ret)
1788 return ret;
1789 }
1790
1791 return ret;
1792}
1793
1794static int cz_dpm_uvd_force_lowest(struct amdgpu_device *adev)
1795{
1796 struct cz_power_info *pi = cz_get_pi(adev);
1797 int ret = 0;
1798
1799 if (pi->uvd_dpm.soft_max_clk != pi->uvd_dpm.soft_min_clk) {
1800 pi->uvd_dpm.soft_max_clk = pi->uvd_dpm.soft_min_clk;
1801 ret = cz_send_msg_to_smc_with_parameter(adev,
1802 PPSMC_MSG_SetUvdSoftMax,
1803 cz_get_uvd_level(adev,
1804 pi->uvd_dpm.soft_max_clk,
1805 PPSMC_MSG_SetUvdSoftMax));
1806 if (ret)
1807 return ret;
1808 }
1809
1810 return ret;
1811}
1812
1813static uint32_t cz_dpm_get_max_uvd_level(struct amdgpu_device *adev)
1814{
1815 struct cz_power_info *pi = cz_get_pi(adev);
1816
1817 if (!pi->max_uvd_level) {
1818 cz_send_msg_to_smc(adev, PPSMC_MSG_GetMaxUvdLevel);
1819 pi->max_uvd_level = cz_get_argument(adev) + 1;
1820 }
1821
1822 if (pi->max_uvd_level > CZ_MAX_HARDWARE_POWERLEVELS) {
1823 DRM_ERROR("Invalid max uvd level!\n");
1824 return -EINVAL;
1825 }
1826
1827 return pi->max_uvd_level;
1828}
1829
1830static int cz_dpm_unforce_uvd_dpm_levels(struct amdgpu_device *adev)
1831{
1832 struct cz_power_info *pi = cz_get_pi(adev);
1833 struct amdgpu_uvd_clock_voltage_dependency_table *dep_table =
1834 &adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table;
1835 uint32_t level = 0;
1836 int ret = 0;
1837
1838 pi->uvd_dpm.soft_min_clk = dep_table->entries[0].vclk;
1839 level = cz_dpm_get_max_uvd_level(adev) - 1;
1840 if (level < dep_table->count)
1841 pi->uvd_dpm.soft_max_clk = dep_table->entries[level].vclk;
1842 else
1843 pi->uvd_dpm.soft_max_clk =
1844 dep_table->entries[dep_table->count - 1].vclk;
1845
1846 /* get min/max sclk soft value
1847 * notify SMU to execute */
1848 ret = cz_send_msg_to_smc_with_parameter(adev,
1849 PPSMC_MSG_SetUvdSoftMin,
1850 cz_get_uvd_level(adev,
1851 pi->uvd_dpm.soft_min_clk,
1852 PPSMC_MSG_SetUvdSoftMin));
1853 if (ret)
1854 return ret;
1855
1856 ret = cz_send_msg_to_smc_with_parameter(adev,
1857 PPSMC_MSG_SetUvdSoftMax,
1858 cz_get_uvd_level(adev,
1859 pi->uvd_dpm.soft_max_clk,
1860 PPSMC_MSG_SetUvdSoftMax));
1861 if (ret)
1862 return ret;
1863
1864 DRM_DEBUG("DPM uvd unforce state min=%d, max=%d.\n",
1865 pi->uvd_dpm.soft_min_clk,
1866 pi->uvd_dpm.soft_max_clk);
1867
1868 return 0;
1869}
1870
Alex Deucher044c0622015-12-18 11:25:16 -05001871static int cz_dpm_vce_force_highest(struct amdgpu_device *adev)
1872{
1873 struct cz_power_info *pi = cz_get_pi(adev);
1874 int ret = 0;
1875
1876 if (pi->vce_dpm.soft_min_clk != pi->vce_dpm.soft_max_clk) {
1877 pi->vce_dpm.soft_min_clk =
1878 pi->vce_dpm.soft_max_clk;
1879 ret = cz_send_msg_to_smc_with_parameter(adev,
1880 PPSMC_MSG_SetEclkSoftMin,
1881 cz_get_eclk_level(adev,
1882 pi->vce_dpm.soft_min_clk,
1883 PPSMC_MSG_SetEclkSoftMin));
1884 if (ret)
1885 return ret;
1886 }
1887
1888 return ret;
1889}
1890
1891static int cz_dpm_vce_force_lowest(struct amdgpu_device *adev)
1892{
1893 struct cz_power_info *pi = cz_get_pi(adev);
1894 int ret = 0;
1895
1896 if (pi->vce_dpm.soft_max_clk != pi->vce_dpm.soft_min_clk) {
1897 pi->vce_dpm.soft_max_clk = pi->vce_dpm.soft_min_clk;
1898 ret = cz_send_msg_to_smc_with_parameter(adev,
1899 PPSMC_MSG_SetEclkSoftMax,
1900 cz_get_uvd_level(adev,
1901 pi->vce_dpm.soft_max_clk,
1902 PPSMC_MSG_SetEclkSoftMax));
1903 if (ret)
1904 return ret;
1905 }
1906
1907 return ret;
1908}
1909
1910static uint32_t cz_dpm_get_max_vce_level(struct amdgpu_device *adev)
1911{
1912 struct cz_power_info *pi = cz_get_pi(adev);
1913
1914 if (!pi->max_vce_level) {
1915 cz_send_msg_to_smc(adev, PPSMC_MSG_GetMaxEclkLevel);
1916 pi->max_vce_level = cz_get_argument(adev) + 1;
1917 }
1918
1919 if (pi->max_vce_level > CZ_MAX_HARDWARE_POWERLEVELS) {
1920 DRM_ERROR("Invalid max vce level!\n");
1921 return -EINVAL;
1922 }
1923
1924 return pi->max_vce_level;
1925}
1926
1927static int cz_dpm_unforce_vce_dpm_levels(struct amdgpu_device *adev)
1928{
1929 struct cz_power_info *pi = cz_get_pi(adev);
1930 struct amdgpu_vce_clock_voltage_dependency_table *dep_table =
1931 &adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
1932 uint32_t level = 0;
1933 int ret = 0;
1934
1935 pi->vce_dpm.soft_min_clk = dep_table->entries[0].ecclk;
1936 level = cz_dpm_get_max_vce_level(adev) - 1;
1937 if (level < dep_table->count)
1938 pi->vce_dpm.soft_max_clk = dep_table->entries[level].ecclk;
1939 else
1940 pi->vce_dpm.soft_max_clk =
1941 dep_table->entries[dep_table->count - 1].ecclk;
1942
1943 /* get min/max sclk soft value
1944 * notify SMU to execute */
1945 ret = cz_send_msg_to_smc_with_parameter(adev,
1946 PPSMC_MSG_SetEclkSoftMin,
1947 cz_get_eclk_level(adev,
1948 pi->vce_dpm.soft_min_clk,
1949 PPSMC_MSG_SetEclkSoftMin));
1950 if (ret)
1951 return ret;
1952
1953 ret = cz_send_msg_to_smc_with_parameter(adev,
1954 PPSMC_MSG_SetEclkSoftMax,
1955 cz_get_eclk_level(adev,
1956 pi->vce_dpm.soft_max_clk,
1957 PPSMC_MSG_SetEclkSoftMax));
1958 if (ret)
1959 return ret;
1960
1961 DRM_DEBUG("DPM vce unforce state min=%d, max=%d.\n",
1962 pi->vce_dpm.soft_min_clk,
1963 pi->vce_dpm.soft_max_clk);
1964
1965 return 0;
1966}
1967
Alex Deucheraaa36a92015-04-20 17:31:14 -04001968static int cz_dpm_force_dpm_level(struct amdgpu_device *adev,
Alex Deucher85cfe092015-07-14 12:26:41 -04001969 enum amdgpu_dpm_forced_level level)
Alex Deucheraaa36a92015-04-20 17:31:14 -04001970{
1971 int ret = 0;
1972
1973 switch (level) {
1974 case AMDGPU_DPM_FORCED_LEVEL_HIGH:
Alex Deucher5f576422015-12-18 11:28:49 -05001975 /* sclk */
Alex Deucher85cfe092015-07-14 12:26:41 -04001976 ret = cz_dpm_unforce_dpm_levels(adev);
1977 if (ret)
1978 return ret;
Alex Deucheraaa36a92015-04-20 17:31:14 -04001979 ret = cz_dpm_force_highest(adev);
1980 if (ret)
1981 return ret;
Alex Deucher5f576422015-12-18 11:28:49 -05001982
1983 /* uvd */
1984 ret = cz_dpm_unforce_uvd_dpm_levels(adev);
1985 if (ret)
1986 return ret;
1987 ret = cz_dpm_uvd_force_highest(adev);
1988 if (ret)
1989 return ret;
Alex Deucher403664b2015-12-18 11:33:30 -05001990
1991 /* vce */
1992 ret = cz_dpm_unforce_vce_dpm_levels(adev);
1993 if (ret)
1994 return ret;
1995 ret = cz_dpm_vce_force_highest(adev);
1996 if (ret)
1997 return ret;
Alex Deucheraaa36a92015-04-20 17:31:14 -04001998 break;
1999 case AMDGPU_DPM_FORCED_LEVEL_LOW:
Alex Deucher5f576422015-12-18 11:28:49 -05002000 /* sclk */
Alex Deucher85cfe092015-07-14 12:26:41 -04002001 ret = cz_dpm_unforce_dpm_levels(adev);
2002 if (ret)
2003 return ret;
Alex Deucheraaa36a92015-04-20 17:31:14 -04002004 ret = cz_dpm_force_lowest(adev);
2005 if (ret)
2006 return ret;
Alex Deucher5f576422015-12-18 11:28:49 -05002007
2008 /* uvd */
2009 ret = cz_dpm_unforce_uvd_dpm_levels(adev);
2010 if (ret)
2011 return ret;
2012 ret = cz_dpm_uvd_force_lowest(adev);
2013 if (ret)
2014 return ret;
Alex Deucher403664b2015-12-18 11:33:30 -05002015
2016 /* vce */
2017 ret = cz_dpm_unforce_vce_dpm_levels(adev);
2018 if (ret)
2019 return ret;
2020 ret = cz_dpm_vce_force_lowest(adev);
2021 if (ret)
2022 return ret;
Alex Deucheraaa36a92015-04-20 17:31:14 -04002023 break;
2024 case AMDGPU_DPM_FORCED_LEVEL_AUTO:
Alex Deucher5f576422015-12-18 11:28:49 -05002025 /* sclk */
Alex Deucheraaa36a92015-04-20 17:31:14 -04002026 ret = cz_dpm_unforce_dpm_levels(adev);
2027 if (ret)
2028 return ret;
Alex Deucher5f576422015-12-18 11:28:49 -05002029
2030 /* uvd */
2031 ret = cz_dpm_unforce_uvd_dpm_levels(adev);
2032 if (ret)
2033 return ret;
Alex Deucher403664b2015-12-18 11:33:30 -05002034
2035 /* vce */
2036 ret = cz_dpm_unforce_vce_dpm_levels(adev);
2037 if (ret)
2038 return ret;
Alex Deucheraaa36a92015-04-20 17:31:14 -04002039 break;
2040 default:
2041 break;
2042 }
2043
Alex Deucher58829aa2015-07-14 12:29:00 -04002044 adev->pm.dpm.forced_level = level;
2045
Alex Deucheraaa36a92015-04-20 17:31:14 -04002046 return ret;
2047}
2048
2049/* fix me, display configuration change lists here
2050 * mostly dal related*/
2051static void cz_dpm_display_configuration_changed(struct amdgpu_device *adev)
2052{
2053}
2054
2055static uint32_t cz_dpm_get_sclk(struct amdgpu_device *adev, bool low)
2056{
2057 struct cz_power_info *pi = cz_get_pi(adev);
2058 struct cz_ps *requested_state = cz_get_ps(&pi->requested_rps);
2059
2060 if (low)
2061 return requested_state->levels[0].sclk;
2062 else
2063 return requested_state->levels[requested_state->num_levels - 1].sclk;
2064
2065}
2066
2067static uint32_t cz_dpm_get_mclk(struct amdgpu_device *adev, bool low)
2068{
2069 struct cz_power_info *pi = cz_get_pi(adev);
2070
2071 return pi->sys_info.bootup_uma_clk;
2072}
2073
Sonny Jiang564ea792015-05-12 16:13:35 -04002074static int cz_enable_uvd_dpm(struct amdgpu_device *adev, bool enable)
2075{
2076 struct cz_power_info *pi = cz_get_pi(adev);
2077 int ret = 0;
2078
2079 if (enable && pi->caps_uvd_dpm ) {
2080 pi->dpm_flags |= DPMFlags_UVD_Enabled;
2081 DRM_DEBUG("UVD DPM Enabled.\n");
2082
2083 ret = cz_send_msg_to_smc_with_parameter(adev,
2084 PPSMC_MSG_EnableAllSmuFeatures, UVD_DPM_MASK);
2085 } else {
2086 pi->dpm_flags &= ~DPMFlags_UVD_Enabled;
2087 DRM_DEBUG("UVD DPM Stopped\n");
2088
2089 ret = cz_send_msg_to_smc_with_parameter(adev,
2090 PPSMC_MSG_DisableAllSmuFeatures, UVD_DPM_MASK);
2091 }
2092
2093 return ret;
2094}
2095
2096static int cz_update_uvd_dpm(struct amdgpu_device *adev, bool gate)
2097{
2098 return cz_enable_uvd_dpm(adev, !gate);
2099}
2100
2101
2102static void cz_dpm_powergate_uvd(struct amdgpu_device *adev, bool gate)
2103{
2104 struct cz_power_info *pi = cz_get_pi(adev);
2105 int ret;
2106
2107 if (pi->uvd_power_gated == gate)
2108 return;
2109
2110 pi->uvd_power_gated = gate;
2111
2112 if (gate) {
2113 if (pi->caps_uvd_pg) {
2114 /* disable clockgating so we can properly shut down the block */
yanyang15fc3aee2015-05-22 14:39:35 -04002115 ret = amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_UVD,
2116 AMD_CG_STATE_UNGATE);
Tom St Denis0da31ff2016-07-28 09:46:00 -04002117 if (ret) {
2118 DRM_ERROR("UVD DPM Power Gating failed to set clockgating state\n");
2119 return;
2120 }
2121
Sonny Jiang564ea792015-05-12 16:13:35 -04002122 /* shutdown the UVD block */
yanyang15fc3aee2015-05-22 14:39:35 -04002123 ret = amdgpu_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_UVD,
2124 AMD_PG_STATE_GATE);
Tom St Denis0da31ff2016-07-28 09:46:00 -04002125
2126 if (ret) {
2127 DRM_ERROR("UVD DPM Power Gating failed to set powergating state\n");
2128 return;
2129 }
Sonny Jiang564ea792015-05-12 16:13:35 -04002130 }
2131 cz_update_uvd_dpm(adev, gate);
Tom St Denis0da31ff2016-07-28 09:46:00 -04002132 if (pi->caps_uvd_pg) {
Sonny Jiang564ea792015-05-12 16:13:35 -04002133 /* power off the UVD block */
Tom St Denis0da31ff2016-07-28 09:46:00 -04002134 ret = cz_send_msg_to_smc(adev, PPSMC_MSG_UVDPowerOFF);
2135 if (ret) {
2136 DRM_ERROR("UVD DPM Power Gating failed to send SMU PowerOFF message\n");
2137 return;
2138 }
2139 }
Sonny Jiang564ea792015-05-12 16:13:35 -04002140 } else {
2141 if (pi->caps_uvd_pg) {
2142 /* power on the UVD block */
2143 if (pi->uvd_dynamic_pg)
Tom St Denis0da31ff2016-07-28 09:46:00 -04002144 ret = cz_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_UVDPowerON, 1);
Sonny Jiang564ea792015-05-12 16:13:35 -04002145 else
Tom St Denis0da31ff2016-07-28 09:46:00 -04002146 ret = cz_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_UVDPowerON, 0);
2147
2148 if (ret) {
2149 DRM_ERROR("UVD DPM Power Gating Failed to send SMU PowerON message\n");
2150 return;
2151 }
2152
Sonny Jiang564ea792015-05-12 16:13:35 -04002153 /* re-init the UVD block */
yanyang15fc3aee2015-05-22 14:39:35 -04002154 ret = amdgpu_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_UVD,
2155 AMD_PG_STATE_UNGATE);
Tom St Denis0da31ff2016-07-28 09:46:00 -04002156
2157 if (ret) {
2158 DRM_ERROR("UVD DPM Power Gating Failed to set powergating state\n");
2159 return;
2160 }
2161
Sonny Jiang564ea792015-05-12 16:13:35 -04002162 /* enable clockgating. hw will dynamically gate/ungate clocks on the fly */
yanyang15fc3aee2015-05-22 14:39:35 -04002163 ret = amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_UVD,
2164 AMD_CG_STATE_GATE);
Tom St Denis0da31ff2016-07-28 09:46:00 -04002165 if (ret) {
2166 DRM_ERROR("UVD DPM Power Gating Failed to set clockgating state\n");
2167 return;
2168 }
Sonny Jiang564ea792015-05-12 16:13:35 -04002169 }
2170 cz_update_uvd_dpm(adev, gate);
2171 }
2172}
2173
Sonny Jiangb7a077692015-05-28 15:47:53 -04002174static int cz_enable_vce_dpm(struct amdgpu_device *adev, bool enable)
2175{
2176 struct cz_power_info *pi = cz_get_pi(adev);
2177 int ret = 0;
2178
2179 if (enable && pi->caps_vce_dpm) {
2180 pi->dpm_flags |= DPMFlags_VCE_Enabled;
2181 DRM_DEBUG("VCE DPM Enabled.\n");
2182
2183 ret = cz_send_msg_to_smc_with_parameter(adev,
2184 PPSMC_MSG_EnableAllSmuFeatures, VCE_DPM_MASK);
2185
2186 } else {
2187 pi->dpm_flags &= ~DPMFlags_VCE_Enabled;
2188 DRM_DEBUG("VCE DPM Stopped\n");
2189
2190 ret = cz_send_msg_to_smc_with_parameter(adev,
2191 PPSMC_MSG_DisableAllSmuFeatures, VCE_DPM_MASK);
2192 }
2193
2194 return ret;
2195}
2196
2197static int cz_update_vce_dpm(struct amdgpu_device *adev)
2198{
2199 struct cz_power_info *pi = cz_get_pi(adev);
2200 struct amdgpu_vce_clock_voltage_dependency_table *table =
2201 &adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
2202
2203 /* Stable Pstate is enabled and we need to set the VCE DPM to highest level */
2204 if (pi->caps_stable_power_state) {
2205 pi->vce_dpm.hard_min_clk = table->entries[table->count-1].ecclk;
2206
2207 } else { /* non-stable p-state cases. without vce.Arbiter.EcclkHardMin */
Alex Deucher403664b2015-12-18 11:33:30 -05002208 /* leave it as set by user */
2209 /*pi->vce_dpm.hard_min_clk = table->entries[0].ecclk;*/
Sonny Jiangb7a077692015-05-28 15:47:53 -04002210 }
2211
2212 cz_send_msg_to_smc_with_parameter(adev,
2213 PPSMC_MSG_SetEclkHardMin,
2214 cz_get_eclk_level(adev,
2215 pi->vce_dpm.hard_min_clk,
2216 PPSMC_MSG_SetEclkHardMin));
2217 return 0;
2218}
2219
2220static void cz_dpm_powergate_vce(struct amdgpu_device *adev, bool gate)
2221{
2222 struct cz_power_info *pi = cz_get_pi(adev);
2223
2224 if (pi->caps_vce_pg) {
2225 if (pi->vce_power_gated != gate) {
2226 if (gate) {
2227 /* disable clockgating so we can properly shut down the block */
2228 amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
2229 AMD_CG_STATE_UNGATE);
2230 /* shutdown the VCE block */
2231 amdgpu_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
2232 AMD_PG_STATE_GATE);
2233
2234 cz_enable_vce_dpm(adev, false);
Alex Deucher89913ea2016-02-29 16:11:07 -05002235 cz_send_msg_to_smc(adev, PPSMC_MSG_VCEPowerOFF);
Sonny Jiangb7a077692015-05-28 15:47:53 -04002236 pi->vce_power_gated = true;
2237 } else {
2238 cz_send_msg_to_smc(adev, PPSMC_MSG_VCEPowerON);
2239 pi->vce_power_gated = false;
2240
2241 /* re-init the VCE block */
2242 amdgpu_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
2243 AMD_PG_STATE_UNGATE);
2244 /* enable clockgating. hw will dynamically gate/ungate clocks on the fly */
2245 amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
2246 AMD_CG_STATE_GATE);
2247
2248 cz_update_vce_dpm(adev);
2249 cz_enable_vce_dpm(adev, true);
2250 }
2251 } else {
2252 if (! pi->vce_power_gated) {
2253 cz_update_vce_dpm(adev);
2254 }
2255 }
2256 } else { /*pi->caps_vce_pg*/
Arindam Nathfb065ce2016-06-20 14:17:49 +05302257 pi->vce_power_gated = gate;
Sonny Jiangb7a077692015-05-28 15:47:53 -04002258 cz_update_vce_dpm(adev);
Alex Deucherb3dae782016-02-25 11:24:52 -05002259 cz_enable_vce_dpm(adev, !gate);
Sonny Jiangb7a077692015-05-28 15:47:53 -04002260 }
Sonny Jiangb7a077692015-05-28 15:47:53 -04002261}
2262
yanyang15fc3aee2015-05-22 14:39:35 -04002263const struct amd_ip_funcs cz_dpm_ip_funcs = {
Tom St Denis88a907d2016-05-04 14:28:35 -04002264 .name = "cz_dpm",
Alex Deucheraaa36a92015-04-20 17:31:14 -04002265 .early_init = cz_dpm_early_init,
Sonny Jiang564ea792015-05-12 16:13:35 -04002266 .late_init = cz_dpm_late_init,
Alex Deucheraaa36a92015-04-20 17:31:14 -04002267 .sw_init = cz_dpm_sw_init,
2268 .sw_fini = cz_dpm_sw_fini,
2269 .hw_init = cz_dpm_hw_init,
2270 .hw_fini = cz_dpm_hw_fini,
2271 .suspend = cz_dpm_suspend,
2272 .resume = cz_dpm_resume,
2273 .is_idle = NULL,
2274 .wait_for_idle = NULL,
2275 .soft_reset = NULL,
Alex Deucheraaa36a92015-04-20 17:31:14 -04002276 .set_clockgating_state = cz_dpm_set_clockgating_state,
2277 .set_powergating_state = cz_dpm_set_powergating_state,
2278};
2279
2280static const struct amdgpu_dpm_funcs cz_dpm_funcs = {
2281 .get_temperature = cz_dpm_get_temperature,
2282 .pre_set_power_state = cz_dpm_pre_set_power_state,
2283 .set_power_state = cz_dpm_set_power_state,
2284 .post_set_power_state = cz_dpm_post_set_power_state,
2285 .display_configuration_changed = cz_dpm_display_configuration_changed,
2286 .get_sclk = cz_dpm_get_sclk,
2287 .get_mclk = cz_dpm_get_mclk,
2288 .print_power_state = cz_dpm_print_power_state,
2289 .debugfs_print_current_performance_level =
2290 cz_dpm_debugfs_print_current_performance_level,
2291 .force_performance_level = cz_dpm_force_dpm_level,
2292 .vblank_too_short = NULL,
Sonny Jiang564ea792015-05-12 16:13:35 -04002293 .powergate_uvd = cz_dpm_powergate_uvd,
Sonny Jiangb7a077692015-05-28 15:47:53 -04002294 .powergate_vce = cz_dpm_powergate_vce,
Alex Deucheraaa36a92015-04-20 17:31:14 -04002295};
2296
2297static void cz_dpm_set_funcs(struct amdgpu_device *adev)
2298{
2299 if (NULL == adev->pm.funcs)
2300 adev->pm.funcs = &cz_dpm_funcs;
2301}