blob: 3e241e4a64850c03fa247f926a62a64a80e9ab46 [file] [log] [blame]
Ben Skeggs6ee73862009-12-11 19:24:15 +10001/*
2 * Copyright 2005 Stephane Marchesin
3 * Copyright 2008 Stuart Bennett
4 * All Rights Reserved.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
21 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
22 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
23 * DEALINGS IN THE SOFTWARE.
24 */
25
26#include <linux/swab.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090027#include <linux/slab.h>
Ben Skeggs6ee73862009-12-11 19:24:15 +100028#include "drmP.h"
29#include "drm.h"
30#include "drm_sarea.h"
31#include "drm_crtc_helper.h"
32#include <linux/vgaarb.h>
Dave Airlie6a9ee8a2010-02-01 15:38:10 +100033#include <linux/vga_switcheroo.h>
Ben Skeggs6ee73862009-12-11 19:24:15 +100034
35#include "nouveau_drv.h"
36#include "nouveau_drm.h"
Dave Airlie38651672010-03-30 05:34:13 +000037#include "nouveau_fbcon.h"
Ben Skeggs6ee73862009-12-11 19:24:15 +100038#include "nv50_display.h"
39
Ben Skeggs6ee73862009-12-11 19:24:15 +100040static void nouveau_stub_takedown(struct drm_device *dev) {}
41
42static int nouveau_init_engine_ptrs(struct drm_device *dev)
43{
44 struct drm_nouveau_private *dev_priv = dev->dev_private;
45 struct nouveau_engine *engine = &dev_priv->engine;
46
47 switch (dev_priv->chipset & 0xf0) {
48 case 0x00:
49 engine->instmem.init = nv04_instmem_init;
50 engine->instmem.takedown = nv04_instmem_takedown;
51 engine->instmem.suspend = nv04_instmem_suspend;
52 engine->instmem.resume = nv04_instmem_resume;
53 engine->instmem.populate = nv04_instmem_populate;
54 engine->instmem.clear = nv04_instmem_clear;
55 engine->instmem.bind = nv04_instmem_bind;
56 engine->instmem.unbind = nv04_instmem_unbind;
57 engine->instmem.prepare_access = nv04_instmem_prepare_access;
58 engine->instmem.finish_access = nv04_instmem_finish_access;
59 engine->mc.init = nv04_mc_init;
60 engine->mc.takedown = nv04_mc_takedown;
61 engine->timer.init = nv04_timer_init;
62 engine->timer.read = nv04_timer_read;
63 engine->timer.takedown = nv04_timer_takedown;
64 engine->fb.init = nv04_fb_init;
65 engine->fb.takedown = nv04_fb_takedown;
66 engine->graph.grclass = nv04_graph_grclass;
67 engine->graph.init = nv04_graph_init;
68 engine->graph.takedown = nv04_graph_takedown;
69 engine->graph.fifo_access = nv04_graph_fifo_access;
70 engine->graph.channel = nv04_graph_channel;
71 engine->graph.create_context = nv04_graph_create_context;
72 engine->graph.destroy_context = nv04_graph_destroy_context;
73 engine->graph.load_context = nv04_graph_load_context;
74 engine->graph.unload_context = nv04_graph_unload_context;
75 engine->fifo.channels = 16;
76 engine->fifo.init = nv04_fifo_init;
77 engine->fifo.takedown = nouveau_stub_takedown;
78 engine->fifo.disable = nv04_fifo_disable;
79 engine->fifo.enable = nv04_fifo_enable;
80 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +010081 engine->fifo.cache_flush = nv04_fifo_cache_flush;
82 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +100083 engine->fifo.channel_id = nv04_fifo_channel_id;
84 engine->fifo.create_context = nv04_fifo_create_context;
85 engine->fifo.destroy_context = nv04_fifo_destroy_context;
86 engine->fifo.load_context = nv04_fifo_load_context;
87 engine->fifo.unload_context = nv04_fifo_unload_context;
88 break;
89 case 0x10:
90 engine->instmem.init = nv04_instmem_init;
91 engine->instmem.takedown = nv04_instmem_takedown;
92 engine->instmem.suspend = nv04_instmem_suspend;
93 engine->instmem.resume = nv04_instmem_resume;
94 engine->instmem.populate = nv04_instmem_populate;
95 engine->instmem.clear = nv04_instmem_clear;
96 engine->instmem.bind = nv04_instmem_bind;
97 engine->instmem.unbind = nv04_instmem_unbind;
98 engine->instmem.prepare_access = nv04_instmem_prepare_access;
99 engine->instmem.finish_access = nv04_instmem_finish_access;
100 engine->mc.init = nv04_mc_init;
101 engine->mc.takedown = nv04_mc_takedown;
102 engine->timer.init = nv04_timer_init;
103 engine->timer.read = nv04_timer_read;
104 engine->timer.takedown = nv04_timer_takedown;
105 engine->fb.init = nv10_fb_init;
106 engine->fb.takedown = nv10_fb_takedown;
Francisco Jerezcb00f7c2009-12-16 12:12:27 +0100107 engine->fb.set_region_tiling = nv10_fb_set_region_tiling;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000108 engine->graph.grclass = nv10_graph_grclass;
109 engine->graph.init = nv10_graph_init;
110 engine->graph.takedown = nv10_graph_takedown;
111 engine->graph.channel = nv10_graph_channel;
112 engine->graph.create_context = nv10_graph_create_context;
113 engine->graph.destroy_context = nv10_graph_destroy_context;
114 engine->graph.fifo_access = nv04_graph_fifo_access;
115 engine->graph.load_context = nv10_graph_load_context;
116 engine->graph.unload_context = nv10_graph_unload_context;
Francisco Jerezcb00f7c2009-12-16 12:12:27 +0100117 engine->graph.set_region_tiling = nv10_graph_set_region_tiling;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000118 engine->fifo.channels = 32;
119 engine->fifo.init = nv10_fifo_init;
120 engine->fifo.takedown = nouveau_stub_takedown;
121 engine->fifo.disable = nv04_fifo_disable;
122 engine->fifo.enable = nv04_fifo_enable;
123 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +0100124 engine->fifo.cache_flush = nv04_fifo_cache_flush;
125 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000126 engine->fifo.channel_id = nv10_fifo_channel_id;
127 engine->fifo.create_context = nv10_fifo_create_context;
128 engine->fifo.destroy_context = nv10_fifo_destroy_context;
129 engine->fifo.load_context = nv10_fifo_load_context;
130 engine->fifo.unload_context = nv10_fifo_unload_context;
131 break;
132 case 0x20:
133 engine->instmem.init = nv04_instmem_init;
134 engine->instmem.takedown = nv04_instmem_takedown;
135 engine->instmem.suspend = nv04_instmem_suspend;
136 engine->instmem.resume = nv04_instmem_resume;
137 engine->instmem.populate = nv04_instmem_populate;
138 engine->instmem.clear = nv04_instmem_clear;
139 engine->instmem.bind = nv04_instmem_bind;
140 engine->instmem.unbind = nv04_instmem_unbind;
141 engine->instmem.prepare_access = nv04_instmem_prepare_access;
142 engine->instmem.finish_access = nv04_instmem_finish_access;
143 engine->mc.init = nv04_mc_init;
144 engine->mc.takedown = nv04_mc_takedown;
145 engine->timer.init = nv04_timer_init;
146 engine->timer.read = nv04_timer_read;
147 engine->timer.takedown = nv04_timer_takedown;
148 engine->fb.init = nv10_fb_init;
149 engine->fb.takedown = nv10_fb_takedown;
Francisco Jerezcb00f7c2009-12-16 12:12:27 +0100150 engine->fb.set_region_tiling = nv10_fb_set_region_tiling;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000151 engine->graph.grclass = nv20_graph_grclass;
152 engine->graph.init = nv20_graph_init;
153 engine->graph.takedown = nv20_graph_takedown;
154 engine->graph.channel = nv10_graph_channel;
155 engine->graph.create_context = nv20_graph_create_context;
156 engine->graph.destroy_context = nv20_graph_destroy_context;
157 engine->graph.fifo_access = nv04_graph_fifo_access;
158 engine->graph.load_context = nv20_graph_load_context;
159 engine->graph.unload_context = nv20_graph_unload_context;
Francisco Jerezcb00f7c2009-12-16 12:12:27 +0100160 engine->graph.set_region_tiling = nv20_graph_set_region_tiling;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000161 engine->fifo.channels = 32;
162 engine->fifo.init = nv10_fifo_init;
163 engine->fifo.takedown = nouveau_stub_takedown;
164 engine->fifo.disable = nv04_fifo_disable;
165 engine->fifo.enable = nv04_fifo_enable;
166 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +0100167 engine->fifo.cache_flush = nv04_fifo_cache_flush;
168 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000169 engine->fifo.channel_id = nv10_fifo_channel_id;
170 engine->fifo.create_context = nv10_fifo_create_context;
171 engine->fifo.destroy_context = nv10_fifo_destroy_context;
172 engine->fifo.load_context = nv10_fifo_load_context;
173 engine->fifo.unload_context = nv10_fifo_unload_context;
174 break;
175 case 0x30:
176 engine->instmem.init = nv04_instmem_init;
177 engine->instmem.takedown = nv04_instmem_takedown;
178 engine->instmem.suspend = nv04_instmem_suspend;
179 engine->instmem.resume = nv04_instmem_resume;
180 engine->instmem.populate = nv04_instmem_populate;
181 engine->instmem.clear = nv04_instmem_clear;
182 engine->instmem.bind = nv04_instmem_bind;
183 engine->instmem.unbind = nv04_instmem_unbind;
184 engine->instmem.prepare_access = nv04_instmem_prepare_access;
185 engine->instmem.finish_access = nv04_instmem_finish_access;
186 engine->mc.init = nv04_mc_init;
187 engine->mc.takedown = nv04_mc_takedown;
188 engine->timer.init = nv04_timer_init;
189 engine->timer.read = nv04_timer_read;
190 engine->timer.takedown = nv04_timer_takedown;
191 engine->fb.init = nv10_fb_init;
192 engine->fb.takedown = nv10_fb_takedown;
Francisco Jerezcb00f7c2009-12-16 12:12:27 +0100193 engine->fb.set_region_tiling = nv10_fb_set_region_tiling;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000194 engine->graph.grclass = nv30_graph_grclass;
195 engine->graph.init = nv30_graph_init;
196 engine->graph.takedown = nv20_graph_takedown;
197 engine->graph.fifo_access = nv04_graph_fifo_access;
198 engine->graph.channel = nv10_graph_channel;
199 engine->graph.create_context = nv20_graph_create_context;
200 engine->graph.destroy_context = nv20_graph_destroy_context;
201 engine->graph.load_context = nv20_graph_load_context;
202 engine->graph.unload_context = nv20_graph_unload_context;
Francisco Jerezcb00f7c2009-12-16 12:12:27 +0100203 engine->graph.set_region_tiling = nv20_graph_set_region_tiling;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000204 engine->fifo.channels = 32;
205 engine->fifo.init = nv10_fifo_init;
206 engine->fifo.takedown = nouveau_stub_takedown;
207 engine->fifo.disable = nv04_fifo_disable;
208 engine->fifo.enable = nv04_fifo_enable;
209 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +0100210 engine->fifo.cache_flush = nv04_fifo_cache_flush;
211 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000212 engine->fifo.channel_id = nv10_fifo_channel_id;
213 engine->fifo.create_context = nv10_fifo_create_context;
214 engine->fifo.destroy_context = nv10_fifo_destroy_context;
215 engine->fifo.load_context = nv10_fifo_load_context;
216 engine->fifo.unload_context = nv10_fifo_unload_context;
217 break;
218 case 0x40:
219 case 0x60:
220 engine->instmem.init = nv04_instmem_init;
221 engine->instmem.takedown = nv04_instmem_takedown;
222 engine->instmem.suspend = nv04_instmem_suspend;
223 engine->instmem.resume = nv04_instmem_resume;
224 engine->instmem.populate = nv04_instmem_populate;
225 engine->instmem.clear = nv04_instmem_clear;
226 engine->instmem.bind = nv04_instmem_bind;
227 engine->instmem.unbind = nv04_instmem_unbind;
228 engine->instmem.prepare_access = nv04_instmem_prepare_access;
229 engine->instmem.finish_access = nv04_instmem_finish_access;
230 engine->mc.init = nv40_mc_init;
231 engine->mc.takedown = nv40_mc_takedown;
232 engine->timer.init = nv04_timer_init;
233 engine->timer.read = nv04_timer_read;
234 engine->timer.takedown = nv04_timer_takedown;
235 engine->fb.init = nv40_fb_init;
236 engine->fb.takedown = nv40_fb_takedown;
Francisco Jerezcb00f7c2009-12-16 12:12:27 +0100237 engine->fb.set_region_tiling = nv40_fb_set_region_tiling;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000238 engine->graph.grclass = nv40_graph_grclass;
239 engine->graph.init = nv40_graph_init;
240 engine->graph.takedown = nv40_graph_takedown;
241 engine->graph.fifo_access = nv04_graph_fifo_access;
242 engine->graph.channel = nv40_graph_channel;
243 engine->graph.create_context = nv40_graph_create_context;
244 engine->graph.destroy_context = nv40_graph_destroy_context;
245 engine->graph.load_context = nv40_graph_load_context;
246 engine->graph.unload_context = nv40_graph_unload_context;
Francisco Jerezcb00f7c2009-12-16 12:12:27 +0100247 engine->graph.set_region_tiling = nv40_graph_set_region_tiling;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000248 engine->fifo.channels = 32;
249 engine->fifo.init = nv40_fifo_init;
250 engine->fifo.takedown = nouveau_stub_takedown;
251 engine->fifo.disable = nv04_fifo_disable;
252 engine->fifo.enable = nv04_fifo_enable;
253 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +0100254 engine->fifo.cache_flush = nv04_fifo_cache_flush;
255 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000256 engine->fifo.channel_id = nv10_fifo_channel_id;
257 engine->fifo.create_context = nv40_fifo_create_context;
258 engine->fifo.destroy_context = nv40_fifo_destroy_context;
259 engine->fifo.load_context = nv40_fifo_load_context;
260 engine->fifo.unload_context = nv40_fifo_unload_context;
261 break;
262 case 0x50:
263 case 0x80: /* gotta love NVIDIA's consistency.. */
264 case 0x90:
265 case 0xA0:
266 engine->instmem.init = nv50_instmem_init;
267 engine->instmem.takedown = nv50_instmem_takedown;
268 engine->instmem.suspend = nv50_instmem_suspend;
269 engine->instmem.resume = nv50_instmem_resume;
270 engine->instmem.populate = nv50_instmem_populate;
271 engine->instmem.clear = nv50_instmem_clear;
272 engine->instmem.bind = nv50_instmem_bind;
273 engine->instmem.unbind = nv50_instmem_unbind;
274 engine->instmem.prepare_access = nv50_instmem_prepare_access;
275 engine->instmem.finish_access = nv50_instmem_finish_access;
276 engine->mc.init = nv50_mc_init;
277 engine->mc.takedown = nv50_mc_takedown;
278 engine->timer.init = nv04_timer_init;
279 engine->timer.read = nv04_timer_read;
280 engine->timer.takedown = nv04_timer_takedown;
Marcin Koƛcielnicki304424e2010-03-01 00:18:39 +0000281 engine->fb.init = nv50_fb_init;
282 engine->fb.takedown = nv50_fb_takedown;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000283 engine->graph.grclass = nv50_graph_grclass;
284 engine->graph.init = nv50_graph_init;
285 engine->graph.takedown = nv50_graph_takedown;
286 engine->graph.fifo_access = nv50_graph_fifo_access;
287 engine->graph.channel = nv50_graph_channel;
288 engine->graph.create_context = nv50_graph_create_context;
289 engine->graph.destroy_context = nv50_graph_destroy_context;
290 engine->graph.load_context = nv50_graph_load_context;
291 engine->graph.unload_context = nv50_graph_unload_context;
292 engine->fifo.channels = 128;
293 engine->fifo.init = nv50_fifo_init;
294 engine->fifo.takedown = nv50_fifo_takedown;
295 engine->fifo.disable = nv04_fifo_disable;
296 engine->fifo.enable = nv04_fifo_enable;
297 engine->fifo.reassign = nv04_fifo_reassign;
298 engine->fifo.channel_id = nv50_fifo_channel_id;
299 engine->fifo.create_context = nv50_fifo_create_context;
300 engine->fifo.destroy_context = nv50_fifo_destroy_context;
301 engine->fifo.load_context = nv50_fifo_load_context;
302 engine->fifo.unload_context = nv50_fifo_unload_context;
303 break;
304 default:
305 NV_ERROR(dev, "NV%02x unsupported\n", dev_priv->chipset);
306 return 1;
307 }
308
309 return 0;
310}
311
312static unsigned int
313nouveau_vga_set_decode(void *priv, bool state)
314{
Marcin Koƛcielnicki9967b942010-02-08 00:20:17 +0000315 struct drm_device *dev = priv;
316 struct drm_nouveau_private *dev_priv = dev->dev_private;
317
318 if (dev_priv->chipset >= 0x40)
319 nv_wr32(dev, 0x88054, state);
320 else
321 nv_wr32(dev, 0x1854, state);
322
Ben Skeggs6ee73862009-12-11 19:24:15 +1000323 if (state)
324 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
325 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
326 else
327 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
328}
329
Ben Skeggs0735f622009-12-16 14:28:55 +1000330static int
331nouveau_card_init_channel(struct drm_device *dev)
332{
333 struct drm_nouveau_private *dev_priv = dev->dev_private;
334 struct nouveau_gpuobj *gpuobj;
335 int ret;
336
337 ret = nouveau_channel_alloc(dev, &dev_priv->channel,
338 (struct drm_file *)-2,
339 NvDmaFB, NvDmaTT);
340 if (ret)
341 return ret;
342
343 gpuobj = NULL;
344 ret = nouveau_gpuobj_dma_new(dev_priv->channel, NV_CLASS_DMA_IN_MEMORY,
Ben Skeggsa76fb4e2010-03-18 09:45:20 +1000345 0, dev_priv->vram_size,
Ben Skeggs0735f622009-12-16 14:28:55 +1000346 NV_DMA_ACCESS_RW, NV_DMA_TARGET_VIDMEM,
347 &gpuobj);
348 if (ret)
349 goto out_err;
350
351 ret = nouveau_gpuobj_ref_add(dev, dev_priv->channel, NvDmaVRAM,
352 gpuobj, NULL);
353 if (ret)
354 goto out_err;
355
356 gpuobj = NULL;
357 ret = nouveau_gpuobj_gart_dma_new(dev_priv->channel, 0,
358 dev_priv->gart_info.aper_size,
359 NV_DMA_ACCESS_RW, &gpuobj, NULL);
360 if (ret)
361 goto out_err;
362
363 ret = nouveau_gpuobj_ref_add(dev, dev_priv->channel, NvDmaGART,
364 gpuobj, NULL);
365 if (ret)
366 goto out_err;
367
368 return 0;
369out_err:
370 nouveau_gpuobj_del(dev, &gpuobj);
371 nouveau_channel_free(dev_priv->channel);
372 dev_priv->channel = NULL;
373 return ret;
374}
375
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000376static void nouveau_switcheroo_set_state(struct pci_dev *pdev,
377 enum vga_switcheroo_state state)
378{
Dave Airliefbf81762010-06-01 09:09:06 +1000379 struct drm_device *dev = pci_get_drvdata(pdev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000380 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
381 if (state == VGA_SWITCHEROO_ON) {
382 printk(KERN_ERR "VGA switcheroo: switched nouveau on\n");
383 nouveau_pci_resume(pdev);
Dave Airliefbf81762010-06-01 09:09:06 +1000384 drm_kms_helper_poll_enable(dev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000385 } else {
386 printk(KERN_ERR "VGA switcheroo: switched nouveau off\n");
Dave Airliefbf81762010-06-01 09:09:06 +1000387 drm_kms_helper_poll_disable(dev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000388 nouveau_pci_suspend(pdev, pmm);
389 }
390}
391
392static bool nouveau_switcheroo_can_switch(struct pci_dev *pdev)
393{
394 struct drm_device *dev = pci_get_drvdata(pdev);
395 bool can_switch;
396
397 spin_lock(&dev->count_lock);
398 can_switch = (dev->open_count == 0);
399 spin_unlock(&dev->count_lock);
400 return can_switch;
401}
402
Ben Skeggs6ee73862009-12-11 19:24:15 +1000403int
404nouveau_card_init(struct drm_device *dev)
405{
406 struct drm_nouveau_private *dev_priv = dev->dev_private;
407 struct nouveau_engine *engine;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000408 int ret;
409
410 NV_DEBUG(dev, "prev state = %d\n", dev_priv->init_state);
411
412 if (dev_priv->init_state == NOUVEAU_CARD_INIT_DONE)
413 return 0;
414
415 vga_client_register(dev->pdev, dev, NULL, nouveau_vga_set_decode);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000416 vga_switcheroo_register_client(dev->pdev, nouveau_switcheroo_set_state,
417 nouveau_switcheroo_can_switch);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000418
419 /* Initialise internal driver API hooks */
420 ret = nouveau_init_engine_ptrs(dev);
421 if (ret)
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000422 goto out;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000423 engine = &dev_priv->engine;
424 dev_priv->init_state = NOUVEAU_CARD_INIT_FAILED;
Maarten Maathuisff9e5272010-02-01 20:58:27 +0100425 spin_lock_init(&dev_priv->context_switch_lock);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000426
427 /* Parse BIOS tables / Run init tables if card not POSTed */
Ben Skeggscd0b0722010-06-01 15:56:22 +1000428 ret = nouveau_bios_init(dev);
429 if (ret)
430 goto out;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000431
Ben Skeggsa76fb4e2010-03-18 09:45:20 +1000432 ret = nouveau_mem_detect(dev);
433 if (ret)
434 goto out_bios;
435
Ben Skeggs6ee73862009-12-11 19:24:15 +1000436 ret = nouveau_gpuobj_early_init(dev);
437 if (ret)
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000438 goto out_bios;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000439
440 /* Initialise instance memory, must happen before mem_init so we
441 * know exactly how much VRAM we're able to use for "normal"
442 * purposes.
443 */
444 ret = engine->instmem.init(dev);
445 if (ret)
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000446 goto out_gpuobj_early;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000447
448 /* Setup the memory manager */
449 ret = nouveau_mem_init(dev);
450 if (ret)
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000451 goto out_instmem;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000452
453 ret = nouveau_gpuobj_init(dev);
454 if (ret)
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000455 goto out_mem;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000456
457 /* PMC */
458 ret = engine->mc.init(dev);
459 if (ret)
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000460 goto out_gpuobj;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000461
462 /* PTIMER */
463 ret = engine->timer.init(dev);
464 if (ret)
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000465 goto out_mc;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000466
467 /* PFB */
468 ret = engine->fb.init(dev);
469 if (ret)
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000470 goto out_timer;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000471
Marcin Koƛcielnickia32ed692010-01-26 14:00:42 +0000472 if (nouveau_noaccel)
473 engine->graph.accel_blocked = true;
474 else {
475 /* PGRAPH */
476 ret = engine->graph.init(dev);
477 if (ret)
478 goto out_fb;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000479
Marcin Koƛcielnickia32ed692010-01-26 14:00:42 +0000480 /* PFIFO */
481 ret = engine->fifo.init(dev);
482 if (ret)
483 goto out_graph;
484 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000485
486 /* this call irq_preinstall, register irq handler and
487 * call irq_postinstall
488 */
489 ret = drm_irq_install(dev);
490 if (ret)
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000491 goto out_fifo;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000492
493 ret = drm_vblank_init(dev, 0);
494 if (ret)
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000495 goto out_irq;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000496
497 /* what about PVIDEO/PCRTC/PRAMDAC etc? */
498
Ben Skeggs0735f622009-12-16 14:28:55 +1000499 if (!engine->graph.accel_blocked) {
500 ret = nouveau_card_init_channel(dev);
501 if (ret)
502 goto out_irq;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000503 }
504
Ben Skeggscd0b0722010-06-01 15:56:22 +1000505 if (dev_priv->card_type >= NV_50)
506 ret = nv50_display_create(dev);
507 else
508 ret = nv04_display_create(dev);
509 if (ret)
510 goto out_channel;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000511
512 ret = nouveau_backlight_init(dev);
513 if (ret)
514 NV_ERROR(dev, "Error %d registering backlight\n", ret);
515
516 dev_priv->init_state = NOUVEAU_CARD_INIT_DONE;
517
Ben Skeggscd0b0722010-06-01 15:56:22 +1000518 nouveau_fbcon_init(dev);
519 drm_kms_helper_poll_init(dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000520 return 0;
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000521
Ben Skeggs78bb3512010-03-25 16:00:09 +1000522out_channel:
523 if (dev_priv->channel) {
524 nouveau_channel_free(dev_priv->channel);
525 dev_priv->channel = NULL;
526 }
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000527out_irq:
528 drm_irq_uninstall(dev);
529out_fifo:
Marcin Koƛcielnickia32ed692010-01-26 14:00:42 +0000530 if (!nouveau_noaccel)
531 engine->fifo.takedown(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000532out_graph:
Marcin Koƛcielnickia32ed692010-01-26 14:00:42 +0000533 if (!nouveau_noaccel)
534 engine->graph.takedown(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000535out_fb:
536 engine->fb.takedown(dev);
537out_timer:
538 engine->timer.takedown(dev);
539out_mc:
540 engine->mc.takedown(dev);
541out_gpuobj:
542 nouveau_gpuobj_takedown(dev);
543out_mem:
Ben Skeggs78bb3512010-03-25 16:00:09 +1000544 nouveau_sgdma_takedown(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000545 nouveau_mem_close(dev);
546out_instmem:
547 engine->instmem.takedown(dev);
548out_gpuobj_early:
549 nouveau_gpuobj_late_takedown(dev);
550out_bios:
551 nouveau_bios_takedown(dev);
552out:
553 vga_client_register(dev->pdev, NULL, NULL, NULL);
554 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000555}
556
557static void nouveau_card_takedown(struct drm_device *dev)
558{
559 struct drm_nouveau_private *dev_priv = dev->dev_private;
560 struct nouveau_engine *engine = &dev_priv->engine;
561
562 NV_DEBUG(dev, "prev state = %d\n", dev_priv->init_state);
563
564 if (dev_priv->init_state != NOUVEAU_CARD_INIT_DOWN) {
Dave Airlie38651672010-03-30 05:34:13 +0000565
Ben Skeggs6ee73862009-12-11 19:24:15 +1000566 nouveau_backlight_exit(dev);
567
568 if (dev_priv->channel) {
569 nouveau_channel_free(dev_priv->channel);
570 dev_priv->channel = NULL;
571 }
572
Marcin Koƛcielnickia32ed692010-01-26 14:00:42 +0000573 if (!nouveau_noaccel) {
574 engine->fifo.takedown(dev);
575 engine->graph.takedown(dev);
576 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000577 engine->fb.takedown(dev);
578 engine->timer.takedown(dev);
579 engine->mc.takedown(dev);
580
581 mutex_lock(&dev->struct_mutex);
Luca Barbieri71666472010-01-16 15:30:15 +0100582 ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_VRAM);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000583 ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_TT);
584 mutex_unlock(&dev->struct_mutex);
585 nouveau_sgdma_takedown(dev);
586
587 nouveau_gpuobj_takedown(dev);
588 nouveau_mem_close(dev);
589 engine->instmem.takedown(dev);
590
Ben Skeggscd0b0722010-06-01 15:56:22 +1000591 drm_irq_uninstall(dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000592
593 nouveau_gpuobj_late_takedown(dev);
594 nouveau_bios_takedown(dev);
595
596 vga_client_register(dev->pdev, NULL, NULL, NULL);
597
598 dev_priv->init_state = NOUVEAU_CARD_INIT_DOWN;
599 }
600}
601
602/* here a client dies, release the stuff that was allocated for its
603 * file_priv */
604void nouveau_preclose(struct drm_device *dev, struct drm_file *file_priv)
605{
606 nouveau_channel_cleanup(dev, file_priv);
607}
608
609/* first module load, setup the mmio/fb mapping */
610/* KMS: we need mmio at load time, not when the first drm client opens. */
611int nouveau_firstopen(struct drm_device *dev)
612{
613 return 0;
614}
615
616/* if we have an OF card, copy vbios to RAMIN */
617static void nouveau_OF_copy_vbios_to_ramin(struct drm_device *dev)
618{
619#if defined(__powerpc__)
620 int size, i;
621 const uint32_t *bios;
622 struct device_node *dn = pci_device_to_OF_node(dev->pdev);
623 if (!dn) {
624 NV_INFO(dev, "Unable to get the OF node\n");
625 return;
626 }
627
628 bios = of_get_property(dn, "NVDA,BMP", &size);
629 if (bios) {
630 for (i = 0; i < size; i += 4)
631 nv_wi32(dev, i, bios[i/4]);
632 NV_INFO(dev, "OF bios successfully copied (%d bytes)\n", size);
633 } else {
634 NV_INFO(dev, "Unable to get the OF bios\n");
635 }
636#endif
637}
638
Marcin Slusarz06415c52010-05-16 17:29:56 +0200639static struct apertures_struct *nouveau_get_apertures(struct drm_device *dev)
640{
641 struct pci_dev *pdev = dev->pdev;
642 struct apertures_struct *aper = alloc_apertures(3);
643 if (!aper)
644 return NULL;
645
646 aper->ranges[0].base = pci_resource_start(pdev, 1);
647 aper->ranges[0].size = pci_resource_len(pdev, 1);
648 aper->count = 1;
649
650 if (pci_resource_len(pdev, 2)) {
651 aper->ranges[aper->count].base = pci_resource_start(pdev, 2);
652 aper->ranges[aper->count].size = pci_resource_len(pdev, 2);
653 aper->count++;
654 }
655
656 if (pci_resource_len(pdev, 3)) {
657 aper->ranges[aper->count].base = pci_resource_start(pdev, 3);
658 aper->ranges[aper->count].size = pci_resource_len(pdev, 3);
659 aper->count++;
660 }
661
662 return aper;
663}
664
665static int nouveau_remove_conflicting_drivers(struct drm_device *dev)
666{
667 struct drm_nouveau_private *dev_priv = dev->dev_private;
Marcin Slusarz3b9676e2010-05-16 17:33:09 +0200668 bool primary = false;
Marcin Slusarz06415c52010-05-16 17:29:56 +0200669 dev_priv->apertures = nouveau_get_apertures(dev);
670 if (!dev_priv->apertures)
671 return -ENOMEM;
672
Marcin Slusarz3b9676e2010-05-16 17:33:09 +0200673#ifdef CONFIG_X86
674 primary = dev->pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
675#endif
676
677 remove_conflicting_framebuffers(dev_priv->apertures, "nouveaufb", primary);
Marcin Slusarz06415c52010-05-16 17:29:56 +0200678 return 0;
679}
680
Ben Skeggs6ee73862009-12-11 19:24:15 +1000681int nouveau_load(struct drm_device *dev, unsigned long flags)
682{
683 struct drm_nouveau_private *dev_priv;
684 uint32_t reg0;
685 resource_size_t mmio_start_offs;
Ben Skeggscd0b0722010-06-01 15:56:22 +1000686 int ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000687
688 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
689 if (!dev_priv)
690 return -ENOMEM;
691 dev->dev_private = dev_priv;
692 dev_priv->dev = dev;
693
694 dev_priv->flags = flags & NOUVEAU_FLAGS;
695 dev_priv->init_state = NOUVEAU_CARD_INIT_DOWN;
696
697 NV_DEBUG(dev, "vendor: 0x%X device: 0x%X class: 0x%X\n",
698 dev->pci_vendor, dev->pci_device, dev->pdev->class);
699
Ben Skeggs6ee73862009-12-11 19:24:15 +1000700 dev_priv->wq = create_workqueue("nouveau");
701 if (!dev_priv->wq)
702 return -EINVAL;
703
704 /* resource 0 is mmio regs */
705 /* resource 1 is linear FB */
706 /* resource 2 is RAMIN (mmio regs + 0x1000000) */
707 /* resource 6 is bios */
708
709 /* map the mmio regs */
710 mmio_start_offs = pci_resource_start(dev->pdev, 0);
711 dev_priv->mmio = ioremap(mmio_start_offs, 0x00800000);
712 if (!dev_priv->mmio) {
713 NV_ERROR(dev, "Unable to initialize the mmio mapping. "
714 "Please report your setup to " DRIVER_EMAIL "\n");
715 return -EINVAL;
716 }
717 NV_DEBUG(dev, "regs mapped ok at 0x%llx\n",
718 (unsigned long long)mmio_start_offs);
719
720#ifdef __BIG_ENDIAN
721 /* Put the card in BE mode if it's not */
722 if (nv_rd32(dev, NV03_PMC_BOOT_1))
723 nv_wr32(dev, NV03_PMC_BOOT_1, 0x00000001);
724
725 DRM_MEMORYBARRIER();
726#endif
727
728 /* Time to determine the card architecture */
729 reg0 = nv_rd32(dev, NV03_PMC_BOOT_0);
730
731 /* We're dealing with >=NV10 */
732 if ((reg0 & 0x0f000000) > 0) {
733 /* Bit 27-20 contain the architecture in hex */
734 dev_priv->chipset = (reg0 & 0xff00000) >> 20;
735 /* NV04 or NV05 */
736 } else if ((reg0 & 0xff00fff0) == 0x20004000) {
Ben Skeggs1dee7a92010-01-07 13:47:57 +1000737 if (reg0 & 0x00f00000)
738 dev_priv->chipset = 0x05;
739 else
740 dev_priv->chipset = 0x04;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000741 } else
742 dev_priv->chipset = 0xff;
743
744 switch (dev_priv->chipset & 0xf0) {
745 case 0x00:
746 case 0x10:
747 case 0x20:
748 case 0x30:
749 dev_priv->card_type = dev_priv->chipset & 0xf0;
750 break;
751 case 0x40:
752 case 0x60:
753 dev_priv->card_type = NV_40;
754 break;
755 case 0x50:
756 case 0x80:
757 case 0x90:
758 case 0xa0:
759 dev_priv->card_type = NV_50;
760 break;
761 default:
762 NV_INFO(dev, "Unsupported chipset 0x%08x\n", reg0);
763 return -EINVAL;
764 }
765
766 NV_INFO(dev, "Detected an NV%2x generation card (0x%08x)\n",
767 dev_priv->card_type, reg0);
768
Ben Skeggscd0b0722010-06-01 15:56:22 +1000769 ret = nouveau_remove_conflicting_drivers(dev);
770 if (ret)
771 return ret;
Marcin Slusarz06415c52010-05-16 17:29:56 +0200772
Ben Skeggs6d696302010-06-02 10:16:24 +1000773 /* Map PRAMIN BAR, or on older cards, the aperture withing BAR0 */
Ben Skeggs6ee73862009-12-11 19:24:15 +1000774 if (dev_priv->card_type >= NV_40) {
775 int ramin_bar = 2;
776 if (pci_resource_len(dev->pdev, ramin_bar) == 0)
777 ramin_bar = 3;
778
779 dev_priv->ramin_size = pci_resource_len(dev->pdev, ramin_bar);
Ben Skeggs6d696302010-06-02 10:16:24 +1000780 dev_priv->ramin =
781 ioremap(pci_resource_start(dev->pdev, ramin_bar),
Ben Skeggs6ee73862009-12-11 19:24:15 +1000782 dev_priv->ramin_size);
783 if (!dev_priv->ramin) {
Ben Skeggs6d696302010-06-02 10:16:24 +1000784 NV_ERROR(dev, "Failed to PRAMIN BAR");
785 return -ENOMEM;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000786 }
Ben Skeggs6d696302010-06-02 10:16:24 +1000787 } else {
Ben Skeggs6ee73862009-12-11 19:24:15 +1000788 dev_priv->ramin_size = 1 * 1024 * 1024;
789 dev_priv->ramin = ioremap(mmio_start_offs + NV_RAMIN,
Ben Skeggs6d696302010-06-02 10:16:24 +1000790 dev_priv->ramin_size);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000791 if (!dev_priv->ramin) {
792 NV_ERROR(dev, "Failed to map BAR0 PRAMIN.\n");
793 return -ENOMEM;
794 }
795 }
796
797 nouveau_OF_copy_vbios_to_ramin(dev);
798
799 /* Special flags */
800 if (dev->pci_device == 0x01a0)
801 dev_priv->flags |= NV_NFORCE;
802 else if (dev->pci_device == 0x01f0)
803 dev_priv->flags |= NV_NFORCE2;
804
805 /* For kernel modesetting, init card now and bring up fbcon */
Ben Skeggscd0b0722010-06-01 15:56:22 +1000806 ret = nouveau_card_init(dev);
807 if (ret)
808 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000809
810 return 0;
811}
812
Ben Skeggs6ee73862009-12-11 19:24:15 +1000813void nouveau_lastclose(struct drm_device *dev)
814{
Ben Skeggs6ee73862009-12-11 19:24:15 +1000815}
816
817int nouveau_unload(struct drm_device *dev)
818{
819 struct drm_nouveau_private *dev_priv = dev->dev_private;
820
Ben Skeggscd0b0722010-06-01 15:56:22 +1000821 drm_kms_helper_poll_fini(dev);
822 nouveau_fbcon_fini(dev);
823 if (dev_priv->card_type >= NV_50)
824 nv50_display_destroy(dev);
825 else
826 nv04_display_destroy(dev);
827 nouveau_card_takedown(dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000828
829 iounmap(dev_priv->mmio);
830 iounmap(dev_priv->ramin);
831
832 kfree(dev_priv);
833 dev->dev_private = NULL;
834 return 0;
835}
836
Ben Skeggs6ee73862009-12-11 19:24:15 +1000837int nouveau_ioctl_getparam(struct drm_device *dev, void *data,
838 struct drm_file *file_priv)
839{
840 struct drm_nouveau_private *dev_priv = dev->dev_private;
841 struct drm_nouveau_getparam *getparam = data;
842
843 NOUVEAU_CHECK_INITIALISED_WITH_RETURN;
844
845 switch (getparam->param) {
846 case NOUVEAU_GETPARAM_CHIPSET_ID:
847 getparam->value = dev_priv->chipset;
848 break;
849 case NOUVEAU_GETPARAM_PCI_VENDOR:
850 getparam->value = dev->pci_vendor;
851 break;
852 case NOUVEAU_GETPARAM_PCI_DEVICE:
853 getparam->value = dev->pci_device;
854 break;
855 case NOUVEAU_GETPARAM_BUS_TYPE:
856 if (drm_device_is_agp(dev))
857 getparam->value = NV_AGP;
858 else if (drm_device_is_pcie(dev))
859 getparam->value = NV_PCIE;
860 else
861 getparam->value = NV_PCI;
862 break;
863 case NOUVEAU_GETPARAM_FB_PHYSICAL:
864 getparam->value = dev_priv->fb_phys;
865 break;
866 case NOUVEAU_GETPARAM_AGP_PHYSICAL:
867 getparam->value = dev_priv->gart_info.aper_base;
868 break;
869 case NOUVEAU_GETPARAM_PCI_PHYSICAL:
870 if (dev->sg) {
871 getparam->value = (unsigned long)dev->sg->virtual;
872 } else {
873 NV_ERROR(dev, "Requested PCIGART address, "
874 "while no PCIGART was created\n");
875 return -EINVAL;
876 }
877 break;
878 case NOUVEAU_GETPARAM_FB_SIZE:
879 getparam->value = dev_priv->fb_available_size;
880 break;
881 case NOUVEAU_GETPARAM_AGP_SIZE:
882 getparam->value = dev_priv->gart_info.aper_size;
883 break;
884 case NOUVEAU_GETPARAM_VM_VRAM_BASE:
885 getparam->value = dev_priv->vm_vram_base;
886 break;
Marcin Koƛcielnicki7fc74f12010-05-23 11:36:04 +0000887 case NOUVEAU_GETPARAM_PTIMER_TIME:
888 getparam->value = dev_priv->engine.timer.read(dev);
889 break;
Marcin Koƛcielnicki69c97002010-01-26 18:39:20 +0000890 case NOUVEAU_GETPARAM_GRAPH_UNITS:
891 /* NV40 and NV50 versions are quite different, but register
892 * address is the same. User is supposed to know the card
893 * family anyway... */
894 if (dev_priv->chipset >= 0x40) {
895 getparam->value = nv_rd32(dev, NV40_PMC_GRAPH_UNITS);
896 break;
897 }
898 /* FALLTHRU */
Ben Skeggs6ee73862009-12-11 19:24:15 +1000899 default:
900 NV_ERROR(dev, "unknown parameter %lld\n", getparam->param);
901 return -EINVAL;
902 }
903
904 return 0;
905}
906
907int
908nouveau_ioctl_setparam(struct drm_device *dev, void *data,
909 struct drm_file *file_priv)
910{
911 struct drm_nouveau_setparam *setparam = data;
912
913 NOUVEAU_CHECK_INITIALISED_WITH_RETURN;
914
915 switch (setparam->param) {
916 default:
917 NV_ERROR(dev, "unknown parameter %lld\n", setparam->param);
918 return -EINVAL;
919 }
920
921 return 0;
922}
923
924/* Wait until (value(reg) & mask) == val, up until timeout has hit */
925bool nouveau_wait_until(struct drm_device *dev, uint64_t timeout,
926 uint32_t reg, uint32_t mask, uint32_t val)
927{
928 struct drm_nouveau_private *dev_priv = dev->dev_private;
929 struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
930 uint64_t start = ptimer->read(dev);
931
932 do {
933 if ((nv_rd32(dev, reg) & mask) == val)
934 return true;
935 } while (ptimer->read(dev) - start < timeout);
936
937 return false;
938}
939
940/* Waits for PGRAPH to go completely idle */
941bool nouveau_wait_for_idle(struct drm_device *dev)
942{
943 if (!nv_wait(NV04_PGRAPH_STATUS, 0xffffffff, 0x00000000)) {
944 NV_ERROR(dev, "PGRAPH idle timed out with status 0x%08x\n",
945 nv_rd32(dev, NV04_PGRAPH_STATUS));
946 return false;
947 }
948
949 return true;
950}
951