blob: 9afbf3616b4bc28015cc01d863274c7c87b700df [file] [log] [blame]
Ben Hutchings8ceee662008-04-27 12:55:59 +01001/****************************************************************************
2 * Driver for Solarflare Solarstorm network controllers and boards
3 * Copyright 2005-2006 Fen Systems Ltd.
Ben Hutchings0a6f40c2011-02-25 00:01:34 +00004 * Copyright 2006-2011 Solarflare Communications Inc.
Ben Hutchings8ceee662008-04-27 12:55:59 +01005 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation, incorporated herein by reference.
9 */
10
Ben Hutchings744093c2009-11-29 15:12:08 +000011#ifndef EFX_NIC_H
12#define EFX_NIC_H
Ben Hutchings8ceee662008-04-27 12:55:59 +010013
Stuart Hodgson7c236c42012-09-03 11:09:36 +010014#include <linux/net_tstamp.h>
Ben Hutchings5c16a962009-11-23 16:05:28 +000015#include <linux/i2c-algo-bit.h>
Ben Hutchings8ceee662008-04-27 12:55:59 +010016#include "net_driver.h"
Ben Hutchings177dfcd2008-12-12 21:50:08 -080017#include "efx.h"
Ben Hutchings8880f4e2009-11-29 15:15:41 +000018#include "mcdi.h"
Ben Hutchings8ceee662008-04-27 12:55:59 +010019
20/*
21 * Falcon hardware control
22 */
23
Ben Hutchingsdaeda632009-11-28 05:36:04 +000024enum {
25 EFX_REV_FALCON_A0 = 0,
26 EFX_REV_FALCON_A1 = 1,
27 EFX_REV_FALCON_B0 = 2,
Ben Hutchings8880f4e2009-11-29 15:15:41 +000028 EFX_REV_SIENA_A0 = 3,
Ben Hutchings8ceee662008-04-27 12:55:59 +010029};
30
Ben Hutchingsdaeda632009-11-28 05:36:04 +000031static inline int efx_nic_rev(struct efx_nic *efx)
Ben Hutchings55668612008-05-16 21:16:10 +010032{
Ben Hutchingsdaeda632009-11-28 05:36:04 +000033 return efx->type->revision;
Ben Hutchings55668612008-05-16 21:16:10 +010034}
Ben Hutchings8ceee662008-04-27 12:55:59 +010035
Ben Hutchings86094f72013-08-21 19:51:04 +010036extern u32 efx_farch_fpga_ver(struct efx_nic *efx);
Ben Hutchings152b6a62009-11-29 03:43:56 +000037
38/* NIC has two interlinked PCI functions for the same port. */
39static inline bool efx_nic_is_dual_func(struct efx_nic *efx)
40{
41 return efx_nic_rev(efx) < EFX_REV_FALCON_B0;
42}
43
Ben Hutchings86094f72013-08-21 19:51:04 +010044/* Read the current event from the event queue */
45static inline efx_qword_t *efx_event(struct efx_channel *channel,
46 unsigned int index)
47{
48 return ((efx_qword_t *) (channel->eventq.buf.addr)) +
49 (index & channel->eventq_mask);
50}
51
52/* See if an event is present
53 *
54 * We check both the high and low dword of the event for all ones. We
55 * wrote all ones when we cleared the event, and no valid event can
56 * have all ones in either its high or low dwords. This approach is
57 * robust against reordering.
58 *
59 * Note that using a single 64-bit comparison is incorrect; even
60 * though the CPU read will be atomic, the DMA write may not be.
61 */
62static inline int efx_event_present(efx_qword_t *event)
63{
64 return !(EFX_DWORD_IS_ALL_ONES(event->dword[0]) |
65 EFX_DWORD_IS_ALL_ONES(event->dword[1]));
66}
67
68/* Returns a pointer to the specified transmit descriptor in the TX
69 * descriptor queue belonging to the specified channel.
70 */
71static inline efx_qword_t *
72efx_tx_desc(struct efx_tx_queue *tx_queue, unsigned int index)
73{
74 return ((efx_qword_t *) (tx_queue->txd.buf.addr)) + index;
75}
76
77/* Decide whether to push a TX descriptor to the NIC vs merely writing
78 * the doorbell. This can reduce latency when we are adding a single
79 * descriptor to an empty queue, but is otherwise pointless. Further,
80 * Falcon and Siena have hardware bugs (SF bug 33851) that may be
81 * triggered if we don't check this.
82 */
83static inline bool efx_nic_may_push_tx_desc(struct efx_tx_queue *tx_queue,
84 unsigned int write_count)
85{
86 unsigned empty_read_count = ACCESS_ONCE(tx_queue->empty_read_count);
87
88 if (empty_read_count == 0)
89 return false;
90
91 tx_queue->empty_read_count = 0;
92 return ((empty_read_count ^ write_count) & ~EFX_EMPTY_COUNT_VALID) == 0
93 && tx_queue->write_count - write_count == 1;
94}
95
96/* Returns a pointer to the specified descriptor in the RX descriptor queue */
97static inline efx_qword_t *
98efx_rx_desc(struct efx_rx_queue *rx_queue, unsigned int index)
99{
100 return ((efx_qword_t *) (rx_queue->rxd.buf.addr)) + index;
101}
102
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000103enum {
104 PHY_TYPE_NONE = 0,
105 PHY_TYPE_TXC43128 = 1,
106 PHY_TYPE_88E1111 = 2,
107 PHY_TYPE_SFX7101 = 3,
108 PHY_TYPE_QT2022C2 = 4,
109 PHY_TYPE_PM8358 = 6,
110 PHY_TYPE_SFT9001A = 8,
111 PHY_TYPE_QT2025C = 9,
112 PHY_TYPE_SFT9001B = 10,
113};
114
115#define FALCON_XMAC_LOOPBACKS \
116 ((1 << LOOPBACK_XGMII) | \
117 (1 << LOOPBACK_XGXS) | \
118 (1 << LOOPBACK_XAUI))
119
Ben Hutchings5b6262d2012-02-02 21:21:15 +0000120/* Alignment of PCIe DMA boundaries (4KB) */
121#define EFX_PAGE_SIZE 4096
122/* Size and alignment of buffer table entries (same) */
123#define EFX_BUF_SIZE EFX_PAGE_SIZE
124
Ben Hutchings5c16a962009-11-23 16:05:28 +0000125/**
Ben Hutchings44838a42009-11-25 16:09:41 +0000126 * struct falcon_board_type - board operations and type information
127 * @id: Board type id, as found in NVRAM
Ben Hutchings37594332009-11-23 16:05:45 +0000128 * @init: Allocate resources and initialise peripheral hardware
129 * @init_phy: Do board-specific PHY initialisation
Ben Hutchings44838a42009-11-25 16:09:41 +0000130 * @fini: Shut down hardware and free resources
Ben Hutchings37594332009-11-23 16:05:45 +0000131 * @set_id_led: Set state of identifying LED or revert to automatic function
132 * @monitor: Board-specific health check function
Ben Hutchings44838a42009-11-25 16:09:41 +0000133 */
134struct falcon_board_type {
135 u8 id;
Ben Hutchings44838a42009-11-25 16:09:41 +0000136 int (*init) (struct efx_nic *nic);
137 void (*init_phy) (struct efx_nic *efx);
138 void (*fini) (struct efx_nic *nic);
139 void (*set_id_led) (struct efx_nic *efx, enum efx_led_mode mode);
140 int (*monitor) (struct efx_nic *nic);
141};
142
143/**
144 * struct falcon_board - board information
145 * @type: Type of board
146 * @major: Major rev. ('A', 'B' ...)
147 * @minor: Minor rev. (0, 1, ...)
Ben Hutchingse775fb92009-11-23 16:06:02 +0000148 * @i2c_adap: I2C adapter for on-board peripherals
149 * @i2c_data: Data for bit-banging algorithm
Ben Hutchings37594332009-11-23 16:05:45 +0000150 * @hwmon_client: I2C client for hardware monitor
151 * @ioexp_client: I2C client for power/port control
152 */
153struct falcon_board {
Ben Hutchings44838a42009-11-25 16:09:41 +0000154 const struct falcon_board_type *type;
Ben Hutchings37594332009-11-23 16:05:45 +0000155 int major;
156 int minor;
Ben Hutchingse775fb92009-11-23 16:06:02 +0000157 struct i2c_adapter i2c_adap;
158 struct i2c_algo_bit_data i2c_data;
Ben Hutchings37594332009-11-23 16:05:45 +0000159 struct i2c_client *hwmon_client, *ioexp_client;
160};
161
162/**
Ben Hutchings45a3fd52012-11-28 04:38:14 +0000163 * struct falcon_spi_device - a Falcon SPI (Serial Peripheral Interface) device
164 * @device_id: Controller's id for the device
165 * @size: Size (in bytes)
166 * @addr_len: Number of address bytes in read/write commands
167 * @munge_address: Flag whether addresses should be munged.
168 * Some devices with 9-bit addresses (e.g. AT25040A EEPROM)
169 * use bit 3 of the command byte as address bit A8, rather
170 * than having a two-byte address. If this flag is set, then
171 * commands should be munged in this way.
172 * @erase_command: Erase command (or 0 if sector erase not needed).
173 * @erase_size: Erase sector size (in bytes)
174 * Erase commands affect sectors with this size and alignment.
175 * This must be a power of two.
176 * @block_size: Write block size (in bytes).
177 * Write commands are limited to blocks with this size and alignment.
178 */
179struct falcon_spi_device {
180 int device_id;
181 unsigned int size;
182 unsigned int addr_len;
183 unsigned int munge_address:1;
184 u8 erase_command;
185 unsigned int erase_size;
186 unsigned int block_size;
187};
188
189static inline bool falcon_spi_present(const struct falcon_spi_device *spi)
190{
191 return spi->size != 0;
192}
193
Ben Hutchingscd0ecc92012-12-14 21:52:56 +0000194enum {
195 FALCON_STAT_tx_bytes,
196 FALCON_STAT_tx_packets,
197 FALCON_STAT_tx_pause,
198 FALCON_STAT_tx_control,
199 FALCON_STAT_tx_unicast,
200 FALCON_STAT_tx_multicast,
201 FALCON_STAT_tx_broadcast,
202 FALCON_STAT_tx_lt64,
203 FALCON_STAT_tx_64,
204 FALCON_STAT_tx_65_to_127,
205 FALCON_STAT_tx_128_to_255,
206 FALCON_STAT_tx_256_to_511,
207 FALCON_STAT_tx_512_to_1023,
208 FALCON_STAT_tx_1024_to_15xx,
209 FALCON_STAT_tx_15xx_to_jumbo,
210 FALCON_STAT_tx_gtjumbo,
211 FALCON_STAT_tx_non_tcpudp,
212 FALCON_STAT_tx_mac_src_error,
213 FALCON_STAT_tx_ip_src_error,
214 FALCON_STAT_rx_bytes,
215 FALCON_STAT_rx_good_bytes,
216 FALCON_STAT_rx_bad_bytes,
217 FALCON_STAT_rx_packets,
218 FALCON_STAT_rx_good,
219 FALCON_STAT_rx_bad,
220 FALCON_STAT_rx_pause,
221 FALCON_STAT_rx_control,
222 FALCON_STAT_rx_unicast,
223 FALCON_STAT_rx_multicast,
224 FALCON_STAT_rx_broadcast,
225 FALCON_STAT_rx_lt64,
226 FALCON_STAT_rx_64,
227 FALCON_STAT_rx_65_to_127,
228 FALCON_STAT_rx_128_to_255,
229 FALCON_STAT_rx_256_to_511,
230 FALCON_STAT_rx_512_to_1023,
231 FALCON_STAT_rx_1024_to_15xx,
232 FALCON_STAT_rx_15xx_to_jumbo,
233 FALCON_STAT_rx_gtjumbo,
234 FALCON_STAT_rx_bad_lt64,
235 FALCON_STAT_rx_bad_gtjumbo,
236 FALCON_STAT_rx_overflow,
237 FALCON_STAT_rx_symbol_error,
238 FALCON_STAT_rx_align_error,
239 FALCON_STAT_rx_length_error,
240 FALCON_STAT_rx_internal_error,
241 FALCON_STAT_rx_nodesc_drop_cnt,
242 FALCON_STAT_COUNT
243};
244
Ben Hutchings45a3fd52012-11-28 04:38:14 +0000245/**
Ben Hutchings5c16a962009-11-23 16:05:28 +0000246 * struct falcon_nic_data - Falcon NIC state
Ben Hutchings89863522009-11-25 16:09:04 +0000247 * @pci_dev2: Secondary function of Falcon A
Ben Hutchings37594332009-11-23 16:05:45 +0000248 * @board: Board state and functions
Ben Hutchingscd0ecc92012-12-14 21:52:56 +0000249 * @stats: Hardware statistics
Ben Hutchings55edc6e2009-11-25 16:11:35 +0000250 * @stats_disable_count: Nest count for disabling statistics fetches
251 * @stats_pending: Is there a pending DMA of MAC statistics.
252 * @stats_timer: A timer for regularly fetching MAC statistics.
Ben Hutchings4de92182010-12-02 13:47:29 +0000253 * @spi_flash: SPI flash device
254 * @spi_eeprom: SPI EEPROM device
255 * @spi_lock: SPI bus lock
Ben Hutchings4833f022010-12-02 13:47:35 +0000256 * @mdio_lock: MDIO bus lock
Ben Hutchingscef68bd2010-12-02 13:47:51 +0000257 * @xmac_poll_required: XMAC link state needs polling
Ben Hutchings5c16a962009-11-23 16:05:28 +0000258 */
259struct falcon_nic_data {
260 struct pci_dev *pci_dev2;
Ben Hutchings37594332009-11-23 16:05:45 +0000261 struct falcon_board board;
Ben Hutchingscd0ecc92012-12-14 21:52:56 +0000262 u64 stats[FALCON_STAT_COUNT];
Ben Hutchings55edc6e2009-11-25 16:11:35 +0000263 unsigned int stats_disable_count;
264 bool stats_pending;
265 struct timer_list stats_timer;
Ben Hutchingsecd0a6f02012-11-28 04:12:41 +0000266 struct falcon_spi_device spi_flash;
267 struct falcon_spi_device spi_eeprom;
Ben Hutchings4de92182010-12-02 13:47:29 +0000268 struct mutex spi_lock;
Ben Hutchings4833f022010-12-02 13:47:35 +0000269 struct mutex mdio_lock;
Ben Hutchingscef68bd2010-12-02 13:47:51 +0000270 bool xmac_poll_required;
Ben Hutchings5c16a962009-11-23 16:05:28 +0000271};
272
Ben Hutchings278c0622009-11-23 16:05:12 +0000273static inline struct falcon_board *falcon_board(struct efx_nic *efx)
274{
Ben Hutchings37594332009-11-23 16:05:45 +0000275 struct falcon_nic_data *data = efx->nic_data;
276 return &data->board;
Ben Hutchings278c0622009-11-23 16:05:12 +0000277}
278
Ben Hutchingscd0ecc92012-12-14 21:52:56 +0000279enum {
280 SIENA_STAT_tx_bytes,
281 SIENA_STAT_tx_good_bytes,
282 SIENA_STAT_tx_bad_bytes,
283 SIENA_STAT_tx_packets,
284 SIENA_STAT_tx_bad,
285 SIENA_STAT_tx_pause,
286 SIENA_STAT_tx_control,
287 SIENA_STAT_tx_unicast,
288 SIENA_STAT_tx_multicast,
289 SIENA_STAT_tx_broadcast,
290 SIENA_STAT_tx_lt64,
291 SIENA_STAT_tx_64,
292 SIENA_STAT_tx_65_to_127,
293 SIENA_STAT_tx_128_to_255,
294 SIENA_STAT_tx_256_to_511,
295 SIENA_STAT_tx_512_to_1023,
296 SIENA_STAT_tx_1024_to_15xx,
297 SIENA_STAT_tx_15xx_to_jumbo,
298 SIENA_STAT_tx_gtjumbo,
299 SIENA_STAT_tx_collision,
300 SIENA_STAT_tx_single_collision,
301 SIENA_STAT_tx_multiple_collision,
302 SIENA_STAT_tx_excessive_collision,
303 SIENA_STAT_tx_deferred,
304 SIENA_STAT_tx_late_collision,
305 SIENA_STAT_tx_excessive_deferred,
306 SIENA_STAT_tx_non_tcpudp,
307 SIENA_STAT_tx_mac_src_error,
308 SIENA_STAT_tx_ip_src_error,
309 SIENA_STAT_rx_bytes,
310 SIENA_STAT_rx_good_bytes,
311 SIENA_STAT_rx_bad_bytes,
312 SIENA_STAT_rx_packets,
313 SIENA_STAT_rx_good,
314 SIENA_STAT_rx_bad,
315 SIENA_STAT_rx_pause,
316 SIENA_STAT_rx_control,
317 SIENA_STAT_rx_unicast,
318 SIENA_STAT_rx_multicast,
319 SIENA_STAT_rx_broadcast,
320 SIENA_STAT_rx_lt64,
321 SIENA_STAT_rx_64,
322 SIENA_STAT_rx_65_to_127,
323 SIENA_STAT_rx_128_to_255,
324 SIENA_STAT_rx_256_to_511,
325 SIENA_STAT_rx_512_to_1023,
326 SIENA_STAT_rx_1024_to_15xx,
327 SIENA_STAT_rx_15xx_to_jumbo,
328 SIENA_STAT_rx_gtjumbo,
329 SIENA_STAT_rx_bad_gtjumbo,
330 SIENA_STAT_rx_overflow,
331 SIENA_STAT_rx_false_carrier,
332 SIENA_STAT_rx_symbol_error,
333 SIENA_STAT_rx_align_error,
334 SIENA_STAT_rx_length_error,
335 SIENA_STAT_rx_internal_error,
336 SIENA_STAT_rx_nodesc_drop_cnt,
337 SIENA_STAT_COUNT
338};
339
Ben Hutchings8880f4e2009-11-29 15:15:41 +0000340/**
341 * struct siena_nic_data - Siena NIC state
Ben Hutchings8880f4e2009-11-29 15:15:41 +0000342 * @wol_filter_id: Wake-on-LAN packet filter id
Ben Hutchingscd0ecc92012-12-14 21:52:56 +0000343 * @stats: Hardware statistics
Ben Hutchings8880f4e2009-11-29 15:15:41 +0000344 */
345struct siena_nic_data {
Ben Hutchings8880f4e2009-11-29 15:15:41 +0000346 int wol_filter_id;
Ben Hutchingscd0ecc92012-12-14 21:52:56 +0000347 u64 stats[SIENA_STAT_COUNT];
Ben Hutchings8880f4e2009-11-29 15:15:41 +0000348};
349
Ben Hutchingscd2d5b52012-02-14 00:48:07 +0000350/*
351 * On the SFC9000 family each port is associated with 1 PCI physical
352 * function (PF) handled by sfc and a configurable number of virtual
353 * functions (VFs) that may be handled by some other driver, often in
354 * a VM guest. The queue pointer registers are mapped in both PF and
355 * VF BARs such that an 8K region provides access to a single RX, TX
356 * and event queue (collectively a Virtual Interface, VI or VNIC).
357 *
358 * The PF has access to all 1024 VIs while VFs are mapped to VIs
359 * according to VI_BASE and VI_SCALE: VF i has access to VIs numbered
360 * in range [VI_BASE + i << VI_SCALE, VI_BASE + i + 1 << VI_SCALE).
361 * The number of VIs and the VI_SCALE value are configurable but must
362 * be established at boot time by firmware.
363 */
364
365/* Maximum VI_SCALE parameter supported by Siena */
366#define EFX_VI_SCALE_MAX 6
367/* Base VI to use for SR-IOV. Must be aligned to (1 << EFX_VI_SCALE_MAX),
368 * so this is the smallest allowed value. */
369#define EFX_VI_BASE 128U
370/* Maximum number of VFs allowed */
371#define EFX_VF_COUNT_MAX 127
372/* Limit EVQs on VFs to be only 8k to reduce buffer table reservation */
373#define EFX_MAX_VF_EVQ_SIZE 8192UL
374/* The number of buffer table entries reserved for each VI on a VF */
375#define EFX_VF_BUFTBL_PER_VI \
376 ((EFX_MAX_VF_EVQ_SIZE + 2 * EFX_MAX_DMAQ_SIZE) * \
377 sizeof(efx_qword_t) / EFX_BUF_SIZE)
378
379#ifdef CONFIG_SFC_SRIOV
380
381static inline bool efx_sriov_wanted(struct efx_nic *efx)
382{
383 return efx->vf_count != 0;
384}
385static inline bool efx_sriov_enabled(struct efx_nic *efx)
386{
387 return efx->vf_init_count != 0;
388}
389static inline unsigned int efx_vf_size(struct efx_nic *efx)
390{
391 return 1 << efx->vi_scale;
392}
393
394extern int efx_init_sriov(void);
395extern void efx_sriov_probe(struct efx_nic *efx);
396extern int efx_sriov_init(struct efx_nic *efx);
397extern void efx_sriov_mac_address_changed(struct efx_nic *efx);
398extern void efx_sriov_tx_flush_done(struct efx_nic *efx, efx_qword_t *event);
399extern void efx_sriov_rx_flush_done(struct efx_nic *efx, efx_qword_t *event);
400extern void efx_sriov_event(struct efx_channel *channel, efx_qword_t *event);
401extern void efx_sriov_desc_fetch_err(struct efx_nic *efx, unsigned dmaq);
402extern void efx_sriov_flr(struct efx_nic *efx, unsigned flr);
403extern void efx_sriov_reset(struct efx_nic *efx);
404extern void efx_sriov_fini(struct efx_nic *efx);
405extern void efx_fini_sriov(void);
406
407#else
408
409static inline bool efx_sriov_wanted(struct efx_nic *efx) { return false; }
410static inline bool efx_sriov_enabled(struct efx_nic *efx) { return false; }
411static inline unsigned int efx_vf_size(struct efx_nic *efx) { return 0; }
412
413static inline int efx_init_sriov(void) { return 0; }
414static inline void efx_sriov_probe(struct efx_nic *efx) {}
415static inline int efx_sriov_init(struct efx_nic *efx) { return -EOPNOTSUPP; }
416static inline void efx_sriov_mac_address_changed(struct efx_nic *efx) {}
417static inline void efx_sriov_tx_flush_done(struct efx_nic *efx,
418 efx_qword_t *event) {}
419static inline void efx_sriov_rx_flush_done(struct efx_nic *efx,
420 efx_qword_t *event) {}
421static inline void efx_sriov_event(struct efx_channel *channel,
422 efx_qword_t *event) {}
423static inline void efx_sriov_desc_fetch_err(struct efx_nic *efx, unsigned dmaq) {}
424static inline void efx_sriov_flr(struct efx_nic *efx, unsigned flr) {}
425static inline void efx_sriov_reset(struct efx_nic *efx) {}
426static inline void efx_sriov_fini(struct efx_nic *efx) {}
427static inline void efx_fini_sriov(void) {}
428
429#endif
430
431extern int efx_sriov_set_vf_mac(struct net_device *dev, int vf, u8 *mac);
432extern int efx_sriov_set_vf_vlan(struct net_device *dev, int vf,
433 u16 vlan, u8 qos);
434extern int efx_sriov_get_vf_config(struct net_device *dev, int vf,
435 struct ifla_vf_info *ivf);
436extern int efx_sriov_set_vf_spoofchk(struct net_device *net_dev, int vf,
437 bool spoofchk);
438
Stuart Hodgson7c236c42012-09-03 11:09:36 +0100439struct ethtool_ts_info;
Stuart Hodgson7c236c42012-09-03 11:09:36 +0100440extern void efx_ptp_probe(struct efx_nic *efx);
441extern int efx_ptp_ioctl(struct efx_nic *efx, struct ifreq *ifr, int cmd);
Ben Hutchings62ebac92013-04-08 17:34:58 +0100442extern void efx_ptp_get_ts_info(struct efx_nic *efx,
443 struct ethtool_ts_info *ts_info);
Stuart Hodgson7c236c42012-09-03 11:09:36 +0100444extern bool efx_ptp_is_ptp_tx(struct efx_nic *efx, struct sk_buff *skb);
445extern int efx_ptp_tx(struct efx_nic *efx, struct sk_buff *skb);
446extern void efx_ptp_event(struct efx_nic *efx, efx_qword_t *ev);
Stuart Hodgson7c236c42012-09-03 11:09:36 +0100447
stephen hemminger6c8c2512011-04-14 05:50:12 +0000448extern const struct efx_nic_type falcon_a1_nic_type;
449extern const struct efx_nic_type falcon_b0_nic_type;
450extern const struct efx_nic_type siena_a0_nic_type;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100451
452/**************************************************************************
453 *
454 * Externs
455 *
456 **************************************************************************
457 */
458
Ben Hutchingse41c11e2010-04-28 09:01:50 +0000459extern int falcon_probe_board(struct efx_nic *efx, u16 revision_info);
Ben Hutchings5087b542009-10-23 08:29:51 +0000460
Ben Hutchings8ceee662008-04-27 12:55:59 +0100461/* TX data path */
Ben Hutchings86094f72013-08-21 19:51:04 +0100462static inline int efx_nic_probe_tx(struct efx_tx_queue *tx_queue)
463{
464 return tx_queue->efx->type->tx_probe(tx_queue);
465}
466static inline void efx_nic_init_tx(struct efx_tx_queue *tx_queue)
467{
468 tx_queue->efx->type->tx_init(tx_queue);
469}
470static inline void efx_nic_remove_tx(struct efx_tx_queue *tx_queue)
471{
472 tx_queue->efx->type->tx_remove(tx_queue);
473}
474static inline void efx_nic_push_buffers(struct efx_tx_queue *tx_queue)
475{
476 tx_queue->efx->type->tx_write(tx_queue);
477}
Ben Hutchings8ceee662008-04-27 12:55:59 +0100478
479/* RX data path */
Ben Hutchings86094f72013-08-21 19:51:04 +0100480static inline int efx_nic_probe_rx(struct efx_rx_queue *rx_queue)
481{
482 return rx_queue->efx->type->rx_probe(rx_queue);
483}
484static inline void efx_nic_init_rx(struct efx_rx_queue *rx_queue)
485{
486 rx_queue->efx->type->rx_init(rx_queue);
487}
488static inline void efx_nic_remove_rx(struct efx_rx_queue *rx_queue)
489{
490 rx_queue->efx->type->rx_remove(rx_queue);
491}
492static inline void efx_nic_notify_rx_desc(struct efx_rx_queue *rx_queue)
493{
494 rx_queue->efx->type->rx_write(rx_queue);
495}
496static inline void efx_nic_generate_fill_event(struct efx_rx_queue *rx_queue)
497{
498 rx_queue->efx->type->rx_defer_refill(rx_queue);
499}
Ben Hutchings8ceee662008-04-27 12:55:59 +0100500
501/* Event data path */
Ben Hutchings86094f72013-08-21 19:51:04 +0100502static inline int efx_nic_probe_eventq(struct efx_channel *channel)
503{
504 return channel->efx->type->ev_probe(channel);
505}
506static inline void efx_nic_init_eventq(struct efx_channel *channel)
507{
508 channel->efx->type->ev_init(channel);
509}
510static inline void efx_nic_fini_eventq(struct efx_channel *channel)
511{
512 channel->efx->type->ev_fini(channel);
513}
514static inline void efx_nic_remove_eventq(struct efx_channel *channel)
515{
516 channel->efx->type->ev_remove(channel);
517}
518static inline int
519efx_nic_process_eventq(struct efx_channel *channel, int quota)
520{
521 return channel->efx->type->ev_process(channel, quota);
522}
523static inline void efx_nic_eventq_read_ack(struct efx_channel *channel)
524{
525 channel->efx->type->ev_read_ack(channel);
526}
527extern void efx_nic_event_test_start(struct efx_channel *channel);
528
529/* Falcon/Siena queue operations */
530extern int efx_farch_tx_probe(struct efx_tx_queue *tx_queue);
531extern void efx_farch_tx_init(struct efx_tx_queue *tx_queue);
532extern void efx_farch_tx_fini(struct efx_tx_queue *tx_queue);
533extern void efx_farch_tx_remove(struct efx_tx_queue *tx_queue);
534extern void efx_farch_tx_write(struct efx_tx_queue *tx_queue);
535extern int efx_farch_rx_probe(struct efx_rx_queue *rx_queue);
536extern void efx_farch_rx_init(struct efx_rx_queue *rx_queue);
537extern void efx_farch_rx_fini(struct efx_rx_queue *rx_queue);
538extern void efx_farch_rx_remove(struct efx_rx_queue *rx_queue);
539extern void efx_farch_rx_write(struct efx_rx_queue *rx_queue);
540extern void efx_farch_rx_defer_refill(struct efx_rx_queue *rx_queue);
541extern int efx_farch_ev_probe(struct efx_channel *channel);
542extern void efx_farch_ev_init(struct efx_channel *channel);
543extern void efx_farch_ev_fini(struct efx_channel *channel);
544extern void efx_farch_ev_remove(struct efx_channel *channel);
545extern int efx_farch_ev_process(struct efx_channel *channel, int quota);
546extern void efx_farch_ev_read_ack(struct efx_channel *channel);
547extern void efx_farch_ev_test_generate(struct efx_channel *channel);
548
Ben Hutchingsadd72472012-11-08 01:46:53 +0000549/* Falcon/Siena filter operations */
550extern int efx_farch_filter_table_probe(struct efx_nic *efx);
551extern void efx_farch_filter_table_restore(struct efx_nic *efx);
552extern void efx_farch_filter_table_remove(struct efx_nic *efx);
553extern void efx_farch_filter_update_rx_scatter(struct efx_nic *efx);
554extern s32 efx_farch_filter_insert(struct efx_nic *efx,
555 struct efx_filter_spec *spec, bool replace);
556extern int efx_farch_filter_remove_safe(struct efx_nic *efx,
557 enum efx_filter_priority priority,
558 u32 filter_id);
559extern int efx_farch_filter_get_safe(struct efx_nic *efx,
560 enum efx_filter_priority priority,
561 u32 filter_id, struct efx_filter_spec *);
562extern void efx_farch_filter_clear_rx(struct efx_nic *efx,
563 enum efx_filter_priority priority);
564extern u32 efx_farch_filter_count_rx_used(struct efx_nic *efx,
565 enum efx_filter_priority priority);
566extern u32 efx_farch_filter_get_rx_id_limit(struct efx_nic *efx);
567extern s32 efx_farch_filter_get_rx_ids(struct efx_nic *efx,
568 enum efx_filter_priority priority,
569 u32 *buf, u32 size);
570#ifdef CONFIG_RFS_ACCEL
571extern s32 efx_farch_filter_rfs_insert(struct efx_nic *efx,
572 struct efx_filter_spec *spec);
573extern bool efx_farch_filter_rfs_expire_one(struct efx_nic *efx, u32 flow_id,
574 unsigned int index);
575#endif
Ben Hutchings964e6132012-11-19 23:08:22 +0000576extern void efx_farch_filter_sync_rx_mode(struct efx_nic *efx);
Ben Hutchingsadd72472012-11-08 01:46:53 +0000577
Ben Hutchingsd4fabcc2011-04-04 14:22:11 +0100578extern bool efx_nic_event_present(struct efx_channel *channel);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100579
Ben Hutchingsb7f514a2012-07-04 22:25:07 +0100580/* Some statistics are computed as A - B where A and B each increase
581 * linearly with some hardware counter(s) and the counters are read
582 * asynchronously. If the counters contributing to B are always read
583 * after those contributing to A, the computed value may be lower than
584 * the true value by some variable amount, and may decrease between
585 * subsequent computations.
586 *
587 * We should never allow statistics to decrease or to exceed the true
588 * value. Since the computed value will never be greater than the
589 * true value, we can achieve this by only storing the computed value
590 * when it increases.
591 */
592static inline void efx_update_diff_stat(u64 *stat, u64 diff)
593{
594 if ((s64)(diff - *stat) > 0)
595 *stat = diff;
596}
597
Ben Hutchings86094f72013-08-21 19:51:04 +0100598/* Interrupts */
Ben Hutchings152b6a62009-11-29 03:43:56 +0000599extern int efx_nic_init_interrupt(struct efx_nic *efx);
Ben Hutchingseee6f6a2012-02-28 23:37:35 +0000600extern void efx_nic_irq_test_start(struct efx_nic *efx);
Ben Hutchings152b6a62009-11-29 03:43:56 +0000601extern void efx_nic_fini_interrupt(struct efx_nic *efx);
Ben Hutchings86094f72013-08-21 19:51:04 +0100602
603/* Falcon/Siena interrupts */
604extern void efx_farch_irq_enable_master(struct efx_nic *efx);
605extern void efx_farch_irq_test_generate(struct efx_nic *efx);
606extern void efx_farch_irq_disable_master(struct efx_nic *efx);
607extern irqreturn_t efx_farch_msi_interrupt(int irq, void *dev_id);
608extern irqreturn_t efx_farch_legacy_interrupt(int irq, void *dev_id);
609extern irqreturn_t efx_farch_fatal_interrupt(struct efx_nic *efx);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100610
Ben Hutchingseee6f6a2012-02-28 23:37:35 +0000611static inline int efx_nic_event_test_irq_cpu(struct efx_channel *channel)
612{
Ben Hutchingsdd407812012-02-28 23:40:21 +0000613 return ACCESS_ONCE(channel->event_test_cpu);
Ben Hutchingseee6f6a2012-02-28 23:37:35 +0000614}
615static inline int efx_nic_irq_test_irq_cpu(struct efx_nic *efx)
616{
617 return ACCESS_ONCE(efx->last_irq_cpu);
618}
619
Ben Hutchings8ceee662008-04-27 12:55:59 +0100620/* Global Resources */
Ben Hutchings86094f72013-08-21 19:51:04 +0100621extern int efx_nic_flush_queues(struct efx_nic *efx);
Ben Hutchingsd5e8cc62012-09-06 16:52:31 +0100622extern void siena_prepare_flush(struct efx_nic *efx);
Ben Hutchings86094f72013-08-21 19:51:04 +0100623extern int efx_farch_fini_dmaq(struct efx_nic *efx);
Ben Hutchingsd5e8cc62012-09-06 16:52:31 +0100624extern void siena_finish_flush(struct efx_nic *efx);
Ben Hutchings55edc6e2009-11-25 16:11:35 +0000625extern void falcon_start_nic_stats(struct efx_nic *efx);
626extern void falcon_stop_nic_stats(struct efx_nic *efx);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100627extern int falcon_reset_xaui(struct efx_nic *efx);
Ben Hutchings86094f72013-08-21 19:51:04 +0100628extern void efx_farch_dimension_resources(struct efx_nic *efx, unsigned sram_lim_qw);
629extern void efx_farch_init_common(struct efx_nic *efx);
630static inline void efx_nic_push_rx_indir_table(struct efx_nic *efx)
631{
632 efx->type->rx_push_indir_table(efx);
633}
634extern void efx_farch_rx_push_indir_table(struct efx_nic *efx);
Ben Hutchings152b6a62009-11-29 03:43:56 +0000635
636int efx_nic_alloc_buffer(struct efx_nic *efx, struct efx_buffer *buffer,
Ben Hutchings0d19a542012-09-18 21:59:52 +0100637 unsigned int len, gfp_t gfp_flags);
Ben Hutchings152b6a62009-11-29 03:43:56 +0000638void efx_nic_free_buffer(struct efx_nic *efx, struct efx_buffer *buffer);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100639
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100640/* Tests */
Ben Hutchings86094f72013-08-21 19:51:04 +0100641struct efx_farch_register_test {
Ben Hutchings152b6a62009-11-29 03:43:56 +0000642 unsigned address;
643 efx_oword_t mask;
644};
Ben Hutchings86094f72013-08-21 19:51:04 +0100645extern int efx_farch_test_registers(struct efx_nic *efx,
646 const struct efx_farch_register_test *regs,
647 size_t n_regs);
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100648
Ben Hutchings5b98c1b2010-06-21 03:06:53 +0000649extern size_t efx_nic_get_regs_len(struct efx_nic *efx);
650extern void efx_nic_get_regs(struct efx_nic *efx, void *buf);
651
Ben Hutchingscd0ecc92012-12-14 21:52:56 +0000652extern size_t
653efx_nic_describe_stats(const struct efx_hw_stat_desc *desc, size_t count,
654 const unsigned long *mask, u8 *names);
655extern void
656efx_nic_update_stats(const struct efx_hw_stat_desc *desc, size_t count,
657 const unsigned long *mask,
658 u64 *stats, const void *dma_buf, bool accumulate);
659
Ben Hutchingsab0115f2012-09-13 01:11:31 +0100660#define EFX_MAX_FLUSH_TIME 5000
Ben Hutchings8ceee662008-04-27 12:55:59 +0100661
Ben Hutchings86094f72013-08-21 19:51:04 +0100662extern void efx_farch_generate_event(struct efx_nic *efx, unsigned int evq,
663 efx_qword_t *event);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100664
Ben Hutchings744093c2009-11-29 15:12:08 +0000665#endif /* EFX_NIC_H */