blob: 270e217a53f9b52f3401bc2fe151169620e76d00 [file] [log] [blame]
Ben Hutchings8ceee662008-04-27 12:55:59 +01001/****************************************************************************
2 * Driver for Solarflare Solarstorm network controllers and boards
3 * Copyright 2005-2006 Fen Systems Ltd.
Ben Hutchings906bb262009-11-29 15:16:19 +00004 * Copyright 2005-2009 Solarflare Communications Inc.
Ben Hutchings8ceee662008-04-27 12:55:59 +01005 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation, incorporated herein by reference.
9 */
10
11/* Common definitions for all Efx net driver code */
12
13#ifndef EFX_NET_DRIVER_H
14#define EFX_NET_DRIVER_H
15
Ben Hutchings62776d02010-06-23 11:30:07 +000016#if defined(EFX_ENABLE_DEBUG) && !defined(DEBUG)
17#define DEBUG
18#endif
19
Ben Hutchings8ceee662008-04-27 12:55:59 +010020#include <linux/version.h>
21#include <linux/netdevice.h>
22#include <linux/etherdevice.h>
23#include <linux/ethtool.h>
24#include <linux/if_vlan.h>
Steve Hodgson90d683a2010-06-01 11:19:39 +000025#include <linux/timer.h>
Ben Hutchings68e7f452009-04-29 08:05:08 +000026#include <linux/mdio.h>
Ben Hutchings8ceee662008-04-27 12:55:59 +010027#include <linux/list.h>
28#include <linux/pci.h>
29#include <linux/device.h>
30#include <linux/highmem.h>
31#include <linux/workqueue.h>
David S. Miller10ed61c2010-09-21 16:11:06 -070032#include <linux/vmalloc.h>
Ben Hutchings37b5a602008-05-30 22:27:04 +010033#include <linux/i2c.h>
Ben Hutchings8ceee662008-04-27 12:55:59 +010034
35#include "enum.h"
36#include "bitfield.h"
Ben Hutchings8ceee662008-04-27 12:55:59 +010037
Ben Hutchings8ceee662008-04-27 12:55:59 +010038/**************************************************************************
39 *
40 * Build definitions
41 *
42 **************************************************************************/
Ben Hutchingsc5d5f5f2010-06-23 11:30:26 +000043
Ben Hutchings906bb262009-11-29 15:16:19 +000044#define EFX_DRIVER_VERSION "3.0"
Ben Hutchings8ceee662008-04-27 12:55:59 +010045
46#ifdef EFX_ENABLE_DEBUG
47#define EFX_BUG_ON_PARANOID(x) BUG_ON(x)
48#define EFX_WARN_ON_PARANOID(x) WARN_ON(x)
49#else
50#define EFX_BUG_ON_PARANOID(x) do {} while (0)
51#define EFX_WARN_ON_PARANOID(x) do {} while (0)
52#endif
53
Ben Hutchings8ceee662008-04-27 12:55:59 +010054/**************************************************************************
55 *
56 * Efx data structures
57 *
58 **************************************************************************/
59
60#define EFX_MAX_CHANNELS 32
Ben Hutchings8ceee662008-04-27 12:55:59 +010061#define EFX_MAX_RX_QUEUES EFX_MAX_CHANNELS
62
Ben Hutchingsa4900ac2010-04-28 09:30:43 +000063/* Checksum generation is a per-queue option in hardware, so each
64 * queue visible to the networking core is backed by two hardware TX
65 * queues. */
66#define EFX_MAX_CORE_TX_QUEUES EFX_MAX_CHANNELS
67#define EFX_TXQ_TYPE_OFFLOAD 1
68#define EFX_TXQ_TYPES 2
69#define EFX_MAX_TX_QUEUES (EFX_TXQ_TYPES * EFX_MAX_CORE_TX_QUEUES)
Ben Hutchings60ac1062008-09-01 12:44:59 +010070
Ben Hutchings8ceee662008-04-27 12:55:59 +010071/**
72 * struct efx_special_buffer - An Efx special buffer
73 * @addr: CPU base address of the buffer
74 * @dma_addr: DMA base address of the buffer
75 * @len: Buffer length, in bytes
76 * @index: Buffer index within controller;s buffer table
77 * @entries: Number of buffer table entries
78 *
79 * Special buffers are used for the event queues and the TX and RX
80 * descriptor queues for each channel. They are *not* used for the
81 * actual transmit and receive buffers.
Ben Hutchings8ceee662008-04-27 12:55:59 +010082 */
83struct efx_special_buffer {
84 void *addr;
85 dma_addr_t dma_addr;
86 unsigned int len;
87 int index;
88 int entries;
89};
90
Ben Hutchings127e6e12009-11-25 16:09:55 +000091enum efx_flush_state {
92 FLUSH_NONE,
93 FLUSH_PENDING,
94 FLUSH_FAILED,
95 FLUSH_DONE,
96};
97
Ben Hutchings8ceee662008-04-27 12:55:59 +010098/**
99 * struct efx_tx_buffer - An Efx TX buffer
100 * @skb: The associated socket buffer.
101 * Set only on the final fragment of a packet; %NULL for all other
102 * fragments. When this fragment completes, then we can free this
103 * skb.
Ben Hutchingsb9b39b62008-05-07 12:51:12 +0100104 * @tsoh: The associated TSO header structure, or %NULL if this
105 * buffer is not a TSO header.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100106 * @dma_addr: DMA address of the fragment.
107 * @len: Length of this fragment.
108 * This field is zero when the queue slot is empty.
109 * @continuation: True if this fragment is not the end of a packet.
110 * @unmap_single: True if pci_unmap_single should be used.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100111 * @unmap_len: Length of this fragment to unmap
112 */
113struct efx_tx_buffer {
114 const struct sk_buff *skb;
Ben Hutchingsb9b39b62008-05-07 12:51:12 +0100115 struct efx_tso_header *tsoh;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100116 dma_addr_t dma_addr;
117 unsigned short len;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100118 bool continuation;
119 bool unmap_single;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100120 unsigned short unmap_len;
121};
122
123/**
124 * struct efx_tx_queue - An Efx TX queue
125 *
126 * This is a ring buffer of TX fragments.
127 * Since the TX completion path always executes on the same
128 * CPU and the xmit path can operate on different CPUs,
129 * performance is increased by ensuring that the completion
130 * path and the xmit path operate on different cache lines.
131 * This is particularly important if the xmit path is always
132 * executing on one CPU which is different from the completion
133 * path. There is also a cache line for members which are
134 * read but not written on the fast path.
135 *
136 * @efx: The associated Efx NIC
137 * @queue: DMA queue number
Ben Hutchings8ceee662008-04-27 12:55:59 +0100138 * @channel: The associated channel
139 * @buffer: The software buffer ring
140 * @txd: The hardware descriptor ring
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000141 * @ptr_mask: The size of the ring minus 1.
Ben Hutchings6bc5d3a2008-09-01 12:49:37 +0100142 * @flushed: Used when handling queue flushing
Ben Hutchings8ceee662008-04-27 12:55:59 +0100143 * @read_count: Current read pointer.
144 * This is the number of buffers that have been removed from both rings.
Ben Hutchingscd385572010-11-15 23:53:11 +0000145 * @old_write_count: The value of @write_count when last checked.
146 * This is here for performance reasons. The xmit path will
147 * only get the up-to-date value of @write_count if this
148 * variable indicates that the queue is empty. This is to
149 * avoid cache-line ping-pong between the xmit path and the
150 * completion path.
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100151 * @stopped: Stopped count.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100152 * Set if this TX queue is currently stopping its port.
153 * @insert_count: Current insert pointer
154 * This is the number of buffers that have been added to the
155 * software ring.
156 * @write_count: Current write pointer
157 * This is the number of buffers that have been added to the
158 * hardware ring.
159 * @old_read_count: The value of read_count when last checked.
160 * This is here for performance reasons. The xmit path will
161 * only get the up-to-date value of read_count if this
162 * variable indicates that the queue is full. This is to
163 * avoid cache-line ping-pong between the xmit path and the
164 * completion path.
Ben Hutchingsb9b39b62008-05-07 12:51:12 +0100165 * @tso_headers_free: A list of TSO headers allocated for this TX queue
166 * that are not in use, and so available for new TSO sends. The list
167 * is protected by the TX queue lock.
168 * @tso_bursts: Number of times TSO xmit invoked by kernel
169 * @tso_long_headers: Number of packets with headers too long for standard
170 * blocks
171 * @tso_packets: Number of packets via the TSO xmit path
Ben Hutchingscd385572010-11-15 23:53:11 +0000172 * @pushes: Number of times the TX push feature has been used
173 * @empty_read_count: If the completion path has seen the queue as empty
174 * and the transmission path has not yet checked this, the value of
175 * @read_count bitwise-added to %EFX_EMPTY_COUNT_VALID; otherwise 0.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100176 */
177struct efx_tx_queue {
178 /* Members which don't change on the fast path */
179 struct efx_nic *efx ____cacheline_aligned_in_smp;
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000180 unsigned queue;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100181 struct efx_channel *channel;
182 struct efx_nic *nic;
183 struct efx_tx_buffer *buffer;
184 struct efx_special_buffer txd;
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000185 unsigned int ptr_mask;
Ben Hutchings127e6e12009-11-25 16:09:55 +0000186 enum efx_flush_state flushed;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100187
188 /* Members used mainly on the completion path */
189 unsigned int read_count ____cacheline_aligned_in_smp;
Ben Hutchingscd385572010-11-15 23:53:11 +0000190 unsigned int old_write_count;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100191 int stopped;
192
193 /* Members used only on the xmit path */
194 unsigned int insert_count ____cacheline_aligned_in_smp;
195 unsigned int write_count;
196 unsigned int old_read_count;
Ben Hutchingsb9b39b62008-05-07 12:51:12 +0100197 struct efx_tso_header *tso_headers_free;
198 unsigned int tso_bursts;
199 unsigned int tso_long_headers;
200 unsigned int tso_packets;
Ben Hutchingscd385572010-11-15 23:53:11 +0000201 unsigned int pushes;
202
203 /* Members shared between paths and sometimes updated */
204 unsigned int empty_read_count ____cacheline_aligned_in_smp;
205#define EFX_EMPTY_COUNT_VALID 0x80000000
Ben Hutchings8ceee662008-04-27 12:55:59 +0100206};
207
208/**
209 * struct efx_rx_buffer - An Efx RX data buffer
210 * @dma_addr: DMA base address of the buffer
211 * @skb: The associated socket buffer, if any.
212 * If both this and page are %NULL, the buffer slot is currently free.
213 * @page: The associated page buffer, if any.
214 * If both this and skb are %NULL, the buffer slot is currently free.
215 * @data: Pointer to ethernet header
216 * @len: Buffer length, in bytes.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100217 */
218struct efx_rx_buffer {
219 dma_addr_t dma_addr;
220 struct sk_buff *skb;
221 struct page *page;
222 char *data;
223 unsigned int len;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100224};
225
226/**
Steve Hodgson62b330b2010-06-01 11:20:53 +0000227 * struct efx_rx_page_state - Page-based rx buffer state
228 *
229 * Inserted at the start of every page allocated for receive buffers.
230 * Used to facilitate sharing dma mappings between recycled rx buffers
231 * and those passed up to the kernel.
232 *
233 * @refcnt: Number of struct efx_rx_buffer's referencing this page.
234 * When refcnt falls to zero, the page is unmapped for dma
235 * @dma_addr: The dma address of this page.
236 */
237struct efx_rx_page_state {
238 unsigned refcnt;
239 dma_addr_t dma_addr;
240
241 unsigned int __pad[0] ____cacheline_aligned;
242};
243
244/**
Ben Hutchings8ceee662008-04-27 12:55:59 +0100245 * struct efx_rx_queue - An Efx RX queue
246 * @efx: The associated Efx NIC
Ben Hutchings8ceee662008-04-27 12:55:59 +0100247 * @buffer: The software buffer ring
248 * @rxd: The hardware descriptor ring
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000249 * @ptr_mask: The size of the ring minus 1.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100250 * @added_count: Number of buffers added to the receive queue.
251 * @notified_count: Number of buffers given to NIC (<= @added_count).
252 * @removed_count: Number of buffers removed from the receive queue.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100253 * @max_fill: RX descriptor maximum fill level (<= ring size)
254 * @fast_fill_trigger: RX descriptor fill level that will trigger a fast fill
255 * (<= @max_fill)
256 * @fast_fill_limit: The level to which a fast fill will fill
257 * (@fast_fill_trigger <= @fast_fill_limit <= @max_fill)
258 * @min_fill: RX descriptor minimum non-zero fill level.
259 * This records the minimum fill level observed when a ring
260 * refill was triggered.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100261 * @alloc_page_count: RX allocation strategy counter.
262 * @alloc_skb_count: RX allocation strategy counter.
Steve Hodgson90d683a2010-06-01 11:19:39 +0000263 * @slow_fill: Timer used to defer efx_nic_generate_fill_event().
Ben Hutchings6bc5d3a2008-09-01 12:49:37 +0100264 * @flushed: Use when handling queue flushing
Ben Hutchings8ceee662008-04-27 12:55:59 +0100265 */
266struct efx_rx_queue {
267 struct efx_nic *efx;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100268 struct efx_rx_buffer *buffer;
269 struct efx_special_buffer rxd;
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000270 unsigned int ptr_mask;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100271
272 int added_count;
273 int notified_count;
274 int removed_count;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100275 unsigned int max_fill;
276 unsigned int fast_fill_trigger;
277 unsigned int fast_fill_limit;
278 unsigned int min_fill;
279 unsigned int min_overfill;
280 unsigned int alloc_page_count;
281 unsigned int alloc_skb_count;
Steve Hodgson90d683a2010-06-01 11:19:39 +0000282 struct timer_list slow_fill;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100283 unsigned int slow_fill_count;
284
Ben Hutchings127e6e12009-11-25 16:09:55 +0000285 enum efx_flush_state flushed;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100286};
287
288/**
289 * struct efx_buffer - An Efx general-purpose buffer
290 * @addr: host base address of the buffer
291 * @dma_addr: DMA base address of the buffer
292 * @len: Buffer length, in bytes
293 *
Ben Hutchings754c6532010-02-03 09:31:57 +0000294 * The NIC uses these buffers for its interrupt status registers and
Ben Hutchings8ceee662008-04-27 12:55:59 +0100295 * MAC stats dumps.
296 */
297struct efx_buffer {
298 void *addr;
299 dma_addr_t dma_addr;
300 unsigned int len;
301};
302
303
Ben Hutchings8ceee662008-04-27 12:55:59 +0100304enum efx_rx_alloc_method {
305 RX_ALLOC_METHOD_AUTO = 0,
306 RX_ALLOC_METHOD_SKB = 1,
307 RX_ALLOC_METHOD_PAGE = 2,
308};
309
310/**
311 * struct efx_channel - An Efx channel
312 *
313 * A channel comprises an event queue, at least one TX queue, at least
314 * one RX queue, and an associated tasklet for processing the event
315 * queue.
316 *
317 * @efx: Associated Efx NIC
Ben Hutchings8ceee662008-04-27 12:55:59 +0100318 * @channel: Channel instance number
Ben Hutchings8ceee662008-04-27 12:55:59 +0100319 * @enabled: Channel enabled indicator
320 * @irq: IRQ number (MSI and MSI-X only)
Ben Hutchings0d86ebd2009-10-23 08:32:13 +0000321 * @irq_moderation: IRQ moderation value (in hardware ticks)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100322 * @napi_dev: Net device used with NAPI
323 * @napi_str: NAPI control structure
324 * @reset_work: Scheduled reset work thread
325 * @work_pending: Is work pending via NAPI?
326 * @eventq: Event queue buffer
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000327 * @eventq_mask: Event queue pointer mask
Ben Hutchings8ceee662008-04-27 12:55:59 +0100328 * @eventq_read_ptr: Event queue read pointer
329 * @last_eventq_read_ptr: Last event queue read pointer value.
Steve Hodgsond730dc52010-06-01 11:19:09 +0000330 * @magic_count: Event queue test event count
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000331 * @irq_count: Number of IRQs since last adaptive moderation decision
332 * @irq_mod_score: IRQ moderation score
Ben Hutchings8ceee662008-04-27 12:55:59 +0100333 * @rx_alloc_level: Watermark based heuristic counter for pushing descriptors
334 * and diagnostic counters
335 * @rx_alloc_push_pages: RX allocation method currently in use for pushing
336 * descriptors
Ben Hutchings8ceee662008-04-27 12:55:59 +0100337 * @n_rx_tobe_disc: Count of RX_TOBE_DISC errors
Ben Hutchings8ceee662008-04-27 12:55:59 +0100338 * @n_rx_ip_hdr_chksum_err: Count of RX IP header checksum errors
339 * @n_rx_tcp_udp_chksum_err: Count of RX TCP and UDP checksum errors
Ben Hutchingsc1ac4032009-11-28 05:36:29 +0000340 * @n_rx_mcast_mismatch: Count of unmatched multicast frames
Ben Hutchings8ceee662008-04-27 12:55:59 +0100341 * @n_rx_frm_trunc: Count of RX_FRM_TRUNC errors
342 * @n_rx_overlength: Count of RX_OVERLENGTH errors
343 * @n_skbuff_leaks: Count of skbuffs leaked due to RX overrun
Ben Hutchings8313aca2010-09-10 06:41:57 +0000344 * @rx_queue: RX queue for this channel
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000345 * @tx_stop_count: Core TX queue stop count
346 * @tx_stop_lock: Core TX queue stop lock
Ben Hutchings8313aca2010-09-10 06:41:57 +0000347 * @tx_queue: TX queues for this channel
Ben Hutchings8ceee662008-04-27 12:55:59 +0100348 */
349struct efx_channel {
350 struct efx_nic *efx;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100351 int channel;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100352 bool enabled;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100353 int irq;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100354 unsigned int irq_moderation;
355 struct net_device *napi_dev;
356 struct napi_struct napi_str;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100357 bool work_pending;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100358 struct efx_special_buffer eventq;
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000359 unsigned int eventq_mask;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100360 unsigned int eventq_read_ptr;
361 unsigned int last_eventq_read_ptr;
Steve Hodgsond730dc52010-06-01 11:19:09 +0000362 unsigned int magic_count;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100363
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000364 unsigned int irq_count;
365 unsigned int irq_mod_score;
366
Ben Hutchings8ceee662008-04-27 12:55:59 +0100367 int rx_alloc_level;
368 int rx_alloc_push_pages;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100369
370 unsigned n_rx_tobe_disc;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100371 unsigned n_rx_ip_hdr_chksum_err;
372 unsigned n_rx_tcp_udp_chksum_err;
Ben Hutchingsc1ac4032009-11-28 05:36:29 +0000373 unsigned n_rx_mcast_mismatch;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100374 unsigned n_rx_frm_trunc;
375 unsigned n_rx_overlength;
376 unsigned n_skbuff_leaks;
377
378 /* Used to pipeline received packets in order to optimise memory
379 * access with prefetches.
380 */
381 struct efx_rx_buffer *rx_pkt;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100382 bool rx_pkt_csummed;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100383
Ben Hutchings8313aca2010-09-10 06:41:57 +0000384 struct efx_rx_queue rx_queue;
385
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000386 atomic_t tx_stop_count;
387 spinlock_t tx_stop_lock;
Ben Hutchings8313aca2010-09-10 06:41:57 +0000388
389 struct efx_tx_queue tx_queue[2];
Ben Hutchings8ceee662008-04-27 12:55:59 +0100390};
391
Ben Hutchings398468e2009-11-23 16:03:45 +0000392enum efx_led_mode {
393 EFX_LED_OFF = 0,
394 EFX_LED_ON = 1,
395 EFX_LED_DEFAULT = 2
396};
397
Ben Hutchingsc4593022009-11-23 16:08:17 +0000398#define STRING_TABLE_LOOKUP(val, member) \
399 ((val) < member ## _max) ? member ## _names[val] : "(invalid)"
400
401extern const char *efx_loopback_mode_names[];
402extern const unsigned int efx_loopback_mode_max;
403#define LOOPBACK_MODE(efx) \
404 STRING_TABLE_LOOKUP((efx)->loopback_mode, efx_loopback_mode)
405
Ben Hutchingsc4593022009-11-23 16:08:17 +0000406extern const char *efx_reset_type_names[];
407extern const unsigned int efx_reset_type_max;
408#define RESET_TYPE(type) \
409 STRING_TABLE_LOOKUP(type, efx_reset_type)
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100410
Ben Hutchings8ceee662008-04-27 12:55:59 +0100411enum efx_int_mode {
412 /* Be careful if altering to correct macro below */
413 EFX_INT_MODE_MSIX = 0,
414 EFX_INT_MODE_MSI = 1,
415 EFX_INT_MODE_LEGACY = 2,
416 EFX_INT_MODE_MAX /* Insert any new items before this */
417};
418#define EFX_INT_MODE_USE_MSI(x) (((x)->interrupt_mode) <= EFX_INT_MODE_MSI)
419
Ben Hutchings8ceee662008-04-27 12:55:59 +0100420enum nic_state {
421 STATE_INIT = 0,
422 STATE_RUNNING = 1,
423 STATE_FINI = 2,
Ben Hutchings3c787082008-09-01 12:49:08 +0100424 STATE_DISABLED = 3,
Ben Hutchings8ceee662008-04-27 12:55:59 +0100425 STATE_MAX,
426};
427
428/*
429 * Alignment of page-allocated RX buffers
430 *
431 * Controls the number of bytes inserted at the start of an RX buffer.
432 * This is the equivalent of NET_IP_ALIGN [which controls the alignment
433 * of the skb->head for hardware DMA].
434 */
Ben Hutchings13e9ab12008-09-01 12:50:28 +0100435#ifdef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
Ben Hutchings8ceee662008-04-27 12:55:59 +0100436#define EFX_PAGE_IP_ALIGN 0
437#else
438#define EFX_PAGE_IP_ALIGN NET_IP_ALIGN
439#endif
440
441/*
442 * Alignment of the skb->head which wraps a page-allocated RX buffer
443 *
444 * The skb allocated to wrap an rx_buffer can have this alignment. Since
445 * the data is memcpy'd from the rx_buf, it does not need to be equal to
446 * EFX_PAGE_IP_ALIGN.
447 */
448#define EFX_PAGE_SKB_ALIGN 2
449
450/* Forward declaration */
451struct efx_nic;
452
453/* Pseudo bit-mask flow control field */
454enum efx_fc_type {
Ben Hutchings3f926da2009-04-29 08:20:37 +0000455 EFX_FC_RX = FLOW_CTRL_RX,
456 EFX_FC_TX = FLOW_CTRL_TX,
Ben Hutchings8ceee662008-04-27 12:55:59 +0100457 EFX_FC_AUTO = 4,
458};
459
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800460/**
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000461 * struct efx_link_state - Current state of the link
462 * @up: Link is up
463 * @fd: Link is full-duplex
464 * @fc: Actual flow control flags
465 * @speed: Link speed (Mbps)
466 */
467struct efx_link_state {
468 bool up;
469 bool fd;
470 enum efx_fc_type fc;
471 unsigned int speed;
472};
473
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000474static inline bool efx_link_state_equal(const struct efx_link_state *left,
475 const struct efx_link_state *right)
476{
477 return left->up == right->up && left->fd == right->fd &&
478 left->fc == right->fc && left->speed == right->speed;
479}
480
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000481/**
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800482 * struct efx_mac_operations - Efx MAC operations table
483 * @reconfigure: Reconfigure MAC. Serialised by the mac_lock
484 * @update_stats: Update statistics
Ben Hutchings9007b9f2009-11-25 16:12:01 +0000485 * @check_fault: Check fault state. True if fault present.
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800486 */
487struct efx_mac_operations {
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000488 int (*reconfigure) (struct efx_nic *efx);
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800489 void (*update_stats) (struct efx_nic *efx);
Ben Hutchings9007b9f2009-11-25 16:12:01 +0000490 bool (*check_fault)(struct efx_nic *efx);
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800491};
492
Ben Hutchings8ceee662008-04-27 12:55:59 +0100493/**
494 * struct efx_phy_operations - Efx PHY operations table
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000495 * @probe: Probe PHY and initialise efx->mdio.mode_support, efx->mdio.mmds,
496 * efx->loopback_modes.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100497 * @init: Initialise PHY
498 * @fini: Shut down PHY
499 * @reconfigure: Reconfigure PHY (e.g. for new link parameters)
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000500 * @poll: Update @link_state and report whether it changed.
501 * Serialised by the mac_lock.
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800502 * @get_settings: Get ethtool settings. Serialised by the mac_lock.
503 * @set_settings: Set ethtool settings. Serialised by the mac_lock.
Ben Hutchingsaf4ad9b2009-01-29 17:59:37 +0000504 * @set_npage_adv: Set abilities advertised in (Extended) Next Page
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800505 * (only needed where AN bit is set in mmds)
Ben Hutchings4f16c072010-02-03 09:30:50 +0000506 * @test_alive: Test that PHY is 'alive' (online)
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000507 * @test_name: Get the name of a PHY-specific test/result
Ben Hutchings4f16c072010-02-03 09:30:50 +0000508 * @run_tests: Run tests and record results as appropriate (offline).
Ben Hutchings17967212008-12-26 13:47:25 -0800509 * Flags are the ethtool tests flags.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100510 */
511struct efx_phy_operations {
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000512 int (*probe) (struct efx_nic *efx);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100513 int (*init) (struct efx_nic *efx);
514 void (*fini) (struct efx_nic *efx);
Steve Hodgsonff3b00a2009-12-23 13:46:36 +0000515 void (*remove) (struct efx_nic *efx);
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000516 int (*reconfigure) (struct efx_nic *efx);
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000517 bool (*poll) (struct efx_nic *efx);
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800518 void (*get_settings) (struct efx_nic *efx,
519 struct ethtool_cmd *ecmd);
520 int (*set_settings) (struct efx_nic *efx,
521 struct ethtool_cmd *ecmd);
Ben Hutchingsaf4ad9b2009-01-29 17:59:37 +0000522 void (*set_npage_adv) (struct efx_nic *efx, u32);
Ben Hutchings4f16c072010-02-03 09:30:50 +0000523 int (*test_alive) (struct efx_nic *efx);
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000524 const char *(*test_name) (struct efx_nic *efx, unsigned int index);
Ben Hutchings17967212008-12-26 13:47:25 -0800525 int (*run_tests) (struct efx_nic *efx, int *results, unsigned flags);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100526};
527
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100528/**
529 * @enum efx_phy_mode - PHY operating mode flags
530 * @PHY_MODE_NORMAL: on and should pass traffic
531 * @PHY_MODE_TX_DISABLED: on with TX disabled
Ben Hutchings3e133c42008-11-04 20:34:56 +0000532 * @PHY_MODE_LOW_POWER: set to low power through MDIO
533 * @PHY_MODE_OFF: switched off through external control
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100534 * @PHY_MODE_SPECIAL: on but will not pass traffic
535 */
536enum efx_phy_mode {
537 PHY_MODE_NORMAL = 0,
538 PHY_MODE_TX_DISABLED = 1,
Ben Hutchings3e133c42008-11-04 20:34:56 +0000539 PHY_MODE_LOW_POWER = 2,
540 PHY_MODE_OFF = 4,
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100541 PHY_MODE_SPECIAL = 8,
542};
543
544static inline bool efx_phy_mode_disabled(enum efx_phy_mode mode)
545{
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100546 return !!(mode & ~PHY_MODE_TX_DISABLED);
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100547}
548
Ben Hutchings8ceee662008-04-27 12:55:59 +0100549/*
550 * Efx extended statistics
551 *
552 * Not all statistics are provided by all supported MACs. The purpose
553 * is this structure is to contain the raw statistics provided by each
554 * MAC.
555 */
556struct efx_mac_stats {
557 u64 tx_bytes;
558 u64 tx_good_bytes;
559 u64 tx_bad_bytes;
560 unsigned long tx_packets;
561 unsigned long tx_bad;
562 unsigned long tx_pause;
563 unsigned long tx_control;
564 unsigned long tx_unicast;
565 unsigned long tx_multicast;
566 unsigned long tx_broadcast;
567 unsigned long tx_lt64;
568 unsigned long tx_64;
569 unsigned long tx_65_to_127;
570 unsigned long tx_128_to_255;
571 unsigned long tx_256_to_511;
572 unsigned long tx_512_to_1023;
573 unsigned long tx_1024_to_15xx;
574 unsigned long tx_15xx_to_jumbo;
575 unsigned long tx_gtjumbo;
576 unsigned long tx_collision;
577 unsigned long tx_single_collision;
578 unsigned long tx_multiple_collision;
579 unsigned long tx_excessive_collision;
580 unsigned long tx_deferred;
581 unsigned long tx_late_collision;
582 unsigned long tx_excessive_deferred;
583 unsigned long tx_non_tcpudp;
584 unsigned long tx_mac_src_error;
585 unsigned long tx_ip_src_error;
586 u64 rx_bytes;
587 u64 rx_good_bytes;
588 u64 rx_bad_bytes;
589 unsigned long rx_packets;
590 unsigned long rx_good;
591 unsigned long rx_bad;
592 unsigned long rx_pause;
593 unsigned long rx_control;
594 unsigned long rx_unicast;
595 unsigned long rx_multicast;
596 unsigned long rx_broadcast;
597 unsigned long rx_lt64;
598 unsigned long rx_64;
599 unsigned long rx_65_to_127;
600 unsigned long rx_128_to_255;
601 unsigned long rx_256_to_511;
602 unsigned long rx_512_to_1023;
603 unsigned long rx_1024_to_15xx;
604 unsigned long rx_15xx_to_jumbo;
605 unsigned long rx_gtjumbo;
606 unsigned long rx_bad_lt64;
607 unsigned long rx_bad_64_to_15xx;
608 unsigned long rx_bad_15xx_to_jumbo;
609 unsigned long rx_bad_gtjumbo;
610 unsigned long rx_overflow;
611 unsigned long rx_missed;
612 unsigned long rx_false_carrier;
613 unsigned long rx_symbol_error;
614 unsigned long rx_align_error;
615 unsigned long rx_length_error;
616 unsigned long rx_internal_error;
617 unsigned long rx_good_lt64;
618};
619
620/* Number of bits used in a multicast filter hash address */
621#define EFX_MCAST_HASH_BITS 8
622
623/* Number of (single-bit) entries in a multicast filter hash */
624#define EFX_MCAST_HASH_ENTRIES (1 << EFX_MCAST_HASH_BITS)
625
626/* An Efx multicast filter hash */
627union efx_multicast_hash {
628 u8 byte[EFX_MCAST_HASH_ENTRIES / 8];
629 efx_oword_t oword[EFX_MCAST_HASH_ENTRIES / sizeof(efx_oword_t) / 8];
630};
631
Ben Hutchings64eebcf2010-09-20 08:43:07 +0000632struct efx_filter_state;
633
Ben Hutchings8ceee662008-04-27 12:55:59 +0100634/**
635 * struct efx_nic - an Efx NIC
636 * @name: Device name (net device name or bus id before net device registered)
637 * @pci_dev: The PCI device
638 * @type: Controller type attributes
639 * @legacy_irq: IRQ number
Ben Hutchings8d9853d2008-07-18 19:01:20 +0100640 * @workqueue: Workqueue for port reconfigures and the HW monitor.
641 * Work items do not hold and must not acquire RTNL.
Ben Hutchings6977dc62008-12-26 13:44:39 -0800642 * @workqueue_name: Name of workqueue
Ben Hutchings8ceee662008-04-27 12:55:59 +0100643 * @reset_work: Scheduled reset workitem
Ben Hutchings8ceee662008-04-27 12:55:59 +0100644 * @membase_phys: Memory BAR value as physical address
645 * @membase: Memory BAR value
Ben Hutchings8ceee662008-04-27 12:55:59 +0100646 * @interrupt_mode: Interrupt mode
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000647 * @irq_rx_adaptive: Adaptive IRQ moderation enabled for RX event queues
648 * @irq_rx_moderation: IRQ moderation time for RX event queues
Ben Hutchings62776d02010-06-23 11:30:07 +0000649 * @msg_enable: Log message enable flags
Ben Hutchings8ceee662008-04-27 12:55:59 +0100650 * @state: Device state flag. Serialised by the rtnl_lock.
651 * @reset_pending: Pending reset method (normally RESET_TYPE_NONE)
652 * @tx_queue: TX DMA queues
653 * @rx_queue: RX DMA queues
654 * @channel: Channels
Ben Hutchings46426102010-09-10 06:42:33 +0000655 * @channel_name: Names for channels and their IRQs
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000656 * @rxq_entries: Size of receive queues requested by user.
657 * @txq_entries: Size of transmit queues requested by user.
Ben Hutchings0484e0d2009-10-23 08:32:04 +0000658 * @next_buffer_table: First available buffer table id
Neil Turton28b581a2008-12-12 21:41:06 -0800659 * @n_channels: Number of channels in use
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000660 * @n_rx_channels: Number of channels used for RX (= number of RX queues)
661 * @n_tx_channels: Number of channels used for TX
Ben Hutchings8ceee662008-04-27 12:55:59 +0100662 * @rx_buffer_len: RX buffer length
663 * @rx_buffer_order: Order (log2) of number of pages for each RX buffer
Ben Hutchings78d41892010-12-02 13:47:56 +0000664 * @rx_hash_key: Toeplitz hash key for RSS
Ben Hutchings765c9f42010-06-30 05:06:28 +0000665 * @rx_indir_table: Indirection table for RSS
Ben Hutchings0484e0d2009-10-23 08:32:04 +0000666 * @int_error_count: Number of internal errors seen recently
667 * @int_error_expire: Time at which error count will be expired
Ben Hutchings8ceee662008-04-27 12:55:59 +0100668 * @irq_status: Interrupt status buffer
Ben Hutchingsc28884c2010-04-28 09:30:00 +0000669 * @irq_zero_count: Number of legacy IRQs seen with queue flags == 0
Steve Hodgson63695452010-04-28 09:27:36 +0000670 * @fatal_irq_level: IRQ level (bit number) used for serious errors
Ben Hutchings76884832009-11-29 15:10:44 +0000671 * @mtd_list: List of MTDs attached to the NIC
Ben Hutchings8ceee662008-04-27 12:55:59 +0100672 * @nic_data: Hardware dependant state
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100673 * @mac_lock: MAC access lock. Protects @port_enabled, @phy_mode,
674 * @port_inhibited, efx_monitor() and efx_reconfigure_port()
Ben Hutchings8ceee662008-04-27 12:55:59 +0100675 * @port_enabled: Port enabled indicator.
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000676 * Serialises efx_stop_all(), efx_start_all(), efx_monitor() and
677 * efx_mac_work() with kernel interfaces. Safe to read under any
678 * one of the rtnl_lock, mac_lock, or netif_tx_lock, but all three must
679 * be held to modify it.
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100680 * @port_inhibited: If set, the netif_carrier is always off. Hold the mac_lock
Ben Hutchings8ceee662008-04-27 12:55:59 +0100681 * @port_initialized: Port initialized?
682 * @net_dev: Operating system network device. Consider holding the rtnl lock
683 * @rx_checksum_enabled: RX checksumming enabled
Ben Hutchings8ceee662008-04-27 12:55:59 +0100684 * @stats_buffer: DMA buffer for statistics
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800685 * @mac_op: MAC interface
Ben Hutchings8ceee662008-04-27 12:55:59 +0100686 * @phy_type: PHY type
Ben Hutchings8ceee662008-04-27 12:55:59 +0100687 * @phy_op: PHY interface
688 * @phy_data: PHY private data (including PHY-specific stats)
Ben Hutchings68e7f452009-04-29 08:05:08 +0000689 * @mdio: PHY MDIO interface
Ben Hutchings8880f4e2009-11-29 15:15:41 +0000690 * @mdio_bus: PHY MDIO bus ID (only used by Siena)
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100691 * @phy_mode: PHY operating mode. Serialised by @mac_lock.
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000692 * @link_advertising: Autonegotiation advertising flags
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000693 * @link_state: Current state of the link
Ben Hutchings8ceee662008-04-27 12:55:59 +0100694 * @n_link_state_changes: Number of times the link has changed state
695 * @promiscuous: Promiscuous flag. Protected by netif_tx_lock.
696 * @multicast_hash: Multicast hash table
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800697 * @wanted_fc: Wanted flow control flags
Ben Hutchings8be4f3e2009-11-25 16:12:16 +0000698 * @mac_work: Work item for changing MAC promiscuity and multicast hash
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100699 * @loopback_mode: Loopback status
700 * @loopback_modes: Supported loopback mode bitmask
701 * @loopback_selftest: Offline self-test private state
Ben Hutchingsab28c122010-12-06 22:53:15 +0000702 * @monitor_work: Hardware monitor workitem
703 * @biu_lock: BIU (bus interface unit) lock
704 * @last_irq_cpu: Last CPU to handle interrupt.
705 * This register is written with the SMP processor ID whenever an
706 * interrupt is handled. It is used by efx_nic_test_interrupt()
707 * to verify that an interrupt has occurred.
708 * @n_rx_nodesc_drop_cnt: RX no descriptor drop count
709 * @mac_stats: MAC statistics. These include all statistics the MACs
710 * can provide. Generic code converts these into a standard
711 * &struct net_device_stats.
712 * @stats_lock: Statistics update lock. Serialises statistics fetches
Ben Hutchings8ceee662008-04-27 12:55:59 +0100713 *
Ben Hutchings754c6532010-02-03 09:31:57 +0000714 * This is stored in the private area of the &struct net_device.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100715 */
716struct efx_nic {
Ben Hutchingsab28c122010-12-06 22:53:15 +0000717 /* The following fields should be written very rarely */
718
Ben Hutchings8ceee662008-04-27 12:55:59 +0100719 char name[IFNAMSIZ];
720 struct pci_dev *pci_dev;
721 const struct efx_nic_type *type;
722 int legacy_irq;
723 struct workqueue_struct *workqueue;
Ben Hutchings6977dc62008-12-26 13:44:39 -0800724 char workqueue_name[16];
Ben Hutchings8ceee662008-04-27 12:55:59 +0100725 struct work_struct reset_work;
Ben Hutchings086ea352008-05-16 21:17:06 +0100726 resource_size_t membase_phys;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100727 void __iomem *membase;
Ben Hutchingsab28c122010-12-06 22:53:15 +0000728
Ben Hutchings8ceee662008-04-27 12:55:59 +0100729 enum efx_int_mode interrupt_mode;
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000730 bool irq_rx_adaptive;
731 unsigned int irq_rx_moderation;
Ben Hutchings62776d02010-06-23 11:30:07 +0000732 u32 msg_enable;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100733
Ben Hutchings8ceee662008-04-27 12:55:59 +0100734 enum nic_state state;
735 enum reset_type reset_pending;
736
Ben Hutchings8313aca2010-09-10 06:41:57 +0000737 struct efx_channel *channel[EFX_MAX_CHANNELS];
Ben Hutchingsefbc2d72010-09-13 04:14:49 +0000738 char channel_name[EFX_MAX_CHANNELS][IFNAMSIZ + 6];
Ben Hutchings8ceee662008-04-27 12:55:59 +0100739
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000740 unsigned rxq_entries;
741 unsigned txq_entries;
Ben Hutchings0484e0d2009-10-23 08:32:04 +0000742 unsigned next_buffer_table;
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000743 unsigned n_channels;
744 unsigned n_rx_channels;
745 unsigned n_tx_channels;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100746 unsigned int rx_buffer_len;
747 unsigned int rx_buffer_order;
Ben Hutchings5d3a6fc2010-06-25 07:05:43 +0000748 u8 rx_hash_key[40];
Ben Hutchings765c9f42010-06-30 05:06:28 +0000749 u32 rx_indir_table[128];
Ben Hutchings8ceee662008-04-27 12:55:59 +0100750
Ben Hutchings0484e0d2009-10-23 08:32:04 +0000751 unsigned int_error_count;
752 unsigned long int_error_expire;
753
Ben Hutchings8ceee662008-04-27 12:55:59 +0100754 struct efx_buffer irq_status;
Ben Hutchingsc28884c2010-04-28 09:30:00 +0000755 unsigned irq_zero_count;
Steve Hodgson63695452010-04-28 09:27:36 +0000756 unsigned fatal_irq_level;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100757
Ben Hutchings76884832009-11-29 15:10:44 +0000758#ifdef CONFIG_SFC_MTD
759 struct list_head mtd_list;
760#endif
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100761
Ben Hutchings8880f4e2009-11-29 15:15:41 +0000762 void *nic_data;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100763
764 struct mutex mac_lock;
Ben Hutchings766ca0f2008-12-12 21:59:24 -0800765 struct work_struct mac_work;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100766 bool port_enabled;
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100767 bool port_inhibited;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100768
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100769 bool port_initialized;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100770 struct net_device *net_dev;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100771 bool rx_checksum_enabled;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100772
Ben Hutchings8ceee662008-04-27 12:55:59 +0100773 struct efx_buffer stats_buffer;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100774
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800775 struct efx_mac_operations *mac_op;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100776
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000777 unsigned int phy_type;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100778 struct efx_phy_operations *phy_op;
779 void *phy_data;
Ben Hutchings68e7f452009-04-29 08:05:08 +0000780 struct mdio_if_info mdio;
Ben Hutchings8880f4e2009-11-29 15:15:41 +0000781 unsigned int mdio_bus;
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100782 enum efx_phy_mode phy_mode;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100783
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000784 u32 link_advertising;
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000785 struct efx_link_state link_state;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100786 unsigned int n_link_state_changes;
787
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100788 bool promiscuous;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100789 union efx_multicast_hash multicast_hash;
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800790 enum efx_fc_type wanted_fc;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100791
792 atomic_t rx_reset;
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100793 enum efx_loopback_mode loopback_mode;
Ben Hutchingse58f69f2009-11-29 15:08:41 +0000794 u64 loopback_modes;
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100795
796 void *loopback_selftest;
Ben Hutchings64eebcf2010-09-20 08:43:07 +0000797
798 struct efx_filter_state *filter_state;
Ben Hutchingsab28c122010-12-06 22:53:15 +0000799
800 /* The following fields may be written more often */
801
802 struct delayed_work monitor_work ____cacheline_aligned_in_smp;
803 spinlock_t biu_lock;
804 volatile signed int last_irq_cpu;
805 unsigned n_rx_nodesc_drop_cnt;
806 struct efx_mac_stats mac_stats;
807 spinlock_t stats_lock;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100808};
809
Ben Hutchings55668612008-05-16 21:16:10 +0100810static inline int efx_dev_registered(struct efx_nic *efx)
811{
812 return efx->net_dev->reg_state == NETREG_REGISTERED;
813}
814
815/* Net device name, for inclusion in log messages if it has been registered.
816 * Use efx->name not efx->net_dev->name so that races with (un)registration
817 * are harmless.
818 */
819static inline const char *efx_dev_name(struct efx_nic *efx)
820{
821 return efx_dev_registered(efx) ? efx->name : "";
822}
823
Ben Hutchings8880f4e2009-11-29 15:15:41 +0000824static inline unsigned int efx_port_num(struct efx_nic *efx)
825{
Ben Hutchings3df95ce2010-06-02 10:39:56 +0000826 return efx->net_dev->dev_id;
Ben Hutchings8880f4e2009-11-29 15:15:41 +0000827}
828
Ben Hutchings8ceee662008-04-27 12:55:59 +0100829/**
830 * struct efx_nic_type - Efx device type definition
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000831 * @probe: Probe the controller
832 * @remove: Free resources allocated by probe()
833 * @init: Initialise the controller
834 * @fini: Shut down the controller
835 * @monitor: Periodic function for polling link state and hardware monitor
836 * @reset: Reset the controller hardware and possibly the PHY. This will
837 * be called while the controller is uninitialised.
838 * @probe_port: Probe the MAC and PHY
839 * @remove_port: Free resources allocated by probe_port()
Ben Hutchings40641ed2010-12-02 13:47:45 +0000840 * @handle_global_event: Handle a "global" event (may be %NULL)
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000841 * @prepare_flush: Prepare the hardware for flushing the DMA queues
842 * @update_stats: Update statistics not provided by event handling
843 * @start_stats: Start the regular fetching of statistics
844 * @stop_stats: Stop the regular fetching of statistics
Ben Hutchings06629f02009-11-29 03:43:43 +0000845 * @set_id_led: Set state of identifying LED or revert to automatic function
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000846 * @push_irq_moderation: Apply interrupt moderation value
847 * @push_multicast_hash: Apply multicast hash table
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000848 * @reconfigure_port: Push loopback/power/txdis changes to the MAC and PHY
Ben Hutchings89c758f2009-11-29 03:43:07 +0000849 * @get_wol: Get WoL configuration from driver state
850 * @set_wol: Push WoL configuration to the NIC
851 * @resume_wol: Synchronise WoL state between driver and MC (e.g. after resume)
Ben Hutchings9bfc4bb2009-11-29 03:43:23 +0000852 * @test_registers: Test read/write functionality of control registers
Ben Hutchings0aa3fba2009-11-29 03:43:33 +0000853 * @test_nvram: Test validity of NVRAM contents
Steve Hodgsonb895d732009-11-28 05:35:00 +0000854 * @default_mac_ops: efx_mac_operations to set at startup
Ben Hutchingsdaeda632009-11-28 05:36:04 +0000855 * @revision: Hardware architecture revision
Ben Hutchings8ceee662008-04-27 12:55:59 +0100856 * @mem_map_size: Memory BAR mapped size
857 * @txd_ptr_tbl_base: TX descriptor ring base address
858 * @rxd_ptr_tbl_base: RX descriptor ring base address
859 * @buf_tbl_base: Buffer table base address
860 * @evq_ptr_tbl_base: Event queue pointer table base address
861 * @evq_rptr_tbl_base: Event queue read-pointer table base address
Ben Hutchings8ceee662008-04-27 12:55:59 +0100862 * @max_dma_mask: Maximum possible DMA mask
Ben Hutchings39c9cf02010-06-23 11:31:28 +0000863 * @rx_buffer_hash_size: Size of hash at start of RX buffer
864 * @rx_buffer_padding: Size of padding at end of RX buffer
Ben Hutchings8ceee662008-04-27 12:55:59 +0100865 * @max_interrupt_mode: Highest capability interrupt mode supported
866 * from &enum efx_init_mode.
867 * @phys_addr_channels: Number of channels with physically addressed
868 * descriptors
Ben Hutchings0228f5cdb02009-11-28 05:36:12 +0000869 * @tx_dc_base: Base address in SRAM of TX queue descriptor caches
870 * @rx_dc_base: Base address in SRAM of RX queue descriptor caches
Ben Hutchingsc383b532009-11-29 15:11:02 +0000871 * @offload_features: net_device feature flags for protocol offload
872 * features implemented in hardware
Ben Hutchingseb9f6742009-11-29 03:43:15 +0000873 * @reset_world_flags: Flags for additional components covered by
874 * reset method RESET_TYPE_WORLD
Ben Hutchings8ceee662008-04-27 12:55:59 +0100875 */
876struct efx_nic_type {
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000877 int (*probe)(struct efx_nic *efx);
878 void (*remove)(struct efx_nic *efx);
879 int (*init)(struct efx_nic *efx);
880 void (*fini)(struct efx_nic *efx);
881 void (*monitor)(struct efx_nic *efx);
882 int (*reset)(struct efx_nic *efx, enum reset_type method);
883 int (*probe_port)(struct efx_nic *efx);
884 void (*remove_port)(struct efx_nic *efx);
Ben Hutchings40641ed2010-12-02 13:47:45 +0000885 bool (*handle_global_event)(struct efx_channel *channel, efx_qword_t *);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000886 void (*prepare_flush)(struct efx_nic *efx);
887 void (*update_stats)(struct efx_nic *efx);
888 void (*start_stats)(struct efx_nic *efx);
889 void (*stop_stats)(struct efx_nic *efx);
Ben Hutchings06629f02009-11-29 03:43:43 +0000890 void (*set_id_led)(struct efx_nic *efx, enum efx_led_mode mode);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000891 void (*push_irq_moderation)(struct efx_channel *channel);
892 void (*push_multicast_hash)(struct efx_nic *efx);
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000893 int (*reconfigure_port)(struct efx_nic *efx);
Ben Hutchings89c758f2009-11-29 03:43:07 +0000894 void (*get_wol)(struct efx_nic *efx, struct ethtool_wolinfo *wol);
895 int (*set_wol)(struct efx_nic *efx, u32 type);
896 void (*resume_wol)(struct efx_nic *efx);
Ben Hutchings9bfc4bb2009-11-29 03:43:23 +0000897 int (*test_registers)(struct efx_nic *efx);
Ben Hutchings0aa3fba2009-11-29 03:43:33 +0000898 int (*test_nvram)(struct efx_nic *efx);
Steve Hodgsonb895d732009-11-28 05:35:00 +0000899 struct efx_mac_operations *default_mac_ops;
900
Ben Hutchingsdaeda632009-11-28 05:36:04 +0000901 int revision;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100902 unsigned int mem_map_size;
903 unsigned int txd_ptr_tbl_base;
904 unsigned int rxd_ptr_tbl_base;
905 unsigned int buf_tbl_base;
906 unsigned int evq_ptr_tbl_base;
907 unsigned int evq_rptr_tbl_base;
Ben Hutchings9bbd7d92008-05-16 21:18:48 +0100908 u64 max_dma_mask;
Ben Hutchings39c9cf02010-06-23 11:31:28 +0000909 unsigned int rx_buffer_hash_size;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100910 unsigned int rx_buffer_padding;
911 unsigned int max_interrupt_mode;
912 unsigned int phys_addr_channels;
Ben Hutchings0228f5cdb02009-11-28 05:36:12 +0000913 unsigned int tx_dc_base;
914 unsigned int rx_dc_base;
Ben Hutchingsc383b532009-11-29 15:11:02 +0000915 unsigned long offload_features;
Ben Hutchingseb9f6742009-11-29 03:43:15 +0000916 u32 reset_world_flags;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100917};
918
919/**************************************************************************
920 *
921 * Prototypes and inline functions
922 *
923 *************************************************************************/
924
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +0000925static inline struct efx_channel *
926efx_get_channel(struct efx_nic *efx, unsigned index)
927{
928 EFX_BUG_ON_PARANOID(index >= efx->n_channels);
Ben Hutchings8313aca2010-09-10 06:41:57 +0000929 return efx->channel[index];
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +0000930}
931
Ben Hutchings8ceee662008-04-27 12:55:59 +0100932/* Iterate over all used channels */
933#define efx_for_each_channel(_channel, _efx) \
Ben Hutchings8313aca2010-09-10 06:41:57 +0000934 for (_channel = (_efx)->channel[0]; \
935 _channel; \
936 _channel = (_channel->channel + 1 < (_efx)->n_channels) ? \
937 (_efx)->channel[_channel->channel + 1] : NULL)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100938
Ben Hutchings8313aca2010-09-10 06:41:57 +0000939extern struct efx_tx_queue *
940efx_get_tx_queue(struct efx_nic *efx, unsigned index, unsigned type);
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +0000941
942static inline struct efx_tx_queue *
943efx_channel_get_tx_queue(struct efx_channel *channel, unsigned type)
944{
945 struct efx_tx_queue *tx_queue = channel->tx_queue;
946 EFX_BUG_ON_PARANOID(type >= EFX_TXQ_TYPES);
Ben Hutchings8313aca2010-09-10 06:41:57 +0000947 return tx_queue->channel ? tx_queue + type : NULL;
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +0000948}
Ben Hutchings8ceee662008-04-27 12:55:59 +0100949
950/* Iterate over all TX queues belonging to a channel */
951#define efx_for_each_channel_tx_queue(_tx_queue, _channel) \
Ben Hutchings8313aca2010-09-10 06:41:57 +0000952 for (_tx_queue = efx_channel_get_tx_queue(channel, 0); \
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000953 _tx_queue && _tx_queue < (_channel)->tx_queue + EFX_TXQ_TYPES; \
954 _tx_queue++)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100955
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +0000956static inline struct efx_rx_queue *
957efx_get_rx_queue(struct efx_nic *efx, unsigned index)
958{
959 EFX_BUG_ON_PARANOID(index >= efx->n_rx_channels);
Ben Hutchings8313aca2010-09-10 06:41:57 +0000960 return &efx->channel[index]->rx_queue;
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +0000961}
962
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +0000963static inline struct efx_rx_queue *
964efx_channel_get_rx_queue(struct efx_channel *channel)
965{
Ben Hutchings8313aca2010-09-10 06:41:57 +0000966 return channel->channel < channel->efx->n_rx_channels ?
967 &channel->rx_queue : NULL;
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +0000968}
969
Ben Hutchings8ceee662008-04-27 12:55:59 +0100970/* Iterate over all RX queues belonging to a channel */
971#define efx_for_each_channel_rx_queue(_rx_queue, _channel) \
Ben Hutchings8313aca2010-09-10 06:41:57 +0000972 for (_rx_queue = efx_channel_get_rx_queue(channel); \
Ben Hutchingsa2589022008-09-01 12:47:57 +0100973 _rx_queue; \
Ben Hutchings8313aca2010-09-10 06:41:57 +0000974 _rx_queue = NULL)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100975
Ben Hutchingsba1e8a32010-09-10 06:41:36 +0000976static inline struct efx_channel *
977efx_rx_queue_channel(struct efx_rx_queue *rx_queue)
978{
Ben Hutchings8313aca2010-09-10 06:41:57 +0000979 return container_of(rx_queue, struct efx_channel, rx_queue);
Ben Hutchingsba1e8a32010-09-10 06:41:36 +0000980}
981
982static inline int efx_rx_queue_index(struct efx_rx_queue *rx_queue)
983{
Ben Hutchings8313aca2010-09-10 06:41:57 +0000984 return efx_rx_queue_channel(rx_queue)->channel;
Ben Hutchingsba1e8a32010-09-10 06:41:36 +0000985}
986
Ben Hutchings8ceee662008-04-27 12:55:59 +0100987/* Returns a pointer to the specified receive buffer in the RX
988 * descriptor queue.
989 */
990static inline struct efx_rx_buffer *efx_rx_buffer(struct efx_rx_queue *rx_queue,
991 unsigned int index)
992{
Eric Dumazet807540b2010-09-23 05:40:09 +0000993 return &rx_queue->buffer[index];
Ben Hutchings8ceee662008-04-27 12:55:59 +0100994}
995
996/* Set bit in a little-endian bitfield */
Ben Hutchings18c2fc02008-09-01 12:43:39 +0100997static inline void set_bit_le(unsigned nr, unsigned char *addr)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100998{
999 addr[nr / 8] |= (1 << (nr % 8));
1000}
1001
1002/* Clear bit in a little-endian bitfield */
Ben Hutchings18c2fc02008-09-01 12:43:39 +01001003static inline void clear_bit_le(unsigned nr, unsigned char *addr)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001004{
1005 addr[nr / 8] &= ~(1 << (nr % 8));
1006}
1007
1008
1009/**
1010 * EFX_MAX_FRAME_LEN - calculate maximum frame length
1011 *
1012 * This calculates the maximum frame length that will be used for a
1013 * given MTU. The frame length will be equal to the MTU plus a
1014 * constant amount of header space and padding. This is the quantity
1015 * that the net driver will program into the MAC as the maximum frame
1016 * length.
1017 *
Ben Hutchings754c6532010-02-03 09:31:57 +00001018 * The 10G MAC requires 8-byte alignment on the frame
Ben Hutchings8ceee662008-04-27 12:55:59 +01001019 * length, so we round up to the nearest 8.
Ben Hutchingscc117632009-08-26 08:17:59 +00001020 *
1021 * Re-clocking by the XGXS on RX can reduce an IPG to 32 bits (half an
1022 * XGMII cycle). If the frame length reaches the maximum value in the
1023 * same cycle, the XMAC can miss the IPG altogether. We work around
1024 * this by adding a further 16 bytes.
Ben Hutchings8ceee662008-04-27 12:55:59 +01001025 */
1026#define EFX_MAX_FRAME_LEN(mtu) \
Ben Hutchingscc117632009-08-26 08:17:59 +00001027 ((((mtu) + ETH_HLEN + VLAN_HLEN + 4/* FCS */ + 7) & ~7) + 16)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001028
1029
1030#endif /* EFX_NET_DRIVER_H */