blob: dfdc77ed18396a7d793c85183d9101deecd43f96 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * cpu.h: Values of the PRId register used to match up
Ralf Baechle70342282013-01-22 12:59:30 +01003 * various MIPS cpu types.
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 *
Justin P. Mattock79add622011-04-04 14:15:29 -07005 * Copyright (C) 1996 David S. Miller (davem@davemloft.net)
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01006 * Copyright (C) 2004, 2013 Maciej W. Rozycki
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 */
8#ifndef _ASM_CPU_H
9#define _ASM_CPU_H
10
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +010011/*
12 As of the MIPS32 and MIPS64 specs from MTI, the PRId register (CP0
13 register 15, select 0) is defined in this (backwards compatible) way:
Linus Torvalds1da177e2005-04-16 15:20:36 -070014
15 +----------------+----------------+----------------+----------------+
Ralf Baechle70342282013-01-22 12:59:30 +010016 | Company Options| Company ID | Processor ID | Revision |
Linus Torvalds1da177e2005-04-16 15:20:36 -070017 +----------------+----------------+----------------+----------------+
Ralf Baechle70342282013-01-22 12:59:30 +010018 31 24 23 16 15 8 7
Linus Torvalds1da177e2005-04-16 15:20:36 -070019
20 I don't have docs for all the previous processors, but my impression is
21 that bits 16-23 have been 0 for all MIPS processors before the MIPS32/64
22 spec.
23*/
24
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +010025#define PRID_OPT_MASK 0xff000000
26
27/*
28 * Assigned Company values for bits 23:16 of the PRId register.
29 */
30
31#define PRID_COMP_MASK 0xff0000
32
Ralf Baechle55a6feb2005-02-07 21:52:35 +000033#define PRID_COMP_LEGACY 0x000000
34#define PRID_COMP_MIPS 0x010000
35#define PRID_COMP_BROADCOM 0x020000
36#define PRID_COMP_ALCHEMY 0x030000
37#define PRID_COMP_SIBYTE 0x040000
38#define PRID_COMP_SANDCRAFT 0x050000
Ralf Baechle70342282013-01-22 12:59:30 +010039#define PRID_COMP_NXP 0x060000
Ralf Baechle55a6feb2005-02-07 21:52:35 +000040#define PRID_COMP_TOSHIBA 0x070000
41#define PRID_COMP_LSI 0x080000
42#define PRID_COMP_LEXRA 0x0b0000
Jayachandran Ca7117c62011-05-11 12:04:58 +053043#define PRID_COMP_NETLOGIC 0x0c0000
David Daney0dd47812008-12-11 15:33:26 -080044#define PRID_COMP_CAVIUM 0x0d0000
Lars-Peter Clausen83ccf692010-07-17 11:07:51 +000045#define PRID_COMP_INGENIC 0xd00000
Linus Torvalds1da177e2005-04-16 15:20:36 -070046
47/*
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +010048 * Assigned Processor ID (implementation) values for bits 15:8 of the PRId
49 * register. In order to detect a certain CPU type exactly eventually
50 * additional registers may need to be examined.
Linus Torvalds1da177e2005-04-16 15:20:36 -070051 */
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +010052
53#define PRID_IMP_MASK 0xff00
54
55/*
56 * These are valid when 23:16 == PRID_COMP_LEGACY
57 */
58
Linus Torvalds1da177e2005-04-16 15:20:36 -070059#define PRID_IMP_R2000 0x0100
60#define PRID_IMP_AU1_REV1 0x0100
61#define PRID_IMP_AU1_REV2 0x0200
62#define PRID_IMP_R3000 0x0200 /* Same as R2000A */
63#define PRID_IMP_R6000 0x0300 /* Same as R3000A */
64#define PRID_IMP_R4000 0x0400
65#define PRID_IMP_R6000A 0x0600
66#define PRID_IMP_R10000 0x0900
67#define PRID_IMP_R4300 0x0b00
68#define PRID_IMP_VR41XX 0x0c00
69#define PRID_IMP_R12000 0x0e00
Kumba44d921b2006-05-16 22:23:59 -040070#define PRID_IMP_R14000 0x0f00
Linus Torvalds1da177e2005-04-16 15:20:36 -070071#define PRID_IMP_R8000 0x1000
Pete Popovbdf21b12005-07-14 17:47:57 +000072#define PRID_IMP_PR4450 0x1200
Linus Torvalds1da177e2005-04-16 15:20:36 -070073#define PRID_IMP_R4600 0x2000
74#define PRID_IMP_R4700 0x2100
75#define PRID_IMP_TX39 0x2200
76#define PRID_IMP_R4640 0x2200
77#define PRID_IMP_R4650 0x2200 /* Same as R4640 */
78#define PRID_IMP_R5000 0x2300
79#define PRID_IMP_TX49 0x2d00
80#define PRID_IMP_SONIC 0x2400
81#define PRID_IMP_MAGIC 0x2500
82#define PRID_IMP_RM7000 0x2700
83#define PRID_IMP_NEVADA 0x2800 /* RM5260 ??? */
84#define PRID_IMP_RM9000 0x3400
Huacai Chen26859192014-02-16 16:01:18 +080085#define PRID_IMP_LOONGSON_32 0x4200 /* Loongson-1 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070086#define PRID_IMP_R5432 0x5400
87#define PRID_IMP_R5500 0x5500
Huacai Chen26859192014-02-16 16:01:18 +080088#define PRID_IMP_LOONGSON_64 0x6300 /* Loongson-2/3 */
Maciej W. Rozycki98e316d2005-09-05 10:31:27 +000089
90#define PRID_IMP_UNKNOWN 0xff00
91
92/*
93 * These are the PRID's for when 23:16 == PRID_COMP_MIPS
94 */
95
Linus Torvalds1da177e2005-04-16 15:20:36 -070096#define PRID_IMP_4KC 0x8000
97#define PRID_IMP_5KC 0x8100
98#define PRID_IMP_20KC 0x8200
99#define PRID_IMP_4KEC 0x8400
100#define PRID_IMP_4KSC 0x8600
101#define PRID_IMP_25KF 0x8800
102#define PRID_IMP_5KE 0x8900
103#define PRID_IMP_4KECR2 0x9000
104#define PRID_IMP_4KEMPR2 0x9100
105#define PRID_IMP_4KSD 0x9200
106#define PRID_IMP_24K 0x9300
Ralf Baechlebbc7f222005-07-12 16:12:05 +0000107#define PRID_IMP_34K 0x9500
Ralf Baechlee50c0a82005-05-31 11:49:19 +0000108#define PRID_IMP_24KE 0x9600
Chris Dearmanc6209532006-05-02 14:08:46 +0100109#define PRID_IMP_74K 0x9700
Ralf Baechle39b8d522008-04-28 17:14:26 +0100110#define PRID_IMP_1004K 0x9900
Steven J. Hill006a8512012-06-26 04:11:03 +0000111#define PRID_IMP_1074K 0x9a00
Steven J. Hill113c62d2012-07-06 23:56:00 +0200112#define PRID_IMP_M14KC 0x9c00
Steven J. Hillf8fa4812012-12-07 03:51:35 +0000113#define PRID_IMP_M14KEC 0x9e00
Leonid Yegoshin0ce7d582013-11-20 10:46:00 +0000114#define PRID_IMP_INTERAPTIV_UP 0xa000
115#define PRID_IMP_INTERAPTIV_MP 0xa100
Leonid Yegoshin76f59e32013-11-14 16:12:26 +0000116#define PRID_IMP_PROAPTIV_UP 0xa200
117#define PRID_IMP_PROAPTIV_MP 0xa300
Leonid Yegoshin4975b862014-03-04 13:34:42 +0000118#define PRID_IMP_M5150 0xa700
James Hoganf43e4df2014-01-22 16:19:37 +0000119#define PRID_IMP_P5600 0xa800
Linus Torvalds1da177e2005-04-16 15:20:36 -0700120
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121/*
122 * These are the PRID's for when 23:16 == PRID_COMP_SIBYTE
123 */
124
Ralf Baechle70342282013-01-22 12:59:30 +0100125#define PRID_IMP_SB1 0x0100
126#define PRID_IMP_SB1A 0x1100
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127
128/*
129 * These are the PRID's for when 23:16 == PRID_COMP_SANDCRAFT
130 */
131
Ralf Baechle70342282013-01-22 12:59:30 +0100132#define PRID_IMP_SR71000 0x0400
Linus Torvalds1da177e2005-04-16 15:20:36 -0700133
134/*
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +0200135 * These are the PRID's for when 23:16 == PRID_COMP_BROADCOM
136 */
137
Kevin Cernekee190fca32010-11-23 10:26:45 -0800138#define PRID_IMP_BMIPS32_REV4 0x4000
139#define PRID_IMP_BMIPS32_REV8 0x8000
Kevin Cernekee602977b2010-10-16 14:22:30 -0700140#define PRID_IMP_BMIPS3300 0x9000
141#define PRID_IMP_BMIPS3300_ALT 0x9100
142#define PRID_IMP_BMIPS3300_BUG 0x0000
143#define PRID_IMP_BMIPS43XX 0xa000
144#define PRID_IMP_BMIPS5000 0x5a00
145
146#define PRID_REV_BMIPS4380_LO 0x0040
147#define PRID_REV_BMIPS4380_HI 0x006f
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +0200148
149/*
David Daney0dd47812008-12-11 15:33:26 -0800150 * These are the PRID's for when 23:16 == PRID_COMP_CAVIUM
151 */
152
153#define PRID_IMP_CAVIUM_CN38XX 0x0000
154#define PRID_IMP_CAVIUM_CN31XX 0x0100
155#define PRID_IMP_CAVIUM_CN30XX 0x0200
156#define PRID_IMP_CAVIUM_CN58XX 0x0300
157#define PRID_IMP_CAVIUM_CN56XX 0x0400
158#define PRID_IMP_CAVIUM_CN50XX 0x0600
159#define PRID_IMP_CAVIUM_CN52XX 0x0700
David Daney1584d7f2010-10-07 16:03:43 -0700160#define PRID_IMP_CAVIUM_CN63XX 0x9000
David Daney074ef0d2011-09-24 02:29:54 +0200161#define PRID_IMP_CAVIUM_CN68XX 0x9100
162#define PRID_IMP_CAVIUM_CN66XX 0x9200
163#define PRID_IMP_CAVIUM_CN61XX 0x9300
David Daney71a8b7d2013-07-29 15:07:00 -0700164#define PRID_IMP_CAVIUM_CNF71XX 0x9400
165#define PRID_IMP_CAVIUM_CN78XX 0x9500
166#define PRID_IMP_CAVIUM_CN70XX 0x9600
David Daney0dd47812008-12-11 15:33:26 -0800167
168/*
Lars-Peter Clausen83ccf692010-07-17 11:07:51 +0000169 * These are the PRID's for when 23:16 == PRID_COMP_INGENIC
170 */
171
Ralf Baechle70342282013-01-22 12:59:30 +0100172#define PRID_IMP_JZRISC 0x0200
Lars-Peter Clausen83ccf692010-07-17 11:07:51 +0000173
174/*
Jayachandran Ca7117c62011-05-11 12:04:58 +0530175 * These are the PRID's for when 23:16 == PRID_COMP_NETLOGIC
176 */
177#define PRID_IMP_NETLOGIC_XLR732 0x0000
178#define PRID_IMP_NETLOGIC_XLR716 0x0200
179#define PRID_IMP_NETLOGIC_XLR532 0x0900
180#define PRID_IMP_NETLOGIC_XLR308 0x0600
181#define PRID_IMP_NETLOGIC_XLR532C 0x0800
182#define PRID_IMP_NETLOGIC_XLR516C 0x0a00
183#define PRID_IMP_NETLOGIC_XLR508C 0x0b00
184#define PRID_IMP_NETLOGIC_XLR308C 0x0f00
185#define PRID_IMP_NETLOGIC_XLS608 0x8000
186#define PRID_IMP_NETLOGIC_XLS408 0x8800
187#define PRID_IMP_NETLOGIC_XLS404 0x8c00
188#define PRID_IMP_NETLOGIC_XLS208 0x8e00
189#define PRID_IMP_NETLOGIC_XLS204 0x8f00
190#define PRID_IMP_NETLOGIC_XLS108 0xce00
191#define PRID_IMP_NETLOGIC_XLS104 0xcf00
192#define PRID_IMP_NETLOGIC_XLS616B 0x4000
193#define PRID_IMP_NETLOGIC_XLS608B 0x4a00
194#define PRID_IMP_NETLOGIC_XLS416B 0x4400
195#define PRID_IMP_NETLOGIC_XLS412B 0x4c00
196#define PRID_IMP_NETLOGIC_XLS408B 0x4e00
197#define PRID_IMP_NETLOGIC_XLS404B 0x4f00
Manuel Lauss809f36c2011-11-01 20:03:30 +0100198#define PRID_IMP_NETLOGIC_AU13XX 0x8000
Jayachandran Ca7117c62011-05-11 12:04:58 +0530199
Jayachandran C2aa54b22011-11-16 00:21:29 +0000200#define PRID_IMP_NETLOGIC_XLP8XX 0x1000
201#define PRID_IMP_NETLOGIC_XLP3XX 0x1100
Jayachandran C4ca86a22013-08-11 14:43:54 +0530202#define PRID_IMP_NETLOGIC_XLP2XX 0x1200
Jayachandran C8907c552013-12-21 16:52:20 +0530203#define PRID_IMP_NETLOGIC_XLP9XX 0x1500
Yonghong Song1c983982014-04-29 20:07:53 +0530204#define PRID_IMP_NETLOGIC_XLP5XX 0x1300
Jayachandran Ca7117c62011-05-11 12:04:58 +0530205
206/*
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100207 * Particular Revision values for bits 7:0 of the PRId register.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208 */
209
Marc St-Jean9267a302007-06-14 15:55:31 -0600210#define PRID_REV_MASK 0x00ff
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100212/*
213 * Definitions for 7:0 on legacy processors
214 */
215
Linus Torvalds1da177e2005-04-16 15:20:36 -0700216#define PRID_REV_TX4927 0x0022
217#define PRID_REV_TX4937 0x0030
218#define PRID_REV_R4400 0x0040
219#define PRID_REV_R3000A 0x0030
220#define PRID_REV_R3000 0x0020
221#define PRID_REV_R2000A 0x0010
Ralf Baechle70342282013-01-22 12:59:30 +0100222#define PRID_REV_TX3912 0x0010
223#define PRID_REV_TX3922 0x0030
224#define PRID_REV_TX3927 0x0040
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225#define PRID_REV_VR4111 0x0050
226#define PRID_REV_VR4181 0x0050 /* Same as VR4111 */
227#define PRID_REV_VR4121 0x0060
228#define PRID_REV_VR4122 0x0070
229#define PRID_REV_VR4181A 0x0070 /* Same as VR4122 */
230#define PRID_REV_VR4130 0x0080
Marc St-Jean9267a302007-06-14 15:55:31 -0600231#define PRID_REV_34K_V1_0_2 0x0022
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100232#define PRID_REV_LOONGSON1B 0x0020
Wu Zhangjinf8ede0f2009-11-17 01:32:59 +0800233#define PRID_REV_LOONGSON2E 0x0002
234#define PRID_REV_LOONGSON2F 0x0003
Huacai Chen152ebb42014-03-21 18:43:59 +0800235#define PRID_REV_LOONGSON3A 0x0005
Huacai Chene7841be2014-06-26 11:41:30 +0800236#define PRID_REV_LOONGSON3B_R1 0x0006
237#define PRID_REV_LOONGSON3B_R2 0x0007
Linus Torvalds1da177e2005-04-16 15:20:36 -0700238
239/*
Ralf Baechlefde97822007-07-06 14:40:05 +0100240 * Older processors used to encode processor version and revision in two
241 * 4-bit bitfields, the 4K seems to simply count up and even newer MTI cores
242 * have switched to use the 8-bits as 3:3:2 bitfield with the last field as
243 * the patch number. *ARGH*
244 */
245#define PRID_REV_ENCODE_44(ver, rev) \
246 ((ver) << 4 | (rev))
247#define PRID_REV_ENCODE_332(ver, rev, patch) \
248 ((ver) << 5 | (rev) << 2 | (patch))
249
250/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700251 * FPU implementation/revision register (CP1 control register 0).
252 *
253 * +---------------------------------+----------------+----------------+
Ralf Baechle70342282013-01-22 12:59:30 +0100254 * | 0 | Implementation | Revision |
Linus Torvalds1da177e2005-04-16 15:20:36 -0700255 * +---------------------------------+----------------+----------------+
Ralf Baechle70342282013-01-22 12:59:30 +0100256 * 31 16 15 8 7 0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257 */
258
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100259#define FPIR_IMP_MASK 0xff00
260
Linus Torvalds1da177e2005-04-16 15:20:36 -0700261#define FPIR_IMP_NONE 0x0000
262
Jonas Gorski68248d02013-12-18 14:12:00 +0100263#if !defined(__ASSEMBLY__)
264
Ralf Baechle36cfbaa2007-10-11 23:46:16 +0100265enum cpu_type_enum {
266 CPU_UNKNOWN,
267
268 /*
269 * R2000 class processors
270 */
271 CPU_R2000, CPU_R3000, CPU_R3000A, CPU_R3041, CPU_R3051, CPU_R3052,
272 CPU_R3081, CPU_R3081E,
273
274 /*
275 * R6000 class processors
276 */
277 CPU_R6000, CPU_R6000A,
278
279 /*
280 * R4000 class processors
281 */
282 CPU_R4000PC, CPU_R4000SC, CPU_R4000MC, CPU_R4200, CPU_R4300, CPU_R4310,
283 CPU_R4400PC, CPU_R4400SC, CPU_R4400MC, CPU_R4600, CPU_R4640, CPU_R4650,
Ralf Baechlefb2b1db2012-10-16 22:14:48 +0200284 CPU_R4700, CPU_R5000, CPU_R5500, CPU_NEVADA, CPU_R5432, CPU_R10000,
285 CPU_R12000, CPU_R14000, CPU_VR41XX, CPU_VR4111, CPU_VR4121, CPU_VR4122,
286 CPU_VR4131, CPU_VR4133, CPU_VR4181, CPU_VR4181A, CPU_RM7000,
Ralf Baechle321b1862014-05-22 17:22:41 +0200287 CPU_SR71000, CPU_TX49XX,
Ralf Baechle36cfbaa2007-10-11 23:46:16 +0100288
289 /*
290 * R8000 class processors
291 */
292 CPU_R8000,
293
294 /*
295 * TX3900 class processors
296 */
297 CPU_TX3912, CPU_TX3922, CPU_TX3927,
298
299 /*
300 * MIPS32 class processors
301 */
Ralf Baechle39b8d522008-04-28 17:14:26 +0100302 CPU_4KC, CPU_4KEC, CPU_4KSC, CPU_24K, CPU_34K, CPU_1004K, CPU_74K,
Kevin Cernekee602977b2010-10-16 14:22:30 -0700303 CPU_ALCHEMY, CPU_PR4450, CPU_BMIPS32, CPU_BMIPS3300, CPU_BMIPS4350,
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100304 CPU_BMIPS4380, CPU_BMIPS5000, CPU_JZRISC, CPU_LOONGSON1, CPU_M14KC,
Leonid Yegoshinf36c4722014-03-04 13:34:43 +0000305 CPU_M14KEC, CPU_INTERAPTIV, CPU_P5600, CPU_PROAPTIV, CPU_1074K, CPU_M5150,
Ralf Baechle36cfbaa2007-10-11 23:46:16 +0100306
307 /*
308 * MIPS64 class processors
309 */
Leonid Yegoshin78d48032012-07-06 21:56:01 +0200310 CPU_5KC, CPU_5KE, CPU_20KC, CPU_25KF, CPU_SB1, CPU_SB1A, CPU_LOONGSON2,
Huacai Chen152ebb42014-03-21 18:43:59 +0800311 CPU_LOONGSON3, CPU_CAVIUM_OCTEON, CPU_CAVIUM_OCTEON_PLUS,
312 CPU_CAVIUM_OCTEON2, CPU_CAVIUM_OCTEON3, CPU_XLR, CPU_XLP,
Ralf Baechle36cfbaa2007-10-11 23:46:16 +0100313
314 CPU_LAST
315};
316
Jonas Gorski68248d02013-12-18 14:12:00 +0100317#endif /* !__ASSEMBLY */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318
319/*
320 * ISA Level encodings
321 *
322 */
Ralf Baechle1990e542013-06-26 17:06:34 +0200323#define MIPS_CPU_ISA_II 0x00000001
324#define MIPS_CPU_ISA_III 0x00000002
325#define MIPS_CPU_ISA_IV 0x00000004
326#define MIPS_CPU_ISA_V 0x00000008
327#define MIPS_CPU_ISA_M32R1 0x00000010
328#define MIPS_CPU_ISA_M32R2 0x00000020
329#define MIPS_CPU_ISA_M64R1 0x00000040
330#define MIPS_CPU_ISA_M64R2 0x00000080
Ralf Baechle04015722005-12-09 12:20:49 +0000331
Ralf Baechle1990e542013-06-26 17:06:34 +0200332#define MIPS_CPU_ISA_32BIT (MIPS_CPU_ISA_II | MIPS_CPU_ISA_M32R1 | \
333 MIPS_CPU_ISA_M32R2)
Ralf Baechle04015722005-12-09 12:20:49 +0000334#define MIPS_CPU_ISA_64BIT (MIPS_CPU_ISA_III | MIPS_CPU_ISA_IV | \
335 MIPS_CPU_ISA_V | MIPS_CPU_ISA_M64R1 | MIPS_CPU_ISA_M64R2)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336
337/*
338 * CPU Option encodings
339 */
Markos Chandras03a58772014-07-14 10:14:02 +0100340#define MIPS_CPU_TLB 0x00000001ull /* CPU has TLB */
341#define MIPS_CPU_4KEX 0x00000002ull /* "R4K" exception model */
342#define MIPS_CPU_3K_CACHE 0x00000004ull /* R3000-style caches */
343#define MIPS_CPU_4K_CACHE 0x00000008ull /* R4000-style caches */
344#define MIPS_CPU_TX39_CACHE 0x00000010ull /* TX3900-style caches */
345#define MIPS_CPU_FPU 0x00000020ull /* CPU has FPU */
346#define MIPS_CPU_32FPR 0x00000040ull /* 32 dbl. prec. FP registers */
347#define MIPS_CPU_COUNTER 0x00000080ull /* Cycle count/compare */
348#define MIPS_CPU_WATCH 0x00000100ull /* watchpoint registers */
349#define MIPS_CPU_DIVEC 0x00000200ull /* dedicated interrupt vector */
350#define MIPS_CPU_VCE 0x00000400ull /* virt. coherence conflict possible */
351#define MIPS_CPU_CACHE_CDEX_P 0x00000800ull /* Create_Dirty_Exclusive CACHE op */
352#define MIPS_CPU_CACHE_CDEX_S 0x00001000ull /* ... same for seconary cache ... */
353#define MIPS_CPU_MCHECK 0x00002000ull /* Machine check exception */
354#define MIPS_CPU_EJTAG 0x00004000ull /* EJTAG exception */
355#define MIPS_CPU_NOFPUEX 0x00008000ull /* no FPU exception */
356#define MIPS_CPU_LLSC 0x00010000ull /* CPU has ll/sc instructions */
357#define MIPS_CPU_INCLUSIVE_CACHES 0x00020000ull /* P-cache subset enforced */
358#define MIPS_CPU_PREFETCH 0x00040000ull /* CPU has usable prefetch */
359#define MIPS_CPU_VINT 0x00080000ull /* CPU supports MIPSR2 vectored interrupts */
360#define MIPS_CPU_VEIC 0x00100000ull /* CPU supports MIPSR2 external interrupt controller mode */
361#define MIPS_CPU_ULRI 0x00200000ull /* CPU has ULRI feature */
362#define MIPS_CPU_PCI 0x00400000ull /* CPU has Perf Ctr Int indicator */
363#define MIPS_CPU_RIXI 0x00800000ull /* CPU has TLB Read/eXec Inhibit */
364#define MIPS_CPU_MICROMIPS 0x01000000ull /* CPU has microMIPS capability */
365#define MIPS_CPU_TLBINV 0x02000000ull /* CPU supports TLBINV/F */
366#define MIPS_CPU_SEGMENTS 0x04000000ull /* CPU supports Segmentation Control registers */
367#define MIPS_CPU_EVA 0x80000000ull /* CPU supports Enhanced Virtual Addressing */
Markos Chandrase647e6b2014-07-14 12:43:28 +0100368#define MIPS_CPU_HTW 0x100000000ull /* CPU support Hardware Page Table Walker */
Leonid Yegoshin6ee729a2014-07-15 14:09:55 +0100369#define MIPS_CPU_RIXIEX 0x200000000ull /* CPU has unique exception codes for {Read, Execute}-Inhibit exceptions */
Paul Burton1f6c52f2014-07-14 10:32:14 +0100370#define MIPS_CPU_MAAR 0x400000000ull /* MAAR(I) registers are present */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700371
Ralf Baechle41943182005-05-05 16:45:59 +0000372/*
373 * CPU ASE encodings
374 */
375#define MIPS_ASE_MIPS16 0x00000001 /* code compression */
376#define MIPS_ASE_MDMX 0x00000002 /* MIPS digital media extension */
377#define MIPS_ASE_MIPS3D 0x00000004 /* MIPS-3D */
378#define MIPS_ASE_SMARTMIPS 0x00000008 /* SmartMIPS */
Ralf Baechlee50c0a82005-05-31 11:49:19 +0000379#define MIPS_ASE_DSP 0x00000010 /* Signal Processing ASE */
Ralf Baechle8f406112005-07-14 07:34:18 +0000380#define MIPS_ASE_MIPSMT 0x00000020 /* CPU supports MIPS MT */
Steven J. Hillee80f7c72012-08-03 10:26:04 -0500381#define MIPS_ASE_DSP2P 0x00000040 /* Signal Processing ASE Rev 2 */
David Daney1e7decd2013-02-16 23:42:43 +0100382#define MIPS_ASE_VZ 0x00000080 /* Virtualization ASE */
Paul Burtona5e9a692014-01-27 15:23:10 +0000383#define MIPS_ASE_MSA 0x00000100 /* MIPS SIMD Architecture */
Ralf Baechle41943182005-05-05 16:45:59 +0000384
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385#endif /* _ASM_CPU_H */