Xiubo Li | 4355082 | 2013-12-17 11:24:38 +0800 | [diff] [blame] | 1 | /* |
| 2 | * Freescale ALSA SoC Digital Audio Interface (SAI) driver. |
| 3 | * |
| 4 | * Copyright 2012-2013 Freescale Semiconductor, Inc. |
| 5 | * |
| 6 | * This program is free software, you can redistribute it and/or modify it |
| 7 | * under the terms of the GNU General Public License as published by the |
| 8 | * Free Software Foundation, either version 2 of the License, or(at your |
| 9 | * option) any later version. |
| 10 | * |
| 11 | */ |
| 12 | |
| 13 | #include <linux/clk.h> |
| 14 | #include <linux/delay.h> |
| 15 | #include <linux/dmaengine.h> |
| 16 | #include <linux/module.h> |
| 17 | #include <linux/of_address.h> |
Xiubo Li | 78957fc | 2014-02-08 14:38:28 +0800 | [diff] [blame] | 18 | #include <linux/regmap.h> |
Xiubo Li | 4355082 | 2013-12-17 11:24:38 +0800 | [diff] [blame] | 19 | #include <linux/slab.h> |
| 20 | #include <sound/core.h> |
| 21 | #include <sound/dmaengine_pcm.h> |
| 22 | #include <sound/pcm_params.h> |
| 23 | |
| 24 | #include "fsl_sai.h" |
| 25 | |
Xiubo Li | 4355082 | 2013-12-17 11:24:38 +0800 | [diff] [blame] | 26 | static int fsl_sai_set_dai_sysclk_tr(struct snd_soc_dai *cpu_dai, |
| 27 | int clk_id, unsigned int freq, int fsl_dir) |
| 28 | { |
Xiubo Li | 4355082 | 2013-12-17 11:24:38 +0800 | [diff] [blame] | 29 | struct fsl_sai *sai = snd_soc_dai_get_drvdata(cpu_dai); |
Nicolin Chen | 4e3a99f | 2013-12-20 16:41:05 +0800 | [diff] [blame] | 30 | u32 val_cr2, reg_cr2; |
Xiubo Li | 4355082 | 2013-12-17 11:24:38 +0800 | [diff] [blame] | 31 | |
| 32 | if (fsl_dir == FSL_FMT_TRANSMITTER) |
| 33 | reg_cr2 = FSL_SAI_TCR2; |
| 34 | else |
| 35 | reg_cr2 = FSL_SAI_RCR2; |
| 36 | |
Xiubo Li | 78957fc | 2014-02-08 14:38:28 +0800 | [diff] [blame] | 37 | regmap_read(sai->regmap, reg_cr2, &val_cr2); |
| 38 | |
Xiubo Li | 633ff8f | 2014-01-08 16:13:05 +0800 | [diff] [blame] | 39 | val_cr2 &= ~FSL_SAI_CR2_MSEL_MASK; |
| 40 | |
Xiubo Li | 4355082 | 2013-12-17 11:24:38 +0800 | [diff] [blame] | 41 | switch (clk_id) { |
| 42 | case FSL_SAI_CLK_BUS: |
Xiubo Li | 4355082 | 2013-12-17 11:24:38 +0800 | [diff] [blame] | 43 | val_cr2 |= FSL_SAI_CR2_MSEL_BUS; |
| 44 | break; |
| 45 | case FSL_SAI_CLK_MAST1: |
Xiubo Li | 4355082 | 2013-12-17 11:24:38 +0800 | [diff] [blame] | 46 | val_cr2 |= FSL_SAI_CR2_MSEL_MCLK1; |
| 47 | break; |
| 48 | case FSL_SAI_CLK_MAST2: |
Xiubo Li | 4355082 | 2013-12-17 11:24:38 +0800 | [diff] [blame] | 49 | val_cr2 |= FSL_SAI_CR2_MSEL_MCLK2; |
| 50 | break; |
| 51 | case FSL_SAI_CLK_MAST3: |
Xiubo Li | 4355082 | 2013-12-17 11:24:38 +0800 | [diff] [blame] | 52 | val_cr2 |= FSL_SAI_CR2_MSEL_MCLK3; |
| 53 | break; |
| 54 | default: |
| 55 | return -EINVAL; |
| 56 | } |
Xiubo Li | 633ff8f | 2014-01-08 16:13:05 +0800 | [diff] [blame] | 57 | |
Xiubo Li | 78957fc | 2014-02-08 14:38:28 +0800 | [diff] [blame] | 58 | regmap_write(sai->regmap, reg_cr2, val_cr2); |
Xiubo Li | 4355082 | 2013-12-17 11:24:38 +0800 | [diff] [blame] | 59 | |
| 60 | return 0; |
| 61 | } |
| 62 | |
| 63 | static int fsl_sai_set_dai_sysclk(struct snd_soc_dai *cpu_dai, |
| 64 | int clk_id, unsigned int freq, int dir) |
| 65 | { |
Nicolin Chen | 4e3a99f | 2013-12-20 16:41:05 +0800 | [diff] [blame] | 66 | int ret; |
Xiubo Li | 4355082 | 2013-12-17 11:24:38 +0800 | [diff] [blame] | 67 | |
| 68 | if (dir == SND_SOC_CLOCK_IN) |
| 69 | return 0; |
| 70 | |
Xiubo Li | 4355082 | 2013-12-17 11:24:38 +0800 | [diff] [blame] | 71 | ret = fsl_sai_set_dai_sysclk_tr(cpu_dai, clk_id, freq, |
| 72 | FSL_FMT_TRANSMITTER); |
| 73 | if (ret) { |
Nicolin Chen | 190af12 | 2013-12-20 16:41:04 +0800 | [diff] [blame] | 74 | dev_err(cpu_dai->dev, "Cannot set tx sysclk: %d\n", ret); |
Xiubo Li | 78957fc | 2014-02-08 14:38:28 +0800 | [diff] [blame] | 75 | return ret; |
Xiubo Li | 4355082 | 2013-12-17 11:24:38 +0800 | [diff] [blame] | 76 | } |
| 77 | |
| 78 | ret = fsl_sai_set_dai_sysclk_tr(cpu_dai, clk_id, freq, |
| 79 | FSL_FMT_RECEIVER); |
Xiubo Li | 78957fc | 2014-02-08 14:38:28 +0800 | [diff] [blame] | 80 | if (ret) |
Nicolin Chen | 190af12 | 2013-12-20 16:41:04 +0800 | [diff] [blame] | 81 | dev_err(cpu_dai->dev, "Cannot set rx sysclk: %d\n", ret); |
Xiubo Li | 4355082 | 2013-12-17 11:24:38 +0800 | [diff] [blame] | 82 | |
Nicolin Chen | 1fb2d9d | 2013-12-20 16:41:00 +0800 | [diff] [blame] | 83 | return ret; |
Xiubo Li | 4355082 | 2013-12-17 11:24:38 +0800 | [diff] [blame] | 84 | } |
| 85 | |
| 86 | static int fsl_sai_set_dai_fmt_tr(struct snd_soc_dai *cpu_dai, |
| 87 | unsigned int fmt, int fsl_dir) |
| 88 | { |
Xiubo Li | 4355082 | 2013-12-17 11:24:38 +0800 | [diff] [blame] | 89 | struct fsl_sai *sai = snd_soc_dai_get_drvdata(cpu_dai); |
Xiubo Li | e5d0fa9 | 2013-12-25 12:40:04 +0800 | [diff] [blame] | 90 | u32 val_cr2, val_cr4, reg_cr2, reg_cr4; |
Xiubo Li | 4355082 | 2013-12-17 11:24:38 +0800 | [diff] [blame] | 91 | |
| 92 | if (fsl_dir == FSL_FMT_TRANSMITTER) { |
| 93 | reg_cr2 = FSL_SAI_TCR2; |
Xiubo Li | 4355082 | 2013-12-17 11:24:38 +0800 | [diff] [blame] | 94 | reg_cr4 = FSL_SAI_TCR4; |
| 95 | } else { |
| 96 | reg_cr2 = FSL_SAI_RCR2; |
Xiubo Li | 4355082 | 2013-12-17 11:24:38 +0800 | [diff] [blame] | 97 | reg_cr4 = FSL_SAI_RCR4; |
| 98 | } |
| 99 | |
Xiubo Li | 78957fc | 2014-02-08 14:38:28 +0800 | [diff] [blame] | 100 | regmap_read(sai->regmap, reg_cr2, &val_cr2); |
| 101 | regmap_read(sai->regmap, reg_cr4, &val_cr4); |
Xiubo Li | 4355082 | 2013-12-17 11:24:38 +0800 | [diff] [blame] | 102 | |
| 103 | if (sai->big_endian_data) |
Xiubo Li | 4355082 | 2013-12-17 11:24:38 +0800 | [diff] [blame] | 104 | val_cr4 &= ~FSL_SAI_CR4_MF; |
Xiubo Li | 72aa62b | 2013-12-31 15:33:22 +0800 | [diff] [blame] | 105 | else |
| 106 | val_cr4 |= FSL_SAI_CR4_MF; |
Xiubo Li | 4355082 | 2013-12-17 11:24:38 +0800 | [diff] [blame] | 107 | |
Xiubo Li | 13cde09 | 2014-02-25 17:54:51 +0800 | [diff] [blame] | 108 | /* DAI mode */ |
Xiubo Li | 4355082 | 2013-12-17 11:24:38 +0800 | [diff] [blame] | 109 | switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) { |
| 110 | case SND_SOC_DAIFMT_I2S: |
Xiubo Li | a3f7dcc | 2014-02-27 08:45:01 +0800 | [diff] [blame] | 111 | /* |
| 112 | * Frame low, 1clk before data, one word length for frame sync, |
| 113 | * frame sync starts one serial clock cycle earlier, |
| 114 | * that is, together with the last bit of the previous |
| 115 | * data word. |
| 116 | */ |
Xiubo Li | 13cde09 | 2014-02-25 17:54:51 +0800 | [diff] [blame] | 117 | val_cr2 &= ~FSL_SAI_CR2_BCP; |
| 118 | val_cr4 |= FSL_SAI_CR4_FSE | FSL_SAI_CR4_FSP; |
Xiubo Li | 4355082 | 2013-12-17 11:24:38 +0800 | [diff] [blame] | 119 | break; |
Xiubo Li | 13cde09 | 2014-02-25 17:54:51 +0800 | [diff] [blame] | 120 | case SND_SOC_DAIFMT_LEFT_J: |
Xiubo Li | a3f7dcc | 2014-02-27 08:45:01 +0800 | [diff] [blame] | 121 | /* |
| 122 | * Frame high, one word length for frame sync, |
| 123 | * frame sync asserts with the first bit of the frame. |
| 124 | */ |
Xiubo Li | 13cde09 | 2014-02-25 17:54:51 +0800 | [diff] [blame] | 125 | val_cr2 &= ~FSL_SAI_CR2_BCP; |
| 126 | val_cr4 &= ~(FSL_SAI_CR4_FSE | FSL_SAI_CR4_FSP); |
| 127 | break; |
Xiubo Li | a3f7dcc | 2014-02-27 08:45:01 +0800 | [diff] [blame] | 128 | case SND_SOC_DAIFMT_DSP_A: |
| 129 | /* |
| 130 | * Frame high, 1clk before data, one bit for frame sync, |
| 131 | * frame sync starts one serial clock cycle earlier, |
| 132 | * that is, together with the last bit of the previous |
| 133 | * data word. |
| 134 | */ |
| 135 | val_cr2 &= ~FSL_SAI_CR2_BCP; |
| 136 | val_cr4 &= ~FSL_SAI_CR4_FSP; |
| 137 | val_cr4 |= FSL_SAI_CR4_FSE; |
| 138 | sai->is_dsp_mode = true; |
| 139 | break; |
| 140 | case SND_SOC_DAIFMT_DSP_B: |
| 141 | /* |
| 142 | * Frame high, one bit for frame sync, |
| 143 | * frame sync asserts with the first bit of the frame. |
| 144 | */ |
| 145 | val_cr2 &= ~FSL_SAI_CR2_BCP; |
| 146 | val_cr4 &= ~(FSL_SAI_CR4_FSE | FSL_SAI_CR4_FSP); |
| 147 | sai->is_dsp_mode = true; |
| 148 | break; |
Xiubo Li | 13cde09 | 2014-02-25 17:54:51 +0800 | [diff] [blame] | 149 | case SND_SOC_DAIFMT_RIGHT_J: |
| 150 | /* To be done */ |
Xiubo Li | 4355082 | 2013-12-17 11:24:38 +0800 | [diff] [blame] | 151 | default: |
| 152 | return -EINVAL; |
| 153 | } |
| 154 | |
Xiubo Li | 13cde09 | 2014-02-25 17:54:51 +0800 | [diff] [blame] | 155 | /* DAI clock inversion */ |
Xiubo Li | 4355082 | 2013-12-17 11:24:38 +0800 | [diff] [blame] | 156 | switch (fmt & SND_SOC_DAIFMT_INV_MASK) { |
| 157 | case SND_SOC_DAIFMT_IB_IF: |
Xiubo Li | 13cde09 | 2014-02-25 17:54:51 +0800 | [diff] [blame] | 158 | /* Invert both clocks */ |
| 159 | val_cr2 ^= FSL_SAI_CR2_BCP; |
| 160 | val_cr4 ^= FSL_SAI_CR4_FSP; |
Xiubo Li | 4355082 | 2013-12-17 11:24:38 +0800 | [diff] [blame] | 161 | break; |
| 162 | case SND_SOC_DAIFMT_IB_NF: |
Xiubo Li | 13cde09 | 2014-02-25 17:54:51 +0800 | [diff] [blame] | 163 | /* Invert bit clock */ |
| 164 | val_cr2 ^= FSL_SAI_CR2_BCP; |
Xiubo Li | 4355082 | 2013-12-17 11:24:38 +0800 | [diff] [blame] | 165 | break; |
| 166 | case SND_SOC_DAIFMT_NB_IF: |
Xiubo Li | 13cde09 | 2014-02-25 17:54:51 +0800 | [diff] [blame] | 167 | /* Invert frame clock */ |
| 168 | val_cr4 ^= FSL_SAI_CR4_FSP; |
Xiubo Li | 4355082 | 2013-12-17 11:24:38 +0800 | [diff] [blame] | 169 | break; |
| 170 | case SND_SOC_DAIFMT_NB_NF: |
Xiubo Li | 13cde09 | 2014-02-25 17:54:51 +0800 | [diff] [blame] | 171 | /* Nothing to do for both normal cases */ |
Xiubo Li | 4355082 | 2013-12-17 11:24:38 +0800 | [diff] [blame] | 172 | break; |
| 173 | default: |
| 174 | return -EINVAL; |
| 175 | } |
| 176 | |
Xiubo Li | 13cde09 | 2014-02-25 17:54:51 +0800 | [diff] [blame] | 177 | /* DAI clock master masks */ |
Xiubo Li | 4355082 | 2013-12-17 11:24:38 +0800 | [diff] [blame] | 178 | switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) { |
| 179 | case SND_SOC_DAIFMT_CBS_CFS: |
| 180 | val_cr2 |= FSL_SAI_CR2_BCD_MSTR; |
| 181 | val_cr4 |= FSL_SAI_CR4_FSD_MSTR; |
| 182 | break; |
| 183 | case SND_SOC_DAIFMT_CBM_CFM: |
| 184 | val_cr2 &= ~FSL_SAI_CR2_BCD_MSTR; |
| 185 | val_cr4 &= ~FSL_SAI_CR4_FSD_MSTR; |
| 186 | break; |
Xiubo Li | 13cde09 | 2014-02-25 17:54:51 +0800 | [diff] [blame] | 187 | case SND_SOC_DAIFMT_CBS_CFM: |
| 188 | val_cr2 |= FSL_SAI_CR2_BCD_MSTR; |
| 189 | val_cr4 &= ~FSL_SAI_CR4_FSD_MSTR; |
| 190 | break; |
| 191 | case SND_SOC_DAIFMT_CBM_CFS: |
| 192 | val_cr2 &= ~FSL_SAI_CR2_BCD_MSTR; |
| 193 | val_cr4 |= FSL_SAI_CR4_FSD_MSTR; |
| 194 | break; |
Xiubo Li | 4355082 | 2013-12-17 11:24:38 +0800 | [diff] [blame] | 195 | default: |
| 196 | return -EINVAL; |
| 197 | } |
| 198 | |
Xiubo Li | 78957fc | 2014-02-08 14:38:28 +0800 | [diff] [blame] | 199 | regmap_write(sai->regmap, reg_cr2, val_cr2); |
| 200 | regmap_write(sai->regmap, reg_cr4, val_cr4); |
Xiubo Li | 4355082 | 2013-12-17 11:24:38 +0800 | [diff] [blame] | 201 | |
| 202 | return 0; |
| 203 | } |
| 204 | |
| 205 | static int fsl_sai_set_dai_fmt(struct snd_soc_dai *cpu_dai, unsigned int fmt) |
| 206 | { |
Nicolin Chen | 4e3a99f | 2013-12-20 16:41:05 +0800 | [diff] [blame] | 207 | int ret; |
Xiubo Li | 4355082 | 2013-12-17 11:24:38 +0800 | [diff] [blame] | 208 | |
Xiubo Li | 4355082 | 2013-12-17 11:24:38 +0800 | [diff] [blame] | 209 | ret = fsl_sai_set_dai_fmt_tr(cpu_dai, fmt, FSL_FMT_TRANSMITTER); |
| 210 | if (ret) { |
Nicolin Chen | 190af12 | 2013-12-20 16:41:04 +0800 | [diff] [blame] | 211 | dev_err(cpu_dai->dev, "Cannot set tx format: %d\n", ret); |
Xiubo Li | 78957fc | 2014-02-08 14:38:28 +0800 | [diff] [blame] | 212 | return ret; |
Xiubo Li | 4355082 | 2013-12-17 11:24:38 +0800 | [diff] [blame] | 213 | } |
| 214 | |
| 215 | ret = fsl_sai_set_dai_fmt_tr(cpu_dai, fmt, FSL_FMT_RECEIVER); |
Xiubo Li | 78957fc | 2014-02-08 14:38:28 +0800 | [diff] [blame] | 216 | if (ret) |
Nicolin Chen | 190af12 | 2013-12-20 16:41:04 +0800 | [diff] [blame] | 217 | dev_err(cpu_dai->dev, "Cannot set rx format: %d\n", ret); |
Xiubo Li | 4355082 | 2013-12-17 11:24:38 +0800 | [diff] [blame] | 218 | |
Nicolin Chen | 1fb2d9d | 2013-12-20 16:41:00 +0800 | [diff] [blame] | 219 | return ret; |
Xiubo Li | 4355082 | 2013-12-17 11:24:38 +0800 | [diff] [blame] | 220 | } |
| 221 | |
| 222 | static int fsl_sai_hw_params(struct snd_pcm_substream *substream, |
| 223 | struct snd_pcm_hw_params *params, |
| 224 | struct snd_soc_dai *cpu_dai) |
| 225 | { |
Nicolin Chen | 4e3a99f | 2013-12-20 16:41:05 +0800 | [diff] [blame] | 226 | struct fsl_sai *sai = snd_soc_dai_get_drvdata(cpu_dai); |
Nicolin Chen | 1d70030 | 2013-12-20 16:41:01 +0800 | [diff] [blame] | 227 | u32 val_cr4, val_cr5, val_mr, reg_cr4, reg_cr5, reg_mr; |
Xiubo Li | 4355082 | 2013-12-17 11:24:38 +0800 | [diff] [blame] | 228 | unsigned int channels = params_channels(params); |
Nicolin Chen | 1d70030 | 2013-12-20 16:41:01 +0800 | [diff] [blame] | 229 | u32 word_width = snd_pcm_format_width(params_format(params)); |
Xiubo Li | 4355082 | 2013-12-17 11:24:38 +0800 | [diff] [blame] | 230 | |
| 231 | if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) { |
| 232 | reg_cr4 = FSL_SAI_TCR4; |
| 233 | reg_cr5 = FSL_SAI_TCR5; |
| 234 | reg_mr = FSL_SAI_TMR; |
| 235 | } else { |
| 236 | reg_cr4 = FSL_SAI_RCR4; |
| 237 | reg_cr5 = FSL_SAI_RCR5; |
| 238 | reg_mr = FSL_SAI_RMR; |
| 239 | } |
| 240 | |
Xiubo Li | 78957fc | 2014-02-08 14:38:28 +0800 | [diff] [blame] | 241 | regmap_read(sai->regmap, reg_cr4, &val_cr4); |
| 242 | regmap_read(sai->regmap, reg_cr4, &val_cr5); |
| 243 | |
Xiubo Li | 4355082 | 2013-12-17 11:24:38 +0800 | [diff] [blame] | 244 | val_cr4 &= ~FSL_SAI_CR4_SYWD_MASK; |
| 245 | val_cr4 &= ~FSL_SAI_CR4_FRSZ_MASK; |
| 246 | |
Xiubo Li | 4355082 | 2013-12-17 11:24:38 +0800 | [diff] [blame] | 247 | val_cr5 &= ~FSL_SAI_CR5_WNW_MASK; |
| 248 | val_cr5 &= ~FSL_SAI_CR5_W0W_MASK; |
| 249 | val_cr5 &= ~FSL_SAI_CR5_FBT_MASK; |
| 250 | |
Xiubo Li | a3f7dcc | 2014-02-27 08:45:01 +0800 | [diff] [blame] | 251 | if (!sai->is_dsp_mode) |
| 252 | val_cr4 |= FSL_SAI_CR4_SYWD(word_width); |
| 253 | |
Xiubo Li | 4355082 | 2013-12-17 11:24:38 +0800 | [diff] [blame] | 254 | val_cr5 |= FSL_SAI_CR5_WNW(word_width); |
| 255 | val_cr5 |= FSL_SAI_CR5_W0W(word_width); |
| 256 | |
Xiubo Li | 496a39d | 2013-12-31 15:33:21 +0800 | [diff] [blame] | 257 | val_cr5 &= ~FSL_SAI_CR5_FBT_MASK; |
Xiubo Li | 4355082 | 2013-12-17 11:24:38 +0800 | [diff] [blame] | 258 | if (sai->big_endian_data) |
Xiubo Li | 4355082 | 2013-12-17 11:24:38 +0800 | [diff] [blame] | 259 | val_cr5 |= FSL_SAI_CR5_FBT(0); |
Xiubo Li | 72aa62b | 2013-12-31 15:33:22 +0800 | [diff] [blame] | 260 | else |
| 261 | val_cr5 |= FSL_SAI_CR5_FBT(word_width - 1); |
Xiubo Li | 4355082 | 2013-12-17 11:24:38 +0800 | [diff] [blame] | 262 | |
| 263 | val_cr4 |= FSL_SAI_CR4_FRSZ(channels); |
Nicolin Chen | d22e28c | 2013-12-20 16:41:02 +0800 | [diff] [blame] | 264 | val_mr = ~0UL - ((1 << channels) - 1); |
Xiubo Li | 4355082 | 2013-12-17 11:24:38 +0800 | [diff] [blame] | 265 | |
Xiubo Li | 78957fc | 2014-02-08 14:38:28 +0800 | [diff] [blame] | 266 | regmap_write(sai->regmap, reg_cr4, val_cr4); |
| 267 | regmap_write(sai->regmap, reg_cr5, val_cr5); |
| 268 | regmap_write(sai->regmap, reg_mr, val_mr); |
Xiubo Li | 4355082 | 2013-12-17 11:24:38 +0800 | [diff] [blame] | 269 | |
| 270 | return 0; |
| 271 | } |
| 272 | |
| 273 | static int fsl_sai_trigger(struct snd_pcm_substream *substream, int cmd, |
| 274 | struct snd_soc_dai *cpu_dai) |
| 275 | { |
| 276 | struct fsl_sai *sai = snd_soc_dai_get_drvdata(cpu_dai); |
Xiubo Li | 78957fc | 2014-02-08 14:38:28 +0800 | [diff] [blame] | 277 | u32 tcsr, rcsr; |
Xiubo Li | 496a39d | 2013-12-31 15:33:21 +0800 | [diff] [blame] | 278 | |
Xiubo Li | a3f7dcc | 2014-02-27 08:45:01 +0800 | [diff] [blame] | 279 | /* |
| 280 | * The transmitter bit clock and frame sync are to be |
| 281 | * used by both the transmitter and receiver. |
| 282 | */ |
Xiubo Li | 78957fc | 2014-02-08 14:38:28 +0800 | [diff] [blame] | 283 | regmap_update_bits(sai->regmap, FSL_SAI_TCR2, FSL_SAI_CR2_SYNC, |
| 284 | ~FSL_SAI_CR2_SYNC); |
| 285 | regmap_update_bits(sai->regmap, FSL_SAI_RCR2, FSL_SAI_CR2_SYNC, |
| 286 | FSL_SAI_CR2_SYNC); |
Xiubo Li | 496a39d | 2013-12-31 15:33:21 +0800 | [diff] [blame] | 287 | |
Xiubo Li | 78957fc | 2014-02-08 14:38:28 +0800 | [diff] [blame] | 288 | regmap_read(sai->regmap, FSL_SAI_TCSR, &tcsr); |
| 289 | regmap_read(sai->regmap, FSL_SAI_RCSR, &rcsr); |
Xiubo Li | 4355082 | 2013-12-17 11:24:38 +0800 | [diff] [blame] | 290 | |
| 291 | if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) { |
| 292 | tcsr |= FSL_SAI_CSR_FRDE; |
| 293 | rcsr &= ~FSL_SAI_CSR_FRDE; |
| 294 | } else { |
| 295 | rcsr |= FSL_SAI_CSR_FRDE; |
| 296 | tcsr &= ~FSL_SAI_CSR_FRDE; |
| 297 | } |
| 298 | |
Xiubo Li | a3f7dcc | 2014-02-27 08:45:01 +0800 | [diff] [blame] | 299 | /* |
| 300 | * It is recommended that the transmitter is the last enabled |
| 301 | * and the first disabled. |
| 302 | */ |
Xiubo Li | 4355082 | 2013-12-17 11:24:38 +0800 | [diff] [blame] | 303 | switch (cmd) { |
| 304 | case SNDRV_PCM_TRIGGER_START: |
| 305 | case SNDRV_PCM_TRIGGER_RESUME: |
| 306 | case SNDRV_PCM_TRIGGER_PAUSE_RELEASE: |
| 307 | tcsr |= FSL_SAI_CSR_TERE; |
| 308 | rcsr |= FSL_SAI_CSR_TERE; |
Xiubo Li | e5d0fa9 | 2013-12-25 12:40:04 +0800 | [diff] [blame] | 309 | |
Xiubo Li | 78957fc | 2014-02-08 14:38:28 +0800 | [diff] [blame] | 310 | regmap_write(sai->regmap, FSL_SAI_RCSR, rcsr); |
| 311 | regmap_write(sai->regmap, FSL_SAI_TCSR, tcsr); |
Xiubo Li | 4355082 | 2013-12-17 11:24:38 +0800 | [diff] [blame] | 312 | break; |
Xiubo Li | 4355082 | 2013-12-17 11:24:38 +0800 | [diff] [blame] | 313 | case SNDRV_PCM_TRIGGER_STOP: |
| 314 | case SNDRV_PCM_TRIGGER_SUSPEND: |
| 315 | case SNDRV_PCM_TRIGGER_PAUSE_PUSH: |
| 316 | if (!(cpu_dai->playback_active || cpu_dai->capture_active)) { |
| 317 | tcsr &= ~FSL_SAI_CSR_TERE; |
| 318 | rcsr &= ~FSL_SAI_CSR_TERE; |
| 319 | } |
Xiubo Li | e5d0fa9 | 2013-12-25 12:40:04 +0800 | [diff] [blame] | 320 | |
Xiubo Li | 78957fc | 2014-02-08 14:38:28 +0800 | [diff] [blame] | 321 | regmap_write(sai->regmap, FSL_SAI_TCSR, tcsr); |
| 322 | regmap_write(sai->regmap, FSL_SAI_RCSR, rcsr); |
Xiubo Li | 4355082 | 2013-12-17 11:24:38 +0800 | [diff] [blame] | 323 | break; |
| 324 | default: |
| 325 | return -EINVAL; |
| 326 | } |
| 327 | |
| 328 | return 0; |
| 329 | } |
| 330 | |
| 331 | static int fsl_sai_startup(struct snd_pcm_substream *substream, |
| 332 | struct snd_soc_dai *cpu_dai) |
| 333 | { |
Xiubo Li | 4355082 | 2013-12-17 11:24:38 +0800 | [diff] [blame] | 334 | struct fsl_sai *sai = snd_soc_dai_get_drvdata(cpu_dai); |
Xiubo Li | 78957fc | 2014-02-08 14:38:28 +0800 | [diff] [blame] | 335 | u32 reg; |
Xiubo Li | 4355082 | 2013-12-17 11:24:38 +0800 | [diff] [blame] | 336 | |
Xiubo Li | 78957fc | 2014-02-08 14:38:28 +0800 | [diff] [blame] | 337 | if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) |
| 338 | reg = FSL_SAI_TCR3; |
| 339 | else |
| 340 | reg = FSL_SAI_RCR3; |
| 341 | |
| 342 | regmap_update_bits(sai->regmap, reg, FSL_SAI_CR3_TRCE, |
| 343 | FSL_SAI_CR3_TRCE); |
| 344 | |
| 345 | return 0; |
Xiubo Li | 4355082 | 2013-12-17 11:24:38 +0800 | [diff] [blame] | 346 | } |
| 347 | |
| 348 | static void fsl_sai_shutdown(struct snd_pcm_substream *substream, |
| 349 | struct snd_soc_dai *cpu_dai) |
| 350 | { |
| 351 | struct fsl_sai *sai = snd_soc_dai_get_drvdata(cpu_dai); |
Xiubo Li | 78957fc | 2014-02-08 14:38:28 +0800 | [diff] [blame] | 352 | u32 reg; |
Xiubo Li | 4355082 | 2013-12-17 11:24:38 +0800 | [diff] [blame] | 353 | |
Xiubo Li | 78957fc | 2014-02-08 14:38:28 +0800 | [diff] [blame] | 354 | if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) |
| 355 | reg = FSL_SAI_TCR3; |
| 356 | else |
| 357 | reg = FSL_SAI_RCR3; |
| 358 | |
| 359 | regmap_update_bits(sai->regmap, reg, FSL_SAI_CR3_TRCE, |
| 360 | ~FSL_SAI_CR3_TRCE); |
Xiubo Li | 4355082 | 2013-12-17 11:24:38 +0800 | [diff] [blame] | 361 | } |
| 362 | |
| 363 | static const struct snd_soc_dai_ops fsl_sai_pcm_dai_ops = { |
| 364 | .set_sysclk = fsl_sai_set_dai_sysclk, |
| 365 | .set_fmt = fsl_sai_set_dai_fmt, |
| 366 | .hw_params = fsl_sai_hw_params, |
| 367 | .trigger = fsl_sai_trigger, |
| 368 | .startup = fsl_sai_startup, |
| 369 | .shutdown = fsl_sai_shutdown, |
| 370 | }; |
| 371 | |
| 372 | static int fsl_sai_dai_probe(struct snd_soc_dai *cpu_dai) |
| 373 | { |
| 374 | struct fsl_sai *sai = dev_get_drvdata(cpu_dai->dev); |
Xiubo Li | e6dc12d | 2013-12-25 11:20:14 +0800 | [diff] [blame] | 375 | |
Xiubo Li | 78957fc | 2014-02-08 14:38:28 +0800 | [diff] [blame] | 376 | regmap_update_bits(sai->regmap, FSL_SAI_TCSR, 0xffffffff, 0x0); |
| 377 | regmap_update_bits(sai->regmap, FSL_SAI_RCSR, 0xffffffff, 0x0); |
| 378 | regmap_update_bits(sai->regmap, FSL_SAI_TCR1, FSL_SAI_CR1_RFW_MASK, |
| 379 | FSL_SAI_MAXBURST_TX * 2); |
| 380 | regmap_update_bits(sai->regmap, FSL_SAI_RCR1, FSL_SAI_CR1_RFW_MASK, |
| 381 | FSL_SAI_MAXBURST_RX - 1); |
Xiubo Li | 4355082 | 2013-12-17 11:24:38 +0800 | [diff] [blame] | 382 | |
Xiubo Li | dd9f406 | 2013-12-20 12:35:33 +0800 | [diff] [blame] | 383 | snd_soc_dai_init_dma_data(cpu_dai, &sai->dma_params_tx, |
| 384 | &sai->dma_params_rx); |
Xiubo Li | 4355082 | 2013-12-17 11:24:38 +0800 | [diff] [blame] | 385 | |
| 386 | snd_soc_dai_set_drvdata(cpu_dai, sai); |
| 387 | |
| 388 | return 0; |
| 389 | } |
| 390 | |
Xiubo Li | 4355082 | 2013-12-17 11:24:38 +0800 | [diff] [blame] | 391 | static struct snd_soc_dai_driver fsl_sai_dai = { |
| 392 | .probe = fsl_sai_dai_probe, |
Xiubo Li | 4355082 | 2013-12-17 11:24:38 +0800 | [diff] [blame] | 393 | .playback = { |
| 394 | .channels_min = 1, |
| 395 | .channels_max = 2, |
| 396 | .rates = SNDRV_PCM_RATE_8000_96000, |
| 397 | .formats = FSL_SAI_FORMATS, |
| 398 | }, |
| 399 | .capture = { |
| 400 | .channels_min = 1, |
| 401 | .channels_max = 2, |
| 402 | .rates = SNDRV_PCM_RATE_8000_96000, |
| 403 | .formats = FSL_SAI_FORMATS, |
| 404 | }, |
| 405 | .ops = &fsl_sai_pcm_dai_ops, |
| 406 | }; |
| 407 | |
| 408 | static const struct snd_soc_component_driver fsl_component = { |
| 409 | .name = "fsl-sai", |
| 410 | }; |
| 411 | |
Xiubo Li | 78957fc | 2014-02-08 14:38:28 +0800 | [diff] [blame] | 412 | static bool fsl_sai_readable_reg(struct device *dev, unsigned int reg) |
| 413 | { |
| 414 | switch (reg) { |
| 415 | case FSL_SAI_TCSR: |
| 416 | case FSL_SAI_TCR1: |
| 417 | case FSL_SAI_TCR2: |
| 418 | case FSL_SAI_TCR3: |
| 419 | case FSL_SAI_TCR4: |
| 420 | case FSL_SAI_TCR5: |
| 421 | case FSL_SAI_TFR: |
| 422 | case FSL_SAI_TMR: |
| 423 | case FSL_SAI_RCSR: |
| 424 | case FSL_SAI_RCR1: |
| 425 | case FSL_SAI_RCR2: |
| 426 | case FSL_SAI_RCR3: |
| 427 | case FSL_SAI_RCR4: |
| 428 | case FSL_SAI_RCR5: |
| 429 | case FSL_SAI_RDR: |
| 430 | case FSL_SAI_RFR: |
| 431 | case FSL_SAI_RMR: |
| 432 | return true; |
| 433 | default: |
| 434 | return false; |
| 435 | } |
| 436 | } |
| 437 | |
| 438 | static bool fsl_sai_volatile_reg(struct device *dev, unsigned int reg) |
| 439 | { |
| 440 | switch (reg) { |
| 441 | case FSL_SAI_TFR: |
| 442 | case FSL_SAI_RFR: |
| 443 | case FSL_SAI_TDR: |
| 444 | case FSL_SAI_RDR: |
| 445 | return true; |
| 446 | default: |
| 447 | return false; |
| 448 | } |
| 449 | |
| 450 | } |
| 451 | |
| 452 | static bool fsl_sai_writeable_reg(struct device *dev, unsigned int reg) |
| 453 | { |
| 454 | switch (reg) { |
| 455 | case FSL_SAI_TCSR: |
| 456 | case FSL_SAI_TCR1: |
| 457 | case FSL_SAI_TCR2: |
| 458 | case FSL_SAI_TCR3: |
| 459 | case FSL_SAI_TCR4: |
| 460 | case FSL_SAI_TCR5: |
| 461 | case FSL_SAI_TDR: |
| 462 | case FSL_SAI_TMR: |
| 463 | case FSL_SAI_RCSR: |
| 464 | case FSL_SAI_RCR1: |
| 465 | case FSL_SAI_RCR2: |
| 466 | case FSL_SAI_RCR3: |
| 467 | case FSL_SAI_RCR4: |
| 468 | case FSL_SAI_RCR5: |
| 469 | case FSL_SAI_RMR: |
| 470 | return true; |
| 471 | default: |
| 472 | return false; |
| 473 | } |
| 474 | } |
| 475 | |
| 476 | static struct regmap_config fsl_sai_regmap_config = { |
| 477 | .reg_bits = 32, |
| 478 | .reg_stride = 4, |
| 479 | .val_bits = 32, |
| 480 | |
| 481 | .max_register = FSL_SAI_RMR, |
| 482 | .readable_reg = fsl_sai_readable_reg, |
| 483 | .volatile_reg = fsl_sai_volatile_reg, |
| 484 | .writeable_reg = fsl_sai_writeable_reg, |
| 485 | }; |
| 486 | |
Xiubo Li | 4355082 | 2013-12-17 11:24:38 +0800 | [diff] [blame] | 487 | static int fsl_sai_probe(struct platform_device *pdev) |
| 488 | { |
Nicolin Chen | 4e3a99f | 2013-12-20 16:41:05 +0800 | [diff] [blame] | 489 | struct device_node *np = pdev->dev.of_node; |
Xiubo Li | 4355082 | 2013-12-17 11:24:38 +0800 | [diff] [blame] | 490 | struct fsl_sai *sai; |
| 491 | struct resource *res; |
Xiubo Li | 78957fc | 2014-02-08 14:38:28 +0800 | [diff] [blame] | 492 | void __iomem *base; |
Nicolin Chen | 4e3a99f | 2013-12-20 16:41:05 +0800 | [diff] [blame] | 493 | int ret; |
Xiubo Li | 4355082 | 2013-12-17 11:24:38 +0800 | [diff] [blame] | 494 | |
| 495 | sai = devm_kzalloc(&pdev->dev, sizeof(*sai), GFP_KERNEL); |
| 496 | if (!sai) |
| 497 | return -ENOMEM; |
| 498 | |
Xiubo Li | 78957fc | 2014-02-08 14:38:28 +0800 | [diff] [blame] | 499 | sai->big_endian_regs = of_property_read_bool(np, "big-endian-regs"); |
| 500 | if (sai->big_endian_regs) |
| 501 | fsl_sai_regmap_config.val_format_endian = REGMAP_ENDIAN_BIG; |
Xiubo Li | 4355082 | 2013-12-17 11:24:38 +0800 | [diff] [blame] | 502 | |
Xiubo Li | 78957fc | 2014-02-08 14:38:28 +0800 | [diff] [blame] | 503 | sai->big_endian_data = of_property_read_bool(np, "big-endian-data"); |
| 504 | |
| 505 | res = platform_get_resource(pdev, IORESOURCE_MEM, 0); |
| 506 | base = devm_ioremap_resource(&pdev->dev, res); |
| 507 | if (IS_ERR(base)) |
| 508 | return PTR_ERR(base); |
| 509 | |
| 510 | sai->regmap = devm_regmap_init_mmio_clk(&pdev->dev, |
| 511 | "sai", base, &fsl_sai_regmap_config); |
| 512 | if (IS_ERR(sai->regmap)) { |
| 513 | dev_err(&pdev->dev, "regmap init failed\n"); |
| 514 | return PTR_ERR(sai->regmap); |
Xiubo Li | 4355082 | 2013-12-17 11:24:38 +0800 | [diff] [blame] | 515 | } |
| 516 | |
| 517 | sai->dma_params_rx.addr = res->start + FSL_SAI_RDR; |
| 518 | sai->dma_params_tx.addr = res->start + FSL_SAI_TDR; |
| 519 | sai->dma_params_rx.maxburst = FSL_SAI_MAXBURST_RX; |
| 520 | sai->dma_params_tx.maxburst = FSL_SAI_MAXBURST_TX; |
| 521 | |
Xiubo Li | 4355082 | 2013-12-17 11:24:38 +0800 | [diff] [blame] | 522 | platform_set_drvdata(pdev, sai); |
| 523 | |
| 524 | ret = devm_snd_soc_register_component(&pdev->dev, &fsl_component, |
| 525 | &fsl_sai_dai, 1); |
| 526 | if (ret) |
| 527 | return ret; |
| 528 | |
Xiubo Li | e5180df3 | 2013-12-20 12:30:26 +0800 | [diff] [blame] | 529 | return devm_snd_dmaengine_pcm_register(&pdev->dev, NULL, |
Xiubo Li | 4355082 | 2013-12-17 11:24:38 +0800 | [diff] [blame] | 530 | SND_DMAENGINE_PCM_FLAG_NO_RESIDUE); |
Xiubo Li | 4355082 | 2013-12-17 11:24:38 +0800 | [diff] [blame] | 531 | } |
| 532 | |
| 533 | static const struct of_device_id fsl_sai_ids[] = { |
| 534 | { .compatible = "fsl,vf610-sai", }, |
| 535 | { /* sentinel */ } |
| 536 | }; |
| 537 | |
| 538 | static struct platform_driver fsl_sai_driver = { |
| 539 | .probe = fsl_sai_probe, |
Xiubo Li | 4355082 | 2013-12-17 11:24:38 +0800 | [diff] [blame] | 540 | .driver = { |
| 541 | .name = "fsl-sai", |
| 542 | .owner = THIS_MODULE, |
| 543 | .of_match_table = fsl_sai_ids, |
| 544 | }, |
| 545 | }; |
| 546 | module_platform_driver(fsl_sai_driver); |
| 547 | |
| 548 | MODULE_DESCRIPTION("Freescale Soc SAI Interface"); |
| 549 | MODULE_AUTHOR("Xiubo Li, <Li.Xiubo@freescale.com>"); |
| 550 | MODULE_ALIAS("platform:fsl-sai"); |
| 551 | MODULE_LICENSE("GPL"); |