Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1 | /* |
Gertjan van Wingerde | 9c9a0d1 | 2009-11-08 16:39:55 +0100 | [diff] [blame] | 2 | Copyright (C) 2004 - 2009 Ivo van Doorn <IvDoorn@gmail.com> |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 3 | <http://rt2x00.serialmonkey.com> |
| 4 | |
| 5 | This program is free software; you can redistribute it and/or modify |
| 6 | it under the terms of the GNU General Public License as published by |
| 7 | the Free Software Foundation; either version 2 of the License, or |
| 8 | (at your option) any later version. |
| 9 | |
| 10 | This program is distributed in the hope that it will be useful, |
| 11 | but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 12 | MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 13 | GNU General Public License for more details. |
| 14 | |
| 15 | You should have received a copy of the GNU General Public License |
Jeff Kirsher | a05b8c5 | 2013-12-06 03:32:11 -0800 | [diff] [blame] | 16 | along with this program; if not, see <http://www.gnu.org/licenses/>. |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 17 | */ |
| 18 | |
| 19 | /* |
| 20 | Module: rt2500pci |
| 21 | Abstract: rt2500pci device specific routines. |
| 22 | Supported chipsets: RT2560. |
| 23 | */ |
| 24 | |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 25 | #include <linux/delay.h> |
| 26 | #include <linux/etherdevice.h> |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 27 | #include <linux/kernel.h> |
| 28 | #include <linux/module.h> |
| 29 | #include <linux/pci.h> |
| 30 | #include <linux/eeprom_93cx6.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 31 | #include <linux/slab.h> |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 32 | |
| 33 | #include "rt2x00.h" |
Gabor Juhos | 69a2bac | 2013-03-29 15:52:27 +0100 | [diff] [blame] | 34 | #include "rt2x00mmio.h" |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 35 | #include "rt2x00pci.h" |
| 36 | #include "rt2500pci.h" |
| 37 | |
| 38 | /* |
| 39 | * Register access. |
| 40 | * All access to the CSR registers will go through the methods |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 41 | * rt2x00mmio_register_read and rt2x00mmio_register_write. |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 42 | * BBP and RF register require indirect register access, |
| 43 | * and use the CSR registers BBPCSR and RFCSR to achieve this. |
| 44 | * These indirect registers work with busy bits, |
| 45 | * and we will try maximal REGISTER_BUSY_COUNT times to access |
| 46 | * the register while taking a REGISTER_BUSY_DELAY us delay |
| 47 | * between each attampt. When the busy bit is still set at that time, |
| 48 | * the access attempt is considered to have failed, |
| 49 | * and we will print an error. |
| 50 | */ |
Ivo van Doorn | c9c3b1a | 2008-11-10 19:41:40 +0100 | [diff] [blame] | 51 | #define WAIT_FOR_BBP(__dev, __reg) \ |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 52 | rt2x00mmio_regbusy_read((__dev), BBPCSR, BBPCSR_BUSY, (__reg)) |
Ivo van Doorn | c9c3b1a | 2008-11-10 19:41:40 +0100 | [diff] [blame] | 53 | #define WAIT_FOR_RF(__dev, __reg) \ |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 54 | rt2x00mmio_regbusy_read((__dev), RFCSR, RFCSR_BUSY, (__reg)) |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 55 | |
Adam Baker | 0e14f6d | 2007-10-27 13:41:25 +0200 | [diff] [blame] | 56 | static void rt2500pci_bbp_write(struct rt2x00_dev *rt2x00dev, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 57 | const unsigned int word, const u8 value) |
| 58 | { |
| 59 | u32 reg; |
| 60 | |
Ivo van Doorn | 8ff48a8 | 2008-11-09 23:40:46 +0100 | [diff] [blame] | 61 | mutex_lock(&rt2x00dev->csr_mutex); |
| 62 | |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 63 | /* |
Ivo van Doorn | c9c3b1a | 2008-11-10 19:41:40 +0100 | [diff] [blame] | 64 | * Wait until the BBP becomes available, afterwards we |
| 65 | * can safely write the new data into the register. |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 66 | */ |
Ivo van Doorn | c9c3b1a | 2008-11-10 19:41:40 +0100 | [diff] [blame] | 67 | if (WAIT_FOR_BBP(rt2x00dev, ®)) { |
| 68 | reg = 0; |
| 69 | rt2x00_set_field32(®, BBPCSR_VALUE, value); |
| 70 | rt2x00_set_field32(®, BBPCSR_REGNUM, word); |
| 71 | rt2x00_set_field32(®, BBPCSR_BUSY, 1); |
| 72 | rt2x00_set_field32(®, BBPCSR_WRITE_CONTROL, 1); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 73 | |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 74 | rt2x00mmio_register_write(rt2x00dev, BBPCSR, reg); |
Ivo van Doorn | c9c3b1a | 2008-11-10 19:41:40 +0100 | [diff] [blame] | 75 | } |
Ivo van Doorn | 8ff48a8 | 2008-11-09 23:40:46 +0100 | [diff] [blame] | 76 | |
| 77 | mutex_unlock(&rt2x00dev->csr_mutex); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 78 | } |
| 79 | |
Adam Baker | 0e14f6d | 2007-10-27 13:41:25 +0200 | [diff] [blame] | 80 | static void rt2500pci_bbp_read(struct rt2x00_dev *rt2x00dev, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 81 | const unsigned int word, u8 *value) |
| 82 | { |
| 83 | u32 reg; |
| 84 | |
Ivo van Doorn | 8ff48a8 | 2008-11-09 23:40:46 +0100 | [diff] [blame] | 85 | mutex_lock(&rt2x00dev->csr_mutex); |
| 86 | |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 87 | /* |
Ivo van Doorn | c9c3b1a | 2008-11-10 19:41:40 +0100 | [diff] [blame] | 88 | * Wait until the BBP becomes available, afterwards we |
| 89 | * can safely write the read request into the register. |
| 90 | * After the data has been written, we wait until hardware |
| 91 | * returns the correct value, if at any time the register |
| 92 | * doesn't become available in time, reg will be 0xffffffff |
| 93 | * which means we return 0xff to the caller. |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 94 | */ |
Ivo van Doorn | c9c3b1a | 2008-11-10 19:41:40 +0100 | [diff] [blame] | 95 | if (WAIT_FOR_BBP(rt2x00dev, ®)) { |
| 96 | reg = 0; |
| 97 | rt2x00_set_field32(®, BBPCSR_REGNUM, word); |
| 98 | rt2x00_set_field32(®, BBPCSR_BUSY, 1); |
| 99 | rt2x00_set_field32(®, BBPCSR_WRITE_CONTROL, 0); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 100 | |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 101 | rt2x00mmio_register_write(rt2x00dev, BBPCSR, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 102 | |
Ivo van Doorn | c9c3b1a | 2008-11-10 19:41:40 +0100 | [diff] [blame] | 103 | WAIT_FOR_BBP(rt2x00dev, ®); |
| 104 | } |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 105 | |
| 106 | *value = rt2x00_get_field32(reg, BBPCSR_VALUE); |
Ivo van Doorn | 8ff48a8 | 2008-11-09 23:40:46 +0100 | [diff] [blame] | 107 | |
| 108 | mutex_unlock(&rt2x00dev->csr_mutex); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 109 | } |
| 110 | |
Adam Baker | 0e14f6d | 2007-10-27 13:41:25 +0200 | [diff] [blame] | 111 | static void rt2500pci_rf_write(struct rt2x00_dev *rt2x00dev, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 112 | const unsigned int word, const u32 value) |
| 113 | { |
| 114 | u32 reg; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 115 | |
Ivo van Doorn | 8ff48a8 | 2008-11-09 23:40:46 +0100 | [diff] [blame] | 116 | mutex_lock(&rt2x00dev->csr_mutex); |
| 117 | |
Ivo van Doorn | c9c3b1a | 2008-11-10 19:41:40 +0100 | [diff] [blame] | 118 | /* |
| 119 | * Wait until the RF becomes available, afterwards we |
| 120 | * can safely write the new data into the register. |
| 121 | */ |
| 122 | if (WAIT_FOR_RF(rt2x00dev, ®)) { |
| 123 | reg = 0; |
| 124 | rt2x00_set_field32(®, RFCSR_VALUE, value); |
| 125 | rt2x00_set_field32(®, RFCSR_NUMBER_OF_BITS, 20); |
| 126 | rt2x00_set_field32(®, RFCSR_IF_SELECT, 0); |
| 127 | rt2x00_set_field32(®, RFCSR_BUSY, 1); |
| 128 | |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 129 | rt2x00mmio_register_write(rt2x00dev, RFCSR, reg); |
Ivo van Doorn | c9c3b1a | 2008-11-10 19:41:40 +0100 | [diff] [blame] | 130 | rt2x00_rf_write(rt2x00dev, word, value); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 131 | } |
| 132 | |
Ivo van Doorn | 8ff48a8 | 2008-11-09 23:40:46 +0100 | [diff] [blame] | 133 | mutex_unlock(&rt2x00dev->csr_mutex); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 134 | } |
| 135 | |
| 136 | static void rt2500pci_eepromregister_read(struct eeprom_93cx6 *eeprom) |
| 137 | { |
| 138 | struct rt2x00_dev *rt2x00dev = eeprom->data; |
| 139 | u32 reg; |
| 140 | |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 141 | rt2x00mmio_register_read(rt2x00dev, CSR21, ®); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 142 | |
| 143 | eeprom->reg_data_in = !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_IN); |
| 144 | eeprom->reg_data_out = !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_OUT); |
| 145 | eeprom->reg_data_clock = |
| 146 | !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_CLOCK); |
| 147 | eeprom->reg_chip_select = |
| 148 | !!rt2x00_get_field32(reg, CSR21_EEPROM_CHIP_SELECT); |
| 149 | } |
| 150 | |
| 151 | static void rt2500pci_eepromregister_write(struct eeprom_93cx6 *eeprom) |
| 152 | { |
| 153 | struct rt2x00_dev *rt2x00dev = eeprom->data; |
| 154 | u32 reg = 0; |
| 155 | |
| 156 | rt2x00_set_field32(®, CSR21_EEPROM_DATA_IN, !!eeprom->reg_data_in); |
| 157 | rt2x00_set_field32(®, CSR21_EEPROM_DATA_OUT, !!eeprom->reg_data_out); |
| 158 | rt2x00_set_field32(®, CSR21_EEPROM_DATA_CLOCK, |
| 159 | !!eeprom->reg_data_clock); |
| 160 | rt2x00_set_field32(®, CSR21_EEPROM_CHIP_SELECT, |
| 161 | !!eeprom->reg_chip_select); |
| 162 | |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 163 | rt2x00mmio_register_write(rt2x00dev, CSR21, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 164 | } |
| 165 | |
| 166 | #ifdef CONFIG_RT2X00_LIB_DEBUGFS |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 167 | static const struct rt2x00debug rt2500pci_rt2x00debug = { |
| 168 | .owner = THIS_MODULE, |
| 169 | .csr = { |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 170 | .read = rt2x00mmio_register_read, |
| 171 | .write = rt2x00mmio_register_write, |
Ivo van Doorn | 743b97c | 2008-10-29 19:41:03 +0100 | [diff] [blame] | 172 | .flags = RT2X00DEBUGFS_OFFSET, |
| 173 | .word_base = CSR_REG_BASE, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 174 | .word_size = sizeof(u32), |
| 175 | .word_count = CSR_REG_SIZE / sizeof(u32), |
| 176 | }, |
| 177 | .eeprom = { |
| 178 | .read = rt2x00_eeprom_read, |
| 179 | .write = rt2x00_eeprom_write, |
Ivo van Doorn | 743b97c | 2008-10-29 19:41:03 +0100 | [diff] [blame] | 180 | .word_base = EEPROM_BASE, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 181 | .word_size = sizeof(u16), |
| 182 | .word_count = EEPROM_SIZE / sizeof(u16), |
| 183 | }, |
| 184 | .bbp = { |
| 185 | .read = rt2500pci_bbp_read, |
| 186 | .write = rt2500pci_bbp_write, |
Ivo van Doorn | 743b97c | 2008-10-29 19:41:03 +0100 | [diff] [blame] | 187 | .word_base = BBP_BASE, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 188 | .word_size = sizeof(u8), |
| 189 | .word_count = BBP_SIZE / sizeof(u8), |
| 190 | }, |
| 191 | .rf = { |
| 192 | .read = rt2x00_rf_read, |
| 193 | .write = rt2500pci_rf_write, |
Ivo van Doorn | 743b97c | 2008-10-29 19:41:03 +0100 | [diff] [blame] | 194 | .word_base = RF_BASE, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 195 | .word_size = sizeof(u32), |
| 196 | .word_count = RF_SIZE / sizeof(u32), |
| 197 | }, |
| 198 | }; |
| 199 | #endif /* CONFIG_RT2X00_LIB_DEBUGFS */ |
| 200 | |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 201 | static int rt2500pci_rfkill_poll(struct rt2x00_dev *rt2x00dev) |
| 202 | { |
| 203 | u32 reg; |
| 204 | |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 205 | rt2x00mmio_register_read(rt2x00dev, GPIOCSR, ®); |
Gertjan van Wingerde | 99bdf51 | 2012-08-31 19:22:13 +0200 | [diff] [blame] | 206 | return rt2x00_get_field32(reg, GPIOCSR_VAL0); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 207 | } |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 208 | |
Ivo van Doorn | 771fd56 | 2008-09-08 19:07:15 +0200 | [diff] [blame] | 209 | #ifdef CONFIG_RT2X00_LIB_LEDS |
Ivo van Doorn | a2e1d52 | 2008-03-31 15:53:44 +0200 | [diff] [blame] | 210 | static void rt2500pci_brightness_set(struct led_classdev *led_cdev, |
Ivo van Doorn | a9450b7 | 2008-02-03 15:53:40 +0100 | [diff] [blame] | 211 | enum led_brightness brightness) |
| 212 | { |
| 213 | struct rt2x00_led *led = |
| 214 | container_of(led_cdev, struct rt2x00_led, led_dev); |
| 215 | unsigned int enabled = brightness != LED_OFF; |
Ivo van Doorn | a9450b7 | 2008-02-03 15:53:40 +0100 | [diff] [blame] | 216 | u32 reg; |
| 217 | |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 218 | rt2x00mmio_register_read(led->rt2x00dev, LEDCSR, ®); |
Ivo van Doorn | a9450b7 | 2008-02-03 15:53:40 +0100 | [diff] [blame] | 219 | |
Ivo van Doorn | a2e1d52 | 2008-03-31 15:53:44 +0200 | [diff] [blame] | 220 | if (led->type == LED_TYPE_RADIO || led->type == LED_TYPE_ASSOC) |
Ivo van Doorn | a9450b7 | 2008-02-03 15:53:40 +0100 | [diff] [blame] | 221 | rt2x00_set_field32(®, LEDCSR_LINK, enabled); |
Ivo van Doorn | a2e1d52 | 2008-03-31 15:53:44 +0200 | [diff] [blame] | 222 | else if (led->type == LED_TYPE_ACTIVITY) |
| 223 | rt2x00_set_field32(®, LEDCSR_ACTIVITY, enabled); |
Ivo van Doorn | a9450b7 | 2008-02-03 15:53:40 +0100 | [diff] [blame] | 224 | |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 225 | rt2x00mmio_register_write(led->rt2x00dev, LEDCSR, reg); |
Ivo van Doorn | a9450b7 | 2008-02-03 15:53:40 +0100 | [diff] [blame] | 226 | } |
Ivo van Doorn | a2e1d52 | 2008-03-31 15:53:44 +0200 | [diff] [blame] | 227 | |
| 228 | static int rt2500pci_blink_set(struct led_classdev *led_cdev, |
| 229 | unsigned long *delay_on, |
| 230 | unsigned long *delay_off) |
| 231 | { |
| 232 | struct rt2x00_led *led = |
| 233 | container_of(led_cdev, struct rt2x00_led, led_dev); |
| 234 | u32 reg; |
| 235 | |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 236 | rt2x00mmio_register_read(led->rt2x00dev, LEDCSR, ®); |
Ivo van Doorn | a2e1d52 | 2008-03-31 15:53:44 +0200 | [diff] [blame] | 237 | rt2x00_set_field32(®, LEDCSR_ON_PERIOD, *delay_on); |
| 238 | rt2x00_set_field32(®, LEDCSR_OFF_PERIOD, *delay_off); |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 239 | rt2x00mmio_register_write(led->rt2x00dev, LEDCSR, reg); |
Ivo van Doorn | a2e1d52 | 2008-03-31 15:53:44 +0200 | [diff] [blame] | 240 | |
| 241 | return 0; |
| 242 | } |
Ivo van Doorn | 475433b | 2008-06-03 20:30:01 +0200 | [diff] [blame] | 243 | |
| 244 | static void rt2500pci_init_led(struct rt2x00_dev *rt2x00dev, |
| 245 | struct rt2x00_led *led, |
| 246 | enum led_type type) |
| 247 | { |
| 248 | led->rt2x00dev = rt2x00dev; |
| 249 | led->type = type; |
| 250 | led->led_dev.brightness_set = rt2500pci_brightness_set; |
| 251 | led->led_dev.blink_set = rt2500pci_blink_set; |
| 252 | led->flags = LED_INITIALIZED; |
| 253 | } |
Ivo van Doorn | 771fd56 | 2008-09-08 19:07:15 +0200 | [diff] [blame] | 254 | #endif /* CONFIG_RT2X00_LIB_LEDS */ |
Ivo van Doorn | a9450b7 | 2008-02-03 15:53:40 +0100 | [diff] [blame] | 255 | |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 256 | /* |
| 257 | * Configuration handlers. |
| 258 | */ |
Ivo van Doorn | 3a643d2 | 2008-03-25 14:13:18 +0100 | [diff] [blame] | 259 | static void rt2500pci_config_filter(struct rt2x00_dev *rt2x00dev, |
| 260 | const unsigned int filter_flags) |
| 261 | { |
| 262 | u32 reg; |
| 263 | |
| 264 | /* |
| 265 | * Start configuration steps. |
| 266 | * Note that the version error will always be dropped |
| 267 | * and broadcast frames will always be accepted since |
| 268 | * there is no filter for it at this time. |
| 269 | */ |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 270 | rt2x00mmio_register_read(rt2x00dev, RXCSR0, ®); |
Ivo van Doorn | 3a643d2 | 2008-03-25 14:13:18 +0100 | [diff] [blame] | 271 | rt2x00_set_field32(®, RXCSR0_DROP_CRC, |
| 272 | !(filter_flags & FIF_FCSFAIL)); |
| 273 | rt2x00_set_field32(®, RXCSR0_DROP_PHYSICAL, |
| 274 | !(filter_flags & FIF_PLCPFAIL)); |
| 275 | rt2x00_set_field32(®, RXCSR0_DROP_CONTROL, |
| 276 | !(filter_flags & FIF_CONTROL)); |
Eli Cooper | 262c741 | 2016-01-18 19:30:19 +0800 | [diff] [blame] | 277 | rt2x00_set_field32(®, RXCSR0_DROP_NOT_TO_ME, |
| 278 | !test_bit(CONFIG_MONITORING, &rt2x00dev->flags)); |
Ivo van Doorn | 3a643d2 | 2008-03-25 14:13:18 +0100 | [diff] [blame] | 279 | rt2x00_set_field32(®, RXCSR0_DROP_TODS, |
Eli Cooper | 262c741 | 2016-01-18 19:30:19 +0800 | [diff] [blame] | 280 | !test_bit(CONFIG_MONITORING, &rt2x00dev->flags) && |
Ivo van Doorn | e0b005f | 2008-03-31 15:24:53 +0200 | [diff] [blame] | 281 | !rt2x00dev->intf_ap_count); |
Ivo van Doorn | 3a643d2 | 2008-03-25 14:13:18 +0100 | [diff] [blame] | 282 | rt2x00_set_field32(®, RXCSR0_DROP_VERSION_ERROR, 1); |
| 283 | rt2x00_set_field32(®, RXCSR0_DROP_MCAST, |
| 284 | !(filter_flags & FIF_ALLMULTI)); |
| 285 | rt2x00_set_field32(®, RXCSR0_DROP_BCAST, 0); |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 286 | rt2x00mmio_register_write(rt2x00dev, RXCSR0, reg); |
Ivo van Doorn | 3a643d2 | 2008-03-25 14:13:18 +0100 | [diff] [blame] | 287 | } |
| 288 | |
Ivo van Doorn | 6bb40dd | 2008-02-03 15:49:59 +0100 | [diff] [blame] | 289 | static void rt2500pci_config_intf(struct rt2x00_dev *rt2x00dev, |
| 290 | struct rt2x00_intf *intf, |
| 291 | struct rt2x00intf_conf *conf, |
| 292 | const unsigned int flags) |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 293 | { |
Gertjan van Wingerde | a244083 | 2011-03-03 19:46:55 +0100 | [diff] [blame] | 294 | struct data_queue *queue = rt2x00dev->bcn; |
Ivo van Doorn | 6bb40dd | 2008-02-03 15:49:59 +0100 | [diff] [blame] | 295 | unsigned int bcn_preload; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 296 | u32 reg; |
| 297 | |
Ivo van Doorn | 6bb40dd | 2008-02-03 15:49:59 +0100 | [diff] [blame] | 298 | if (flags & CONFIG_UPDATE_TYPE) { |
Ivo van Doorn | 6bb40dd | 2008-02-03 15:49:59 +0100 | [diff] [blame] | 299 | /* |
| 300 | * Enable beacon config |
| 301 | */ |
Ivo van Doorn | bad1363 | 2008-11-09 20:47:00 +0100 | [diff] [blame] | 302 | bcn_preload = PREAMBLE + GET_DURATION(IEEE80211_HEADER, 20); |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 303 | rt2x00mmio_register_read(rt2x00dev, BCNCSR1, ®); |
Ivo van Doorn | 6bb40dd | 2008-02-03 15:49:59 +0100 | [diff] [blame] | 304 | rt2x00_set_field32(®, BCNCSR1_PRELOAD, bcn_preload); |
| 305 | rt2x00_set_field32(®, BCNCSR1_BEACON_CWMIN, queue->cw_min); |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 306 | rt2x00mmio_register_write(rt2x00dev, BCNCSR1, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 307 | |
Ivo van Doorn | 6bb40dd | 2008-02-03 15:49:59 +0100 | [diff] [blame] | 308 | /* |
| 309 | * Enable synchronisation. |
| 310 | */ |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 311 | rt2x00mmio_register_read(rt2x00dev, CSR14, ®); |
Ivo van Doorn | 6bb40dd | 2008-02-03 15:49:59 +0100 | [diff] [blame] | 312 | rt2x00_set_field32(®, CSR14_TSF_SYNC, conf->sync); |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 313 | rt2x00mmio_register_write(rt2x00dev, CSR14, reg); |
Ivo van Doorn | 6bb40dd | 2008-02-03 15:49:59 +0100 | [diff] [blame] | 314 | } |
| 315 | |
| 316 | if (flags & CONFIG_UPDATE_MAC) |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 317 | rt2x00mmio_register_multiwrite(rt2x00dev, CSR3, |
Ivo van Doorn | 6bb40dd | 2008-02-03 15:49:59 +0100 | [diff] [blame] | 318 | conf->mac, sizeof(conf->mac)); |
| 319 | |
| 320 | if (flags & CONFIG_UPDATE_BSSID) |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 321 | rt2x00mmio_register_multiwrite(rt2x00dev, CSR5, |
Ivo van Doorn | 6bb40dd | 2008-02-03 15:49:59 +0100 | [diff] [blame] | 322 | conf->bssid, sizeof(conf->bssid)); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 323 | } |
| 324 | |
Ivo van Doorn | 3a643d2 | 2008-03-25 14:13:18 +0100 | [diff] [blame] | 325 | static void rt2500pci_config_erp(struct rt2x00_dev *rt2x00dev, |
Helmut Schaa | 0204464 | 2010-09-08 20:56:32 +0200 | [diff] [blame] | 326 | struct rt2x00lib_erp *erp, |
| 327 | u32 changed) |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 328 | { |
Ivo van Doorn | 5c58ee5 | 2007-10-06 13:34:52 +0200 | [diff] [blame] | 329 | int preamble_mask; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 330 | u32 reg; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 331 | |
Ivo van Doorn | 5c58ee5 | 2007-10-06 13:34:52 +0200 | [diff] [blame] | 332 | /* |
| 333 | * When short preamble is enabled, we should set bit 0x08 |
| 334 | */ |
Helmut Schaa | 0204464 | 2010-09-08 20:56:32 +0200 | [diff] [blame] | 335 | if (changed & BSS_CHANGED_ERP_PREAMBLE) { |
| 336 | preamble_mask = erp->short_preamble << 3; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 337 | |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 338 | rt2x00mmio_register_read(rt2x00dev, TXCSR1, ®); |
Helmut Schaa | 0204464 | 2010-09-08 20:56:32 +0200 | [diff] [blame] | 339 | rt2x00_set_field32(®, TXCSR1_ACK_TIMEOUT, 0x162); |
| 340 | rt2x00_set_field32(®, TXCSR1_ACK_CONSUME_TIME, 0xa2); |
| 341 | rt2x00_set_field32(®, TXCSR1_TSF_OFFSET, IEEE80211_HEADER); |
| 342 | rt2x00_set_field32(®, TXCSR1_AUTORESPONDER, 1); |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 343 | rt2x00mmio_register_write(rt2x00dev, TXCSR1, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 344 | |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 345 | rt2x00mmio_register_read(rt2x00dev, ARCSR2, ®); |
Helmut Schaa | 0204464 | 2010-09-08 20:56:32 +0200 | [diff] [blame] | 346 | rt2x00_set_field32(®, ARCSR2_SIGNAL, 0x00); |
| 347 | rt2x00_set_field32(®, ARCSR2_SERVICE, 0x04); |
| 348 | rt2x00_set_field32(®, ARCSR2_LENGTH, |
| 349 | GET_DURATION(ACK_SIZE, 10)); |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 350 | rt2x00mmio_register_write(rt2x00dev, ARCSR2, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 351 | |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 352 | rt2x00mmio_register_read(rt2x00dev, ARCSR3, ®); |
Helmut Schaa | 0204464 | 2010-09-08 20:56:32 +0200 | [diff] [blame] | 353 | rt2x00_set_field32(®, ARCSR3_SIGNAL, 0x01 | preamble_mask); |
| 354 | rt2x00_set_field32(®, ARCSR3_SERVICE, 0x04); |
| 355 | rt2x00_set_field32(®, ARCSR2_LENGTH, |
| 356 | GET_DURATION(ACK_SIZE, 20)); |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 357 | rt2x00mmio_register_write(rt2x00dev, ARCSR3, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 358 | |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 359 | rt2x00mmio_register_read(rt2x00dev, ARCSR4, ®); |
Helmut Schaa | 0204464 | 2010-09-08 20:56:32 +0200 | [diff] [blame] | 360 | rt2x00_set_field32(®, ARCSR4_SIGNAL, 0x02 | preamble_mask); |
| 361 | rt2x00_set_field32(®, ARCSR4_SERVICE, 0x04); |
| 362 | rt2x00_set_field32(®, ARCSR2_LENGTH, |
| 363 | GET_DURATION(ACK_SIZE, 55)); |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 364 | rt2x00mmio_register_write(rt2x00dev, ARCSR4, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 365 | |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 366 | rt2x00mmio_register_read(rt2x00dev, ARCSR5, ®); |
Helmut Schaa | 0204464 | 2010-09-08 20:56:32 +0200 | [diff] [blame] | 367 | rt2x00_set_field32(®, ARCSR5_SIGNAL, 0x03 | preamble_mask); |
| 368 | rt2x00_set_field32(®, ARCSR5_SERVICE, 0x84); |
| 369 | rt2x00_set_field32(®, ARCSR2_LENGTH, |
| 370 | GET_DURATION(ACK_SIZE, 110)); |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 371 | rt2x00mmio_register_write(rt2x00dev, ARCSR5, reg); |
Helmut Schaa | 0204464 | 2010-09-08 20:56:32 +0200 | [diff] [blame] | 372 | } |
Ivo van Doorn | e4ea1c4 | 2008-10-29 17:17:57 +0100 | [diff] [blame] | 373 | |
Helmut Schaa | 0204464 | 2010-09-08 20:56:32 +0200 | [diff] [blame] | 374 | if (changed & BSS_CHANGED_BASIC_RATES) |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 375 | rt2x00mmio_register_write(rt2x00dev, ARCSR1, erp->basic_rates); |
Ivo van Doorn | e4ea1c4 | 2008-10-29 17:17:57 +0100 | [diff] [blame] | 376 | |
Helmut Schaa | 0204464 | 2010-09-08 20:56:32 +0200 | [diff] [blame] | 377 | if (changed & BSS_CHANGED_ERP_SLOT) { |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 378 | rt2x00mmio_register_read(rt2x00dev, CSR11, ®); |
Helmut Schaa | 0204464 | 2010-09-08 20:56:32 +0200 | [diff] [blame] | 379 | rt2x00_set_field32(®, CSR11_SLOT_TIME, erp->slot_time); |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 380 | rt2x00mmio_register_write(rt2x00dev, CSR11, reg); |
Ivo van Doorn | e4ea1c4 | 2008-10-29 17:17:57 +0100 | [diff] [blame] | 381 | |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 382 | rt2x00mmio_register_read(rt2x00dev, CSR18, ®); |
Helmut Schaa | 0204464 | 2010-09-08 20:56:32 +0200 | [diff] [blame] | 383 | rt2x00_set_field32(®, CSR18_SIFS, erp->sifs); |
| 384 | rt2x00_set_field32(®, CSR18_PIFS, erp->pifs); |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 385 | rt2x00mmio_register_write(rt2x00dev, CSR18, reg); |
Ivo van Doorn | 8a566af | 2009-05-21 19:16:46 +0200 | [diff] [blame] | 386 | |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 387 | rt2x00mmio_register_read(rt2x00dev, CSR19, ®); |
Helmut Schaa | 0204464 | 2010-09-08 20:56:32 +0200 | [diff] [blame] | 388 | rt2x00_set_field32(®, CSR19_DIFS, erp->difs); |
| 389 | rt2x00_set_field32(®, CSR19_EIFS, erp->eifs); |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 390 | rt2x00mmio_register_write(rt2x00dev, CSR19, reg); |
Helmut Schaa | 0204464 | 2010-09-08 20:56:32 +0200 | [diff] [blame] | 391 | } |
Ivo van Doorn | e4ea1c4 | 2008-10-29 17:17:57 +0100 | [diff] [blame] | 392 | |
Helmut Schaa | 0204464 | 2010-09-08 20:56:32 +0200 | [diff] [blame] | 393 | if (changed & BSS_CHANGED_BEACON_INT) { |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 394 | rt2x00mmio_register_read(rt2x00dev, CSR12, ®); |
Helmut Schaa | 0204464 | 2010-09-08 20:56:32 +0200 | [diff] [blame] | 395 | rt2x00_set_field32(®, CSR12_BEACON_INTERVAL, |
| 396 | erp->beacon_int * 16); |
| 397 | rt2x00_set_field32(®, CSR12_CFP_MAX_DURATION, |
| 398 | erp->beacon_int * 16); |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 399 | rt2x00mmio_register_write(rt2x00dev, CSR12, reg); |
Helmut Schaa | 0204464 | 2010-09-08 20:56:32 +0200 | [diff] [blame] | 400 | } |
| 401 | |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 402 | } |
| 403 | |
Ivo van Doorn | e4ea1c4 | 2008-10-29 17:17:57 +0100 | [diff] [blame] | 404 | static void rt2500pci_config_ant(struct rt2x00_dev *rt2x00dev, |
| 405 | struct antenna_setup *ant) |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 406 | { |
Ivo van Doorn | e4ea1c4 | 2008-10-29 17:17:57 +0100 | [diff] [blame] | 407 | u32 reg; |
| 408 | u8 r14; |
| 409 | u8 r2; |
| 410 | |
| 411 | /* |
| 412 | * We should never come here because rt2x00lib is supposed |
| 413 | * to catch this and send us the correct antenna explicitely. |
| 414 | */ |
| 415 | BUG_ON(ant->rx == ANTENNA_SW_DIVERSITY || |
| 416 | ant->tx == ANTENNA_SW_DIVERSITY); |
| 417 | |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 418 | rt2x00mmio_register_read(rt2x00dev, BBPCSR1, ®); |
Ivo van Doorn | e4ea1c4 | 2008-10-29 17:17:57 +0100 | [diff] [blame] | 419 | rt2500pci_bbp_read(rt2x00dev, 14, &r14); |
| 420 | rt2500pci_bbp_read(rt2x00dev, 2, &r2); |
| 421 | |
| 422 | /* |
| 423 | * Configure the TX antenna. |
| 424 | */ |
| 425 | switch (ant->tx) { |
| 426 | case ANTENNA_A: |
| 427 | rt2x00_set_field8(&r2, BBP_R2_TX_ANTENNA, 0); |
| 428 | rt2x00_set_field32(®, BBPCSR1_CCK, 0); |
| 429 | rt2x00_set_field32(®, BBPCSR1_OFDM, 0); |
| 430 | break; |
| 431 | case ANTENNA_B: |
| 432 | default: |
| 433 | rt2x00_set_field8(&r2, BBP_R2_TX_ANTENNA, 2); |
| 434 | rt2x00_set_field32(®, BBPCSR1_CCK, 2); |
| 435 | rt2x00_set_field32(®, BBPCSR1_OFDM, 2); |
| 436 | break; |
| 437 | } |
| 438 | |
| 439 | /* |
| 440 | * Configure the RX antenna. |
| 441 | */ |
| 442 | switch (ant->rx) { |
| 443 | case ANTENNA_A: |
| 444 | rt2x00_set_field8(&r14, BBP_R14_RX_ANTENNA, 0); |
| 445 | break; |
| 446 | case ANTENNA_B: |
| 447 | default: |
| 448 | rt2x00_set_field8(&r14, BBP_R14_RX_ANTENNA, 2); |
| 449 | break; |
| 450 | } |
| 451 | |
| 452 | /* |
| 453 | * RT2525E and RT5222 need to flip TX I/Q |
| 454 | */ |
Gertjan van Wingerde | 5122d89 | 2009-12-23 00:03:25 +0100 | [diff] [blame] | 455 | if (rt2x00_rf(rt2x00dev, RF2525E) || rt2x00_rf(rt2x00dev, RF5222)) { |
Ivo van Doorn | e4ea1c4 | 2008-10-29 17:17:57 +0100 | [diff] [blame] | 456 | rt2x00_set_field8(&r2, BBP_R2_TX_IQ_FLIP, 1); |
| 457 | rt2x00_set_field32(®, BBPCSR1_CCK_FLIP, 1); |
| 458 | rt2x00_set_field32(®, BBPCSR1_OFDM_FLIP, 1); |
| 459 | |
| 460 | /* |
| 461 | * RT2525E does not need RX I/Q Flip. |
| 462 | */ |
Gertjan van Wingerde | 5122d89 | 2009-12-23 00:03:25 +0100 | [diff] [blame] | 463 | if (rt2x00_rf(rt2x00dev, RF2525E)) |
Ivo van Doorn | e4ea1c4 | 2008-10-29 17:17:57 +0100 | [diff] [blame] | 464 | rt2x00_set_field8(&r14, BBP_R14_RX_IQ_FLIP, 0); |
| 465 | } else { |
| 466 | rt2x00_set_field32(®, BBPCSR1_CCK_FLIP, 0); |
| 467 | rt2x00_set_field32(®, BBPCSR1_OFDM_FLIP, 0); |
| 468 | } |
| 469 | |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 470 | rt2x00mmio_register_write(rt2x00dev, BBPCSR1, reg); |
Ivo van Doorn | e4ea1c4 | 2008-10-29 17:17:57 +0100 | [diff] [blame] | 471 | rt2500pci_bbp_write(rt2x00dev, 14, r14); |
| 472 | rt2500pci_bbp_write(rt2x00dev, 2, r2); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 473 | } |
| 474 | |
| 475 | static void rt2500pci_config_channel(struct rt2x00_dev *rt2x00dev, |
Ivo van Doorn | 5c58ee5 | 2007-10-06 13:34:52 +0200 | [diff] [blame] | 476 | struct rf_channel *rf, const int txpower) |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 477 | { |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 478 | u8 r70; |
| 479 | |
| 480 | /* |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 481 | * Set TXpower. |
| 482 | */ |
Ivo van Doorn | 5c58ee5 | 2007-10-06 13:34:52 +0200 | [diff] [blame] | 483 | rt2x00_set_field32(&rf->rf3, RF3_TXPOWER, TXPOWER_TO_DEV(txpower)); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 484 | |
| 485 | /* |
| 486 | * Switch on tuning bits. |
| 487 | * For RT2523 devices we do not need to update the R1 register. |
| 488 | */ |
Gertjan van Wingerde | 5122d89 | 2009-12-23 00:03:25 +0100 | [diff] [blame] | 489 | if (!rt2x00_rf(rt2x00dev, RF2523)) |
Ivo van Doorn | 5c58ee5 | 2007-10-06 13:34:52 +0200 | [diff] [blame] | 490 | rt2x00_set_field32(&rf->rf1, RF1_TUNER, 1); |
| 491 | rt2x00_set_field32(&rf->rf3, RF3_TUNER, 1); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 492 | |
| 493 | /* |
| 494 | * For RT2525 we should first set the channel to half band higher. |
| 495 | */ |
Gertjan van Wingerde | 5122d89 | 2009-12-23 00:03:25 +0100 | [diff] [blame] | 496 | if (rt2x00_rf(rt2x00dev, RF2525)) { |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 497 | static const u32 vals[] = { |
| 498 | 0x00080cbe, 0x00080d02, 0x00080d06, 0x00080d0a, |
| 499 | 0x00080d0e, 0x00080d12, 0x00080d16, 0x00080d1a, |
| 500 | 0x00080d1e, 0x00080d22, 0x00080d26, 0x00080d2a, |
| 501 | 0x00080d2e, 0x00080d3a |
| 502 | }; |
| 503 | |
Ivo van Doorn | 5c58ee5 | 2007-10-06 13:34:52 +0200 | [diff] [blame] | 504 | rt2500pci_rf_write(rt2x00dev, 1, rf->rf1); |
| 505 | rt2500pci_rf_write(rt2x00dev, 2, vals[rf->channel - 1]); |
| 506 | rt2500pci_rf_write(rt2x00dev, 3, rf->rf3); |
| 507 | if (rf->rf4) |
| 508 | rt2500pci_rf_write(rt2x00dev, 4, rf->rf4); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 509 | } |
| 510 | |
Ivo van Doorn | 5c58ee5 | 2007-10-06 13:34:52 +0200 | [diff] [blame] | 511 | rt2500pci_rf_write(rt2x00dev, 1, rf->rf1); |
| 512 | rt2500pci_rf_write(rt2x00dev, 2, rf->rf2); |
| 513 | rt2500pci_rf_write(rt2x00dev, 3, rf->rf3); |
| 514 | if (rf->rf4) |
| 515 | rt2500pci_rf_write(rt2x00dev, 4, rf->rf4); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 516 | |
| 517 | /* |
| 518 | * Channel 14 requires the Japan filter bit to be set. |
| 519 | */ |
| 520 | r70 = 0x46; |
Ivo van Doorn | 5c58ee5 | 2007-10-06 13:34:52 +0200 | [diff] [blame] | 521 | rt2x00_set_field8(&r70, BBP_R70_JAPAN_FILTER, rf->channel == 14); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 522 | rt2500pci_bbp_write(rt2x00dev, 70, r70); |
| 523 | |
| 524 | msleep(1); |
| 525 | |
| 526 | /* |
| 527 | * Switch off tuning bits. |
| 528 | * For RT2523 devices we do not need to update the R1 register. |
| 529 | */ |
Gertjan van Wingerde | 5122d89 | 2009-12-23 00:03:25 +0100 | [diff] [blame] | 530 | if (!rt2x00_rf(rt2x00dev, RF2523)) { |
Ivo van Doorn | 5c58ee5 | 2007-10-06 13:34:52 +0200 | [diff] [blame] | 531 | rt2x00_set_field32(&rf->rf1, RF1_TUNER, 0); |
| 532 | rt2500pci_rf_write(rt2x00dev, 1, rf->rf1); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 533 | } |
| 534 | |
Ivo van Doorn | 5c58ee5 | 2007-10-06 13:34:52 +0200 | [diff] [blame] | 535 | rt2x00_set_field32(&rf->rf3, RF3_TUNER, 0); |
| 536 | rt2500pci_rf_write(rt2x00dev, 3, rf->rf3); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 537 | |
| 538 | /* |
| 539 | * Clear false CRC during channel switch. |
| 540 | */ |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 541 | rt2x00mmio_register_read(rt2x00dev, CNT0, &rf->rf1); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 542 | } |
| 543 | |
| 544 | static void rt2500pci_config_txpower(struct rt2x00_dev *rt2x00dev, |
| 545 | const int txpower) |
| 546 | { |
| 547 | u32 rf3; |
| 548 | |
| 549 | rt2x00_rf_read(rt2x00dev, 3, &rf3); |
| 550 | rt2x00_set_field32(&rf3, RF3_TXPOWER, TXPOWER_TO_DEV(txpower)); |
| 551 | rt2500pci_rf_write(rt2x00dev, 3, rf3); |
| 552 | } |
| 553 | |
Ivo van Doorn | e4ea1c4 | 2008-10-29 17:17:57 +0100 | [diff] [blame] | 554 | static void rt2500pci_config_retry_limit(struct rt2x00_dev *rt2x00dev, |
| 555 | struct rt2x00lib_conf *libconf) |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 556 | { |
| 557 | u32 reg; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 558 | |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 559 | rt2x00mmio_register_read(rt2x00dev, CSR11, ®); |
Ivo van Doorn | e4ea1c4 | 2008-10-29 17:17:57 +0100 | [diff] [blame] | 560 | rt2x00_set_field32(®, CSR11_LONG_RETRY, |
| 561 | libconf->conf->long_frame_max_tx_count); |
| 562 | rt2x00_set_field32(®, CSR11_SHORT_RETRY, |
| 563 | libconf->conf->short_frame_max_tx_count); |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 564 | rt2x00mmio_register_write(rt2x00dev, CSR11, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 565 | } |
| 566 | |
Ivo van Doorn | 7d7f19c | 2008-12-20 10:52:42 +0100 | [diff] [blame] | 567 | static void rt2500pci_config_ps(struct rt2x00_dev *rt2x00dev, |
| 568 | struct rt2x00lib_conf *libconf) |
| 569 | { |
| 570 | enum dev_state state = |
| 571 | (libconf->conf->flags & IEEE80211_CONF_PS) ? |
| 572 | STATE_SLEEP : STATE_AWAKE; |
| 573 | u32 reg; |
| 574 | |
| 575 | if (state == STATE_SLEEP) { |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 576 | rt2x00mmio_register_read(rt2x00dev, CSR20, ®); |
Ivo van Doorn | 7d7f19c | 2008-12-20 10:52:42 +0100 | [diff] [blame] | 577 | rt2x00_set_field32(®, CSR20_DELAY_AFTER_TBCN, |
Ivo van Doorn | 6b347bf | 2009-05-23 21:09:28 +0200 | [diff] [blame] | 578 | (rt2x00dev->beacon_int - 20) * 16); |
Ivo van Doorn | 7d7f19c | 2008-12-20 10:52:42 +0100 | [diff] [blame] | 579 | rt2x00_set_field32(®, CSR20_TBCN_BEFORE_WAKEUP, |
| 580 | libconf->conf->listen_interval - 1); |
| 581 | |
| 582 | /* We must first disable autowake before it can be enabled */ |
| 583 | rt2x00_set_field32(®, CSR20_AUTOWAKE, 0); |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 584 | rt2x00mmio_register_write(rt2x00dev, CSR20, reg); |
Ivo van Doorn | 7d7f19c | 2008-12-20 10:52:42 +0100 | [diff] [blame] | 585 | |
| 586 | rt2x00_set_field32(®, CSR20_AUTOWAKE, 1); |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 587 | rt2x00mmio_register_write(rt2x00dev, CSR20, reg); |
Gertjan van Wingerde | 5731858 | 2010-03-30 23:50:23 +0200 | [diff] [blame] | 588 | } else { |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 589 | rt2x00mmio_register_read(rt2x00dev, CSR20, ®); |
Gertjan van Wingerde | 5731858 | 2010-03-30 23:50:23 +0200 | [diff] [blame] | 590 | rt2x00_set_field32(®, CSR20_AUTOWAKE, 0); |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 591 | rt2x00mmio_register_write(rt2x00dev, CSR20, reg); |
Ivo van Doorn | 7d7f19c | 2008-12-20 10:52:42 +0100 | [diff] [blame] | 592 | } |
| 593 | |
| 594 | rt2x00dev->ops->lib->set_device_state(rt2x00dev, state); |
| 595 | } |
| 596 | |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 597 | static void rt2500pci_config(struct rt2x00_dev *rt2x00dev, |
Ivo van Doorn | 6bb40dd | 2008-02-03 15:49:59 +0100 | [diff] [blame] | 598 | struct rt2x00lib_conf *libconf, |
| 599 | const unsigned int flags) |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 600 | { |
Ivo van Doorn | e4ea1c4 | 2008-10-29 17:17:57 +0100 | [diff] [blame] | 601 | if (flags & IEEE80211_CONF_CHANGE_CHANNEL) |
Ivo van Doorn | 5c58ee5 | 2007-10-06 13:34:52 +0200 | [diff] [blame] | 602 | rt2500pci_config_channel(rt2x00dev, &libconf->rf, |
| 603 | libconf->conf->power_level); |
Ivo van Doorn | e4ea1c4 | 2008-10-29 17:17:57 +0100 | [diff] [blame] | 604 | if ((flags & IEEE80211_CONF_CHANGE_POWER) && |
| 605 | !(flags & IEEE80211_CONF_CHANGE_CHANNEL)) |
Ivo van Doorn | 5c58ee5 | 2007-10-06 13:34:52 +0200 | [diff] [blame] | 606 | rt2500pci_config_txpower(rt2x00dev, |
| 607 | libconf->conf->power_level); |
Ivo van Doorn | e4ea1c4 | 2008-10-29 17:17:57 +0100 | [diff] [blame] | 608 | if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS) |
| 609 | rt2500pci_config_retry_limit(rt2x00dev, libconf); |
Ivo van Doorn | 7d7f19c | 2008-12-20 10:52:42 +0100 | [diff] [blame] | 610 | if (flags & IEEE80211_CONF_CHANGE_PS) |
| 611 | rt2500pci_config_ps(rt2x00dev, libconf); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 612 | } |
| 613 | |
| 614 | /* |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 615 | * Link tuning |
| 616 | */ |
Ivo van Doorn | ebcf26d | 2007-10-13 16:26:12 +0200 | [diff] [blame] | 617 | static void rt2500pci_link_stats(struct rt2x00_dev *rt2x00dev, |
| 618 | struct link_qual *qual) |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 619 | { |
| 620 | u32 reg; |
| 621 | |
| 622 | /* |
| 623 | * Update FCS error count from register. |
| 624 | */ |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 625 | rt2x00mmio_register_read(rt2x00dev, CNT0, ®); |
Ivo van Doorn | ebcf26d | 2007-10-13 16:26:12 +0200 | [diff] [blame] | 626 | qual->rx_failed = rt2x00_get_field32(reg, CNT0_FCS_ERROR); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 627 | |
| 628 | /* |
| 629 | * Update False CCA count from register. |
| 630 | */ |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 631 | rt2x00mmio_register_read(rt2x00dev, CNT3, ®); |
Ivo van Doorn | ebcf26d | 2007-10-13 16:26:12 +0200 | [diff] [blame] | 632 | qual->false_cca = rt2x00_get_field32(reg, CNT3_FALSE_CCA); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 633 | } |
| 634 | |
Ivo van Doorn | 5352ff6 | 2008-12-20 10:54:54 +0100 | [diff] [blame] | 635 | static inline void rt2500pci_set_vgc(struct rt2x00_dev *rt2x00dev, |
| 636 | struct link_qual *qual, u8 vgc_level) |
Ivo van Doorn | eb20b4e | 2008-12-20 10:54:22 +0100 | [diff] [blame] | 637 | { |
Ivo van Doorn | 5352ff6 | 2008-12-20 10:54:54 +0100 | [diff] [blame] | 638 | if (qual->vgc_level_reg != vgc_level) { |
Ivo van Doorn | eb20b4e | 2008-12-20 10:54:22 +0100 | [diff] [blame] | 639 | rt2500pci_bbp_write(rt2x00dev, 17, vgc_level); |
Ivo van Doorn | 223dcc2 | 2010-07-11 12:25:17 +0200 | [diff] [blame] | 640 | qual->vgc_level = vgc_level; |
Ivo van Doorn | 5352ff6 | 2008-12-20 10:54:54 +0100 | [diff] [blame] | 641 | qual->vgc_level_reg = vgc_level; |
Ivo van Doorn | eb20b4e | 2008-12-20 10:54:22 +0100 | [diff] [blame] | 642 | } |
| 643 | } |
| 644 | |
Ivo van Doorn | 5352ff6 | 2008-12-20 10:54:54 +0100 | [diff] [blame] | 645 | static void rt2500pci_reset_tuner(struct rt2x00_dev *rt2x00dev, |
| 646 | struct link_qual *qual) |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 647 | { |
Ivo van Doorn | 5352ff6 | 2008-12-20 10:54:54 +0100 | [diff] [blame] | 648 | rt2500pci_set_vgc(rt2x00dev, qual, 0x48); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 649 | } |
| 650 | |
Ivo van Doorn | 5352ff6 | 2008-12-20 10:54:54 +0100 | [diff] [blame] | 651 | static void rt2500pci_link_tuner(struct rt2x00_dev *rt2x00dev, |
| 652 | struct link_qual *qual, const u32 count) |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 653 | { |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 654 | /* |
| 655 | * To prevent collisions with MAC ASIC on chipsets |
| 656 | * up to version C the link tuning should halt after 20 |
Ivo van Doorn | 6bb40dd | 2008-02-03 15:49:59 +0100 | [diff] [blame] | 657 | * seconds while being associated. |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 658 | */ |
Gertjan van Wingerde | 5122d89 | 2009-12-23 00:03:25 +0100 | [diff] [blame] | 659 | if (rt2x00_rev(rt2x00dev) < RT2560_VERSION_D && |
Ivo van Doorn | 5352ff6 | 2008-12-20 10:54:54 +0100 | [diff] [blame] | 660 | rt2x00dev->intf_associated && count > 20) |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 661 | return; |
| 662 | |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 663 | /* |
| 664 | * Chipset versions C and lower should directly continue |
Ivo van Doorn | 6bb40dd | 2008-02-03 15:49:59 +0100 | [diff] [blame] | 665 | * to the dynamic CCA tuning. Chipset version D and higher |
| 666 | * should go straight to dynamic CCA tuning when they |
| 667 | * are not associated. |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 668 | */ |
Gertjan van Wingerde | 5122d89 | 2009-12-23 00:03:25 +0100 | [diff] [blame] | 669 | if (rt2x00_rev(rt2x00dev) < RT2560_VERSION_D || |
Ivo van Doorn | 6bb40dd | 2008-02-03 15:49:59 +0100 | [diff] [blame] | 670 | !rt2x00dev->intf_associated) |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 671 | goto dynamic_cca_tune; |
| 672 | |
| 673 | /* |
| 674 | * A too low RSSI will cause too much false CCA which will |
| 675 | * then corrupt the R17 tuning. To remidy this the tuning should |
| 676 | * be stopped (While making sure the R17 value will not exceed limits) |
| 677 | */ |
Ivo van Doorn | 5352ff6 | 2008-12-20 10:54:54 +0100 | [diff] [blame] | 678 | if (qual->rssi < -80 && count > 20) { |
| 679 | if (qual->vgc_level_reg >= 0x41) |
| 680 | rt2500pci_set_vgc(rt2x00dev, qual, qual->vgc_level); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 681 | return; |
| 682 | } |
| 683 | |
| 684 | /* |
| 685 | * Special big-R17 for short distance |
| 686 | */ |
Ivo van Doorn | 5352ff6 | 2008-12-20 10:54:54 +0100 | [diff] [blame] | 687 | if (qual->rssi >= -58) { |
| 688 | rt2500pci_set_vgc(rt2x00dev, qual, 0x50); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 689 | return; |
| 690 | } |
| 691 | |
| 692 | /* |
| 693 | * Special mid-R17 for middle distance |
| 694 | */ |
Ivo van Doorn | 5352ff6 | 2008-12-20 10:54:54 +0100 | [diff] [blame] | 695 | if (qual->rssi >= -74) { |
| 696 | rt2500pci_set_vgc(rt2x00dev, qual, 0x41); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 697 | return; |
| 698 | } |
| 699 | |
| 700 | /* |
| 701 | * Leave short or middle distance condition, restore r17 |
| 702 | * to the dynamic tuning range. |
| 703 | */ |
Ivo van Doorn | 5352ff6 | 2008-12-20 10:54:54 +0100 | [diff] [blame] | 704 | if (qual->vgc_level_reg >= 0x41) { |
| 705 | rt2500pci_set_vgc(rt2x00dev, qual, qual->vgc_level); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 706 | return; |
| 707 | } |
| 708 | |
| 709 | dynamic_cca_tune: |
| 710 | |
| 711 | /* |
| 712 | * R17 is inside the dynamic tuning range, |
| 713 | * start tuning the link based on the false cca counter. |
| 714 | */ |
Ivo van Doorn | 223dcc2 | 2010-07-11 12:25:17 +0200 | [diff] [blame] | 715 | if (qual->false_cca > 512 && qual->vgc_level_reg < 0x40) |
Ivo van Doorn | 5352ff6 | 2008-12-20 10:54:54 +0100 | [diff] [blame] | 716 | rt2500pci_set_vgc(rt2x00dev, qual, ++qual->vgc_level_reg); |
Ivo van Doorn | 223dcc2 | 2010-07-11 12:25:17 +0200 | [diff] [blame] | 717 | else if (qual->false_cca < 100 && qual->vgc_level_reg > 0x32) |
Ivo van Doorn | 5352ff6 | 2008-12-20 10:54:54 +0100 | [diff] [blame] | 718 | rt2500pci_set_vgc(rt2x00dev, qual, --qual->vgc_level_reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 719 | } |
| 720 | |
| 721 | /* |
Ivo van Doorn | 5450b7e | 2010-12-13 12:34:22 +0100 | [diff] [blame] | 722 | * Queue handlers. |
| 723 | */ |
| 724 | static void rt2500pci_start_queue(struct data_queue *queue) |
| 725 | { |
| 726 | struct rt2x00_dev *rt2x00dev = queue->rt2x00dev; |
| 727 | u32 reg; |
| 728 | |
| 729 | switch (queue->qid) { |
| 730 | case QID_RX: |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 731 | rt2x00mmio_register_read(rt2x00dev, RXCSR0, ®); |
Ivo van Doorn | 5450b7e | 2010-12-13 12:34:22 +0100 | [diff] [blame] | 732 | rt2x00_set_field32(®, RXCSR0_DISABLE_RX, 0); |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 733 | rt2x00mmio_register_write(rt2x00dev, RXCSR0, reg); |
Ivo van Doorn | 5450b7e | 2010-12-13 12:34:22 +0100 | [diff] [blame] | 734 | break; |
| 735 | case QID_BEACON: |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 736 | rt2x00mmio_register_read(rt2x00dev, CSR14, ®); |
Ivo van Doorn | 5450b7e | 2010-12-13 12:34:22 +0100 | [diff] [blame] | 737 | rt2x00_set_field32(®, CSR14_TSF_COUNT, 1); |
| 738 | rt2x00_set_field32(®, CSR14_TBCN, 1); |
| 739 | rt2x00_set_field32(®, CSR14_BEACON_GEN, 1); |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 740 | rt2x00mmio_register_write(rt2x00dev, CSR14, reg); |
Ivo van Doorn | 5450b7e | 2010-12-13 12:34:22 +0100 | [diff] [blame] | 741 | break; |
| 742 | default: |
| 743 | break; |
| 744 | } |
| 745 | } |
| 746 | |
| 747 | static void rt2500pci_kick_queue(struct data_queue *queue) |
| 748 | { |
| 749 | struct rt2x00_dev *rt2x00dev = queue->rt2x00dev; |
| 750 | u32 reg; |
| 751 | |
| 752 | switch (queue->qid) { |
Ivo van Doorn | f615e9a | 2010-12-13 12:36:38 +0100 | [diff] [blame] | 753 | case QID_AC_VO: |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 754 | rt2x00mmio_register_read(rt2x00dev, TXCSR0, ®); |
Ivo van Doorn | 5450b7e | 2010-12-13 12:34:22 +0100 | [diff] [blame] | 755 | rt2x00_set_field32(®, TXCSR0_KICK_PRIO, 1); |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 756 | rt2x00mmio_register_write(rt2x00dev, TXCSR0, reg); |
Ivo van Doorn | 5450b7e | 2010-12-13 12:34:22 +0100 | [diff] [blame] | 757 | break; |
Ivo van Doorn | f615e9a | 2010-12-13 12:36:38 +0100 | [diff] [blame] | 758 | case QID_AC_VI: |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 759 | rt2x00mmio_register_read(rt2x00dev, TXCSR0, ®); |
Ivo van Doorn | 5450b7e | 2010-12-13 12:34:22 +0100 | [diff] [blame] | 760 | rt2x00_set_field32(®, TXCSR0_KICK_TX, 1); |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 761 | rt2x00mmio_register_write(rt2x00dev, TXCSR0, reg); |
Ivo van Doorn | 5450b7e | 2010-12-13 12:34:22 +0100 | [diff] [blame] | 762 | break; |
| 763 | case QID_ATIM: |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 764 | rt2x00mmio_register_read(rt2x00dev, TXCSR0, ®); |
Ivo van Doorn | 5450b7e | 2010-12-13 12:34:22 +0100 | [diff] [blame] | 765 | rt2x00_set_field32(®, TXCSR0_KICK_ATIM, 1); |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 766 | rt2x00mmio_register_write(rt2x00dev, TXCSR0, reg); |
Ivo van Doorn | 5450b7e | 2010-12-13 12:34:22 +0100 | [diff] [blame] | 767 | break; |
| 768 | default: |
| 769 | break; |
| 770 | } |
| 771 | } |
| 772 | |
| 773 | static void rt2500pci_stop_queue(struct data_queue *queue) |
| 774 | { |
| 775 | struct rt2x00_dev *rt2x00dev = queue->rt2x00dev; |
| 776 | u32 reg; |
| 777 | |
| 778 | switch (queue->qid) { |
Ivo van Doorn | f615e9a | 2010-12-13 12:36:38 +0100 | [diff] [blame] | 779 | case QID_AC_VO: |
| 780 | case QID_AC_VI: |
Ivo van Doorn | 5450b7e | 2010-12-13 12:34:22 +0100 | [diff] [blame] | 781 | case QID_ATIM: |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 782 | rt2x00mmio_register_read(rt2x00dev, TXCSR0, ®); |
Ivo van Doorn | 5450b7e | 2010-12-13 12:34:22 +0100 | [diff] [blame] | 783 | rt2x00_set_field32(®, TXCSR0_ABORT, 1); |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 784 | rt2x00mmio_register_write(rt2x00dev, TXCSR0, reg); |
Ivo van Doorn | 5450b7e | 2010-12-13 12:34:22 +0100 | [diff] [blame] | 785 | break; |
| 786 | case QID_RX: |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 787 | rt2x00mmio_register_read(rt2x00dev, RXCSR0, ®); |
Ivo van Doorn | 5450b7e | 2010-12-13 12:34:22 +0100 | [diff] [blame] | 788 | rt2x00_set_field32(®, RXCSR0_DISABLE_RX, 1); |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 789 | rt2x00mmio_register_write(rt2x00dev, RXCSR0, reg); |
Ivo van Doorn | 5450b7e | 2010-12-13 12:34:22 +0100 | [diff] [blame] | 790 | break; |
| 791 | case QID_BEACON: |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 792 | rt2x00mmio_register_read(rt2x00dev, CSR14, ®); |
Ivo van Doorn | 5450b7e | 2010-12-13 12:34:22 +0100 | [diff] [blame] | 793 | rt2x00_set_field32(®, CSR14_TSF_COUNT, 0); |
| 794 | rt2x00_set_field32(®, CSR14_TBCN, 0); |
| 795 | rt2x00_set_field32(®, CSR14_BEACON_GEN, 0); |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 796 | rt2x00mmio_register_write(rt2x00dev, CSR14, reg); |
Helmut Schaa | 16222a0 | 2011-01-30 13:19:37 +0100 | [diff] [blame] | 797 | |
| 798 | /* |
| 799 | * Wait for possibly running tbtt tasklets. |
| 800 | */ |
Helmut Schaa | abc1199 | 2011-08-06 13:13:48 +0200 | [diff] [blame] | 801 | tasklet_kill(&rt2x00dev->tbtt_tasklet); |
Ivo van Doorn | 5450b7e | 2010-12-13 12:34:22 +0100 | [diff] [blame] | 802 | break; |
| 803 | default: |
| 804 | break; |
| 805 | } |
| 806 | } |
| 807 | |
| 808 | /* |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 809 | * Initialization functions. |
| 810 | */ |
Ivo van Doorn | 798b7ad | 2008-11-08 15:25:33 +0100 | [diff] [blame] | 811 | static bool rt2500pci_get_entry_state(struct queue_entry *entry) |
| 812 | { |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 813 | struct queue_entry_priv_mmio *entry_priv = entry->priv_data; |
Ivo van Doorn | 798b7ad | 2008-11-08 15:25:33 +0100 | [diff] [blame] | 814 | u32 word; |
| 815 | |
| 816 | if (entry->queue->qid == QID_RX) { |
| 817 | rt2x00_desc_read(entry_priv->desc, 0, &word); |
| 818 | |
| 819 | return rt2x00_get_field32(word, RXD_W0_OWNER_NIC); |
| 820 | } else { |
| 821 | rt2x00_desc_read(entry_priv->desc, 0, &word); |
| 822 | |
| 823 | return (rt2x00_get_field32(word, TXD_W0_OWNER_NIC) || |
| 824 | rt2x00_get_field32(word, TXD_W0_VALID)); |
| 825 | } |
| 826 | } |
| 827 | |
| 828 | static void rt2500pci_clear_entry(struct queue_entry *entry) |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 829 | { |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 830 | struct queue_entry_priv_mmio *entry_priv = entry->priv_data; |
Gertjan van Wingerde | c4da004 | 2008-06-16 19:56:31 +0200 | [diff] [blame] | 831 | struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 832 | u32 word; |
| 833 | |
Ivo van Doorn | 798b7ad | 2008-11-08 15:25:33 +0100 | [diff] [blame] | 834 | if (entry->queue->qid == QID_RX) { |
| 835 | rt2x00_desc_read(entry_priv->desc, 1, &word); |
| 836 | rt2x00_set_field32(&word, RXD_W1_BUFFER_ADDRESS, skbdesc->skb_dma); |
| 837 | rt2x00_desc_write(entry_priv->desc, 1, word); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 838 | |
Ivo van Doorn | 798b7ad | 2008-11-08 15:25:33 +0100 | [diff] [blame] | 839 | rt2x00_desc_read(entry_priv->desc, 0, &word); |
| 840 | rt2x00_set_field32(&word, RXD_W0_OWNER_NIC, 1); |
| 841 | rt2x00_desc_write(entry_priv->desc, 0, word); |
| 842 | } else { |
| 843 | rt2x00_desc_read(entry_priv->desc, 0, &word); |
| 844 | rt2x00_set_field32(&word, TXD_W0_VALID, 0); |
| 845 | rt2x00_set_field32(&word, TXD_W0_OWNER_NIC, 0); |
| 846 | rt2x00_desc_write(entry_priv->desc, 0, word); |
| 847 | } |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 848 | } |
| 849 | |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 850 | static int rt2500pci_init_queues(struct rt2x00_dev *rt2x00dev) |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 851 | { |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 852 | struct queue_entry_priv_mmio *entry_priv; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 853 | u32 reg; |
| 854 | |
| 855 | /* |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 856 | * Initialize registers. |
| 857 | */ |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 858 | rt2x00mmio_register_read(rt2x00dev, TXCSR2, ®); |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 859 | rt2x00_set_field32(®, TXCSR2_TXD_SIZE, rt2x00dev->tx[0].desc_size); |
| 860 | rt2x00_set_field32(®, TXCSR2_NUM_TXD, rt2x00dev->tx[1].limit); |
Gertjan van Wingerde | e74df4a | 2011-03-03 19:46:09 +0100 | [diff] [blame] | 861 | rt2x00_set_field32(®, TXCSR2_NUM_ATIM, rt2x00dev->atim->limit); |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 862 | rt2x00_set_field32(®, TXCSR2_NUM_PRIO, rt2x00dev->tx[0].limit); |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 863 | rt2x00mmio_register_write(rt2x00dev, TXCSR2, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 864 | |
Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame] | 865 | entry_priv = rt2x00dev->tx[1].entries[0].priv_data; |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 866 | rt2x00mmio_register_read(rt2x00dev, TXCSR3, ®); |
Ivo van Doorn | 30b3a23 | 2008-02-17 17:33:24 +0100 | [diff] [blame] | 867 | rt2x00_set_field32(®, TXCSR3_TX_RING_REGISTER, |
Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame] | 868 | entry_priv->desc_dma); |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 869 | rt2x00mmio_register_write(rt2x00dev, TXCSR3, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 870 | |
Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame] | 871 | entry_priv = rt2x00dev->tx[0].entries[0].priv_data; |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 872 | rt2x00mmio_register_read(rt2x00dev, TXCSR5, ®); |
Ivo van Doorn | 30b3a23 | 2008-02-17 17:33:24 +0100 | [diff] [blame] | 873 | rt2x00_set_field32(®, TXCSR5_PRIO_RING_REGISTER, |
Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame] | 874 | entry_priv->desc_dma); |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 875 | rt2x00mmio_register_write(rt2x00dev, TXCSR5, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 876 | |
Gertjan van Wingerde | e74df4a | 2011-03-03 19:46:09 +0100 | [diff] [blame] | 877 | entry_priv = rt2x00dev->atim->entries[0].priv_data; |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 878 | rt2x00mmio_register_read(rt2x00dev, TXCSR4, ®); |
Ivo van Doorn | 30b3a23 | 2008-02-17 17:33:24 +0100 | [diff] [blame] | 879 | rt2x00_set_field32(®, TXCSR4_ATIM_RING_REGISTER, |
Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame] | 880 | entry_priv->desc_dma); |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 881 | rt2x00mmio_register_write(rt2x00dev, TXCSR4, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 882 | |
Gertjan van Wingerde | e74df4a | 2011-03-03 19:46:09 +0100 | [diff] [blame] | 883 | entry_priv = rt2x00dev->bcn->entries[0].priv_data; |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 884 | rt2x00mmio_register_read(rt2x00dev, TXCSR6, ®); |
Ivo van Doorn | 30b3a23 | 2008-02-17 17:33:24 +0100 | [diff] [blame] | 885 | rt2x00_set_field32(®, TXCSR6_BEACON_RING_REGISTER, |
Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame] | 886 | entry_priv->desc_dma); |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 887 | rt2x00mmio_register_write(rt2x00dev, TXCSR6, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 888 | |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 889 | rt2x00mmio_register_read(rt2x00dev, RXCSR1, ®); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 890 | rt2x00_set_field32(®, RXCSR1_RXD_SIZE, rt2x00dev->rx->desc_size); |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 891 | rt2x00_set_field32(®, RXCSR1_NUM_RXD, rt2x00dev->rx->limit); |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 892 | rt2x00mmio_register_write(rt2x00dev, RXCSR1, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 893 | |
Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame] | 894 | entry_priv = rt2x00dev->rx->entries[0].priv_data; |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 895 | rt2x00mmio_register_read(rt2x00dev, RXCSR2, ®); |
Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame] | 896 | rt2x00_set_field32(®, RXCSR2_RX_RING_REGISTER, |
| 897 | entry_priv->desc_dma); |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 898 | rt2x00mmio_register_write(rt2x00dev, RXCSR2, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 899 | |
| 900 | return 0; |
| 901 | } |
| 902 | |
| 903 | static int rt2500pci_init_registers(struct rt2x00_dev *rt2x00dev) |
| 904 | { |
| 905 | u32 reg; |
| 906 | |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 907 | rt2x00mmio_register_write(rt2x00dev, PSCSR0, 0x00020002); |
| 908 | rt2x00mmio_register_write(rt2x00dev, PSCSR1, 0x00000002); |
| 909 | rt2x00mmio_register_write(rt2x00dev, PSCSR2, 0x00020002); |
| 910 | rt2x00mmio_register_write(rt2x00dev, PSCSR3, 0x00000002); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 911 | |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 912 | rt2x00mmio_register_read(rt2x00dev, TIMECSR, ®); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 913 | rt2x00_set_field32(®, TIMECSR_US_COUNT, 33); |
| 914 | rt2x00_set_field32(®, TIMECSR_US_64_COUNT, 63); |
| 915 | rt2x00_set_field32(®, TIMECSR_BEACON_EXPECT, 0); |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 916 | rt2x00mmio_register_write(rt2x00dev, TIMECSR, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 917 | |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 918 | rt2x00mmio_register_read(rt2x00dev, CSR9, ®); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 919 | rt2x00_set_field32(®, CSR9_MAX_FRAME_UNIT, |
| 920 | rt2x00dev->rx->data_size / 128); |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 921 | rt2x00mmio_register_write(rt2x00dev, CSR9, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 922 | |
| 923 | /* |
| 924 | * Always use CWmin and CWmax set in descriptor. |
| 925 | */ |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 926 | rt2x00mmio_register_read(rt2x00dev, CSR11, ®); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 927 | rt2x00_set_field32(®, CSR11_CW_SELECT, 0); |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 928 | rt2x00mmio_register_write(rt2x00dev, CSR11, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 929 | |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 930 | rt2x00mmio_register_read(rt2x00dev, CSR14, ®); |
Ivo van Doorn | 1f90916 | 2008-07-08 13:45:20 +0200 | [diff] [blame] | 931 | rt2x00_set_field32(®, CSR14_TSF_COUNT, 0); |
| 932 | rt2x00_set_field32(®, CSR14_TSF_SYNC, 0); |
| 933 | rt2x00_set_field32(®, CSR14_TBCN, 0); |
| 934 | rt2x00_set_field32(®, CSR14_TCFP, 0); |
| 935 | rt2x00_set_field32(®, CSR14_TATIMW, 0); |
| 936 | rt2x00_set_field32(®, CSR14_BEACON_GEN, 0); |
| 937 | rt2x00_set_field32(®, CSR14_CFP_COUNT_PRELOAD, 0); |
| 938 | rt2x00_set_field32(®, CSR14_TBCM_PRELOAD, 0); |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 939 | rt2x00mmio_register_write(rt2x00dev, CSR14, reg); |
Ivo van Doorn | 1f90916 | 2008-07-08 13:45:20 +0200 | [diff] [blame] | 940 | |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 941 | rt2x00mmio_register_write(rt2x00dev, CNT3, 0); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 942 | |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 943 | rt2x00mmio_register_read(rt2x00dev, TXCSR8, ®); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 944 | rt2x00_set_field32(®, TXCSR8_BBP_ID0, 10); |
| 945 | rt2x00_set_field32(®, TXCSR8_BBP_ID0_VALID, 1); |
| 946 | rt2x00_set_field32(®, TXCSR8_BBP_ID1, 11); |
| 947 | rt2x00_set_field32(®, TXCSR8_BBP_ID1_VALID, 1); |
| 948 | rt2x00_set_field32(®, TXCSR8_BBP_ID2, 13); |
| 949 | rt2x00_set_field32(®, TXCSR8_BBP_ID2_VALID, 1); |
| 950 | rt2x00_set_field32(®, TXCSR8_BBP_ID3, 12); |
| 951 | rt2x00_set_field32(®, TXCSR8_BBP_ID3_VALID, 1); |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 952 | rt2x00mmio_register_write(rt2x00dev, TXCSR8, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 953 | |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 954 | rt2x00mmio_register_read(rt2x00dev, ARTCSR0, ®); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 955 | rt2x00_set_field32(®, ARTCSR0_ACK_CTS_1MBS, 112); |
| 956 | rt2x00_set_field32(®, ARTCSR0_ACK_CTS_2MBS, 56); |
| 957 | rt2x00_set_field32(®, ARTCSR0_ACK_CTS_5_5MBS, 20); |
| 958 | rt2x00_set_field32(®, ARTCSR0_ACK_CTS_11MBS, 10); |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 959 | rt2x00mmio_register_write(rt2x00dev, ARTCSR0, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 960 | |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 961 | rt2x00mmio_register_read(rt2x00dev, ARTCSR1, ®); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 962 | rt2x00_set_field32(®, ARTCSR1_ACK_CTS_6MBS, 45); |
| 963 | rt2x00_set_field32(®, ARTCSR1_ACK_CTS_9MBS, 37); |
| 964 | rt2x00_set_field32(®, ARTCSR1_ACK_CTS_12MBS, 33); |
| 965 | rt2x00_set_field32(®, ARTCSR1_ACK_CTS_18MBS, 29); |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 966 | rt2x00mmio_register_write(rt2x00dev, ARTCSR1, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 967 | |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 968 | rt2x00mmio_register_read(rt2x00dev, ARTCSR2, ®); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 969 | rt2x00_set_field32(®, ARTCSR2_ACK_CTS_24MBS, 29); |
| 970 | rt2x00_set_field32(®, ARTCSR2_ACK_CTS_36MBS, 25); |
| 971 | rt2x00_set_field32(®, ARTCSR2_ACK_CTS_48MBS, 25); |
| 972 | rt2x00_set_field32(®, ARTCSR2_ACK_CTS_54MBS, 25); |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 973 | rt2x00mmio_register_write(rt2x00dev, ARTCSR2, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 974 | |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 975 | rt2x00mmio_register_read(rt2x00dev, RXCSR3, ®); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 976 | rt2x00_set_field32(®, RXCSR3_BBP_ID0, 47); /* CCK Signal */ |
| 977 | rt2x00_set_field32(®, RXCSR3_BBP_ID0_VALID, 1); |
| 978 | rt2x00_set_field32(®, RXCSR3_BBP_ID1, 51); /* Rssi */ |
| 979 | rt2x00_set_field32(®, RXCSR3_BBP_ID1_VALID, 1); |
| 980 | rt2x00_set_field32(®, RXCSR3_BBP_ID2, 42); /* OFDM Rate */ |
| 981 | rt2x00_set_field32(®, RXCSR3_BBP_ID2_VALID, 1); |
| 982 | rt2x00_set_field32(®, RXCSR3_BBP_ID3, 51); /* RSSI */ |
| 983 | rt2x00_set_field32(®, RXCSR3_BBP_ID3_VALID, 1); |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 984 | rt2x00mmio_register_write(rt2x00dev, RXCSR3, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 985 | |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 986 | rt2x00mmio_register_read(rt2x00dev, PCICSR, ®); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 987 | rt2x00_set_field32(®, PCICSR_BIG_ENDIAN, 0); |
| 988 | rt2x00_set_field32(®, PCICSR_RX_TRESHOLD, 0); |
| 989 | rt2x00_set_field32(®, PCICSR_TX_TRESHOLD, 3); |
| 990 | rt2x00_set_field32(®, PCICSR_BURST_LENTH, 1); |
| 991 | rt2x00_set_field32(®, PCICSR_ENABLE_CLK, 1); |
| 992 | rt2x00_set_field32(®, PCICSR_READ_MULTIPLE, 1); |
| 993 | rt2x00_set_field32(®, PCICSR_WRITE_INVALID, 1); |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 994 | rt2x00mmio_register_write(rt2x00dev, PCICSR, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 995 | |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 996 | rt2x00mmio_register_write(rt2x00dev, PWRCSR0, 0x3f3b3100); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 997 | |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 998 | rt2x00mmio_register_write(rt2x00dev, GPIOCSR, 0x0000ff00); |
| 999 | rt2x00mmio_register_write(rt2x00dev, TESTCSR, 0x000000f0); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1000 | |
| 1001 | if (rt2x00dev->ops->lib->set_device_state(rt2x00dev, STATE_AWAKE)) |
| 1002 | return -EBUSY; |
| 1003 | |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 1004 | rt2x00mmio_register_write(rt2x00dev, MACCSR0, 0x00213223); |
| 1005 | rt2x00mmio_register_write(rt2x00dev, MACCSR1, 0x00235518); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1006 | |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 1007 | rt2x00mmio_register_read(rt2x00dev, MACCSR2, ®); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1008 | rt2x00_set_field32(®, MACCSR2_DELAY, 64); |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 1009 | rt2x00mmio_register_write(rt2x00dev, MACCSR2, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1010 | |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 1011 | rt2x00mmio_register_read(rt2x00dev, RALINKCSR, ®); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1012 | rt2x00_set_field32(®, RALINKCSR_AR_BBP_DATA0, 17); |
| 1013 | rt2x00_set_field32(®, RALINKCSR_AR_BBP_ID0, 26); |
| 1014 | rt2x00_set_field32(®, RALINKCSR_AR_BBP_VALID0, 1); |
| 1015 | rt2x00_set_field32(®, RALINKCSR_AR_BBP_DATA1, 0); |
| 1016 | rt2x00_set_field32(®, RALINKCSR_AR_BBP_ID1, 26); |
| 1017 | rt2x00_set_field32(®, RALINKCSR_AR_BBP_VALID1, 1); |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 1018 | rt2x00mmio_register_write(rt2x00dev, RALINKCSR, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1019 | |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 1020 | rt2x00mmio_register_write(rt2x00dev, BBPCSR1, 0x82188200); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1021 | |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 1022 | rt2x00mmio_register_write(rt2x00dev, TXACKCSR0, 0x00000020); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1023 | |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 1024 | rt2x00mmio_register_read(rt2x00dev, CSR1, ®); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1025 | rt2x00_set_field32(®, CSR1_SOFT_RESET, 1); |
| 1026 | rt2x00_set_field32(®, CSR1_BBP_RESET, 0); |
| 1027 | rt2x00_set_field32(®, CSR1_HOST_READY, 0); |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 1028 | rt2x00mmio_register_write(rt2x00dev, CSR1, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1029 | |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 1030 | rt2x00mmio_register_read(rt2x00dev, CSR1, ®); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1031 | rt2x00_set_field32(®, CSR1_SOFT_RESET, 0); |
| 1032 | rt2x00_set_field32(®, CSR1_HOST_READY, 1); |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 1033 | rt2x00mmio_register_write(rt2x00dev, CSR1, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1034 | |
| 1035 | /* |
| 1036 | * We must clear the FCS and FIFO error count. |
| 1037 | * These registers are cleared on read, |
| 1038 | * so we may pass a useless variable to store the value. |
| 1039 | */ |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 1040 | rt2x00mmio_register_read(rt2x00dev, CNT0, ®); |
| 1041 | rt2x00mmio_register_read(rt2x00dev, CNT4, ®); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1042 | |
| 1043 | return 0; |
| 1044 | } |
| 1045 | |
Ivo van Doorn | 2b08da3 | 2008-06-03 18:58:56 +0200 | [diff] [blame] | 1046 | static int rt2500pci_wait_bbp_ready(struct rt2x00_dev *rt2x00dev) |
| 1047 | { |
| 1048 | unsigned int i; |
| 1049 | u8 value; |
| 1050 | |
| 1051 | for (i = 0; i < REGISTER_BUSY_COUNT; i++) { |
| 1052 | rt2500pci_bbp_read(rt2x00dev, 0, &value); |
| 1053 | if ((value != 0xff) && (value != 0x00)) |
| 1054 | return 0; |
| 1055 | udelay(REGISTER_BUSY_DELAY); |
| 1056 | } |
| 1057 | |
Joe Perches | ec9c498 | 2013-04-19 08:33:40 -0700 | [diff] [blame] | 1058 | rt2x00_err(rt2x00dev, "BBP register access failed, aborting\n"); |
Ivo van Doorn | 2b08da3 | 2008-06-03 18:58:56 +0200 | [diff] [blame] | 1059 | return -EACCES; |
| 1060 | } |
| 1061 | |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1062 | static int rt2500pci_init_bbp(struct rt2x00_dev *rt2x00dev) |
| 1063 | { |
| 1064 | unsigned int i; |
| 1065 | u16 eeprom; |
| 1066 | u8 reg_id; |
| 1067 | u8 value; |
| 1068 | |
Ivo van Doorn | 2b08da3 | 2008-06-03 18:58:56 +0200 | [diff] [blame] | 1069 | if (unlikely(rt2500pci_wait_bbp_ready(rt2x00dev))) |
| 1070 | return -EACCES; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1071 | |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1072 | rt2500pci_bbp_write(rt2x00dev, 3, 0x02); |
| 1073 | rt2500pci_bbp_write(rt2x00dev, 4, 0x19); |
| 1074 | rt2500pci_bbp_write(rt2x00dev, 14, 0x1c); |
| 1075 | rt2500pci_bbp_write(rt2x00dev, 15, 0x30); |
| 1076 | rt2500pci_bbp_write(rt2x00dev, 16, 0xac); |
| 1077 | rt2500pci_bbp_write(rt2x00dev, 18, 0x18); |
| 1078 | rt2500pci_bbp_write(rt2x00dev, 19, 0xff); |
| 1079 | rt2500pci_bbp_write(rt2x00dev, 20, 0x1e); |
| 1080 | rt2500pci_bbp_write(rt2x00dev, 21, 0x08); |
| 1081 | rt2500pci_bbp_write(rt2x00dev, 22, 0x08); |
| 1082 | rt2500pci_bbp_write(rt2x00dev, 23, 0x08); |
| 1083 | rt2500pci_bbp_write(rt2x00dev, 24, 0x70); |
| 1084 | rt2500pci_bbp_write(rt2x00dev, 25, 0x40); |
| 1085 | rt2500pci_bbp_write(rt2x00dev, 26, 0x08); |
| 1086 | rt2500pci_bbp_write(rt2x00dev, 27, 0x23); |
| 1087 | rt2500pci_bbp_write(rt2x00dev, 30, 0x10); |
| 1088 | rt2500pci_bbp_write(rt2x00dev, 31, 0x2b); |
| 1089 | rt2500pci_bbp_write(rt2x00dev, 32, 0xb9); |
| 1090 | rt2500pci_bbp_write(rt2x00dev, 34, 0x12); |
| 1091 | rt2500pci_bbp_write(rt2x00dev, 35, 0x50); |
| 1092 | rt2500pci_bbp_write(rt2x00dev, 39, 0xc4); |
| 1093 | rt2500pci_bbp_write(rt2x00dev, 40, 0x02); |
| 1094 | rt2500pci_bbp_write(rt2x00dev, 41, 0x60); |
| 1095 | rt2500pci_bbp_write(rt2x00dev, 53, 0x10); |
| 1096 | rt2500pci_bbp_write(rt2x00dev, 54, 0x18); |
| 1097 | rt2500pci_bbp_write(rt2x00dev, 56, 0x08); |
| 1098 | rt2500pci_bbp_write(rt2x00dev, 57, 0x10); |
| 1099 | rt2500pci_bbp_write(rt2x00dev, 58, 0x08); |
| 1100 | rt2500pci_bbp_write(rt2x00dev, 61, 0x6d); |
| 1101 | rt2500pci_bbp_write(rt2x00dev, 62, 0x10); |
| 1102 | |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1103 | for (i = 0; i < EEPROM_BBP_SIZE; i++) { |
| 1104 | rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom); |
| 1105 | |
| 1106 | if (eeprom != 0xffff && eeprom != 0x0000) { |
| 1107 | reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID); |
| 1108 | value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1109 | rt2500pci_bbp_write(rt2x00dev, reg_id, value); |
| 1110 | } |
| 1111 | } |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1112 | |
| 1113 | return 0; |
| 1114 | } |
| 1115 | |
| 1116 | /* |
| 1117 | * Device state switch handlers. |
| 1118 | */ |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1119 | static void rt2500pci_toggle_irq(struct rt2x00_dev *rt2x00dev, |
| 1120 | enum dev_state state) |
| 1121 | { |
Helmut Schaa | b550911 | 2011-01-30 13:20:52 +0100 | [diff] [blame] | 1122 | int mask = (state == STATE_RADIO_IRQ_OFF); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1123 | u32 reg; |
Helmut Schaa | 16222a0 | 2011-01-30 13:19:37 +0100 | [diff] [blame] | 1124 | unsigned long flags; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1125 | |
| 1126 | /* |
| 1127 | * When interrupts are being enabled, the interrupt registers |
| 1128 | * should clear the register to assure a clean state. |
| 1129 | */ |
| 1130 | if (state == STATE_RADIO_IRQ_ON) { |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 1131 | rt2x00mmio_register_read(rt2x00dev, CSR7, ®); |
| 1132 | rt2x00mmio_register_write(rt2x00dev, CSR7, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1133 | } |
| 1134 | |
| 1135 | /* |
| 1136 | * Only toggle the interrupts bits we are going to use. |
| 1137 | * Non-checked interrupt bits are disabled by default. |
| 1138 | */ |
Helmut Schaa | 16222a0 | 2011-01-30 13:19:37 +0100 | [diff] [blame] | 1139 | spin_lock_irqsave(&rt2x00dev->irqmask_lock, flags); |
| 1140 | |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 1141 | rt2x00mmio_register_read(rt2x00dev, CSR8, ®); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1142 | rt2x00_set_field32(®, CSR8_TBCN_EXPIRE, mask); |
| 1143 | rt2x00_set_field32(®, CSR8_TXDONE_TXRING, mask); |
| 1144 | rt2x00_set_field32(®, CSR8_TXDONE_ATIMRING, mask); |
| 1145 | rt2x00_set_field32(®, CSR8_TXDONE_PRIORING, mask); |
| 1146 | rt2x00_set_field32(®, CSR8_RXDONE, mask); |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 1147 | rt2x00mmio_register_write(rt2x00dev, CSR8, reg); |
Helmut Schaa | 16222a0 | 2011-01-30 13:19:37 +0100 | [diff] [blame] | 1148 | |
| 1149 | spin_unlock_irqrestore(&rt2x00dev->irqmask_lock, flags); |
| 1150 | |
| 1151 | if (state == STATE_RADIO_IRQ_OFF) { |
| 1152 | /* |
| 1153 | * Ensure that all tasklets are finished. |
| 1154 | */ |
Helmut Schaa | abc1199 | 2011-08-06 13:13:48 +0200 | [diff] [blame] | 1155 | tasklet_kill(&rt2x00dev->txstatus_tasklet); |
| 1156 | tasklet_kill(&rt2x00dev->rxdone_tasklet); |
| 1157 | tasklet_kill(&rt2x00dev->tbtt_tasklet); |
Helmut Schaa | 16222a0 | 2011-01-30 13:19:37 +0100 | [diff] [blame] | 1158 | } |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1159 | } |
| 1160 | |
| 1161 | static int rt2500pci_enable_radio(struct rt2x00_dev *rt2x00dev) |
| 1162 | { |
| 1163 | /* |
| 1164 | * Initialize all registers. |
| 1165 | */ |
Ivo van Doorn | 2b08da3 | 2008-06-03 18:58:56 +0200 | [diff] [blame] | 1166 | if (unlikely(rt2500pci_init_queues(rt2x00dev) || |
| 1167 | rt2500pci_init_registers(rt2x00dev) || |
| 1168 | rt2500pci_init_bbp(rt2x00dev))) |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1169 | return -EIO; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1170 | |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1171 | return 0; |
| 1172 | } |
| 1173 | |
| 1174 | static void rt2500pci_disable_radio(struct rt2x00_dev *rt2x00dev) |
| 1175 | { |
Ivo van Doorn | a2c9b65 | 2009-01-28 00:32:33 +0100 | [diff] [blame] | 1176 | /* |
| 1177 | * Disable power |
| 1178 | */ |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 1179 | rt2x00mmio_register_write(rt2x00dev, PWRCSR0, 0); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1180 | } |
| 1181 | |
| 1182 | static int rt2500pci_set_state(struct rt2x00_dev *rt2x00dev, |
| 1183 | enum dev_state state) |
| 1184 | { |
Gertjan van Wingerde | 9655a6e | 2010-05-13 21:16:03 +0200 | [diff] [blame] | 1185 | u32 reg, reg2; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1186 | unsigned int i; |
| 1187 | char put_to_sleep; |
| 1188 | char bbp_state; |
| 1189 | char rf_state; |
| 1190 | |
| 1191 | put_to_sleep = (state != STATE_AWAKE); |
| 1192 | |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 1193 | rt2x00mmio_register_read(rt2x00dev, PWRCSR1, ®); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1194 | rt2x00_set_field32(®, PWRCSR1_SET_STATE, 1); |
| 1195 | rt2x00_set_field32(®, PWRCSR1_BBP_DESIRE_STATE, state); |
| 1196 | rt2x00_set_field32(®, PWRCSR1_RF_DESIRE_STATE, state); |
| 1197 | rt2x00_set_field32(®, PWRCSR1_PUT_TO_SLEEP, put_to_sleep); |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 1198 | rt2x00mmio_register_write(rt2x00dev, PWRCSR1, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1199 | |
| 1200 | /* |
| 1201 | * Device is not guaranteed to be in the requested state yet. |
| 1202 | * We must wait until the register indicates that the |
| 1203 | * device has entered the correct state. |
| 1204 | */ |
| 1205 | for (i = 0; i < REGISTER_BUSY_COUNT; i++) { |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 1206 | rt2x00mmio_register_read(rt2x00dev, PWRCSR1, ®2); |
Gertjan van Wingerde | 9655a6e | 2010-05-13 21:16:03 +0200 | [diff] [blame] | 1207 | bbp_state = rt2x00_get_field32(reg2, PWRCSR1_BBP_CURR_STATE); |
| 1208 | rf_state = rt2x00_get_field32(reg2, PWRCSR1_RF_CURR_STATE); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1209 | if (bbp_state == state && rf_state == state) |
| 1210 | return 0; |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 1211 | rt2x00mmio_register_write(rt2x00dev, PWRCSR1, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1212 | msleep(10); |
| 1213 | } |
| 1214 | |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1215 | return -EBUSY; |
| 1216 | } |
| 1217 | |
| 1218 | static int rt2500pci_set_device_state(struct rt2x00_dev *rt2x00dev, |
| 1219 | enum dev_state state) |
| 1220 | { |
| 1221 | int retval = 0; |
| 1222 | |
| 1223 | switch (state) { |
| 1224 | case STATE_RADIO_ON: |
| 1225 | retval = rt2500pci_enable_radio(rt2x00dev); |
| 1226 | break; |
| 1227 | case STATE_RADIO_OFF: |
| 1228 | rt2500pci_disable_radio(rt2x00dev); |
| 1229 | break; |
Ivo van Doorn | 2b08da3 | 2008-06-03 18:58:56 +0200 | [diff] [blame] | 1230 | case STATE_RADIO_IRQ_ON: |
| 1231 | case STATE_RADIO_IRQ_OFF: |
| 1232 | rt2500pci_toggle_irq(rt2x00dev, state); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1233 | break; |
| 1234 | case STATE_DEEP_SLEEP: |
| 1235 | case STATE_SLEEP: |
| 1236 | case STATE_STANDBY: |
| 1237 | case STATE_AWAKE: |
| 1238 | retval = rt2500pci_set_state(rt2x00dev, state); |
| 1239 | break; |
| 1240 | default: |
| 1241 | retval = -ENOTSUPP; |
| 1242 | break; |
| 1243 | } |
| 1244 | |
Ivo van Doorn | 2b08da3 | 2008-06-03 18:58:56 +0200 | [diff] [blame] | 1245 | if (unlikely(retval)) |
Joe Perches | ec9c498 | 2013-04-19 08:33:40 -0700 | [diff] [blame] | 1246 | rt2x00_err(rt2x00dev, "Device failed to enter state %d (%d)\n", |
| 1247 | state, retval); |
Ivo van Doorn | 2b08da3 | 2008-06-03 18:58:56 +0200 | [diff] [blame] | 1248 | |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1249 | return retval; |
| 1250 | } |
| 1251 | |
| 1252 | /* |
| 1253 | * TX descriptor initialization |
| 1254 | */ |
Ivo van Doorn | 9333145 | 2010-08-23 19:53:39 +0200 | [diff] [blame] | 1255 | static void rt2500pci_write_tx_desc(struct queue_entry *entry, |
Ivo van Doorn | 61486e0 | 2008-05-10 13:42:31 +0200 | [diff] [blame] | 1256 | struct txentry_desc *txdesc) |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1257 | { |
Ivo van Doorn | 9333145 | 2010-08-23 19:53:39 +0200 | [diff] [blame] | 1258 | struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb); |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 1259 | struct queue_entry_priv_mmio *entry_priv = entry->priv_data; |
Gertjan van Wingerde | 85b7a8b | 2010-05-11 23:51:40 +0200 | [diff] [blame] | 1260 | __le32 *txd = entry_priv->desc; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1261 | u32 word; |
| 1262 | |
| 1263 | /* |
| 1264 | * Start writing the descriptor words. |
| 1265 | */ |
Gertjan van Wingerde | 85b7a8b | 2010-05-11 23:51:40 +0200 | [diff] [blame] | 1266 | rt2x00_desc_read(txd, 1, &word); |
Gertjan van Wingerde | c4da004 | 2008-06-16 19:56:31 +0200 | [diff] [blame] | 1267 | rt2x00_set_field32(&word, TXD_W1_BUFFER_ADDRESS, skbdesc->skb_dma); |
Gertjan van Wingerde | 85b7a8b | 2010-05-11 23:51:40 +0200 | [diff] [blame] | 1268 | rt2x00_desc_write(txd, 1, word); |
Gertjan van Wingerde | 4de36fe | 2008-05-10 13:44:14 +0200 | [diff] [blame] | 1269 | |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1270 | rt2x00_desc_read(txd, 2, &word); |
| 1271 | rt2x00_set_field32(&word, TXD_W2_IV_OFFSET, IEEE80211_HEADER); |
Helmut Schaa | 2b23cda | 2010-11-04 20:38:15 +0100 | [diff] [blame] | 1272 | rt2x00_set_field32(&word, TXD_W2_AIFS, entry->queue->aifs); |
| 1273 | rt2x00_set_field32(&word, TXD_W2_CWMIN, entry->queue->cw_min); |
| 1274 | rt2x00_set_field32(&word, TXD_W2_CWMAX, entry->queue->cw_max); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1275 | rt2x00_desc_write(txd, 2, word); |
| 1276 | |
| 1277 | rt2x00_desc_read(txd, 3, &word); |
Helmut Schaa | 26a1d07 | 2011-03-03 19:42:35 +0100 | [diff] [blame] | 1278 | rt2x00_set_field32(&word, TXD_W3_PLCP_SIGNAL, txdesc->u.plcp.signal); |
| 1279 | rt2x00_set_field32(&word, TXD_W3_PLCP_SERVICE, txdesc->u.plcp.service); |
| 1280 | rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_LOW, |
| 1281 | txdesc->u.plcp.length_low); |
| 1282 | rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_HIGH, |
| 1283 | txdesc->u.plcp.length_high); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1284 | rt2x00_desc_write(txd, 3, word); |
| 1285 | |
| 1286 | rt2x00_desc_read(txd, 10, &word); |
| 1287 | rt2x00_set_field32(&word, TXD_W10_RTS, |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1288 | test_bit(ENTRY_TXD_RTS_FRAME, &txdesc->flags)); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1289 | rt2x00_desc_write(txd, 10, word); |
| 1290 | |
Gertjan van Wingerde | e01f1ec | 2010-05-11 23:51:39 +0200 | [diff] [blame] | 1291 | /* |
| 1292 | * Writing TXD word 0 must the last to prevent a race condition with |
| 1293 | * the device, whereby the device may take hold of the TXD before we |
| 1294 | * finished updating it. |
| 1295 | */ |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1296 | rt2x00_desc_read(txd, 0, &word); |
| 1297 | rt2x00_set_field32(&word, TXD_W0_OWNER_NIC, 1); |
| 1298 | rt2x00_set_field32(&word, TXD_W0_VALID, 1); |
| 1299 | rt2x00_set_field32(&word, TXD_W0_MORE_FRAG, |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1300 | test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags)); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1301 | rt2x00_set_field32(&word, TXD_W0_ACK, |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1302 | test_bit(ENTRY_TXD_ACK, &txdesc->flags)); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1303 | rt2x00_set_field32(&word, TXD_W0_TIMESTAMP, |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1304 | test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags)); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1305 | rt2x00_set_field32(&word, TXD_W0_OFDM, |
Ivo van Doorn | 076f958 | 2008-12-20 10:59:02 +0100 | [diff] [blame] | 1306 | (txdesc->rate_mode == RATE_MODE_OFDM)); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1307 | rt2x00_set_field32(&word, TXD_W0_CIPHER_OWNER, 1); |
Helmut Schaa | 2517794 | 2011-03-03 19:43:25 +0100 | [diff] [blame] | 1308 | rt2x00_set_field32(&word, TXD_W0_IFS, txdesc->u.plcp.ifs); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1309 | rt2x00_set_field32(&word, TXD_W0_RETRY_MODE, |
Ivo van Doorn | 61486e0 | 2008-05-10 13:42:31 +0200 | [diff] [blame] | 1310 | test_bit(ENTRY_TXD_RETRY_MODE, &txdesc->flags)); |
Gertjan van Wingerde | df624ca | 2010-05-03 22:43:05 +0200 | [diff] [blame] | 1311 | rt2x00_set_field32(&word, TXD_W0_DATABYTE_COUNT, txdesc->length); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1312 | rt2x00_set_field32(&word, TXD_W0_CIPHER_ALG, CIPHER_NONE); |
| 1313 | rt2x00_desc_write(txd, 0, word); |
Gertjan van Wingerde | 85b7a8b | 2010-05-11 23:51:40 +0200 | [diff] [blame] | 1314 | |
| 1315 | /* |
| 1316 | * Register descriptor details in skb frame descriptor. |
| 1317 | */ |
| 1318 | skbdesc->desc = txd; |
| 1319 | skbdesc->desc_len = TXD_DESC_SIZE; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1320 | } |
| 1321 | |
| 1322 | /* |
| 1323 | * TX data initialization |
| 1324 | */ |
Gertjan van Wingerde | f224f4e | 2010-05-08 23:40:25 +0200 | [diff] [blame] | 1325 | static void rt2500pci_write_beacon(struct queue_entry *entry, |
| 1326 | struct txentry_desc *txdesc) |
Ivo van Doorn | bd88a78 | 2008-07-09 15:12:44 +0200 | [diff] [blame] | 1327 | { |
| 1328 | struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev; |
Ivo van Doorn | bd88a78 | 2008-07-09 15:12:44 +0200 | [diff] [blame] | 1329 | u32 reg; |
| 1330 | |
| 1331 | /* |
| 1332 | * Disable beaconing while we are reloading the beacon data, |
| 1333 | * otherwise we might be sending out invalid data. |
| 1334 | */ |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 1335 | rt2x00mmio_register_read(rt2x00dev, CSR14, ®); |
Ivo van Doorn | bd88a78 | 2008-07-09 15:12:44 +0200 | [diff] [blame] | 1336 | rt2x00_set_field32(®, CSR14_BEACON_GEN, 0); |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 1337 | rt2x00mmio_register_write(rt2x00dev, CSR14, reg); |
Ivo van Doorn | bd88a78 | 2008-07-09 15:12:44 +0200 | [diff] [blame] | 1338 | |
Stanislaw Gruszka | 4ea545d | 2013-02-13 14:27:05 +0100 | [diff] [blame] | 1339 | if (rt2x00queue_map_txskb(entry)) { |
Joe Perches | ec9c498 | 2013-04-19 08:33:40 -0700 | [diff] [blame] | 1340 | rt2x00_err(rt2x00dev, "Fail to map beacon, aborting\n"); |
Stanislaw Gruszka | 4ea545d | 2013-02-13 14:27:05 +0100 | [diff] [blame] | 1341 | goto out; |
| 1342 | } |
Ivo van Doorn | bd88a78 | 2008-07-09 15:12:44 +0200 | [diff] [blame] | 1343 | |
Gertjan van Wingerde | 5c3b685 | 2010-06-03 10:51:41 +0200 | [diff] [blame] | 1344 | /* |
| 1345 | * Write the TX descriptor for the beacon. |
| 1346 | */ |
Ivo van Doorn | 9333145 | 2010-08-23 19:53:39 +0200 | [diff] [blame] | 1347 | rt2500pci_write_tx_desc(entry, txdesc); |
Gertjan van Wingerde | 5c3b685 | 2010-06-03 10:51:41 +0200 | [diff] [blame] | 1348 | |
| 1349 | /* |
| 1350 | * Dump beacon to userspace through debugfs. |
| 1351 | */ |
Stanislaw Gruszka | 2ceb813 | 2017-02-08 13:51:30 +0100 | [diff] [blame] | 1352 | rt2x00debug_dump_frame(rt2x00dev, DUMP_FRAME_BEACON, entry); |
Stanislaw Gruszka | 4ea545d | 2013-02-13 14:27:05 +0100 | [diff] [blame] | 1353 | out: |
Gertjan van Wingerde | d61cb26 | 2010-05-08 23:40:24 +0200 | [diff] [blame] | 1354 | /* |
| 1355 | * Enable beaconing again. |
| 1356 | */ |
Gertjan van Wingerde | d61cb26 | 2010-05-08 23:40:24 +0200 | [diff] [blame] | 1357 | rt2x00_set_field32(®, CSR14_BEACON_GEN, 1); |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 1358 | rt2x00mmio_register_write(rt2x00dev, CSR14, reg); |
Ivo van Doorn | bd88a78 | 2008-07-09 15:12:44 +0200 | [diff] [blame] | 1359 | } |
| 1360 | |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1361 | /* |
| 1362 | * RX control handlers |
| 1363 | */ |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1364 | static void rt2500pci_fill_rxdone(struct queue_entry *entry, |
| 1365 | struct rxdone_entry_desc *rxdesc) |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1366 | { |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 1367 | struct queue_entry_priv_mmio *entry_priv = entry->priv_data; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1368 | u32 word0; |
| 1369 | u32 word2; |
| 1370 | |
Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame] | 1371 | rt2x00_desc_read(entry_priv->desc, 0, &word0); |
| 1372 | rt2x00_desc_read(entry_priv->desc, 2, &word2); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1373 | |
Johannes Berg | 4150c57 | 2007-09-17 01:29:23 -0400 | [diff] [blame] | 1374 | if (rt2x00_get_field32(word0, RXD_W0_CRC_ERROR)) |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1375 | rxdesc->flags |= RX_FLAG_FAILED_FCS_CRC; |
Johannes Berg | 4150c57 | 2007-09-17 01:29:23 -0400 | [diff] [blame] | 1376 | if (rt2x00_get_field32(word0, RXD_W0_PHYSICAL_ERROR)) |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1377 | rxdesc->flags |= RX_FLAG_FAILED_PLCP_CRC; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1378 | |
Ivo van Doorn | 8999389 | 2008-03-09 22:49:04 +0100 | [diff] [blame] | 1379 | /* |
| 1380 | * Obtain the status about this packet. |
| 1381 | * When frame was received with an OFDM bitrate, |
| 1382 | * the signal is the PLCP value. If it was received with |
| 1383 | * a CCK bitrate the signal is the rate in 100kbit/s. |
| 1384 | */ |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1385 | rxdesc->signal = rt2x00_get_field32(word2, RXD_W2_SIGNAL); |
| 1386 | rxdesc->rssi = rt2x00_get_field32(word2, RXD_W2_RSSI) - |
| 1387 | entry->queue->rt2x00dev->rssi_offset; |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1388 | rxdesc->size = rt2x00_get_field32(word0, RXD_W0_DATABYTE_COUNT); |
Ivo van Doorn | 19d30e0 | 2008-03-15 21:38:07 +0100 | [diff] [blame] | 1389 | |
Ivo van Doorn | 19d30e0 | 2008-03-15 21:38:07 +0100 | [diff] [blame] | 1390 | if (rt2x00_get_field32(word0, RXD_W0_OFDM)) |
| 1391 | rxdesc->dev_flags |= RXDONE_SIGNAL_PLCP; |
Ivo van Doorn | 6c6aa3c | 2008-08-29 21:07:16 +0200 | [diff] [blame] | 1392 | else |
| 1393 | rxdesc->dev_flags |= RXDONE_SIGNAL_BITRATE; |
Ivo van Doorn | 19d30e0 | 2008-03-15 21:38:07 +0100 | [diff] [blame] | 1394 | if (rt2x00_get_field32(word0, RXD_W0_MY_BSS)) |
| 1395 | rxdesc->dev_flags |= RXDONE_MY_BSS; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1396 | } |
| 1397 | |
| 1398 | /* |
| 1399 | * Interrupt functions. |
| 1400 | */ |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1401 | static void rt2500pci_txdone(struct rt2x00_dev *rt2x00dev, |
Ivo van Doorn | e58c6ac | 2008-04-21 19:00:47 +0200 | [diff] [blame] | 1402 | const enum data_queue_qid queue_idx) |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1403 | { |
Gertjan van Wingerde | 61c6e48 | 2011-03-03 19:46:29 +0100 | [diff] [blame] | 1404 | struct data_queue *queue = rt2x00queue_get_tx_queue(rt2x00dev, queue_idx); |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 1405 | struct queue_entry_priv_mmio *entry_priv; |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1406 | struct queue_entry *entry; |
| 1407 | struct txdone_entry_desc txdesc; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1408 | u32 word; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1409 | |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1410 | while (!rt2x00queue_empty(queue)) { |
| 1411 | entry = rt2x00queue_get_entry(queue, Q_INDEX_DONE); |
Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame] | 1412 | entry_priv = entry->priv_data; |
| 1413 | rt2x00_desc_read(entry_priv->desc, 0, &word); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1414 | |
| 1415 | if (rt2x00_get_field32(word, TXD_W0_OWNER_NIC) || |
| 1416 | !rt2x00_get_field32(word, TXD_W0_VALID)) |
| 1417 | break; |
| 1418 | |
| 1419 | /* |
| 1420 | * Obtain the status about this packet. |
| 1421 | */ |
Ivo van Doorn | fb55f4d1 | 2008-05-10 13:42:06 +0200 | [diff] [blame] | 1422 | txdesc.flags = 0; |
| 1423 | switch (rt2x00_get_field32(word, TXD_W0_RESULT)) { |
| 1424 | case 0: /* Success */ |
| 1425 | case 1: /* Success with retry */ |
| 1426 | __set_bit(TXDONE_SUCCESS, &txdesc.flags); |
| 1427 | break; |
| 1428 | case 2: /* Failure, excessive retries */ |
| 1429 | __set_bit(TXDONE_EXCESSIVE_RETRY, &txdesc.flags); |
| 1430 | /* Don't break, this is a failed frame! */ |
| 1431 | default: /* Failure */ |
| 1432 | __set_bit(TXDONE_FAILURE, &txdesc.flags); |
| 1433 | } |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1434 | txdesc.retry = rt2x00_get_field32(word, TXD_W0_RETRY_COUNT); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1435 | |
Gertjan van Wingerde | e513a0b | 2010-06-29 21:41:40 +0200 | [diff] [blame] | 1436 | rt2x00lib_txdone(entry, &txdesc); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1437 | } |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1438 | } |
| 1439 | |
Helmut Schaa | 7a5a681 | 2011-04-18 15:31:31 +0200 | [diff] [blame] | 1440 | static inline void rt2500pci_enable_interrupt(struct rt2x00_dev *rt2x00dev, |
| 1441 | struct rt2x00_field32 irq_field) |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1442 | { |
Helmut Schaa | 16222a0 | 2011-01-30 13:19:37 +0100 | [diff] [blame] | 1443 | u32 reg; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1444 | |
| 1445 | /* |
Helmut Schaa | 16222a0 | 2011-01-30 13:19:37 +0100 | [diff] [blame] | 1446 | * Enable a single interrupt. The interrupt mask register |
| 1447 | * access needs locking. |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1448 | */ |
Helmut Schaa | 0aa13b2 | 2011-03-03 19:45:16 +0100 | [diff] [blame] | 1449 | spin_lock_irq(&rt2x00dev->irqmask_lock); |
Helmut Schaa | 16222a0 | 2011-01-30 13:19:37 +0100 | [diff] [blame] | 1450 | |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 1451 | rt2x00mmio_register_read(rt2x00dev, CSR8, ®); |
Helmut Schaa | 16222a0 | 2011-01-30 13:19:37 +0100 | [diff] [blame] | 1452 | rt2x00_set_field32(®, irq_field, 0); |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 1453 | rt2x00mmio_register_write(rt2x00dev, CSR8, reg); |
Helmut Schaa | 16222a0 | 2011-01-30 13:19:37 +0100 | [diff] [blame] | 1454 | |
Helmut Schaa | 0aa13b2 | 2011-03-03 19:45:16 +0100 | [diff] [blame] | 1455 | spin_unlock_irq(&rt2x00dev->irqmask_lock); |
Helmut Schaa | 16222a0 | 2011-01-30 13:19:37 +0100 | [diff] [blame] | 1456 | } |
| 1457 | |
| 1458 | static void rt2500pci_txstatus_tasklet(unsigned long data) |
| 1459 | { |
| 1460 | struct rt2x00_dev *rt2x00dev = (struct rt2x00_dev *)data; |
| 1461 | u32 reg; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1462 | |
| 1463 | /* |
Helmut Schaa | 16222a0 | 2011-01-30 13:19:37 +0100 | [diff] [blame] | 1464 | * Handle all tx queues. |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1465 | */ |
Helmut Schaa | 16222a0 | 2011-01-30 13:19:37 +0100 | [diff] [blame] | 1466 | rt2500pci_txdone(rt2x00dev, QID_ATIM); |
| 1467 | rt2500pci_txdone(rt2x00dev, QID_AC_VO); |
| 1468 | rt2500pci_txdone(rt2x00dev, QID_AC_VI); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1469 | |
| 1470 | /* |
Helmut Schaa | 16222a0 | 2011-01-30 13:19:37 +0100 | [diff] [blame] | 1471 | * Enable all TXDONE interrupts again. |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1472 | */ |
Helmut Schaa | abc1199 | 2011-08-06 13:13:48 +0200 | [diff] [blame] | 1473 | if (test_bit(DEVICE_STATE_ENABLED_RADIO, &rt2x00dev->flags)) { |
| 1474 | spin_lock_irq(&rt2x00dev->irqmask_lock); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1475 | |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 1476 | rt2x00mmio_register_read(rt2x00dev, CSR8, ®); |
Helmut Schaa | abc1199 | 2011-08-06 13:13:48 +0200 | [diff] [blame] | 1477 | rt2x00_set_field32(®, CSR8_TXDONE_TXRING, 0); |
| 1478 | rt2x00_set_field32(®, CSR8_TXDONE_ATIMRING, 0); |
| 1479 | rt2x00_set_field32(®, CSR8_TXDONE_PRIORING, 0); |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 1480 | rt2x00mmio_register_write(rt2x00dev, CSR8, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1481 | |
Helmut Schaa | abc1199 | 2011-08-06 13:13:48 +0200 | [diff] [blame] | 1482 | spin_unlock_irq(&rt2x00dev->irqmask_lock); |
| 1483 | } |
Helmut Schaa | 16222a0 | 2011-01-30 13:19:37 +0100 | [diff] [blame] | 1484 | } |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1485 | |
Helmut Schaa | 16222a0 | 2011-01-30 13:19:37 +0100 | [diff] [blame] | 1486 | static void rt2500pci_tbtt_tasklet(unsigned long data) |
| 1487 | { |
| 1488 | struct rt2x00_dev *rt2x00dev = (struct rt2x00_dev *)data; |
| 1489 | rt2x00lib_beacondone(rt2x00dev); |
Helmut Schaa | abc1199 | 2011-08-06 13:13:48 +0200 | [diff] [blame] | 1490 | if (test_bit(DEVICE_STATE_ENABLED_RADIO, &rt2x00dev->flags)) |
| 1491 | rt2500pci_enable_interrupt(rt2x00dev, CSR8_TBCN_EXPIRE); |
Helmut Schaa | 16222a0 | 2011-01-30 13:19:37 +0100 | [diff] [blame] | 1492 | } |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1493 | |
Helmut Schaa | 16222a0 | 2011-01-30 13:19:37 +0100 | [diff] [blame] | 1494 | static void rt2500pci_rxdone_tasklet(unsigned long data) |
| 1495 | { |
| 1496 | struct rt2x00_dev *rt2x00dev = (struct rt2x00_dev *)data; |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 1497 | if (rt2x00mmio_rxdone(rt2x00dev)) |
Helmut Schaa | 1663893 | 2011-03-28 13:29:44 +0200 | [diff] [blame] | 1498 | tasklet_schedule(&rt2x00dev->rxdone_tasklet); |
Helmut Schaa | abc1199 | 2011-08-06 13:13:48 +0200 | [diff] [blame] | 1499 | else if (test_bit(DEVICE_STATE_ENABLED_RADIO, &rt2x00dev->flags)) |
Helmut Schaa | 1663893 | 2011-03-28 13:29:44 +0200 | [diff] [blame] | 1500 | rt2500pci_enable_interrupt(rt2x00dev, CSR8_RXDONE); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1501 | } |
| 1502 | |
Helmut Schaa | 78e256c | 2010-07-11 12:26:48 +0200 | [diff] [blame] | 1503 | static irqreturn_t rt2500pci_interrupt(int irq, void *dev_instance) |
| 1504 | { |
| 1505 | struct rt2x00_dev *rt2x00dev = dev_instance; |
Helmut Schaa | 16222a0 | 2011-01-30 13:19:37 +0100 | [diff] [blame] | 1506 | u32 reg, mask; |
Helmut Schaa | 78e256c | 2010-07-11 12:26:48 +0200 | [diff] [blame] | 1507 | |
| 1508 | /* |
| 1509 | * Get the interrupt sources & saved to local variable. |
| 1510 | * Write register value back to clear pending interrupts. |
| 1511 | */ |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 1512 | rt2x00mmio_register_read(rt2x00dev, CSR7, ®); |
| 1513 | rt2x00mmio_register_write(rt2x00dev, CSR7, reg); |
Helmut Schaa | 78e256c | 2010-07-11 12:26:48 +0200 | [diff] [blame] | 1514 | |
| 1515 | if (!reg) |
| 1516 | return IRQ_NONE; |
| 1517 | |
| 1518 | if (!test_bit(DEVICE_STATE_ENABLED_RADIO, &rt2x00dev->flags)) |
| 1519 | return IRQ_HANDLED; |
| 1520 | |
Helmut Schaa | 16222a0 | 2011-01-30 13:19:37 +0100 | [diff] [blame] | 1521 | mask = reg; |
Helmut Schaa | 78e256c | 2010-07-11 12:26:48 +0200 | [diff] [blame] | 1522 | |
Helmut Schaa | 16222a0 | 2011-01-30 13:19:37 +0100 | [diff] [blame] | 1523 | /* |
| 1524 | * Schedule tasklets for interrupt handling. |
| 1525 | */ |
| 1526 | if (rt2x00_get_field32(reg, CSR7_TBCN_EXPIRE)) |
| 1527 | tasklet_hi_schedule(&rt2x00dev->tbtt_tasklet); |
Helmut Schaa | 78e256c | 2010-07-11 12:26:48 +0200 | [diff] [blame] | 1528 | |
Helmut Schaa | 16222a0 | 2011-01-30 13:19:37 +0100 | [diff] [blame] | 1529 | if (rt2x00_get_field32(reg, CSR7_RXDONE)) |
| 1530 | tasklet_schedule(&rt2x00dev->rxdone_tasklet); |
| 1531 | |
| 1532 | if (rt2x00_get_field32(reg, CSR7_TXDONE_ATIMRING) || |
| 1533 | rt2x00_get_field32(reg, CSR7_TXDONE_PRIORING) || |
| 1534 | rt2x00_get_field32(reg, CSR7_TXDONE_TXRING)) { |
| 1535 | tasklet_schedule(&rt2x00dev->txstatus_tasklet); |
| 1536 | /* |
| 1537 | * Mask out all txdone interrupts. |
| 1538 | */ |
| 1539 | rt2x00_set_field32(&mask, CSR8_TXDONE_TXRING, 1); |
| 1540 | rt2x00_set_field32(&mask, CSR8_TXDONE_ATIMRING, 1); |
| 1541 | rt2x00_set_field32(&mask, CSR8_TXDONE_PRIORING, 1); |
| 1542 | } |
| 1543 | |
| 1544 | /* |
| 1545 | * Disable all interrupts for which a tasklet was scheduled right now, |
| 1546 | * the tasklet will reenable the appropriate interrupts. |
| 1547 | */ |
Helmut Schaa | 0aa13b2 | 2011-03-03 19:45:16 +0100 | [diff] [blame] | 1548 | spin_lock(&rt2x00dev->irqmask_lock); |
Helmut Schaa | 16222a0 | 2011-01-30 13:19:37 +0100 | [diff] [blame] | 1549 | |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 1550 | rt2x00mmio_register_read(rt2x00dev, CSR8, ®); |
Helmut Schaa | 16222a0 | 2011-01-30 13:19:37 +0100 | [diff] [blame] | 1551 | reg |= mask; |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 1552 | rt2x00mmio_register_write(rt2x00dev, CSR8, reg); |
Helmut Schaa | 16222a0 | 2011-01-30 13:19:37 +0100 | [diff] [blame] | 1553 | |
Helmut Schaa | 0aa13b2 | 2011-03-03 19:45:16 +0100 | [diff] [blame] | 1554 | spin_unlock(&rt2x00dev->irqmask_lock); |
Helmut Schaa | 16222a0 | 2011-01-30 13:19:37 +0100 | [diff] [blame] | 1555 | |
| 1556 | return IRQ_HANDLED; |
Helmut Schaa | 78e256c | 2010-07-11 12:26:48 +0200 | [diff] [blame] | 1557 | } |
| 1558 | |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1559 | /* |
| 1560 | * Device probe functions. |
| 1561 | */ |
| 1562 | static int rt2500pci_validate_eeprom(struct rt2x00_dev *rt2x00dev) |
| 1563 | { |
| 1564 | struct eeprom_93cx6 eeprom; |
| 1565 | u32 reg; |
| 1566 | u16 word; |
| 1567 | u8 *mac; |
| 1568 | |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 1569 | rt2x00mmio_register_read(rt2x00dev, CSR21, ®); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1570 | |
| 1571 | eeprom.data = rt2x00dev; |
| 1572 | eeprom.register_read = rt2500pci_eepromregister_read; |
| 1573 | eeprom.register_write = rt2500pci_eepromregister_write; |
| 1574 | eeprom.width = rt2x00_get_field32(reg, CSR21_TYPE_93C46) ? |
| 1575 | PCI_EEPROM_WIDTH_93C46 : PCI_EEPROM_WIDTH_93C66; |
| 1576 | eeprom.reg_data_in = 0; |
| 1577 | eeprom.reg_data_out = 0; |
| 1578 | eeprom.reg_data_clock = 0; |
| 1579 | eeprom.reg_chip_select = 0; |
| 1580 | |
| 1581 | eeprom_93cx6_multiread(&eeprom, EEPROM_BASE, rt2x00dev->eeprom, |
| 1582 | EEPROM_SIZE / sizeof(u16)); |
| 1583 | |
| 1584 | /* |
| 1585 | * Start validation of the data that has been read. |
| 1586 | */ |
| 1587 | mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0); |
Mathias Kresin | 9766cb7 | 2016-08-26 09:16:53 +0200 | [diff] [blame] | 1588 | rt2x00lib_set_mac_address(rt2x00dev, mac); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1589 | |
| 1590 | rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &word); |
| 1591 | if (word == 0xffff) { |
| 1592 | rt2x00_set_field16(&word, EEPROM_ANTENNA_NUM, 2); |
Ivo van Doorn | 362f3b6 | 2007-10-13 16:26:18 +0200 | [diff] [blame] | 1593 | rt2x00_set_field16(&word, EEPROM_ANTENNA_TX_DEFAULT, |
| 1594 | ANTENNA_SW_DIVERSITY); |
| 1595 | rt2x00_set_field16(&word, EEPROM_ANTENNA_RX_DEFAULT, |
| 1596 | ANTENNA_SW_DIVERSITY); |
| 1597 | rt2x00_set_field16(&word, EEPROM_ANTENNA_LED_MODE, |
| 1598 | LED_MODE_DEFAULT); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1599 | rt2x00_set_field16(&word, EEPROM_ANTENNA_DYN_TXAGC, 0); |
| 1600 | rt2x00_set_field16(&word, EEPROM_ANTENNA_HARDWARE_RADIO, 0); |
| 1601 | rt2x00_set_field16(&word, EEPROM_ANTENNA_RF_TYPE, RF2522); |
| 1602 | rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word); |
Joe Perches | ec9c498 | 2013-04-19 08:33:40 -0700 | [diff] [blame] | 1603 | rt2x00_eeprom_dbg(rt2x00dev, "Antenna: 0x%04x\n", word); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1604 | } |
| 1605 | |
| 1606 | rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &word); |
| 1607 | if (word == 0xffff) { |
| 1608 | rt2x00_set_field16(&word, EEPROM_NIC_CARDBUS_ACCEL, 0); |
| 1609 | rt2x00_set_field16(&word, EEPROM_NIC_DYN_BBP_TUNE, 0); |
| 1610 | rt2x00_set_field16(&word, EEPROM_NIC_CCK_TX_POWER, 0); |
| 1611 | rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC, word); |
Joe Perches | ec9c498 | 2013-04-19 08:33:40 -0700 | [diff] [blame] | 1612 | rt2x00_eeprom_dbg(rt2x00dev, "NIC: 0x%04x\n", word); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1613 | } |
| 1614 | |
| 1615 | rt2x00_eeprom_read(rt2x00dev, EEPROM_CALIBRATE_OFFSET, &word); |
| 1616 | if (word == 0xffff) { |
| 1617 | rt2x00_set_field16(&word, EEPROM_CALIBRATE_OFFSET_RSSI, |
| 1618 | DEFAULT_RSSI_OFFSET); |
| 1619 | rt2x00_eeprom_write(rt2x00dev, EEPROM_CALIBRATE_OFFSET, word); |
Joe Perches | ec9c498 | 2013-04-19 08:33:40 -0700 | [diff] [blame] | 1620 | rt2x00_eeprom_dbg(rt2x00dev, "Calibrate offset: 0x%04x\n", |
| 1621 | word); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1622 | } |
| 1623 | |
| 1624 | return 0; |
| 1625 | } |
| 1626 | |
| 1627 | static int rt2500pci_init_eeprom(struct rt2x00_dev *rt2x00dev) |
| 1628 | { |
| 1629 | u32 reg; |
| 1630 | u16 value; |
| 1631 | u16 eeprom; |
| 1632 | |
| 1633 | /* |
| 1634 | * Read EEPROM word for configuration. |
| 1635 | */ |
| 1636 | rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom); |
| 1637 | |
| 1638 | /* |
| 1639 | * Identify RF chipset. |
| 1640 | */ |
| 1641 | value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RF_TYPE); |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 1642 | rt2x00mmio_register_read(rt2x00dev, CSR0, ®); |
Gertjan van Wingerde | 49e721e | 2010-02-13 20:55:49 +0100 | [diff] [blame] | 1643 | rt2x00_set_chip(rt2x00dev, RT2560, value, |
| 1644 | rt2x00_get_field32(reg, CSR0_REVISION)); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1645 | |
Gertjan van Wingerde | 5122d89 | 2009-12-23 00:03:25 +0100 | [diff] [blame] | 1646 | if (!rt2x00_rf(rt2x00dev, RF2522) && |
| 1647 | !rt2x00_rf(rt2x00dev, RF2523) && |
| 1648 | !rt2x00_rf(rt2x00dev, RF2524) && |
| 1649 | !rt2x00_rf(rt2x00dev, RF2525) && |
| 1650 | !rt2x00_rf(rt2x00dev, RF2525E) && |
| 1651 | !rt2x00_rf(rt2x00dev, RF5222)) { |
Joe Perches | ec9c498 | 2013-04-19 08:33:40 -0700 | [diff] [blame] | 1652 | rt2x00_err(rt2x00dev, "Invalid RF chipset detected\n"); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1653 | return -ENODEV; |
| 1654 | } |
| 1655 | |
| 1656 | /* |
| 1657 | * Identify default antenna configuration. |
| 1658 | */ |
Ivo van Doorn | addc81bd | 2007-10-13 16:26:23 +0200 | [diff] [blame] | 1659 | rt2x00dev->default_ant.tx = |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1660 | rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TX_DEFAULT); |
Ivo van Doorn | addc81bd | 2007-10-13 16:26:23 +0200 | [diff] [blame] | 1661 | rt2x00dev->default_ant.rx = |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1662 | rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RX_DEFAULT); |
| 1663 | |
| 1664 | /* |
| 1665 | * Store led mode, for correct led behaviour. |
| 1666 | */ |
Ivo van Doorn | 771fd56 | 2008-09-08 19:07:15 +0200 | [diff] [blame] | 1667 | #ifdef CONFIG_RT2X00_LIB_LEDS |
Ivo van Doorn | a9450b7 | 2008-02-03 15:53:40 +0100 | [diff] [blame] | 1668 | value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_LED_MODE); |
| 1669 | |
Ivo van Doorn | 475433b | 2008-06-03 20:30:01 +0200 | [diff] [blame] | 1670 | rt2500pci_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO); |
Ivo van Doorn | 3d3e451 | 2009-01-17 20:44:08 +0100 | [diff] [blame] | 1671 | if (value == LED_MODE_TXRX_ACTIVITY || |
| 1672 | value == LED_MODE_DEFAULT || |
| 1673 | value == LED_MODE_ASUS) |
Ivo van Doorn | 475433b | 2008-06-03 20:30:01 +0200 | [diff] [blame] | 1674 | rt2500pci_init_led(rt2x00dev, &rt2x00dev->led_qual, |
| 1675 | LED_TYPE_ACTIVITY); |
Ivo van Doorn | 771fd56 | 2008-09-08 19:07:15 +0200 | [diff] [blame] | 1676 | #endif /* CONFIG_RT2X00_LIB_LEDS */ |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1677 | |
| 1678 | /* |
| 1679 | * Detect if this device has an hardware controlled radio. |
| 1680 | */ |
Stanislaw Gruszka | 616a839 | 2014-06-16 18:45:15 +0200 | [diff] [blame] | 1681 | if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_HARDWARE_RADIO)) { |
Ivo van Doorn | 7dab73b | 2011-04-18 15:27:06 +0200 | [diff] [blame] | 1682 | __set_bit(CAPABILITY_HW_BUTTON, &rt2x00dev->cap_flags); |
Stanislaw Gruszka | 616a839 | 2014-06-16 18:45:15 +0200 | [diff] [blame] | 1683 | /* |
| 1684 | * On this device RFKILL initialized during probe does not work. |
| 1685 | */ |
| 1686 | __set_bit(REQUIRE_DELAYED_RFKILL, &rt2x00dev->cap_flags); |
| 1687 | } |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1688 | |
| 1689 | /* |
| 1690 | * Check if the BBP tuning should be enabled. |
| 1691 | */ |
| 1692 | rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom); |
Ivo van Doorn | 27df2a9 | 2010-07-11 12:24:22 +0200 | [diff] [blame] | 1693 | if (!rt2x00_get_field16(eeprom, EEPROM_NIC_DYN_BBP_TUNE)) |
Ivo van Doorn | 7dab73b | 2011-04-18 15:27:06 +0200 | [diff] [blame] | 1694 | __set_bit(CAPABILITY_LINK_TUNING, &rt2x00dev->cap_flags); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1695 | |
| 1696 | /* |
| 1697 | * Read the RSSI <-> dBm offset information. |
| 1698 | */ |
| 1699 | rt2x00_eeprom_read(rt2x00dev, EEPROM_CALIBRATE_OFFSET, &eeprom); |
| 1700 | rt2x00dev->rssi_offset = |
| 1701 | rt2x00_get_field16(eeprom, EEPROM_CALIBRATE_OFFSET_RSSI); |
| 1702 | |
| 1703 | return 0; |
| 1704 | } |
| 1705 | |
| 1706 | /* |
| 1707 | * RF value list for RF2522 |
| 1708 | * Supports: 2.4 GHz |
| 1709 | */ |
| 1710 | static const struct rf_channel rf_vals_bg_2522[] = { |
| 1711 | { 1, 0x00002050, 0x000c1fda, 0x00000101, 0 }, |
| 1712 | { 2, 0x00002050, 0x000c1fee, 0x00000101, 0 }, |
| 1713 | { 3, 0x00002050, 0x000c2002, 0x00000101, 0 }, |
| 1714 | { 4, 0x00002050, 0x000c2016, 0x00000101, 0 }, |
| 1715 | { 5, 0x00002050, 0x000c202a, 0x00000101, 0 }, |
| 1716 | { 6, 0x00002050, 0x000c203e, 0x00000101, 0 }, |
| 1717 | { 7, 0x00002050, 0x000c2052, 0x00000101, 0 }, |
| 1718 | { 8, 0x00002050, 0x000c2066, 0x00000101, 0 }, |
| 1719 | { 9, 0x00002050, 0x000c207a, 0x00000101, 0 }, |
| 1720 | { 10, 0x00002050, 0x000c208e, 0x00000101, 0 }, |
| 1721 | { 11, 0x00002050, 0x000c20a2, 0x00000101, 0 }, |
| 1722 | { 12, 0x00002050, 0x000c20b6, 0x00000101, 0 }, |
| 1723 | { 13, 0x00002050, 0x000c20ca, 0x00000101, 0 }, |
| 1724 | { 14, 0x00002050, 0x000c20fa, 0x00000101, 0 }, |
| 1725 | }; |
| 1726 | |
| 1727 | /* |
| 1728 | * RF value list for RF2523 |
| 1729 | * Supports: 2.4 GHz |
| 1730 | */ |
| 1731 | static const struct rf_channel rf_vals_bg_2523[] = { |
| 1732 | { 1, 0x00022010, 0x00000c9e, 0x000e0111, 0x00000a1b }, |
| 1733 | { 2, 0x00022010, 0x00000ca2, 0x000e0111, 0x00000a1b }, |
| 1734 | { 3, 0x00022010, 0x00000ca6, 0x000e0111, 0x00000a1b }, |
| 1735 | { 4, 0x00022010, 0x00000caa, 0x000e0111, 0x00000a1b }, |
| 1736 | { 5, 0x00022010, 0x00000cae, 0x000e0111, 0x00000a1b }, |
| 1737 | { 6, 0x00022010, 0x00000cb2, 0x000e0111, 0x00000a1b }, |
| 1738 | { 7, 0x00022010, 0x00000cb6, 0x000e0111, 0x00000a1b }, |
| 1739 | { 8, 0x00022010, 0x00000cba, 0x000e0111, 0x00000a1b }, |
| 1740 | { 9, 0x00022010, 0x00000cbe, 0x000e0111, 0x00000a1b }, |
| 1741 | { 10, 0x00022010, 0x00000d02, 0x000e0111, 0x00000a1b }, |
| 1742 | { 11, 0x00022010, 0x00000d06, 0x000e0111, 0x00000a1b }, |
| 1743 | { 12, 0x00022010, 0x00000d0a, 0x000e0111, 0x00000a1b }, |
| 1744 | { 13, 0x00022010, 0x00000d0e, 0x000e0111, 0x00000a1b }, |
| 1745 | { 14, 0x00022010, 0x00000d1a, 0x000e0111, 0x00000a03 }, |
| 1746 | }; |
| 1747 | |
| 1748 | /* |
| 1749 | * RF value list for RF2524 |
| 1750 | * Supports: 2.4 GHz |
| 1751 | */ |
| 1752 | static const struct rf_channel rf_vals_bg_2524[] = { |
| 1753 | { 1, 0x00032020, 0x00000c9e, 0x00000101, 0x00000a1b }, |
| 1754 | { 2, 0x00032020, 0x00000ca2, 0x00000101, 0x00000a1b }, |
| 1755 | { 3, 0x00032020, 0x00000ca6, 0x00000101, 0x00000a1b }, |
| 1756 | { 4, 0x00032020, 0x00000caa, 0x00000101, 0x00000a1b }, |
| 1757 | { 5, 0x00032020, 0x00000cae, 0x00000101, 0x00000a1b }, |
| 1758 | { 6, 0x00032020, 0x00000cb2, 0x00000101, 0x00000a1b }, |
| 1759 | { 7, 0x00032020, 0x00000cb6, 0x00000101, 0x00000a1b }, |
| 1760 | { 8, 0x00032020, 0x00000cba, 0x00000101, 0x00000a1b }, |
| 1761 | { 9, 0x00032020, 0x00000cbe, 0x00000101, 0x00000a1b }, |
| 1762 | { 10, 0x00032020, 0x00000d02, 0x00000101, 0x00000a1b }, |
| 1763 | { 11, 0x00032020, 0x00000d06, 0x00000101, 0x00000a1b }, |
| 1764 | { 12, 0x00032020, 0x00000d0a, 0x00000101, 0x00000a1b }, |
| 1765 | { 13, 0x00032020, 0x00000d0e, 0x00000101, 0x00000a1b }, |
| 1766 | { 14, 0x00032020, 0x00000d1a, 0x00000101, 0x00000a03 }, |
| 1767 | }; |
| 1768 | |
| 1769 | /* |
| 1770 | * RF value list for RF2525 |
| 1771 | * Supports: 2.4 GHz |
| 1772 | */ |
| 1773 | static const struct rf_channel rf_vals_bg_2525[] = { |
| 1774 | { 1, 0x00022020, 0x00080c9e, 0x00060111, 0x00000a1b }, |
| 1775 | { 2, 0x00022020, 0x00080ca2, 0x00060111, 0x00000a1b }, |
| 1776 | { 3, 0x00022020, 0x00080ca6, 0x00060111, 0x00000a1b }, |
| 1777 | { 4, 0x00022020, 0x00080caa, 0x00060111, 0x00000a1b }, |
| 1778 | { 5, 0x00022020, 0x00080cae, 0x00060111, 0x00000a1b }, |
| 1779 | { 6, 0x00022020, 0x00080cb2, 0x00060111, 0x00000a1b }, |
| 1780 | { 7, 0x00022020, 0x00080cb6, 0x00060111, 0x00000a1b }, |
| 1781 | { 8, 0x00022020, 0x00080cba, 0x00060111, 0x00000a1b }, |
| 1782 | { 9, 0x00022020, 0x00080cbe, 0x00060111, 0x00000a1b }, |
| 1783 | { 10, 0x00022020, 0x00080d02, 0x00060111, 0x00000a1b }, |
| 1784 | { 11, 0x00022020, 0x00080d06, 0x00060111, 0x00000a1b }, |
| 1785 | { 12, 0x00022020, 0x00080d0a, 0x00060111, 0x00000a1b }, |
| 1786 | { 13, 0x00022020, 0x00080d0e, 0x00060111, 0x00000a1b }, |
| 1787 | { 14, 0x00022020, 0x00080d1a, 0x00060111, 0x00000a03 }, |
| 1788 | }; |
| 1789 | |
| 1790 | /* |
| 1791 | * RF value list for RF2525e |
| 1792 | * Supports: 2.4 GHz |
| 1793 | */ |
| 1794 | static const struct rf_channel rf_vals_bg_2525e[] = { |
| 1795 | { 1, 0x00022020, 0x00081136, 0x00060111, 0x00000a0b }, |
| 1796 | { 2, 0x00022020, 0x0008113a, 0x00060111, 0x00000a0b }, |
| 1797 | { 3, 0x00022020, 0x0008113e, 0x00060111, 0x00000a0b }, |
| 1798 | { 4, 0x00022020, 0x00081182, 0x00060111, 0x00000a0b }, |
| 1799 | { 5, 0x00022020, 0x00081186, 0x00060111, 0x00000a0b }, |
| 1800 | { 6, 0x00022020, 0x0008118a, 0x00060111, 0x00000a0b }, |
| 1801 | { 7, 0x00022020, 0x0008118e, 0x00060111, 0x00000a0b }, |
| 1802 | { 8, 0x00022020, 0x00081192, 0x00060111, 0x00000a0b }, |
| 1803 | { 9, 0x00022020, 0x00081196, 0x00060111, 0x00000a0b }, |
| 1804 | { 10, 0x00022020, 0x0008119a, 0x00060111, 0x00000a0b }, |
| 1805 | { 11, 0x00022020, 0x0008119e, 0x00060111, 0x00000a0b }, |
| 1806 | { 12, 0x00022020, 0x000811a2, 0x00060111, 0x00000a0b }, |
| 1807 | { 13, 0x00022020, 0x000811a6, 0x00060111, 0x00000a0b }, |
| 1808 | { 14, 0x00022020, 0x000811ae, 0x00060111, 0x00000a1b }, |
| 1809 | }; |
| 1810 | |
| 1811 | /* |
| 1812 | * RF value list for RF5222 |
| 1813 | * Supports: 2.4 GHz & 5.2 GHz |
| 1814 | */ |
| 1815 | static const struct rf_channel rf_vals_5222[] = { |
| 1816 | { 1, 0x00022020, 0x00001136, 0x00000101, 0x00000a0b }, |
| 1817 | { 2, 0x00022020, 0x0000113a, 0x00000101, 0x00000a0b }, |
| 1818 | { 3, 0x00022020, 0x0000113e, 0x00000101, 0x00000a0b }, |
| 1819 | { 4, 0x00022020, 0x00001182, 0x00000101, 0x00000a0b }, |
| 1820 | { 5, 0x00022020, 0x00001186, 0x00000101, 0x00000a0b }, |
| 1821 | { 6, 0x00022020, 0x0000118a, 0x00000101, 0x00000a0b }, |
| 1822 | { 7, 0x00022020, 0x0000118e, 0x00000101, 0x00000a0b }, |
| 1823 | { 8, 0x00022020, 0x00001192, 0x00000101, 0x00000a0b }, |
| 1824 | { 9, 0x00022020, 0x00001196, 0x00000101, 0x00000a0b }, |
| 1825 | { 10, 0x00022020, 0x0000119a, 0x00000101, 0x00000a0b }, |
| 1826 | { 11, 0x00022020, 0x0000119e, 0x00000101, 0x00000a0b }, |
| 1827 | { 12, 0x00022020, 0x000011a2, 0x00000101, 0x00000a0b }, |
| 1828 | { 13, 0x00022020, 0x000011a6, 0x00000101, 0x00000a0b }, |
| 1829 | { 14, 0x00022020, 0x000011ae, 0x00000101, 0x00000a1b }, |
| 1830 | |
| 1831 | /* 802.11 UNI / HyperLan 2 */ |
| 1832 | { 36, 0x00022010, 0x00018896, 0x00000101, 0x00000a1f }, |
| 1833 | { 40, 0x00022010, 0x0001889a, 0x00000101, 0x00000a1f }, |
| 1834 | { 44, 0x00022010, 0x0001889e, 0x00000101, 0x00000a1f }, |
| 1835 | { 48, 0x00022010, 0x000188a2, 0x00000101, 0x00000a1f }, |
| 1836 | { 52, 0x00022010, 0x000188a6, 0x00000101, 0x00000a1f }, |
| 1837 | { 66, 0x00022010, 0x000188aa, 0x00000101, 0x00000a1f }, |
| 1838 | { 60, 0x00022010, 0x000188ae, 0x00000101, 0x00000a1f }, |
| 1839 | { 64, 0x00022010, 0x000188b2, 0x00000101, 0x00000a1f }, |
| 1840 | |
| 1841 | /* 802.11 HyperLan 2 */ |
| 1842 | { 100, 0x00022010, 0x00008802, 0x00000101, 0x00000a0f }, |
| 1843 | { 104, 0x00022010, 0x00008806, 0x00000101, 0x00000a0f }, |
| 1844 | { 108, 0x00022010, 0x0000880a, 0x00000101, 0x00000a0f }, |
| 1845 | { 112, 0x00022010, 0x0000880e, 0x00000101, 0x00000a0f }, |
| 1846 | { 116, 0x00022010, 0x00008812, 0x00000101, 0x00000a0f }, |
| 1847 | { 120, 0x00022010, 0x00008816, 0x00000101, 0x00000a0f }, |
| 1848 | { 124, 0x00022010, 0x0000881a, 0x00000101, 0x00000a0f }, |
| 1849 | { 128, 0x00022010, 0x0000881e, 0x00000101, 0x00000a0f }, |
| 1850 | { 132, 0x00022010, 0x00008822, 0x00000101, 0x00000a0f }, |
| 1851 | { 136, 0x00022010, 0x00008826, 0x00000101, 0x00000a0f }, |
| 1852 | |
| 1853 | /* 802.11 UNII */ |
| 1854 | { 140, 0x00022010, 0x0000882a, 0x00000101, 0x00000a0f }, |
| 1855 | { 149, 0x00022020, 0x000090a6, 0x00000101, 0x00000a07 }, |
| 1856 | { 153, 0x00022020, 0x000090ae, 0x00000101, 0x00000a07 }, |
| 1857 | { 157, 0x00022020, 0x000090b6, 0x00000101, 0x00000a07 }, |
| 1858 | { 161, 0x00022020, 0x000090be, 0x00000101, 0x00000a07 }, |
| 1859 | }; |
| 1860 | |
Ivo van Doorn | 8c5e7a5 | 2008-08-04 16:38:47 +0200 | [diff] [blame] | 1861 | static int rt2500pci_probe_hw_mode(struct rt2x00_dev *rt2x00dev) |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1862 | { |
| 1863 | struct hw_mode_spec *spec = &rt2x00dev->spec; |
Ivo van Doorn | 8c5e7a5 | 2008-08-04 16:38:47 +0200 | [diff] [blame] | 1864 | struct channel_info *info; |
| 1865 | char *tx_power; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1866 | unsigned int i; |
| 1867 | |
| 1868 | /* |
| 1869 | * Initialize all hw fields. |
| 1870 | */ |
Johannes Berg | 30686bf | 2015-06-02 21:39:54 +0200 | [diff] [blame] | 1871 | ieee80211_hw_set(rt2x00dev->hw, PS_NULLFUNC_STACK); |
| 1872 | ieee80211_hw_set(rt2x00dev->hw, SUPPORTS_PS); |
| 1873 | ieee80211_hw_set(rt2x00dev->hw, HOST_BROADCAST_PS_BUFFERING); |
| 1874 | ieee80211_hw_set(rt2x00dev->hw, SIGNAL_DBM); |
Bruno Randolf | 566bfe5 | 2008-05-08 19:15:40 +0200 | [diff] [blame] | 1875 | |
Gertjan van Wingerde | 14a3bf8 | 2008-06-16 19:55:43 +0200 | [diff] [blame] | 1876 | SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1877 | SET_IEEE80211_PERM_ADDR(rt2x00dev->hw, |
| 1878 | rt2x00_eeprom_addr(rt2x00dev, |
| 1879 | EEPROM_MAC_ADDR_0)); |
| 1880 | |
| 1881 | /* |
Stanislaw Gruszka | 8b0df00 | 2014-01-29 17:54:17 +0100 | [diff] [blame] | 1882 | * Disable powersaving as default. |
| 1883 | */ |
| 1884 | rt2x00dev->hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT; |
| 1885 | |
| 1886 | /* |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1887 | * Initialize hw_mode information. |
| 1888 | */ |
Ivo van Doorn | 31562e8 | 2008-02-17 17:35:05 +0100 | [diff] [blame] | 1889 | spec->supported_bands = SUPPORT_BAND_2GHZ; |
| 1890 | spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1891 | |
Gertjan van Wingerde | 5122d89 | 2009-12-23 00:03:25 +0100 | [diff] [blame] | 1892 | if (rt2x00_rf(rt2x00dev, RF2522)) { |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1893 | spec->num_channels = ARRAY_SIZE(rf_vals_bg_2522); |
| 1894 | spec->channels = rf_vals_bg_2522; |
Gertjan van Wingerde | 5122d89 | 2009-12-23 00:03:25 +0100 | [diff] [blame] | 1895 | } else if (rt2x00_rf(rt2x00dev, RF2523)) { |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1896 | spec->num_channels = ARRAY_SIZE(rf_vals_bg_2523); |
| 1897 | spec->channels = rf_vals_bg_2523; |
Gertjan van Wingerde | 5122d89 | 2009-12-23 00:03:25 +0100 | [diff] [blame] | 1898 | } else if (rt2x00_rf(rt2x00dev, RF2524)) { |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1899 | spec->num_channels = ARRAY_SIZE(rf_vals_bg_2524); |
| 1900 | spec->channels = rf_vals_bg_2524; |
Gertjan van Wingerde | 5122d89 | 2009-12-23 00:03:25 +0100 | [diff] [blame] | 1901 | } else if (rt2x00_rf(rt2x00dev, RF2525)) { |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1902 | spec->num_channels = ARRAY_SIZE(rf_vals_bg_2525); |
| 1903 | spec->channels = rf_vals_bg_2525; |
Gertjan van Wingerde | 5122d89 | 2009-12-23 00:03:25 +0100 | [diff] [blame] | 1904 | } else if (rt2x00_rf(rt2x00dev, RF2525E)) { |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1905 | spec->num_channels = ARRAY_SIZE(rf_vals_bg_2525e); |
| 1906 | spec->channels = rf_vals_bg_2525e; |
Gertjan van Wingerde | 5122d89 | 2009-12-23 00:03:25 +0100 | [diff] [blame] | 1907 | } else if (rt2x00_rf(rt2x00dev, RF5222)) { |
Ivo van Doorn | 31562e8 | 2008-02-17 17:35:05 +0100 | [diff] [blame] | 1908 | spec->supported_bands |= SUPPORT_BAND_5GHZ; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1909 | spec->num_channels = ARRAY_SIZE(rf_vals_5222); |
| 1910 | spec->channels = rf_vals_5222; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1911 | } |
Ivo van Doorn | 8c5e7a5 | 2008-08-04 16:38:47 +0200 | [diff] [blame] | 1912 | |
| 1913 | /* |
| 1914 | * Create channel information array |
| 1915 | */ |
Joe Perches | baeb2ff | 2010-08-11 07:02:48 +0000 | [diff] [blame] | 1916 | info = kcalloc(spec->num_channels, sizeof(*info), GFP_KERNEL); |
Ivo van Doorn | 8c5e7a5 | 2008-08-04 16:38:47 +0200 | [diff] [blame] | 1917 | if (!info) |
| 1918 | return -ENOMEM; |
| 1919 | |
| 1920 | spec->channels_info = info; |
| 1921 | |
| 1922 | tx_power = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_START); |
Ivo van Doorn | 8d1331b | 2010-08-23 19:56:07 +0200 | [diff] [blame] | 1923 | for (i = 0; i < 14; i++) { |
| 1924 | info[i].max_power = MAX_TXPOWER; |
| 1925 | info[i].default_power1 = TXPOWER_FROM_DEV(tx_power[i]); |
| 1926 | } |
Ivo van Doorn | 8c5e7a5 | 2008-08-04 16:38:47 +0200 | [diff] [blame] | 1927 | |
| 1928 | if (spec->num_channels > 14) { |
Ivo van Doorn | 8d1331b | 2010-08-23 19:56:07 +0200 | [diff] [blame] | 1929 | for (i = 14; i < spec->num_channels; i++) { |
| 1930 | info[i].max_power = MAX_TXPOWER; |
| 1931 | info[i].default_power1 = DEFAULT_TXPOWER; |
| 1932 | } |
Ivo van Doorn | 8c5e7a5 | 2008-08-04 16:38:47 +0200 | [diff] [blame] | 1933 | } |
| 1934 | |
| 1935 | return 0; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1936 | } |
| 1937 | |
| 1938 | static int rt2500pci_probe_hw(struct rt2x00_dev *rt2x00dev) |
| 1939 | { |
| 1940 | int retval; |
Gertjan van Wingerde | a396e10 | 2012-08-31 19:22:11 +0200 | [diff] [blame] | 1941 | u32 reg; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1942 | |
| 1943 | /* |
| 1944 | * Allocate eeprom data. |
| 1945 | */ |
| 1946 | retval = rt2500pci_validate_eeprom(rt2x00dev); |
| 1947 | if (retval) |
| 1948 | return retval; |
| 1949 | |
| 1950 | retval = rt2500pci_init_eeprom(rt2x00dev); |
| 1951 | if (retval) |
| 1952 | return retval; |
| 1953 | |
| 1954 | /* |
Gertjan van Wingerde | a396e10 | 2012-08-31 19:22:11 +0200 | [diff] [blame] | 1955 | * Enable rfkill polling by setting GPIO direction of the |
| 1956 | * rfkill switch GPIO pin correctly. |
| 1957 | */ |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 1958 | rt2x00mmio_register_read(rt2x00dev, GPIOCSR, ®); |
Gertjan van Wingerde | a396e10 | 2012-08-31 19:22:11 +0200 | [diff] [blame] | 1959 | rt2x00_set_field32(®, GPIOCSR_DIR0, 1); |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 1960 | rt2x00mmio_register_write(rt2x00dev, GPIOCSR, reg); |
Gertjan van Wingerde | a396e10 | 2012-08-31 19:22:11 +0200 | [diff] [blame] | 1961 | |
| 1962 | /* |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1963 | * Initialize hw specifications. |
| 1964 | */ |
Ivo van Doorn | 8c5e7a5 | 2008-08-04 16:38:47 +0200 | [diff] [blame] | 1965 | retval = rt2500pci_probe_hw_mode(rt2x00dev); |
| 1966 | if (retval) |
| 1967 | return retval; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1968 | |
| 1969 | /* |
Gertjan van Wingerde | c4da004 | 2008-06-16 19:56:31 +0200 | [diff] [blame] | 1970 | * This device requires the atim queue and DMA-mapped skbs. |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1971 | */ |
Ivo van Doorn | 7dab73b | 2011-04-18 15:27:06 +0200 | [diff] [blame] | 1972 | __set_bit(REQUIRE_ATIM_QUEUE, &rt2x00dev->cap_flags); |
| 1973 | __set_bit(REQUIRE_DMA, &rt2x00dev->cap_flags); |
| 1974 | __set_bit(REQUIRE_SW_SEQNO, &rt2x00dev->cap_flags); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1975 | |
| 1976 | /* |
| 1977 | * Set the rssi offset. |
| 1978 | */ |
| 1979 | rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET; |
| 1980 | |
| 1981 | return 0; |
| 1982 | } |
| 1983 | |
| 1984 | /* |
| 1985 | * IEEE80211 stack callback functions. |
| 1986 | */ |
Eliad Peller | 37a41b4 | 2011-09-21 14:06:11 +0300 | [diff] [blame] | 1987 | static u64 rt2500pci_get_tsf(struct ieee80211_hw *hw, |
| 1988 | struct ieee80211_vif *vif) |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1989 | { |
| 1990 | struct rt2x00_dev *rt2x00dev = hw->priv; |
| 1991 | u64 tsf; |
| 1992 | u32 reg; |
| 1993 | |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 1994 | rt2x00mmio_register_read(rt2x00dev, CSR17, ®); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1995 | tsf = (u64) rt2x00_get_field32(reg, CSR17_HIGH_TSFTIMER) << 32; |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 1996 | rt2x00mmio_register_read(rt2x00dev, CSR16, ®); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1997 | tsf |= rt2x00_get_field32(reg, CSR16_LOW_TSFTIMER); |
| 1998 | |
| 1999 | return tsf; |
| 2000 | } |
| 2001 | |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2002 | static int rt2500pci_tx_last_beacon(struct ieee80211_hw *hw) |
| 2003 | { |
| 2004 | struct rt2x00_dev *rt2x00dev = hw->priv; |
| 2005 | u32 reg; |
| 2006 | |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 2007 | rt2x00mmio_register_read(rt2x00dev, CSR15, ®); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2008 | return rt2x00_get_field32(reg, CSR15_BEACON_SENT); |
| 2009 | } |
| 2010 | |
| 2011 | static const struct ieee80211_ops rt2500pci_mac80211_ops = { |
| 2012 | .tx = rt2x00mac_tx, |
Johannes Berg | 4150c57 | 2007-09-17 01:29:23 -0400 | [diff] [blame] | 2013 | .start = rt2x00mac_start, |
| 2014 | .stop = rt2x00mac_stop, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2015 | .add_interface = rt2x00mac_add_interface, |
| 2016 | .remove_interface = rt2x00mac_remove_interface, |
| 2017 | .config = rt2x00mac_config, |
Ivo van Doorn | 3a643d2 | 2008-03-25 14:13:18 +0100 | [diff] [blame] | 2018 | .configure_filter = rt2x00mac_configure_filter, |
Ivo van Doorn | d8147f9 | 2010-07-11 12:24:47 +0200 | [diff] [blame] | 2019 | .sw_scan_start = rt2x00mac_sw_scan_start, |
| 2020 | .sw_scan_complete = rt2x00mac_sw_scan_complete, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2021 | .get_stats = rt2x00mac_get_stats, |
Johannes Berg | 471b3ef | 2007-12-28 14:32:58 +0100 | [diff] [blame] | 2022 | .bss_info_changed = rt2x00mac_bss_info_changed, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2023 | .conf_tx = rt2x00mac_conf_tx, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2024 | .get_tsf = rt2500pci_get_tsf, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2025 | .tx_last_beacon = rt2500pci_tx_last_beacon, |
Ivo van Doorn | e47a5cd | 2009-07-01 15:17:35 +0200 | [diff] [blame] | 2026 | .rfkill_poll = rt2x00mac_rfkill_poll, |
Ivo van Doorn | f44df18 | 2010-11-04 20:40:11 +0100 | [diff] [blame] | 2027 | .flush = rt2x00mac_flush, |
Ivo van Doorn | 0ed7b3c | 2011-04-18 15:35:12 +0200 | [diff] [blame] | 2028 | .set_antenna = rt2x00mac_set_antenna, |
| 2029 | .get_antenna = rt2x00mac_get_antenna, |
Ivo van Doorn | e7dee44 | 2011-04-18 15:34:41 +0200 | [diff] [blame] | 2030 | .get_ringparam = rt2x00mac_get_ringparam, |
Gertjan van Wingerde | 5f0dd29 | 2011-07-06 23:00:21 +0200 | [diff] [blame] | 2031 | .tx_frames_pending = rt2x00mac_tx_frames_pending, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2032 | }; |
| 2033 | |
| 2034 | static const struct rt2x00lib_ops rt2500pci_rt2x00_ops = { |
| 2035 | .irq_handler = rt2500pci_interrupt, |
Helmut Schaa | 16222a0 | 2011-01-30 13:19:37 +0100 | [diff] [blame] | 2036 | .txstatus_tasklet = rt2500pci_txstatus_tasklet, |
| 2037 | .tbtt_tasklet = rt2500pci_tbtt_tasklet, |
| 2038 | .rxdone_tasklet = rt2500pci_rxdone_tasklet, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2039 | .probe_hw = rt2500pci_probe_hw, |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 2040 | .initialize = rt2x00mmio_initialize, |
| 2041 | .uninitialize = rt2x00mmio_uninitialize, |
Ivo van Doorn | 798b7ad | 2008-11-08 15:25:33 +0100 | [diff] [blame] | 2042 | .get_entry_state = rt2500pci_get_entry_state, |
| 2043 | .clear_entry = rt2500pci_clear_entry, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2044 | .set_device_state = rt2500pci_set_device_state, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2045 | .rfkill_poll = rt2500pci_rfkill_poll, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2046 | .link_stats = rt2500pci_link_stats, |
| 2047 | .reset_tuner = rt2500pci_reset_tuner, |
| 2048 | .link_tuner = rt2500pci_link_tuner, |
Ivo van Doorn | dbba306 | 2010-12-13 12:34:54 +0100 | [diff] [blame] | 2049 | .start_queue = rt2500pci_start_queue, |
| 2050 | .kick_queue = rt2500pci_kick_queue, |
| 2051 | .stop_queue = rt2500pci_stop_queue, |
Gabor Juhos | c517123 | 2013-04-05 08:27:02 +0200 | [diff] [blame] | 2052 | .flush_queue = rt2x00mmio_flush_queue, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2053 | .write_tx_desc = rt2500pci_write_tx_desc, |
Ivo van Doorn | bd88a78 | 2008-07-09 15:12:44 +0200 | [diff] [blame] | 2054 | .write_beacon = rt2500pci_write_beacon, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2055 | .fill_rxdone = rt2500pci_fill_rxdone, |
Ivo van Doorn | 3a643d2 | 2008-03-25 14:13:18 +0100 | [diff] [blame] | 2056 | .config_filter = rt2500pci_config_filter, |
Ivo van Doorn | 6bb40dd | 2008-02-03 15:49:59 +0100 | [diff] [blame] | 2057 | .config_intf = rt2500pci_config_intf, |
Ivo van Doorn | 7281037 | 2008-03-09 22:46:18 +0100 | [diff] [blame] | 2058 | .config_erp = rt2500pci_config_erp, |
Ivo van Doorn | e4ea1c4 | 2008-10-29 17:17:57 +0100 | [diff] [blame] | 2059 | .config_ant = rt2500pci_config_ant, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2060 | .config = rt2500pci_config, |
| 2061 | }; |
| 2062 | |
Gabor Juhos | 7c03082 | 2013-06-04 13:40:47 +0200 | [diff] [blame] | 2063 | static void rt2500pci_queue_init(struct data_queue *queue) |
| 2064 | { |
| 2065 | switch (queue->qid) { |
| 2066 | case QID_RX: |
| 2067 | queue->limit = 32; |
| 2068 | queue->data_size = DATA_FRAME_SIZE; |
| 2069 | queue->desc_size = RXD_DESC_SIZE; |
| 2070 | queue->priv_size = sizeof(struct queue_entry_priv_mmio); |
| 2071 | break; |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 2072 | |
Gabor Juhos | 7c03082 | 2013-06-04 13:40:47 +0200 | [diff] [blame] | 2073 | case QID_AC_VO: |
| 2074 | case QID_AC_VI: |
| 2075 | case QID_AC_BE: |
| 2076 | case QID_AC_BK: |
| 2077 | queue->limit = 32; |
| 2078 | queue->data_size = DATA_FRAME_SIZE; |
| 2079 | queue->desc_size = TXD_DESC_SIZE; |
| 2080 | queue->priv_size = sizeof(struct queue_entry_priv_mmio); |
| 2081 | break; |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 2082 | |
Gabor Juhos | 7c03082 | 2013-06-04 13:40:47 +0200 | [diff] [blame] | 2083 | case QID_BEACON: |
| 2084 | queue->limit = 1; |
| 2085 | queue->data_size = MGMT_FRAME_SIZE; |
| 2086 | queue->desc_size = TXD_DESC_SIZE; |
| 2087 | queue->priv_size = sizeof(struct queue_entry_priv_mmio); |
| 2088 | break; |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 2089 | |
Gabor Juhos | 7c03082 | 2013-06-04 13:40:47 +0200 | [diff] [blame] | 2090 | case QID_ATIM: |
| 2091 | queue->limit = 8; |
| 2092 | queue->data_size = DATA_FRAME_SIZE; |
| 2093 | queue->desc_size = TXD_DESC_SIZE; |
| 2094 | queue->priv_size = sizeof(struct queue_entry_priv_mmio); |
| 2095 | break; |
| 2096 | |
| 2097 | default: |
| 2098 | BUG(); |
| 2099 | break; |
| 2100 | } |
| 2101 | } |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 2102 | |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2103 | static const struct rt2x00_ops rt2500pci_ops = { |
Gertjan van Wingerde | 04d0362 | 2009-11-23 22:44:51 +0100 | [diff] [blame] | 2104 | .name = KBUILD_MODNAME, |
Gertjan van Wingerde | 04d0362 | 2009-11-23 22:44:51 +0100 | [diff] [blame] | 2105 | .max_ap_intf = 1, |
| 2106 | .eeprom_size = EEPROM_SIZE, |
| 2107 | .rf_size = RF_SIZE, |
| 2108 | .tx_queues = NUM_TX_QUEUES, |
Gabor Juhos | 7c03082 | 2013-06-04 13:40:47 +0200 | [diff] [blame] | 2109 | .queue_init = rt2500pci_queue_init, |
Gertjan van Wingerde | 04d0362 | 2009-11-23 22:44:51 +0100 | [diff] [blame] | 2110 | .lib = &rt2500pci_rt2x00_ops, |
| 2111 | .hw = &rt2500pci_mac80211_ops, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2112 | #ifdef CONFIG_RT2X00_LIB_DEBUGFS |
Gertjan van Wingerde | 04d0362 | 2009-11-23 22:44:51 +0100 | [diff] [blame] | 2113 | .debugfs = &rt2500pci_rt2x00debug, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2114 | #endif /* CONFIG_RT2X00_LIB_DEBUGFS */ |
| 2115 | }; |
| 2116 | |
| 2117 | /* |
| 2118 | * RT2500pci module information. |
| 2119 | */ |
Benoit Taine | 9baa3c3 | 2014-08-08 15:56:03 +0200 | [diff] [blame] | 2120 | static const struct pci_device_id rt2500pci_device_table[] = { |
Gertjan van Wingerde | e01ae27 | 2011-04-18 15:32:13 +0200 | [diff] [blame] | 2121 | { PCI_DEVICE(0x1814, 0x0201) }, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2122 | { 0, } |
| 2123 | }; |
| 2124 | |
| 2125 | MODULE_AUTHOR(DRV_PROJECT); |
| 2126 | MODULE_VERSION(DRV_VERSION); |
| 2127 | MODULE_DESCRIPTION("Ralink RT2500 PCI & PCMCIA Wireless LAN driver."); |
| 2128 | MODULE_SUPPORTED_DEVICE("Ralink RT2560 PCI & PCMCIA chipset based cards"); |
| 2129 | MODULE_DEVICE_TABLE(pci, rt2500pci_device_table); |
| 2130 | MODULE_LICENSE("GPL"); |
| 2131 | |
Gertjan van Wingerde | e01ae27 | 2011-04-18 15:32:13 +0200 | [diff] [blame] | 2132 | static int rt2500pci_probe(struct pci_dev *pci_dev, |
| 2133 | const struct pci_device_id *id) |
| 2134 | { |
| 2135 | return rt2x00pci_probe(pci_dev, &rt2500pci_ops); |
| 2136 | } |
| 2137 | |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2138 | static struct pci_driver rt2500pci_driver = { |
Ivo van Doorn | 2360157 | 2007-11-27 21:47:34 +0100 | [diff] [blame] | 2139 | .name = KBUILD_MODNAME, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2140 | .id_table = rt2500pci_device_table, |
Gertjan van Wingerde | e01ae27 | 2011-04-18 15:32:13 +0200 | [diff] [blame] | 2141 | .probe = rt2500pci_probe, |
Bill Pemberton | 6920235 | 2012-12-03 09:56:39 -0500 | [diff] [blame] | 2142 | .remove = rt2x00pci_remove, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 2143 | .suspend = rt2x00pci_suspend, |
| 2144 | .resume = rt2x00pci_resume, |
| 2145 | }; |
| 2146 | |
Axel Lin | 5b0a3b7 | 2012-04-14 10:38:36 +0800 | [diff] [blame] | 2147 | module_pci_driver(rt2500pci_driver); |