blob: 7c740cf50f7c28480ef029398d8dde2cd28edf18 [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujithcee075a2009-03-13 09:07:23 +05302 * Copyright (c) 2008-2009 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#ifndef ATH9K_H
18#define ATH9K_H
19
Sujith394cf0a2009-02-09 13:26:54 +053020#include <linux/etherdevice.h>
21#include <linux/device.h>
22#include <net/mac80211.h>
23#include <linux/leds.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070024
Sujith394cf0a2009-02-09 13:26:54 +053025#include "hw.h"
26#include "rc.h"
27#include "debug.h"
Luis R. Rodriguezd15dd3e2009-08-12 09:56:59 -070028#include "../ath.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070029
Sujith394cf0a2009-02-09 13:26:54 +053030struct ath_node;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070031
Sujith394cf0a2009-02-09 13:26:54 +053032/* Macro to expand scalars to 64-bit objects */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070033
Sujith394cf0a2009-02-09 13:26:54 +053034#define ito64(x) (sizeof(x) == 8) ? \
35 (((unsigned long long int)(x)) & (0xff)) : \
36 (sizeof(x) == 16) ? \
37 (((unsigned long long int)(x)) & 0xffff) : \
38 ((sizeof(x) == 32) ? \
39 (((unsigned long long int)(x)) & 0xffffffff) : \
40 (unsigned long long int)(x))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070041
Sujith394cf0a2009-02-09 13:26:54 +053042/* increment with wrap-around */
43#define INCR(_l, _sz) do { \
44 (_l)++; \
45 (_l) &= ((_sz) - 1); \
46 } while (0)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070047
Sujith394cf0a2009-02-09 13:26:54 +053048/* decrement with wrap-around */
49#define DECR(_l, _sz) do { \
50 (_l)--; \
51 (_l) &= ((_sz) - 1); \
52 } while (0)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070053
Sujith394cf0a2009-02-09 13:26:54 +053054#define A_MAX(a, b) ((a) > (b) ? (a) : (b))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070055
Alexander Beregalov0ee904c2009-04-11 14:50:23 +000056#define ASSERT(exp) BUG_ON(!(exp))
Sujith394cf0a2009-02-09 13:26:54 +053057
58#define TSF_TO_TU(_h,_l) \
59 ((((u32)(_h)) << 22) | (((u32)(_l)) >> 10))
60
61#define ATH_TXQ_SETUP(sc, i) ((sc)->tx.txqsetup & (1<<i))
62
Sujith394cf0a2009-02-09 13:26:54 +053063struct ath_config {
64 u32 ath_aggr_prot;
65 u16 txpowlimit;
66 u8 cabqReadytime;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070067};
68
Sujith394cf0a2009-02-09 13:26:54 +053069/*************************/
70/* Descriptor Management */
71/*************************/
72
73#define ATH_TXBUF_RESET(_bf) do { \
Sujitha119cc42009-03-30 15:28:38 +053074 (_bf)->bf_stale = false; \
Sujith394cf0a2009-02-09 13:26:54 +053075 (_bf)->bf_lastbf = NULL; \
76 (_bf)->bf_next = NULL; \
77 memset(&((_bf)->bf_state), 0, \
78 sizeof(struct ath_buf_state)); \
79 } while (0)
80
Sujitha119cc42009-03-30 15:28:38 +053081#define ATH_RXBUF_RESET(_bf) do { \
82 (_bf)->bf_stale = false; \
83 } while (0)
84
Sujith394cf0a2009-02-09 13:26:54 +053085/**
86 * enum buffer_type - Buffer type flags
87 *
88 * @BUF_HT: Send this buffer using HT capabilities
89 * @BUF_AMPDU: This buffer is an ampdu, as part of an aggregate (during TX)
90 * @BUF_AGGR: Indicates whether the buffer can be aggregated
91 * (used in aggregation scheduling)
92 * @BUF_RETRY: Indicates whether the buffer is retried
93 * @BUF_XRETRY: To denote excessive retries of the buffer
94 */
95enum buffer_type {
96 BUF_HT = BIT(1),
97 BUF_AMPDU = BIT(2),
98 BUF_AGGR = BIT(3),
99 BUF_RETRY = BIT(4),
100 BUF_XRETRY = BIT(5),
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700101};
102
Sujith394cf0a2009-02-09 13:26:54 +0530103struct ath_buf_state {
Sujith17d79042009-02-09 13:27:03 +0530104 int bfs_nframes;
105 u16 bfs_al;
106 u16 bfs_frmlen;
107 int bfs_seqno;
108 int bfs_tidno;
109 int bfs_retries;
Sujitha119cc42009-03-30 15:28:38 +0530110 u8 bf_type;
Sujith394cf0a2009-02-09 13:26:54 +0530111 u32 bfs_keyix;
112 enum ath9k_key_type bfs_keytype;
113};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700114
Sujith394cf0a2009-02-09 13:26:54 +0530115#define bf_nframes bf_state.bfs_nframes
116#define bf_al bf_state.bfs_al
117#define bf_frmlen bf_state.bfs_frmlen
118#define bf_retries bf_state.bfs_retries
119#define bf_seqno bf_state.bfs_seqno
120#define bf_tidno bf_state.bfs_tidno
121#define bf_keyix bf_state.bfs_keyix
122#define bf_keytype bf_state.bfs_keytype
123#define bf_isht(bf) (bf->bf_state.bf_type & BUF_HT)
124#define bf_isampdu(bf) (bf->bf_state.bf_type & BUF_AMPDU)
125#define bf_isaggr(bf) (bf->bf_state.bf_type & BUF_AGGR)
126#define bf_isretried(bf) (bf->bf_state.bf_type & BUF_RETRY)
127#define bf_isxretried(bf) (bf->bf_state.bf_type & BUF_XRETRY)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700128
Sujith394cf0a2009-02-09 13:26:54 +0530129struct ath_buf {
130 struct list_head list;
131 struct ath_buf *bf_lastbf; /* last buf of this unit (a frame or
132 an aggregate) */
133 struct ath_buf *bf_next; /* next subframe in the aggregate */
Sujitha22be222009-03-30 15:28:36 +0530134 struct sk_buff *bf_mpdu; /* enclosing frame structure */
Sujith394cf0a2009-02-09 13:26:54 +0530135 struct ath_desc *bf_desc; /* virtual addr of desc */
136 dma_addr_t bf_daddr; /* physical addr of desc */
137 dma_addr_t bf_buf_addr; /* physical addr of data buffer */
Sujitha119cc42009-03-30 15:28:38 +0530138 bool bf_stale;
Sujith17d79042009-02-09 13:27:03 +0530139 u16 bf_flags;
140 struct ath_buf_state bf_state;
Sujith394cf0a2009-02-09 13:26:54 +0530141 dma_addr_t bf_dmacontext;
142};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700143
Sujith394cf0a2009-02-09 13:26:54 +0530144struct ath_descdma {
Sujith17d79042009-02-09 13:27:03 +0530145 struct ath_desc *dd_desc;
146 dma_addr_t dd_desc_paddr;
147 u32 dd_desc_len;
148 struct ath_buf *dd_bufptr;
Sujith394cf0a2009-02-09 13:26:54 +0530149};
150
151int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
152 struct list_head *head, const char *name,
153 int nbuf, int ndesc);
154void ath_descdma_cleanup(struct ath_softc *sc, struct ath_descdma *dd,
155 struct list_head *head);
156
157/***********/
158/* RX / TX */
159/***********/
160
161#define ATH_MAX_ANTENNA 3
162#define ATH_RXBUF 512
163#define WME_NUM_TID 16
164#define ATH_TXBUF 512
165#define ATH_TXMAXTRY 13
Sujith394cf0a2009-02-09 13:26:54 +0530166#define ATH_MGT_TXMAXTRY 4
167#define WME_BA_BMP_SIZE 64
168#define WME_MAX_BA WME_BA_BMP_SIZE
169#define ATH_TID_MAX_BUFS (2 * WME_MAX_BA)
170
171#define TID_TO_WME_AC(_tid) \
172 ((((_tid) == 0) || ((_tid) == 3)) ? WME_AC_BE : \
173 (((_tid) == 1) || ((_tid) == 2)) ? WME_AC_BK : \
174 (((_tid) == 4) || ((_tid) == 5)) ? WME_AC_VI : \
175 WME_AC_VO)
176
177#define WME_AC_BE 0
178#define WME_AC_BK 1
179#define WME_AC_VI 2
180#define WME_AC_VO 3
181#define WME_NUM_AC 4
182
183#define ADDBA_EXCHANGE_ATTEMPTS 10
184#define ATH_AGGR_DELIM_SZ 4
185#define ATH_AGGR_MINPLEN 256 /* in bytes, minimum packet length */
186/* number of delimiters for encryption padding */
187#define ATH_AGGR_ENCRYPTDELIM 10
188/* minimum h/w qdepth to be sustained to maximize aggregation */
189#define ATH_AGGR_MIN_QDEPTH 2
190#define ATH_AMPDU_SUBFRAME_DEFAULT 32
191#define ATH_AMPDU_LIMIT_MAX (64 * 1024 - 1)
Sujith394cf0a2009-02-09 13:26:54 +0530192
193#define IEEE80211_SEQ_SEQ_SHIFT 4
194#define IEEE80211_SEQ_MAX 4096
Sujith394cf0a2009-02-09 13:26:54 +0530195#define IEEE80211_WEP_IVLEN 3
196#define IEEE80211_WEP_KIDLEN 1
197#define IEEE80211_WEP_CRCLEN 4
198#define IEEE80211_MAX_MPDU_LEN (3840 + FCS_LEN + \
199 (IEEE80211_WEP_IVLEN + \
200 IEEE80211_WEP_KIDLEN + \
201 IEEE80211_WEP_CRCLEN))
202
203/* return whether a bit at index _n in bitmap _bm is set
204 * _sz is the size of the bitmap */
205#define ATH_BA_ISSET(_bm, _n) (((_n) < (WME_BA_BMP_SIZE)) && \
206 ((_bm)[(_n) >> 5] & (1 << ((_n) & 31))))
207
208/* return block-ack bitmap index given sequence and starting sequence */
209#define ATH_BA_INDEX(_st, _seq) (((_seq) - (_st)) & (IEEE80211_SEQ_MAX - 1))
210
211/* returns delimiter padding required given the packet length */
212#define ATH_AGGR_GET_NDELIM(_len) \
213 (((((_len) + ATH_AGGR_DELIM_SZ) < ATH_AGGR_MINPLEN) ? \
214 (ATH_AGGR_MINPLEN - (_len) - ATH_AGGR_DELIM_SZ) : 0) >> 2)
215
216#define BAW_WITHIN(_start, _bawsz, _seqno) \
217 ((((_seqno) - (_start)) & 4095) < (_bawsz))
218
219#define ATH_DS_BA_SEQ(_ds) ((_ds)->ds_us.tx.ts_seqnum)
220#define ATH_DS_BA_BITMAP(_ds) (&(_ds)->ds_us.tx.ba_low)
221#define ATH_DS_TX_BA(_ds) ((_ds)->ds_us.tx.ts_flags & ATH9K_TX_BA)
222#define ATH_AN_2_TID(_an, _tidno) (&(_an)->tid[(_tidno)])
223
Senthil Balasubramanian164ace32009-07-14 20:17:09 -0400224#define ATH_TX_COMPLETE_POLL_INT 1000
225
Sujith394cf0a2009-02-09 13:26:54 +0530226enum ATH_AGGR_STATUS {
227 ATH_AGGR_DONE,
228 ATH_AGGR_BAW_CLOSED,
229 ATH_AGGR_LIMITED,
230};
231
232struct ath_txq {
Sujith17d79042009-02-09 13:27:03 +0530233 u32 axq_qnum;
234 u32 *axq_link;
235 struct list_head axq_q;
Sujith394cf0a2009-02-09 13:26:54 +0530236 spinlock_t axq_lock;
Sujith17d79042009-02-09 13:27:03 +0530237 u32 axq_depth;
238 u8 axq_aggr_depth;
Sujith17d79042009-02-09 13:27:03 +0530239 bool stopped;
Senthil Balasubramanian164ace32009-07-14 20:17:09 -0400240 bool axq_tx_inprogress;
Sujith17d79042009-02-09 13:27:03 +0530241 struct ath_buf *axq_linkbuf;
Sujith394cf0a2009-02-09 13:26:54 +0530242
243 /* first desc of the last descriptor that contains CTS */
244 struct ath_desc *axq_lastdsWithCTS;
245
246 /* final desc of the gating desc that determines whether
247 lastdsWithCTS has been DMA'ed or not */
248 struct ath_desc *axq_gatingds;
249
250 struct list_head axq_acq;
251};
252
253#define AGGR_CLEANUP BIT(1)
254#define AGGR_ADDBA_COMPLETE BIT(2)
255#define AGGR_ADDBA_PROGRESS BIT(3)
256
Sujith394cf0a2009-02-09 13:26:54 +0530257struct ath_atx_tid {
Sujith17d79042009-02-09 13:27:03 +0530258 struct list_head list;
259 struct list_head buf_q;
Sujith394cf0a2009-02-09 13:26:54 +0530260 struct ath_node *an;
261 struct ath_atx_ac *ac;
Sujith17d79042009-02-09 13:27:03 +0530262 struct ath_buf *tx_buf[ATH_TID_MAX_BUFS];
Sujith394cf0a2009-02-09 13:26:54 +0530263 u16 seq_start;
264 u16 seq_next;
265 u16 baw_size;
266 int tidno;
Sujith17d79042009-02-09 13:27:03 +0530267 int baw_head; /* first un-acked tx buffer */
268 int baw_tail; /* next unused tx buffer slot */
Sujith394cf0a2009-02-09 13:26:54 +0530269 int sched;
270 int paused;
271 u8 state;
Sujith394cf0a2009-02-09 13:26:54 +0530272};
273
Sujith394cf0a2009-02-09 13:26:54 +0530274struct ath_atx_ac {
Sujith17d79042009-02-09 13:27:03 +0530275 int sched;
276 int qnum;
277 struct list_head list;
278 struct list_head tid_q;
Sujith394cf0a2009-02-09 13:26:54 +0530279};
280
Sujith394cf0a2009-02-09 13:26:54 +0530281struct ath_tx_control {
282 struct ath_txq *txq;
283 int if_id;
Jouni Malinenf0ed85c2009-03-03 19:23:31 +0200284 enum ath9k_internal_frame_type frame_type;
Sujith394cf0a2009-02-09 13:26:54 +0530285};
286
Sujith394cf0a2009-02-09 13:26:54 +0530287#define ATH_TX_ERROR 0x01
288#define ATH_TX_XRETRY 0x02
289#define ATH_TX_BAR 0x04
Sujith394cf0a2009-02-09 13:26:54 +0530290
Senthil Balasubramaniana59b5a52009-07-14 20:17:07 -0400291#define ATH_RSSI_LPF_LEN 10
292#define RSSI_LPF_THRESHOLD -20
293#define ATH9K_RSSI_BAD 0x80
294#define ATH_RSSI_EP_MULTIPLIER (1<<7)
295#define ATH_EP_MUL(x, mul) ((x) * (mul))
296#define ATH_RSSI_IN(x) (ATH_EP_MUL((x), ATH_RSSI_EP_MULTIPLIER))
297#define ATH_LPF_RSSI(x, y, len) \
298 ((x != ATH_RSSI_DUMMY_MARKER) ? (((x) * ((len) - 1) + (y)) / (len)) : (y))
299#define ATH_RSSI_LPF(x, y) do { \
300 if ((y) >= RSSI_LPF_THRESHOLD) \
301 x = ATH_LPF_RSSI((x), ATH_RSSI_IN((y)), ATH_RSSI_LPF_LEN); \
302} while (0)
303#define ATH_EP_RND(x, mul) \
304 ((((x)%(mul)) >= ((mul)/2)) ? ((x) + ((mul) - 1)) / (mul) : (x)/(mul))
305
Sujith394cf0a2009-02-09 13:26:54 +0530306struct ath_node {
307 struct ath_softc *an_sc;
308 struct ath_atx_tid tid[WME_NUM_TID];
309 struct ath_atx_ac ac[WME_NUM_AC];
310 u16 maxampdu;
311 u8 mpdudensity;
Senthil Balasubramaniana59b5a52009-07-14 20:17:07 -0400312 int last_rssi;
Sujith394cf0a2009-02-09 13:26:54 +0530313};
314
315struct ath_tx {
316 u16 seq_no;
317 u32 txqsetup;
318 int hwq_map[ATH9K_WME_AC_VO+1];
319 spinlock_t txbuflock;
320 struct list_head txbuf;
321 struct ath_txq txq[ATH9K_NUM_TX_QUEUES];
322 struct ath_descdma txdma;
323};
324
325struct ath_rx {
326 u8 defant;
327 u8 rxotherant;
328 u32 *rxlink;
329 int bufsize;
330 unsigned int rxfilter;
331 spinlock_t rxflushlock;
332 spinlock_t rxbuflock;
333 struct list_head rxbuf;
334 struct ath_descdma rxdma;
335};
336
337int ath_startrecv(struct ath_softc *sc);
338bool ath_stoprecv(struct ath_softc *sc);
339void ath_flushrecv(struct ath_softc *sc);
340u32 ath_calcrxfilter(struct ath_softc *sc);
341int ath_rx_init(struct ath_softc *sc, int nbufs);
342void ath_rx_cleanup(struct ath_softc *sc);
343int ath_rx_tasklet(struct ath_softc *sc, int flush);
344struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype);
345void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq);
346int ath_tx_setup(struct ath_softc *sc, int haltype);
347void ath_drain_all_txq(struct ath_softc *sc, bool retry_tx);
348void ath_draintxq(struct ath_softc *sc,
349 struct ath_txq *txq, bool retry_tx);
350void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an);
351void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an);
352void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq);
353int ath_tx_init(struct ath_softc *sc, int nbufs);
Sujith797fe5cb2009-03-30 15:28:45 +0530354void ath_tx_cleanup(struct ath_softc *sc);
Sujith394cf0a2009-02-09 13:26:54 +0530355struct ath_txq *ath_test_get_txq(struct ath_softc *sc, struct sk_buff *skb);
356int ath_txq_update(struct ath_softc *sc, int qnum,
357 struct ath9k_tx_queue_info *q);
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200358int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
Sujith394cf0a2009-02-09 13:26:54 +0530359 struct ath_tx_control *txctl);
360void ath_tx_tasklet(struct ath_softc *sc);
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200361void ath_tx_cabq(struct ieee80211_hw *hw, struct sk_buff *skb);
Sujith394cf0a2009-02-09 13:26:54 +0530362bool ath_tx_aggr_check(struct ath_softc *sc, struct ath_node *an, u8 tidno);
Sujithf83da962009-07-23 15:32:37 +0530363void ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
364 u16 tid, u16 *ssn);
365void ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
Sujith394cf0a2009-02-09 13:26:54 +0530366void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
367
368/********/
Sujith17d79042009-02-09 13:27:03 +0530369/* VIFs */
Sujith394cf0a2009-02-09 13:26:54 +0530370/********/
371
Sujith17d79042009-02-09 13:27:03 +0530372struct ath_vif {
Sujith394cf0a2009-02-09 13:26:54 +0530373 int av_bslot;
Jouni Malinen4ed96f02009-03-12 21:53:23 +0200374 __le64 tsf_adjust; /* TSF adjustment for staggered beacons */
Sujith394cf0a2009-02-09 13:26:54 +0530375 enum nl80211_iftype av_opmode;
376 struct ath_buf *av_bcbuf;
377 struct ath_tx_control av_btxctl;
Jouni Malinenf0ed85c2009-03-03 19:23:31 +0200378 u8 bssid[ETH_ALEN]; /* current BSSID from config_interface */
Sujith394cf0a2009-02-09 13:26:54 +0530379};
380
381/*******************/
382/* Beacon Handling */
383/*******************/
384
385/*
386 * Regardless of the number of beacons we stagger, (i.e. regardless of the
387 * number of BSSIDs) if a given beacon does not go out even after waiting this
388 * number of beacon intervals, the game's up.
389 */
390#define BSTUCK_THRESH (9 * ATH_BCBUF)
Jouni Malinen4ed96f02009-03-12 21:53:23 +0200391#define ATH_BCBUF 4
Sujith394cf0a2009-02-09 13:26:54 +0530392#define ATH_DEFAULT_BINTVAL 100 /* TU */
393#define ATH_DEFAULT_BMISS_LIMIT 10
394#define IEEE80211_MS_TO_TU(x) (((x) * 1000) / 1024)
395
396struct ath_beacon_config {
397 u16 beacon_interval;
398 u16 listen_interval;
399 u16 dtim_period;
400 u16 bmiss_timeout;
401 u8 dtim_count;
Sujith86b89ee2008-08-07 10:54:57 +0530402};
403
Sujith394cf0a2009-02-09 13:26:54 +0530404struct ath_beacon {
405 enum {
406 OK, /* no change needed */
407 UPDATE, /* update pending */
408 COMMIT /* beacon sent, commit change */
409 } updateslot; /* slot time update fsm */
410
411 u32 beaconq;
412 u32 bmisscnt;
413 u32 ast_be_xmit;
414 u64 bc_tstamp;
Jouni Malinen2c3db3d2009-03-03 19:23:26 +0200415 struct ieee80211_vif *bslot[ATH_BCBUF];
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200416 struct ath_wiphy *bslot_aphy[ATH_BCBUF];
Sujith394cf0a2009-02-09 13:26:54 +0530417 int slottime;
418 int slotupdate;
419 struct ath9k_tx_queue_info beacon_qi;
420 struct ath_descdma bdma;
421 struct ath_txq *cabq;
422 struct list_head bbuf;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700423};
424
Sujith9fc9ab02009-03-03 10:16:51 +0530425void ath_beacon_tasklet(unsigned long data);
Jouni Malinen2c3db3d2009-03-03 19:23:26 +0200426void ath_beacon_config(struct ath_softc *sc, struct ieee80211_vif *vif);
Sujithcbe61d82009-02-09 13:27:12 +0530427int ath_beaconq_setup(struct ath_hw *ah);
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200428int ath_beacon_alloc(struct ath_wiphy *aphy, struct ieee80211_vif *vif);
Sujith17d79042009-02-09 13:27:03 +0530429void ath_beacon_return(struct ath_softc *sc, struct ath_vif *avp);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700430
Sujith394cf0a2009-02-09 13:26:54 +0530431/*******/
Sujithf1dc5602008-10-29 10:16:30 +0530432/* ANI */
Sujith394cf0a2009-02-09 13:26:54 +0530433/*******/
Sujithf1dc5602008-10-29 10:16:30 +0530434
Sujith20977d32009-02-20 15:13:28 +0530435#define ATH_STA_SHORT_CALINTERVAL 1000 /* 1 second */
436#define ATH_AP_SHORT_CALINTERVAL 100 /* 100 ms */
437#define ATH_ANI_POLLINTERVAL 100 /* 100 ms */
438#define ATH_LONG_CALINTERVAL 30000 /* 30 seconds */
439#define ATH_RESTART_CALINTERVAL 1200000 /* 20 minutes */
Sujithf1dc5602008-10-29 10:16:30 +0530440
Sujith394cf0a2009-02-09 13:26:54 +0530441struct ath_ani {
Sujith17d79042009-02-09 13:27:03 +0530442 bool caldone;
443 int16_t noise_floor;
444 unsigned int longcal_timer;
445 unsigned int shortcal_timer;
446 unsigned int resetcal_timer;
447 unsigned int checkani_timer;
Sujith394cf0a2009-02-09 13:26:54 +0530448 struct timer_list timer;
449};
Sujithf1dc5602008-10-29 10:16:30 +0530450
Luis R. Rodrigueze08a6ac2009-09-09 14:26:15 -0700451/* Defines the BT AR_BT_COEX_WGHT used */
452enum ath_stomp_type {
453 ATH_BTCOEX_NO_STOMP,
454 ATH_BTCOEX_STOMP_ALL,
455 ATH_BTCOEX_STOMP_LOW,
456 ATH_BTCOEX_STOMP_NONE
457};
458
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700459struct ath_btcoex {
460 bool hw_timer_enabled;
461 spinlock_t btcoex_lock;
462 struct timer_list period_timer; /* Timer for BT period */
463 u32 bt_priority_cnt;
464 unsigned long bt_priority_time;
Luis R. Rodrigueze08a6ac2009-09-09 14:26:15 -0700465 int bt_stomp_type; /* Types of BT stomping */
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700466 u32 btcoex_no_stomp; /* in usec */
467 u32 btcoex_period; /* in usec */
Luis R. Rodriguez75d78392009-09-09 04:00:10 -0700468 struct ath_gen_timer *no_stomp_timer; /* Timer for no BT stomping */
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700469};
470
Sujith394cf0a2009-02-09 13:26:54 +0530471/********************/
472/* LED Control */
473/********************/
Sujithf1dc5602008-10-29 10:16:30 +0530474
Vivek Natarajan08fc5c12009-08-14 11:30:52 +0530475#define ATH_LED_PIN_DEF 1
476#define ATH_LED_PIN_9287 8
Sujith394cf0a2009-02-09 13:26:54 +0530477#define ATH_LED_ON_DURATION_IDLE 350 /* in msecs */
478#define ATH_LED_OFF_DURATION_IDLE 250 /* in msecs */
Sujithf1dc5602008-10-29 10:16:30 +0530479
Sujith394cf0a2009-02-09 13:26:54 +0530480enum ath_led_type {
481 ATH_LED_RADIO,
482 ATH_LED_ASSOC,
483 ATH_LED_TX,
484 ATH_LED_RX
485};
Sujithf1dc5602008-10-29 10:16:30 +0530486
Sujith394cf0a2009-02-09 13:26:54 +0530487struct ath_led {
488 struct ath_softc *sc;
489 struct led_classdev led_cdev;
490 enum ath_led_type led_type;
491 char name[32];
492 bool registered;
493};
Sujithf1dc5602008-10-29 10:16:30 +0530494
Sujith394cf0a2009-02-09 13:26:54 +0530495/********************/
496/* Main driver core */
497/********************/
Sujithf1dc5602008-10-29 10:16:30 +0530498
Sujith394cf0a2009-02-09 13:26:54 +0530499/*
500 * Default cache line size, in bytes.
501 * Used when PCI device not fully initialized by bootrom/BIOS
502*/
503#define DEFAULT_CACHELINE 32
504#define ATH_DEFAULT_NOISE_FLOOR -95
505#define ATH_REGCLASSIDS_MAX 10
506#define ATH_CABQ_READY_TIME 80 /* % of beacon interval */
507#define ATH_MAX_SW_RETRIES 10
508#define ATH_CHAN_MAX 255
509#define IEEE80211_WEP_NKID 4 /* number of key ids */
510
511/*
512 * The key cache is used for h/w cipher state and also for
513 * tracking station state such as the current tx antenna.
514 * We also setup a mapping table between key cache slot indices
515 * and station state to short-circuit node lookups on rx.
516 * Different parts have different size key caches. We handle
517 * up to ATH_KEYMAX entries (could dynamically allocate state).
518 */
519#define ATH_KEYMAX 128 /* max key cache size we handle */
520
Sujith394cf0a2009-02-09 13:26:54 +0530521#define ATH_TXPOWER_MAX 100 /* .5 dBm units */
522#define ATH_RSSI_DUMMY_MARKER 0x127
523#define ATH_RATE_DUMMY_MARKER 0
524
Sujithb238e902009-03-03 10:16:56 +0530525#define SC_OP_INVALID BIT(0)
526#define SC_OP_BEACONS BIT(1)
527#define SC_OP_RXAGGR BIT(2)
528#define SC_OP_TXAGGR BIT(3)
Sujithbdbdf462009-03-30 15:28:22 +0530529#define SC_OP_FULL_RESET BIT(4)
530#define SC_OP_PREAMBLE_SHORT BIT(5)
531#define SC_OP_PROTECT_ENABLE BIT(6)
532#define SC_OP_RXFLUSH BIT(7)
533#define SC_OP_LED_ASSOCIATED BIT(8)
Sujithbdbdf462009-03-30 15:28:22 +0530534#define SC_OP_WAIT_FOR_BEACON BIT(12)
535#define SC_OP_LED_ON BIT(13)
536#define SC_OP_SCANNING BIT(14)
537#define SC_OP_TSF_RESET BIT(15)
Jouni Malinencc659652009-05-14 21:28:48 +0300538#define SC_OP_WAIT_FOR_CAB BIT(16)
Jouni Malinen9a23f9c2009-05-19 17:01:38 +0300539#define SC_OP_WAIT_FOR_PSPOLL_DATA BIT(17)
540#define SC_OP_WAIT_FOR_TX_ACK BIT(18)
Jouni Malinenccdfeab2009-05-20 21:59:08 +0300541#define SC_OP_BEACON_SYNC BIT(19)
Vasanthakumar Thiagarajan17739122009-08-26 21:08:50 +0530542#define SC_OP_BT_PRIORITY_DETECTED BIT(21)
Sujith394cf0a2009-02-09 13:26:54 +0530543
544struct ath_bus_ops {
545 void (*read_cachesize)(struct ath_softc *sc, int *csz);
546 void (*cleanup)(struct ath_softc *sc);
Sujithcbe61d82009-02-09 13:27:12 +0530547 bool (*eeprom_read)(struct ath_hw *ah, u32 off, u16 *data);
Luis R. Rodriguez867633f2009-09-10 12:12:23 -0700548 void (*bt_coex_prep)(struct ath_softc *sc);
Sujith394cf0a2009-02-09 13:26:54 +0530549};
550
Jouni Malinenbce048d2009-03-03 19:23:28 +0200551struct ath_wiphy;
552
Sujith394cf0a2009-02-09 13:26:54 +0530553struct ath_softc {
554 struct ieee80211_hw *hw;
555 struct device *dev;
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200556
557 spinlock_t wiphy_lock; /* spinlock to protect ath_wiphy data */
Jouni Malinenbce048d2009-03-03 19:23:28 +0200558 struct ath_wiphy *pri_wiphy;
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200559 struct ath_wiphy **sec_wiphy; /* secondary wiphys (virtual radios); may
560 * have NULL entries */
561 int num_sec_wiphy; /* number of sec_wiphy pointers in the array */
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200562 int chan_idx;
563 int chan_is_ht;
564 struct ath_wiphy *next_wiphy;
565 struct work_struct chan_work;
Jouni Malinen7ec3e512009-03-03 19:23:37 +0200566 int wiphy_select_failures;
567 unsigned long wiphy_select_first_fail;
Jouni Malinenf98c3bd2009-03-03 19:23:39 +0200568 struct delayed_work wiphy_work;
569 unsigned long wiphy_scheduler_int;
570 int wiphy_scheduler_index;
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200571
Sujith394cf0a2009-02-09 13:26:54 +0530572 struct tasklet_struct intr_tq;
573 struct tasklet_struct bcon_tasklet;
Sujithcbe61d82009-02-09 13:27:12 +0530574 struct ath_hw *sc_ah;
Sujith394cf0a2009-02-09 13:26:54 +0530575 void __iomem *mem;
576 int irq;
577 spinlock_t sc_resetlock;
David S. Miller2d6a5e92009-03-17 15:01:30 -0700578 spinlock_t sc_serial_rw;
Senthil Balasubramaniane5f09212009-06-24 18:56:41 +0530579 spinlock_t ani_lock;
Gabor Juhos04717cc2009-07-14 20:17:13 -0400580 spinlock_t sc_pm_lock;
Sujith394cf0a2009-02-09 13:26:54 +0530581 struct mutex mutex;
582
Sujith17d79042009-02-09 13:27:03 +0530583 u32 intrstatus;
Sujith394cf0a2009-02-09 13:26:54 +0530584 u32 sc_flags; /* SC_OP_* */
Sujith17d79042009-02-09 13:27:03 +0530585 u16 curtxpow;
Sujith17d79042009-02-09 13:27:03 +0530586 u8 nbcnvifs;
587 u16 nvifs;
588 u8 tx_chainmask;
589 u8 rx_chainmask;
590 u32 keymax;
591 DECLARE_BITMAP(keymap, ATH_KEYMAX);
592 u8 splitmic;
Gabor Juhos96148322009-07-24 17:27:21 +0200593 bool ps_enabled;
Gabor Juhos709ade92009-07-14 20:17:15 -0400594 unsigned long ps_usecount;
Sujith17d79042009-02-09 13:27:03 +0530595 enum ath9k_int imask;
596 enum ath9k_ht_extprotspacing ht_extprotspacing;
Sujith394cf0a2009-02-09 13:26:54 +0530597 enum ath9k_ht_macmode tx_chan_width;
598
Sujith17d79042009-02-09 13:27:03 +0530599 struct ath_config config;
Sujith394cf0a2009-02-09 13:26:54 +0530600 struct ath_rx rx;
601 struct ath_tx tx;
602 struct ath_beacon beacon;
Sujith394cf0a2009-02-09 13:26:54 +0530603 struct ieee80211_rate rates[IEEE80211_NUM_BANDS][ATH_RATE_MAX];
Luis R. Rodriguez4f0fc7c2009-05-06 02:20:00 -0400604 const struct ath_rate_table *hw_rate_table[ATH9K_MODE_MAX];
605 const struct ath_rate_table *cur_rate_table;
Sujith394cf0a2009-02-09 13:26:54 +0530606 struct ieee80211_supported_band sbands[IEEE80211_NUM_BANDS];
607
608 struct ath_led radio_led;
609 struct ath_led assoc_led;
610 struct ath_led tx_led;
611 struct ath_led rx_led;
612 struct delayed_work ath_led_blink_work;
613 int led_on_duration;
614 int led_off_duration;
615 int led_on_cnt;
616 int led_off_cnt;
617
Johannes Berg57c4d7b2009-04-23 16:10:04 +0200618 int beacon_interval;
619
Sujith17d79042009-02-09 13:27:03 +0530620 struct ath_ani ani;
Sujith394cf0a2009-02-09 13:26:54 +0530621#ifdef CONFIG_ATH9K_DEBUG
Sujith17d79042009-02-09 13:27:03 +0530622 struct ath9k_debug debug;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700623#endif
Sujith394cf0a2009-02-09 13:26:54 +0530624 struct ath_bus_ops *bus_ops;
Vasanthakumar Thiagarajan6b96f932009-05-15 18:59:22 +0530625 struct ath_beacon_config cur_beacon_conf;
Senthil Balasubramanian164ace32009-07-14 20:17:09 -0400626 struct delayed_work tx_complete_work;
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700627 struct ath_btcoex btcoex;
Sujith394cf0a2009-02-09 13:26:54 +0530628};
629
Jouni Malinenbce048d2009-03-03 19:23:28 +0200630struct ath_wiphy {
631 struct ath_softc *sc; /* shared for all virtual wiphys */
632 struct ieee80211_hw *hw;
Jouni Malinenf0ed85c2009-03-03 19:23:31 +0200633 enum ath_wiphy_state {
Jouni Malinen9580a222009-03-03 19:23:33 +0200634 ATH_WIPHY_INACTIVE,
Jouni Malinenf0ed85c2009-03-03 19:23:31 +0200635 ATH_WIPHY_ACTIVE,
636 ATH_WIPHY_PAUSING,
637 ATH_WIPHY_PAUSED,
Jouni Malinen8089cc42009-03-03 19:23:38 +0200638 ATH_WIPHY_SCAN,
Jouni Malinenf0ed85c2009-03-03 19:23:31 +0200639 } state;
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200640 int chan_idx;
641 int chan_is_ht;
Jouni Malinenbce048d2009-03-03 19:23:28 +0200642};
643
Sujith394cf0a2009-02-09 13:26:54 +0530644int ath_reset(struct ath_softc *sc, bool retry_tx);
645int ath_get_hal_qnum(u16 queue, struct ath_softc *sc);
646int ath_get_mac80211_qnum(u32 queue, struct ath_softc *sc);
647int ath_cabq_update(struct ath_softc *);
648
649static inline void ath_read_cachesize(struct ath_softc *sc, int *csz)
650{
651 sc->bus_ops->read_cachesize(sc, csz);
652}
653
654static inline void ath_bus_cleanup(struct ath_softc *sc)
655{
656 sc->bus_ops->cleanup(sc);
657}
658
659extern struct ieee80211_ops ath9k_ops;
660
661irqreturn_t ath_isr(int irq, void *dev);
662void ath_cleanup(struct ath_softc *sc);
Vasanthakumar Thiagarajanaeac3552009-09-09 15:25:49 +0530663int ath_init_device(u16 devid, struct ath_softc *sc, u16 subsysid);
Sujith394cf0a2009-02-09 13:26:54 +0530664void ath_detach(struct ath_softc *sc);
665const char *ath_mac_bb_name(u32 mac_bb_version);
666const char *ath_rf_name(u16 rf_version);
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200667void ath_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw);
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200668void ath9k_update_ichannel(struct ath_softc *sc, struct ieee80211_hw *hw,
669 struct ath9k_channel *ichan);
670void ath_update_chainmask(struct ath_softc *sc, int is_ht);
671int ath_set_channel(struct ath_softc *sc, struct ieee80211_hw *hw,
672 struct ath9k_channel *hchan);
Jouni Malinen7ec3e512009-03-03 19:23:37 +0200673void ath_radio_enable(struct ath_softc *sc);
674void ath_radio_disable(struct ath_softc *sc);
Sujith394cf0a2009-02-09 13:26:54 +0530675
676#ifdef CONFIG_PCI
677int ath_pci_init(void);
678void ath_pci_exit(void);
679#else
680static inline int ath_pci_init(void) { return 0; };
681static inline void ath_pci_exit(void) {};
682#endif
683
684#ifdef CONFIG_ATHEROS_AR71XX
685int ath_ahb_init(void);
686void ath_ahb_exit(void);
687#else
688static inline int ath_ahb_init(void) { return 0; };
689static inline void ath_ahb_exit(void) {};
690#endif
691
Gabor Juhos0bc07982009-07-14 20:17:14 -0400692void ath9k_ps_wakeup(struct ath_softc *sc);
693void ath9k_ps_restore(struct ath_softc *sc);
Jouni Malinen8ca21f02009-03-03 19:23:27 +0200694
695void ath9k_set_bssid_mask(struct ieee80211_hw *hw);
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200696int ath9k_wiphy_add(struct ath_softc *sc);
697int ath9k_wiphy_del(struct ath_wiphy *aphy);
Jouni Malinenf0ed85c2009-03-03 19:23:31 +0200698void ath9k_tx_status(struct ieee80211_hw *hw, struct sk_buff *skb);
699int ath9k_wiphy_pause(struct ath_wiphy *aphy);
700int ath9k_wiphy_unpause(struct ath_wiphy *aphy);
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200701int ath9k_wiphy_select(struct ath_wiphy *aphy);
Jouni Malinenf98c3bd2009-03-03 19:23:39 +0200702void ath9k_wiphy_set_scheduler(struct ath_softc *sc, unsigned int msec_int);
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200703void ath9k_wiphy_chan_work(struct work_struct *work);
Jouni Malinen9580a222009-03-03 19:23:33 +0200704bool ath9k_wiphy_started(struct ath_softc *sc);
Jouni Malinen18eb62f2009-03-03 19:23:35 +0200705void ath9k_wiphy_pause_all_forced(struct ath_softc *sc,
706 struct ath_wiphy *selected);
Jouni Malinen8089cc42009-03-03 19:23:38 +0200707bool ath9k_wiphy_scanning(struct ath_softc *sc);
Jouni Malinenf98c3bd2009-03-03 19:23:39 +0200708void ath9k_wiphy_work(struct work_struct *work);
Luis R. Rodriguez64839172009-07-14 20:22:53 -0400709bool ath9k_all_wiphys_idle(struct ath_softc *sc);
Jouni Malinen8ca21f02009-03-03 19:23:27 +0200710
Vasanthakumar Thiagarajan17739122009-08-26 21:08:50 +0530711int ath_tx_get_qnum(struct ath_softc *sc, int qtype, int haltype);
Sujith394cf0a2009-02-09 13:26:54 +0530712#endif /* ATH9K_H */