blob: d69fee41f24aa296106063f06826a06096b07f42 [file] [log] [blame]
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -07001/*
2 * Copyright (c) 2007 Mellanox Technologies. All rights reserved.
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 *
32 */
33
34#ifndef _MLX4_EN_H_
35#define _MLX4_EN_H_
36
Jiri Pirkof1b553f2011-07-20 04:54:22 +000037#include <linux/bitops.h>
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070038#include <linux/compiler.h>
39#include <linux/list.h>
40#include <linux/mutex.h>
41#include <linux/netdevice.h>
Jiri Pirkof1b553f2011-07-20 04:54:22 +000042#include <linux/if_vlan.h>
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070043
44#include <linux/mlx4/device.h>
45#include <linux/mlx4/qp.h>
46#include <linux/mlx4/cq.h>
47#include <linux/mlx4/srq.h>
48#include <linux/mlx4/doorbell.h>
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +000049#include <linux/mlx4/cmd.h>
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070050
51#include "en_port.h"
52
53#define DRV_NAME "mlx4_en"
Yevgeny Petrilin6edf91d2011-12-13 04:19:34 +000054#define DRV_VERSION "2.0"
55#define DRV_RELDATE "Dec 2011"
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070056
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070057#define MLX4_EN_MSG_LEVEL (NETIF_MSG_LINK | NETIF_MSG_IFDOWN)
58
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070059/*
60 * Device constants
61 */
62
63
64#define MLX4_EN_PAGE_SHIFT 12
65#define MLX4_EN_PAGE_SIZE (1 << MLX4_EN_PAGE_SHIFT)
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070066#define MAX_RX_RINGS 16
Yevgeny Petrilin1fb98762011-03-22 22:37:52 +000067#define MIN_RX_RINGS 4
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070068#define TXBB_SIZE 64
69#define HEADROOM (2048 / TXBB_SIZE + 1)
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070070#define STAMP_STRIDE 64
71#define STAMP_DWORDS (STAMP_STRIDE / 4)
72#define STAMP_SHIFT 31
73#define STAMP_VAL 0x7fffffff
74#define STATS_DELAY (HZ / 4)
75
76/* Typical TSO descriptor with 16 gather entries is 352 bytes... */
77#define MAX_DESC_SIZE 512
78#define MAX_DESC_TXBBS (MAX_DESC_SIZE / TXBB_SIZE)
79
80/*
81 * OS related constants and tunables
82 */
83
84#define MLX4_EN_WATCHDOG_TIMEOUT (15 * HZ)
85
Thadeu Lima de Souza Cascardo117980c2012-04-04 09:40:40 +000086/* Use the maximum between 16384 and a single page */
87#define MLX4_EN_ALLOC_SIZE PAGE_ALIGN(16384)
88#define MLX4_EN_ALLOC_ORDER get_order(MLX4_EN_ALLOC_SIZE)
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070089
90#define MLX4_EN_MAX_LRO_DESCRIPTORS 32
91
92/* Receive fragment sizes; we use at most 4 fragments (for 9600 byte MTU
93 * and 4K allocations) */
94enum {
95 FRAG_SZ0 = 512 - NET_IP_ALIGN,
96 FRAG_SZ1 = 1024,
97 FRAG_SZ2 = 4096,
98 FRAG_SZ3 = MLX4_EN_ALLOC_SIZE
99};
100#define MLX4_EN_MAX_RX_FRAGS 4
101
Yevgeny Petrilinbd531e32009-01-08 10:57:37 -0800102/* Maximum ring sizes */
103#define MLX4_EN_MAX_TX_SIZE 8192
104#define MLX4_EN_MAX_RX_SIZE 8192
105
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700106/* Minimum ring size for our page-allocation sceme to work */
107#define MLX4_EN_MIN_RX_SIZE (MLX4_EN_ALLOC_SIZE / SMP_CACHE_BYTES)
108#define MLX4_EN_MIN_TX_SIZE (4096 / TXBB_SIZE)
109
Yevgeny Petrilinf813cad2009-06-01 23:24:07 +0000110#define MLX4_EN_SMALL_PKT_SIZE 64
111#define MLX4_EN_NUM_TX_RINGS 8
112#define MLX4_EN_NUM_PPP_RINGS 8
Yevgeny Petrilina0b4e6e2010-08-24 03:45:54 +0000113#define MAX_TX_RINGS (MLX4_EN_NUM_TX_RINGS + MLX4_EN_NUM_PPP_RINGS)
Yevgeny Petrilinf813cad2009-06-01 23:24:07 +0000114#define MLX4_EN_DEF_TX_RING_SIZE 512
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700115#define MLX4_EN_DEF_RX_RING_SIZE 1024
116
Yevgeny Petrilin3db36fb2009-06-01 23:23:13 +0000117/* Target number of packets to coalesce with interrupt moderation */
118#define MLX4_EN_RX_COAL_TARGET 44
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700119#define MLX4_EN_RX_COAL_TIME 0x10
120
121#define MLX4_EN_TX_COAL_PKTS 5
122#define MLX4_EN_TX_COAL_TIME 0x80
123
124#define MLX4_EN_RX_RATE_LOW 400000
125#define MLX4_EN_RX_COAL_TIME_LOW 0
126#define MLX4_EN_RX_RATE_HIGH 450000
127#define MLX4_EN_RX_COAL_TIME_HIGH 128
128#define MLX4_EN_RX_SIZE_THRESH 1024
129#define MLX4_EN_RX_RATE_THRESH (1000000 / MLX4_EN_RX_COAL_TIME_HIGH)
130#define MLX4_EN_SAMPLE_INTERVAL 0
Yevgeny Petrilin46afd0f2011-03-22 22:37:36 +0000131#define MLX4_EN_AVG_PKT_SMALL 256
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700132
133#define MLX4_EN_AUTO_CONF 0xffff
134
135#define MLX4_EN_DEF_RX_PAUSE 1
136#define MLX4_EN_DEF_TX_PAUSE 1
137
André Goddard Rosaaf901ca2009-11-14 13:09:05 -0200138/* Interval between successive polls in the Tx routine when polling is used
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700139 instead of interrupts (in per-core Tx rings) - should be power of 2 */
140#define MLX4_EN_TX_POLL_MODER 16
141#define MLX4_EN_TX_POLL_TIMEOUT (HZ / 4)
142
143#define ETH_LLC_SNAP_SIZE 8
144
145#define SMALL_PACKET_SIZE (256 - NET_IP_ALIGN)
146#define HEADER_COPY_SIZE (128 - NET_IP_ALIGN)
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +0000147#define MLX4_LOOPBACK_TEST_PAYLOAD (HEADER_COPY_SIZE - ETH_HLEN)
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700148
149#define MLX4_EN_MIN_MTU 46
150#define ETH_BCAST 0xffffffffffffULL
151
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +0000152#define MLX4_EN_LOOPBACK_RETRIES 5
153#define MLX4_EN_LOOPBACK_TIMEOUT 100
154
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700155#ifdef MLX4_EN_PERF_STAT
156/* Number of samples to 'average' */
157#define AVG_SIZE 128
158#define AVG_FACTOR 1024
159#define NUM_PERF_STATS NUM_PERF_COUNTERS
160
161#define INC_PERF_COUNTER(cnt) (++(cnt))
162#define ADD_PERF_COUNTER(cnt, add) ((cnt) += (add))
163#define AVG_PERF_COUNTER(cnt, sample) \
164 ((cnt) = ((cnt) * (AVG_SIZE - 1) + (sample) * AVG_FACTOR) / AVG_SIZE)
165#define GET_PERF_COUNTER(cnt) (cnt)
166#define GET_AVG_PERF_COUNTER(cnt) ((cnt) / AVG_FACTOR)
167
168#else
169
170#define NUM_PERF_STATS 0
171#define INC_PERF_COUNTER(cnt) do {} while (0)
172#define ADD_PERF_COUNTER(cnt, add) do {} while (0)
173#define AVG_PERF_COUNTER(cnt, sample) do {} while (0)
174#define GET_PERF_COUNTER(cnt) (0)
175#define GET_AVG_PERF_COUNTER(cnt) (0)
176#endif /* MLX4_EN_PERF_STAT */
177
178/*
179 * Configurables
180 */
181
182enum cq_type {
183 RX = 0,
184 TX = 1,
185};
186
187
188/*
189 * Useful macros
190 */
191#define ROUNDUP_LOG2(x) ilog2(roundup_pow_of_two(x))
192#define XNOR(x, y) (!(x) == !(y))
193#define ILLEGAL_MAC(addr) (addr == 0xffffffffffffULL || addr == 0x0)
194
195
196struct mlx4_en_tx_info {
197 struct sk_buff *skb;
198 u32 nr_txbb;
199 u8 linear;
200 u8 data_offset;
Yevgeny Petrilin41efea52009-01-08 10:57:15 -0800201 u8 inl;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700202};
203
204
205#define MLX4_EN_BIT_DESC_OWN 0x80000000
206#define CTRL_SIZE sizeof(struct mlx4_wqe_ctrl_seg)
207#define MLX4_EN_MEMTYPE_PAD 0x100
208#define DS_SIZE sizeof(struct mlx4_wqe_data_seg)
209
210
211struct mlx4_en_tx_desc {
212 struct mlx4_wqe_ctrl_seg ctrl;
213 union {
214 struct mlx4_wqe_data_seg data; /* at least one data segment */
215 struct mlx4_wqe_lso_seg lso;
216 struct mlx4_wqe_inline_seg inl;
217 };
218};
219
220#define MLX4_EN_USE_SRQ 0x01000000
221
Yevgeny Petrilin725c8992011-03-22 22:38:07 +0000222#define MLX4_EN_CX3_LOW_ID 0x1000
223#define MLX4_EN_CX3_HIGH_ID 0x1005
224
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700225struct mlx4_en_rx_alloc {
226 struct page *page;
227 u16 offset;
228};
229
230struct mlx4_en_tx_ring {
231 struct mlx4_hwq_resources wqres;
232 u32 size ; /* number of TXBBs */
233 u32 size_mask;
234 u16 stride;
235 u16 cqn; /* index of port CQ associated with this ring */
236 u32 prod;
237 u32 cons;
238 u32 buf_size;
239 u32 doorbell_qpn;
240 void *buf;
241 u16 poll_cnt;
242 int blocked;
243 struct mlx4_en_tx_info *tx_info;
244 u8 *bounce_buf;
245 u32 last_nr_txbb;
246 struct mlx4_qp qp;
247 struct mlx4_qp_context context;
248 int qpn;
249 enum mlx4_qp_state qp_state;
250 struct mlx4_srq dummy;
251 unsigned long bytes;
252 unsigned long packets;
Yevgeny Petrilinad043782011-10-18 01:50:56 +0000253 unsigned long tx_csum;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700254 spinlock_t comp_lock;
Yevgeny Petrilin87a5c382011-03-22 22:38:52 +0000255 struct mlx4_bf bf;
256 bool bf_enabled;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700257};
258
259struct mlx4_en_rx_desc {
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700260 /* actual number of entries depends on rx ring stride */
261 struct mlx4_wqe_data_seg data[0];
262};
263
264struct mlx4_en_rx_ring {
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700265 struct mlx4_hwq_resources wqres;
266 struct mlx4_en_rx_alloc page_alloc[MLX4_EN_MAX_RX_FRAGS];
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700267 u32 size ; /* number of Rx descs*/
268 u32 actual_size;
269 u32 size_mask;
270 u16 stride;
271 u16 log_stride;
272 u16 cqn; /* index of port CQ associated with this ring */
273 u32 prod;
274 u32 cons;
275 u32 buf_size;
Yevgeny Petrilin4a5f4dd2011-11-14 14:25:36 -0500276 u8 fcs_del;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700277 void *buf;
278 void *rx_info;
279 unsigned long bytes;
280 unsigned long packets;
Yevgeny Petrilinad043782011-10-18 01:50:56 +0000281 unsigned long csum_ok;
282 unsigned long csum_none;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700283};
284
285
286static inline int mlx4_en_can_lro(__be16 status)
287{
288 return (status & cpu_to_be16(MLX4_CQE_STATUS_IPV4 |
289 MLX4_CQE_STATUS_IPV4F |
290 MLX4_CQE_STATUS_IPV6 |
291 MLX4_CQE_STATUS_IPV4OPT |
292 MLX4_CQE_STATUS_TCP |
293 MLX4_CQE_STATUS_UDP |
294 MLX4_CQE_STATUS_IPOK)) ==
295 cpu_to_be16(MLX4_CQE_STATUS_IPV4 |
296 MLX4_CQE_STATUS_IPOK |
297 MLX4_CQE_STATUS_TCP);
298}
299
300struct mlx4_en_cq {
301 struct mlx4_cq mcq;
302 struct mlx4_hwq_resources wqres;
303 int ring;
304 spinlock_t lock;
305 struct net_device *dev;
306 struct napi_struct napi;
307 /* Per-core Tx cq processing support */
308 struct timer_list timer;
309 int size;
310 int buf_size;
311 unsigned vector;
312 enum cq_type is_tx;
313 u16 moder_time;
314 u16 moder_cnt;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700315 struct mlx4_cqe *buf;
316#define MLX4_EN_OPCODE_ERROR 0x1e
317};
318
319struct mlx4_en_port_profile {
320 u32 flags;
321 u32 tx_ring_num;
322 u32 rx_ring_num;
323 u32 tx_ring_size;
324 u32 rx_ring_size;
Yevgeny Petrilind53b93f2008-11-05 04:48:36 +0000325 u8 rx_pause;
326 u8 rx_ppp;
327 u8 tx_pause;
328 u8 tx_ppp;
Yevgeny Petrilin93d3e362012-01-17 22:54:55 +0000329 int rss_rings;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700330};
331
332struct mlx4_en_profile {
333 int rss_xor;
Yevgeny Petrilin05339432010-08-24 03:46:42 +0000334 int udp_rss;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700335 u8 rss_mask;
336 u32 active_ports;
337 u32 small_pkt_int;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700338 u8 no_reset;
339 struct mlx4_en_port_profile prof[MLX4_MAX_PORTS + 1];
340};
341
342struct mlx4_en_dev {
343 struct mlx4_dev *dev;
344 struct pci_dev *pdev;
345 struct mutex state_lock;
346 struct net_device *pndev[MLX4_MAX_PORTS + 1];
347 u32 port_cnt;
348 bool device_up;
349 struct mlx4_en_profile profile;
350 u32 LSO_support;
351 struct workqueue_struct *workqueue;
352 struct device *dma_device;
353 void __iomem *uar_map;
354 struct mlx4_uar priv_uar;
355 struct mlx4_mr mr;
356 u32 priv_pdn;
357 spinlock_t uar_lock;
Yevgeny Petrilind7e1a482010-08-24 03:46:38 +0000358 u8 mac_removed[MLX4_MAX_PORTS + 1];
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700359};
360
361
362struct mlx4_en_rss_map {
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700363 int base_qpn;
Yevgeny Petrilinb6b912e2009-08-06 19:27:51 -0700364 struct mlx4_qp qps[MAX_RX_RINGS];
365 enum mlx4_qp_state state[MAX_RX_RINGS];
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700366 struct mlx4_qp indir_qp;
367 enum mlx4_qp_state indir_state;
368};
369
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +0000370struct mlx4_en_port_state {
371 int link_state;
372 int link_speed;
373 int transciver;
374};
375
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700376struct mlx4_en_pkt_stats {
377 unsigned long broadcast;
378 unsigned long rx_prio[8];
379 unsigned long tx_prio[8];
380#define NUM_PKT_STATS 17
381};
382
383struct mlx4_en_port_stats {
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700384 unsigned long tso_packets;
385 unsigned long queue_stopped;
386 unsigned long wake_queue;
387 unsigned long tx_timeout;
388 unsigned long rx_alloc_failed;
389 unsigned long rx_chksum_good;
390 unsigned long rx_chksum_none;
391 unsigned long tx_chksum_offload;
Yevgeny Petrilind61702f2010-09-05 22:20:24 +0000392#define NUM_PORT_STATS 8
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700393};
394
395struct mlx4_en_perf_stats {
396 u32 tx_poll;
397 u64 tx_pktsz_avg;
398 u32 inflight_avg;
399 u16 tx_coal_avg;
400 u16 rx_coal_avg;
401 u32 napi_quota;
402#define NUM_PERF_COUNTERS 6
403};
404
405struct mlx4_en_frag_info {
406 u16 frag_size;
407 u16 frag_prefix_size;
408 u16 frag_stride;
409 u16 frag_align;
410 u16 last_offset;
411
412};
413
414struct mlx4_en_priv {
415 struct mlx4_en_dev *mdev;
416 struct mlx4_en_port_profile *prof;
417 struct net_device *dev;
Jiri Pirkof1b553f2011-07-20 04:54:22 +0000418 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700419 struct net_device_stats stats;
420 struct net_device_stats ret_stats;
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +0000421 struct mlx4_en_port_state port_state;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700422 spinlock_t stats_lock;
423
Alexander Guller6b4d8d92011-10-09 05:38:23 +0000424 unsigned long last_moder_packets[MAX_RX_RINGS];
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700425 unsigned long last_moder_tx_packets;
Alexander Guller6b4d8d92011-10-09 05:38:23 +0000426 unsigned long last_moder_bytes[MAX_RX_RINGS];
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700427 unsigned long last_moder_jiffies;
Alexander Guller6b4d8d92011-10-09 05:38:23 +0000428 int last_moder_time[MAX_RX_RINGS];
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700429 u16 rx_usecs;
430 u16 rx_frames;
431 u16 tx_usecs;
432 u16 tx_frames;
433 u32 pkt_rate_low;
434 u16 rx_usecs_low;
435 u32 pkt_rate_high;
436 u16 rx_usecs_high;
437 u16 sample_interval;
438 u16 adaptive_rx_coal;
439 u32 msg_enable;
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +0000440 u32 loopback_ok;
441 u32 validate_loopback;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700442
443 struct mlx4_hwq_resources res;
444 int link_state;
445 int last_link_state;
446 bool port_up;
447 int port;
448 int registered;
449 int allocated;
450 int stride;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700451 u64 mac;
452 int mac_index;
453 unsigned max_mtu;
454 int base_qpn;
455
456 struct mlx4_en_rss_map rss_map;
Or Gerlitz4ef2a432012-03-06 04:03:41 +0000457 __be32 ctrl_flags;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700458 u32 flags;
459#define MLX4_EN_FLAG_PROMISC 0x1
Yevgeny Petrilin16792002011-03-22 22:38:31 +0000460#define MLX4_EN_FLAG_MC_PROMISC 0x2
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700461 u32 tx_ring_num;
462 u32 rx_ring_num;
463 u32 rx_skb_size;
464 struct mlx4_en_frag_info frag_info[MLX4_EN_MAX_RX_FRAGS];
465 u16 num_frags;
466 u16 log_rx_info;
467
468 struct mlx4_en_tx_ring tx_ring[MAX_TX_RINGS];
469 struct mlx4_en_rx_ring rx_ring[MAX_RX_RINGS];
470 struct mlx4_en_cq tx_cq[MAX_TX_RINGS];
471 struct mlx4_en_cq rx_cq[MAX_RX_RINGS];
472 struct work_struct mcast_task;
473 struct work_struct mac_task;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700474 struct work_struct watchdog_task;
475 struct work_struct linkstate_task;
476 struct delayed_work stats_task;
477 struct mlx4_en_perf_stats pstats;
478 struct mlx4_en_pkt_stats pkstats;
479 struct mlx4_en_port_stats port_stats;
Eugenia Emantayev93ece0c2012-01-19 09:45:05 +0000480 u64 stats_bitmap;
Jiri Pirkoff6e2162010-03-01 05:09:14 +0000481 char *mc_addrs;
482 int mc_addrs_cnt;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700483 struct mlx4_en_stat_out_mbox hw_stats;
Eli Cohen4c3eb3c2010-08-26 17:19:22 +0300484 int vids[128];
Yevgeny Petrilin14c07b12011-03-22 22:37:59 +0000485 bool wol;
Yevgeny Petrilinebf8c9a2012-03-06 04:03:34 +0000486 struct device *ddev;
Yevgeny Petrilin14c07b12011-03-22 22:37:59 +0000487};
488
489enum mlx4_en_wol {
490 MLX4_EN_WOL_MAGIC = (1ULL << 61),
491 MLX4_EN_WOL_ENABLED = (1ULL << 62),
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700492};
493
Or Gerlitz0d9fdaa2011-11-26 19:55:06 +0000494#define MLX4_EN_WOL_DO_MODIFY (1ULL << 63)
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700495
496void mlx4_en_destroy_netdev(struct net_device *dev);
497int mlx4_en_init_netdev(struct mlx4_en_dev *mdev, int port,
498 struct mlx4_en_port_profile *prof);
499
Yevgeny Petrilin18cc42a2008-12-29 18:39:20 -0800500int mlx4_en_start_port(struct net_device *dev);
501void mlx4_en_stop_port(struct net_device *dev);
502
Alexander Gullerfe0af032011-10-09 05:26:46 +0000503void mlx4_en_free_resources(struct mlx4_en_priv *priv);
Yevgeny Petrilin18cc42a2008-12-29 18:39:20 -0800504int mlx4_en_alloc_resources(struct mlx4_en_priv *priv);
505
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700506int mlx4_en_create_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq,
507 int entries, int ring, enum cq_type mode);
Alexander Gullerfe0af032011-10-09 05:26:46 +0000508void mlx4_en_destroy_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq);
Alexander Guller76532d02011-10-09 05:26:31 +0000509int mlx4_en_activate_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq,
510 int cq_idx);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700511void mlx4_en_deactivate_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq);
512int mlx4_en_set_cq_moder(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq);
513int mlx4_en_arm_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq);
514
515void mlx4_en_poll_tx_cq(unsigned long data);
516void mlx4_en_tx_irq(struct mlx4_cq *mcq);
Yevgeny Petrilinf813cad2009-06-01 23:24:07 +0000517u16 mlx4_en_select_queue(struct net_device *dev, struct sk_buff *skb);
Stephen Hemminger613573252009-08-31 19:50:58 +0000518netdev_tx_t mlx4_en_xmit(struct sk_buff *skb, struct net_device *dev);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700519
520int mlx4_en_create_tx_ring(struct mlx4_en_priv *priv, struct mlx4_en_tx_ring *ring,
Yevgeny Petrilin87a5c382011-03-22 22:38:52 +0000521 int qpn, u32 size, u16 stride);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700522void mlx4_en_destroy_tx_ring(struct mlx4_en_priv *priv, struct mlx4_en_tx_ring *ring);
523int mlx4_en_activate_tx_ring(struct mlx4_en_priv *priv,
524 struct mlx4_en_tx_ring *ring,
Yevgeny Petrilin9f519f62009-08-06 19:28:18 -0700525 int cq);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700526void mlx4_en_deactivate_tx_ring(struct mlx4_en_priv *priv,
527 struct mlx4_en_tx_ring *ring);
528
529int mlx4_en_create_rx_ring(struct mlx4_en_priv *priv,
530 struct mlx4_en_rx_ring *ring,
531 u32 size, u16 stride);
532void mlx4_en_destroy_rx_ring(struct mlx4_en_priv *priv,
Thadeu Lima de Souza Cascardo68355f72012-02-06 08:39:49 +0000533 struct mlx4_en_rx_ring *ring,
534 u32 size, u16 stride);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700535int mlx4_en_activate_rx_rings(struct mlx4_en_priv *priv);
536void mlx4_en_deactivate_rx_ring(struct mlx4_en_priv *priv,
537 struct mlx4_en_rx_ring *ring);
538int mlx4_en_process_rx_cq(struct net_device *dev,
539 struct mlx4_en_cq *cq,
540 int budget);
541int mlx4_en_poll_rx_cq(struct napi_struct *napi, int budget);
542void mlx4_en_fill_qp_context(struct mlx4_en_priv *priv, int size, int stride,
Yevgeny Petrilin9f519f62009-08-06 19:28:18 -0700543 int is_tx, int rss, int qpn, int cqn,
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700544 struct mlx4_qp_context *context);
Yevgeny Petrilin966508f2009-04-20 04:30:03 +0000545void mlx4_en_sqp_event(struct mlx4_qp *qp, enum mlx4_event event);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700546int mlx4_en_map_buffer(struct mlx4_buf *buf);
547void mlx4_en_unmap_buffer(struct mlx4_buf *buf);
548
549void mlx4_en_calc_rx_buf(struct net_device *dev);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700550int mlx4_en_config_rss_steer(struct mlx4_en_priv *priv);
551void mlx4_en_release_rss_steer(struct mlx4_en_priv *priv);
552int mlx4_en_free_tx_buf(struct net_device *dev, struct mlx4_en_tx_ring *ring);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700553void mlx4_en_rx_irq(struct mlx4_cq *mcq);
554
555int mlx4_SET_MCAST_FLTR(struct mlx4_dev *dev, u8 port, u64 mac, u64 clear, u8 mode);
Jiri Pirkof1b553f2011-07-20 04:54:22 +0000556int mlx4_SET_VLAN_FLTR(struct mlx4_dev *dev, struct mlx4_en_priv *priv);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700557
558int mlx4_en_DUMP_ETH_STATS(struct mlx4_en_dev *mdev, u8 port, u8 reset);
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +0000559int mlx4_en_QUERY_PORT(struct mlx4_en_dev *mdev, u8 port);
560
561#define MLX4_EN_NUM_SELF_TEST 5
562void mlx4_en_ex_selftest(struct net_device *dev, u32 *flags, u64 *buf);
563u64 mlx4_en_mac_to_u64(u8 *addr);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700564
565/*
566 * Globals
567 */
568extern const struct ethtool_ops mlx4_en_ethtool_ops;
Joe Perches0a645e82010-07-10 07:22:46 +0000569
570
571
572/*
573 * printk / logging functions
574 */
575
Joe Perchesb9075fa2011-10-31 17:11:33 -0700576__printf(3, 4)
Joe Perches0a645e82010-07-10 07:22:46 +0000577int en_print(const char *level, const struct mlx4_en_priv *priv,
Joe Perchesb9075fa2011-10-31 17:11:33 -0700578 const char *format, ...);
Joe Perches0a645e82010-07-10 07:22:46 +0000579
580#define en_dbg(mlevel, priv, format, arg...) \
581do { \
582 if (NETIF_MSG_##mlevel & priv->msg_enable) \
583 en_print(KERN_DEBUG, priv, format, ##arg); \
584} while (0)
585#define en_warn(priv, format, arg...) \
586 en_print(KERN_WARNING, priv, format, ##arg)
587#define en_err(priv, format, arg...) \
588 en_print(KERN_ERR, priv, format, ##arg)
Yevgeny Petriline5cc44b2010-08-24 03:46:01 +0000589#define en_info(priv, format, arg...) \
590 en_print(KERN_INFO, priv, format, ## arg)
Joe Perches0a645e82010-07-10 07:22:46 +0000591
592#define mlx4_err(mdev, format, arg...) \
593 pr_err("%s %s: " format, DRV_NAME, \
594 dev_name(&mdev->pdev->dev), ##arg)
595#define mlx4_info(mdev, format, arg...) \
596 pr_info("%s %s: " format, DRV_NAME, \
597 dev_name(&mdev->pdev->dev), ##arg)
598#define mlx4_warn(mdev, format, arg...) \
599 pr_warning("%s %s: " format, DRV_NAME, \
600 dev_name(&mdev->pdev->dev), ##arg)
601
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700602#endif