blob: b1d2d7cc6db0cd5662604f130a21b82baa012d71 [file] [log] [blame]
Xudong Chence388152015-05-21 16:53:28 +08001/*
2 * Copyright (c) 2014 MediaTek Inc.
3 * Author: Xudong Chen <xudong.chen@mediatek.com>
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License version 2 as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 */
14
15#include <linux/clk.h>
16#include <linux/completion.h>
17#include <linux/delay.h>
18#include <linux/device.h>
19#include <linux/dma-mapping.h>
20#include <linux/err.h>
21#include <linux/errno.h>
22#include <linux/i2c.h>
23#include <linux/init.h>
24#include <linux/interrupt.h>
25#include <linux/io.h>
26#include <linux/kernel.h>
27#include <linux/mm.h>
28#include <linux/module.h>
29#include <linux/of_address.h>
30#include <linux/of_irq.h>
31#include <linux/platform_device.h>
32#include <linux/scatterlist.h>
33#include <linux/sched.h>
34#include <linux/slab.h>
35
36#define I2C_HS_NACKERR (1 << 2)
37#define I2C_ACKERR (1 << 1)
38#define I2C_TRANSAC_COMP (1 << 0)
39#define I2C_TRANSAC_START (1 << 0)
40#define I2C_DCM_DISABLE 0x0000
41#define I2C_IO_CONFIG_OPEN_DRAIN 0x0003
42#define I2C_IO_CONFIG_PUSH_PULL 0x0000
43#define I2C_SOFT_RST 0x0001
44#define I2C_FIFO_ADDR_CLR 0x0001
45#define I2C_DELAY_LEN 0x0002
46#define I2C_ST_START_CON 0x8001
47#define I2C_FS_START_CON 0x1800
48#define I2C_TIME_CLR_VALUE 0x0000
49#define I2C_TIME_DEFAULT_VALUE 0x0003
50#define I2C_FS_TIME_INIT_VALUE 0x1303
51#define I2C_WRRD_TRANAC_VALUE 0x0002
52#define I2C_RD_TRANAC_VALUE 0x0001
53
54#define I2C_DMA_CON_TX 0x0000
55#define I2C_DMA_CON_RX 0x0001
56#define I2C_DMA_START_EN 0x0001
57#define I2C_DMA_INT_FLAG_NONE 0x0000
58#define I2C_DMA_CLR_FLAG 0x0000
59
60#define I2C_DEFAULT_SPEED 100000 /* hz */
61#define MAX_FS_MODE_SPEED 400000
62#define MAX_HS_MODE_SPEED 3400000
63#define MAX_SAMPLE_CNT_DIV 8
64#define MAX_STEP_CNT_DIV 64
65#define MAX_HS_STEP_CNT_DIV 8
66
67#define I2C_CONTROL_RS (0x1 << 1)
68#define I2C_CONTROL_DMA_EN (0x1 << 2)
69#define I2C_CONTROL_CLK_EXT_EN (0x1 << 3)
70#define I2C_CONTROL_DIR_CHANGE (0x1 << 4)
71#define I2C_CONTROL_ACKERR_DET_EN (0x1 << 5)
72#define I2C_CONTROL_TRANSFER_LEN_CHANGE (0x1 << 6)
73#define I2C_CONTROL_WRAPPER (0x1 << 0)
74
75#define I2C_DRV_NAME "i2c-mt65xx"
76
77enum DMA_REGS_OFFSET {
78 OFFSET_INT_FLAG = 0x0,
79 OFFSET_INT_EN = 0x04,
80 OFFSET_EN = 0x08,
81 OFFSET_CON = 0x18,
82 OFFSET_TX_MEM_ADDR = 0x1c,
83 OFFSET_RX_MEM_ADDR = 0x20,
84 OFFSET_TX_LEN = 0x24,
85 OFFSET_RX_LEN = 0x28,
86};
87
88enum i2c_trans_st_rs {
89 I2C_TRANS_STOP = 0,
90 I2C_TRANS_REPEATED_START,
91};
92
93enum mtk_trans_op {
94 I2C_MASTER_WR = 1,
95 I2C_MASTER_RD,
96 I2C_MASTER_WRRD,
97};
98
99enum I2C_REGS_OFFSET {
100 OFFSET_DATA_PORT = 0x0,
101 OFFSET_SLAVE_ADDR = 0x04,
102 OFFSET_INTR_MASK = 0x08,
103 OFFSET_INTR_STAT = 0x0c,
104 OFFSET_CONTROL = 0x10,
105 OFFSET_TRANSFER_LEN = 0x14,
106 OFFSET_TRANSAC_LEN = 0x18,
107 OFFSET_DELAY_LEN = 0x1c,
108 OFFSET_TIMING = 0x20,
109 OFFSET_START = 0x24,
110 OFFSET_EXT_CONF = 0x28,
111 OFFSET_FIFO_STAT = 0x30,
112 OFFSET_FIFO_THRESH = 0x34,
113 OFFSET_FIFO_ADDR_CLR = 0x38,
114 OFFSET_IO_CONFIG = 0x40,
115 OFFSET_RSV_DEBUG = 0x44,
116 OFFSET_HS = 0x48,
117 OFFSET_SOFTRESET = 0x50,
118 OFFSET_DCM_EN = 0x54,
119 OFFSET_PATH_DIR = 0x60,
120 OFFSET_DEBUGSTAT = 0x64,
121 OFFSET_DEBUGCTRL = 0x68,
122 OFFSET_TRANSFER_LEN_AUX = 0x6c,
123};
124
125struct mtk_i2c_compatible {
126 const struct i2c_adapter_quirks *quirks;
127 unsigned char pmic_i2c: 1;
128 unsigned char dcm: 1;
129};
130
131struct mtk_i2c {
132 struct i2c_adapter adap; /* i2c host adapter */
133 struct device *dev;
134 struct completion msg_complete;
135
136 /* set in i2c probe */
137 void __iomem *base; /* i2c base addr */
138 void __iomem *pdmabase; /* dma base address*/
139 struct clk *clk_main; /* main clock for i2c bus */
140 struct clk *clk_dma; /* DMA clock for i2c via DMA */
141 struct clk *clk_pmic; /* PMIC clock for i2c from PMIC */
142 bool have_pmic; /* can use i2c pins from PMIC */
143 bool use_push_pull; /* IO config push-pull mode */
144
145 u16 irq_stat; /* interrupt status */
146 unsigned int speed_hz; /* The speed in transfer */
147 enum mtk_trans_op op;
148 u16 timing_reg;
149 u16 high_speed_reg;
150 const struct mtk_i2c_compatible *dev_comp;
151};
152
153static const struct i2c_adapter_quirks mt6577_i2c_quirks = {
154 .flags = I2C_AQ_COMB_WRITE_THEN_READ,
155 .max_num_msgs = 1,
156 .max_write_len = 255,
157 .max_read_len = 255,
158 .max_comb_1st_msg_len = 255,
159 .max_comb_2nd_msg_len = 31,
160};
161
162static const struct mtk_i2c_compatible mt6577_compat = {
163 .quirks = &mt6577_i2c_quirks,
164 .pmic_i2c = 0,
165 .dcm = 1,
166};
167
168static const struct mtk_i2c_compatible mt6589_compat = {
169 .quirks = &mt6577_i2c_quirks,
170 .pmic_i2c = 1,
171 .dcm = 0,
172};
173
174static const struct of_device_id mtk_i2c_of_match[] = {
175 { .compatible = "mediatek,mt6577-i2c", .data = &mt6577_compat },
176 { .compatible = "mediatek,mt6589-i2c", .data = &mt6589_compat },
177 {}
178};
179MODULE_DEVICE_TABLE(of, mtk_i2c_of_match);
180
181static int mtk_i2c_clock_enable(struct mtk_i2c *i2c)
182{
183 int ret;
184
185 ret = clk_prepare_enable(i2c->clk_dma);
186 if (ret)
187 return ret;
188
189 ret = clk_prepare_enable(i2c->clk_main);
190 if (ret)
191 goto err_main;
192
193 if (i2c->have_pmic) {
194 ret = clk_prepare_enable(i2c->clk_pmic);
195 if (ret)
196 goto err_pmic;
197 }
198 return 0;
199
200err_pmic:
201 clk_disable_unprepare(i2c->clk_main);
202err_main:
203 clk_disable_unprepare(i2c->clk_dma);
204
205 return ret;
206}
207
208static void mtk_i2c_clock_disable(struct mtk_i2c *i2c)
209{
210 if (i2c->have_pmic)
211 clk_disable_unprepare(i2c->clk_pmic);
212
213 clk_disable_unprepare(i2c->clk_main);
214 clk_disable_unprepare(i2c->clk_dma);
215}
216
217static void mtk_i2c_init_hw(struct mtk_i2c *i2c)
218{
219 u16 control_reg;
220
221 writew(I2C_SOFT_RST, i2c->base + OFFSET_SOFTRESET);
222
223 /* Set ioconfig */
224 if (i2c->use_push_pull)
225 writew(I2C_IO_CONFIG_PUSH_PULL, i2c->base + OFFSET_IO_CONFIG);
226 else
227 writew(I2C_IO_CONFIG_OPEN_DRAIN, i2c->base + OFFSET_IO_CONFIG);
228
229 if (i2c->dev_comp->dcm)
230 writew(I2C_DCM_DISABLE, i2c->base + OFFSET_DCM_EN);
231
232 writew(i2c->timing_reg, i2c->base + OFFSET_TIMING);
233 writew(i2c->high_speed_reg, i2c->base + OFFSET_HS);
234
235 /* If use i2c pin from PMIC mt6397 side, need set PATH_DIR first */
236 if (i2c->have_pmic)
237 writew(I2C_CONTROL_WRAPPER, i2c->base + OFFSET_PATH_DIR);
238
239 control_reg = I2C_CONTROL_ACKERR_DET_EN |
240 I2C_CONTROL_CLK_EXT_EN | I2C_CONTROL_DMA_EN;
241 writew(control_reg, i2c->base + OFFSET_CONTROL);
242 writew(I2C_DELAY_LEN, i2c->base + OFFSET_DELAY_LEN);
243}
244
245/*
246 * Calculate i2c port speed
247 *
248 * Hardware design:
249 * i2c_bus_freq = parent_clk / (clock_div * 2 * sample_cnt * step_cnt)
250 * clock_div: fixed in hardware, but may be various in different SoCs
251 *
252 * The calculation want to pick the highest bus frequency that is still
253 * less than or equal to i2c->speed_hz. The calculation try to get
254 * sample_cnt and step_cn
255 */
256static int mtk_i2c_set_speed(struct mtk_i2c *i2c, unsigned int parent_clk,
257 unsigned int clock_div)
258{
259 unsigned int clk_src;
260 unsigned int step_cnt;
261 unsigned int sample_cnt;
262 unsigned int max_step_cnt;
263 unsigned int target_speed;
264 unsigned int base_sample_cnt = MAX_SAMPLE_CNT_DIV;
265 unsigned int base_step_cnt;
266 unsigned int opt_div;
267 unsigned int best_mul;
268 unsigned int cnt_mul;
269
270 clk_src = parent_clk / clock_div;
271 target_speed = i2c->speed_hz;
272
273 if (target_speed > MAX_HS_MODE_SPEED)
274 target_speed = MAX_HS_MODE_SPEED;
275
276 if (target_speed > MAX_FS_MODE_SPEED)
277 max_step_cnt = MAX_HS_STEP_CNT_DIV;
278 else
279 max_step_cnt = MAX_STEP_CNT_DIV;
280
281 base_step_cnt = max_step_cnt;
282 /* Find the best combination */
283 opt_div = DIV_ROUND_UP(clk_src >> 1, target_speed);
284 best_mul = MAX_SAMPLE_CNT_DIV * max_step_cnt;
285
286 /* Search for the best pair (sample_cnt, step_cnt) with
287 * 0 < sample_cnt < MAX_SAMPLE_CNT_DIV
288 * 0 < step_cnt < max_step_cnt
289 * sample_cnt * step_cnt >= opt_div
290 * optimizing for sample_cnt * step_cnt being minimal
291 */
292 for (sample_cnt = 1; sample_cnt <= MAX_SAMPLE_CNT_DIV; sample_cnt++) {
293 step_cnt = DIV_ROUND_UP(opt_div, sample_cnt);
294 cnt_mul = step_cnt * sample_cnt;
295 if (step_cnt > max_step_cnt)
296 continue;
297
298 if (cnt_mul < best_mul) {
299 best_mul = cnt_mul;
300 base_sample_cnt = sample_cnt;
301 base_step_cnt = step_cnt;
302 if (best_mul == opt_div)
303 break;
304 }
305 }
306
307 sample_cnt = base_sample_cnt;
308 step_cnt = base_step_cnt;
309
310 if ((clk_src / (2 * sample_cnt * step_cnt)) > target_speed) {
311 /* In this case, hardware can't support such
312 * low i2c_bus_freq
313 */
314 dev_dbg(i2c->dev, "Unsupported speed (%uhz)\n", target_speed);
315 return -EINVAL;
316 }
317
318 step_cnt--;
319 sample_cnt--;
320
321 if (target_speed > MAX_FS_MODE_SPEED) {
322 /* Set the high speed mode register */
323 i2c->timing_reg = I2C_FS_TIME_INIT_VALUE;
324 i2c->high_speed_reg = I2C_TIME_DEFAULT_VALUE |
325 (sample_cnt << 12) | (step_cnt << 8);
326 } else {
327 i2c->timing_reg = (sample_cnt << 8) | (step_cnt << 0);
328 /* Disable the high speed transaction */
329 i2c->high_speed_reg = I2C_TIME_CLR_VALUE;
330 }
331
332 return 0;
333}
334
335static int mtk_i2c_do_transfer(struct mtk_i2c *i2c, struct i2c_msg *msgs)
336{
337 u16 addr_reg;
338 u16 control_reg;
339 dma_addr_t rpaddr = 0;
340 dma_addr_t wpaddr = 0;
341 int ret;
342
343 i2c->irq_stat = 0;
344
345 reinit_completion(&i2c->msg_complete);
346
347 control_reg = readw(i2c->base + OFFSET_CONTROL) &
348 ~(I2C_CONTROL_DIR_CHANGE | I2C_CONTROL_RS);
349 if (i2c->speed_hz > 400000)
350 control_reg |= I2C_CONTROL_RS;
351
352 if (i2c->op == I2C_MASTER_WRRD)
353 control_reg |= I2C_CONTROL_DIR_CHANGE | I2C_CONTROL_RS;
354
355 writew(control_reg, i2c->base + OFFSET_CONTROL);
356
357 /* set start condition */
358 if (i2c->speed_hz <= 100000)
359 writew(I2C_ST_START_CON, i2c->base + OFFSET_EXT_CONF);
360 else
361 writew(I2C_FS_START_CON, i2c->base + OFFSET_EXT_CONF);
362
363 addr_reg = msgs->addr << 1;
364 if (i2c->op == I2C_MASTER_RD)
365 addr_reg |= 0x1;
366
367 writew(addr_reg, i2c->base + OFFSET_SLAVE_ADDR);
368
369 /* Clear interrupt status */
370 writew(I2C_HS_NACKERR | I2C_ACKERR | I2C_TRANSAC_COMP,
371 i2c->base + OFFSET_INTR_STAT);
372 writew(I2C_FIFO_ADDR_CLR, i2c->base + OFFSET_FIFO_ADDR_CLR);
373
374 /* Enable interrupt */
375 writew(I2C_HS_NACKERR | I2C_ACKERR | I2C_TRANSAC_COMP,
376 i2c->base + OFFSET_INTR_MASK);
377
378 /* Set transfer and transaction len */
379 if (i2c->op == I2C_MASTER_WRRD) {
380 writew(msgs->len | ((msgs + 1)->len) << 8,
381 i2c->base + OFFSET_TRANSFER_LEN);
382 writew(I2C_WRRD_TRANAC_VALUE, i2c->base + OFFSET_TRANSAC_LEN);
383 } else {
384 writew(msgs->len, i2c->base + OFFSET_TRANSFER_LEN);
385 writew(I2C_RD_TRANAC_VALUE, i2c->base + OFFSET_TRANSAC_LEN);
386 }
387
388 /* Prepare buffer data to start transfer */
389 if (i2c->op == I2C_MASTER_RD) {
390 writel(I2C_DMA_INT_FLAG_NONE, i2c->pdmabase + OFFSET_INT_FLAG);
391 writel(I2C_DMA_CON_RX, i2c->pdmabase + OFFSET_CON);
392 rpaddr = dma_map_single(i2c->dev, msgs->buf,
393 msgs->len, DMA_FROM_DEVICE);
394 if (dma_mapping_error(i2c->dev, rpaddr))
395 return -ENOMEM;
396 writel((u32)rpaddr, i2c->pdmabase + OFFSET_RX_MEM_ADDR);
397 writel(msgs->len, i2c->pdmabase + OFFSET_RX_LEN);
398 } else if (i2c->op == I2C_MASTER_WR) {
399 writel(I2C_DMA_INT_FLAG_NONE, i2c->pdmabase + OFFSET_INT_FLAG);
400 writel(I2C_DMA_CON_TX, i2c->pdmabase + OFFSET_CON);
401 wpaddr = dma_map_single(i2c->dev, msgs->buf,
402 msgs->len, DMA_TO_DEVICE);
403 if (dma_mapping_error(i2c->dev, wpaddr))
404 return -ENOMEM;
405 writel((u32)wpaddr, i2c->pdmabase + OFFSET_TX_MEM_ADDR);
406 writel(msgs->len, i2c->pdmabase + OFFSET_TX_LEN);
407 } else {
408 writel(I2C_DMA_CLR_FLAG, i2c->pdmabase + OFFSET_INT_FLAG);
409 writel(I2C_DMA_CLR_FLAG, i2c->pdmabase + OFFSET_CON);
410 wpaddr = dma_map_single(i2c->dev, msgs->buf,
411 msgs->len, DMA_TO_DEVICE);
412 if (dma_mapping_error(i2c->dev, wpaddr))
413 return -ENOMEM;
414 rpaddr = dma_map_single(i2c->dev, (msgs + 1)->buf,
415 (msgs + 1)->len,
416 DMA_FROM_DEVICE);
417 if (dma_mapping_error(i2c->dev, rpaddr)) {
418 dma_unmap_single(i2c->dev, wpaddr,
419 msgs->len, DMA_TO_DEVICE);
420 return -ENOMEM;
421 }
422 writel((u32)wpaddr, i2c->pdmabase + OFFSET_TX_MEM_ADDR);
423 writel((u32)rpaddr, i2c->pdmabase + OFFSET_RX_MEM_ADDR);
424 writel(msgs->len, i2c->pdmabase + OFFSET_TX_LEN);
425 writel((msgs + 1)->len, i2c->pdmabase + OFFSET_RX_LEN);
426 }
427
428 writel(I2C_DMA_START_EN, i2c->pdmabase + OFFSET_EN);
429 writew(I2C_TRANSAC_START, i2c->base + OFFSET_START);
430
431 ret = wait_for_completion_timeout(&i2c->msg_complete,
432 i2c->adap.timeout);
433
434 /* Clear interrupt mask */
435 writew(~(I2C_HS_NACKERR | I2C_ACKERR |
436 I2C_TRANSAC_COMP), i2c->base + OFFSET_INTR_MASK);
437
438 if (i2c->op == I2C_MASTER_WR) {
439 dma_unmap_single(i2c->dev, wpaddr,
440 msgs->len, DMA_TO_DEVICE);
441 } else if (i2c->op == I2C_MASTER_RD) {
442 dma_unmap_single(i2c->dev, rpaddr,
443 msgs->len, DMA_FROM_DEVICE);
444 } else {
445 dma_unmap_single(i2c->dev, wpaddr, msgs->len,
446 DMA_TO_DEVICE);
447 dma_unmap_single(i2c->dev, rpaddr, (msgs + 1)->len,
448 DMA_FROM_DEVICE);
449 }
450
451 if (ret == 0) {
452 dev_dbg(i2c->dev, "addr: %x, transfer timeout\n", msgs->addr);
453 mtk_i2c_init_hw(i2c);
454 return -ETIMEDOUT;
455 }
456
457 completion_done(&i2c->msg_complete);
458
459 if (i2c->irq_stat & (I2C_HS_NACKERR | I2C_ACKERR)) {
460 dev_dbg(i2c->dev, "addr: %x, transfer ACK error\n", msgs->addr);
461 mtk_i2c_init_hw(i2c);
462 return -ENXIO;
463 }
464
465 return 0;
466}
467
468static int mtk_i2c_transfer(struct i2c_adapter *adap,
469 struct i2c_msg msgs[], int num)
470{
471 int ret;
472 int left_num = num;
473 struct mtk_i2c *i2c = i2c_get_adapdata(adap);
474
475 ret = mtk_i2c_clock_enable(i2c);
476 if (ret)
477 return ret;
478
479 if (!msgs->buf) {
480 dev_dbg(i2c->dev, "data buffer is NULL.\n");
481 ret = -EINVAL;
482 goto err_exit;
483 }
484
485 if (msgs->flags & I2C_M_RD)
486 i2c->op = I2C_MASTER_RD;
487 else
488 i2c->op = I2C_MASTER_WR;
489
490 if (num > 1) {
491 /* combined two messages into one transaction */
492 i2c->op = I2C_MASTER_WRRD;
493 left_num--;
494 }
495
496 /* always use DMA mode. */
497 ret = mtk_i2c_do_transfer(i2c, msgs);
498 if (ret < 0)
499 goto err_exit;
500
501 /* the return value is number of executed messages */
502 ret = num;
503
504err_exit:
505 mtk_i2c_clock_disable(i2c);
506 return ret;
507}
508
509static irqreturn_t mtk_i2c_irq(int irqno, void *dev_id)
510{
511 struct mtk_i2c *i2c = dev_id;
512
513 i2c->irq_stat = readw(i2c->base + OFFSET_INTR_STAT);
514 writew(I2C_HS_NACKERR | I2C_ACKERR
515 | I2C_TRANSAC_COMP, i2c->base + OFFSET_INTR_STAT);
516
517 complete(&i2c->msg_complete);
518
519 return IRQ_HANDLED;
520}
521
522static u32 mtk_i2c_functionality(struct i2c_adapter *adap)
523{
524 return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
525}
526
527static const struct i2c_algorithm mtk_i2c_algorithm = {
528 .master_xfer = mtk_i2c_transfer,
529 .functionality = mtk_i2c_functionality,
530};
531
532static int mtk_i2c_parse_dt(struct device_node *np, struct mtk_i2c *i2c,
533 unsigned int *clk_src_div)
534{
535 int ret;
536
537 ret = of_property_read_u32(np, "clock-frequency", &i2c->speed_hz);
538 if (ret < 0)
539 i2c->speed_hz = I2C_DEFAULT_SPEED;
540
541 ret = of_property_read_u32(np, "clock-div", clk_src_div);
542 if (ret < 0)
543 return ret;
544
545 if (*clk_src_div == 0)
546 return -EINVAL;
547
548 i2c->have_pmic = of_property_read_bool(np, "mediatek,have-pmic");
549 i2c->use_push_pull =
550 of_property_read_bool(np, "mediatek,use-push-pull");
551
552 return 0;
553}
554
555static int mtk_i2c_probe(struct platform_device *pdev)
556{
557 const struct of_device_id *of_id;
558 int ret = 0;
559 struct mtk_i2c *i2c;
560 struct clk *clk;
561 unsigned int clk_src_div;
562 struct resource *res;
563 int irq;
564
565 i2c = devm_kzalloc(&pdev->dev, sizeof(*i2c), GFP_KERNEL);
566 if (!i2c)
567 return -ENOMEM;
568
569 ret = mtk_i2c_parse_dt(pdev->dev.of_node, i2c, &clk_src_div);
570 if (ret)
571 return -EINVAL;
572
573 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
574 i2c->base = devm_ioremap_resource(&pdev->dev, res);
575 if (IS_ERR(i2c->base))
576 return PTR_ERR(i2c->base);
577
578 res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
579 i2c->pdmabase = devm_ioremap_resource(&pdev->dev, res);
580 if (IS_ERR(i2c->pdmabase))
581 return PTR_ERR(i2c->pdmabase);
582
583 irq = platform_get_irq(pdev, 0);
584 if (irq <= 0)
585 return irq;
586
587 init_completion(&i2c->msg_complete);
588
589 of_id = of_match_node(mtk_i2c_of_match, pdev->dev.of_node);
590 if (!of_id)
591 return -EINVAL;
592
593 i2c->dev_comp = of_id->data;
594 i2c->adap.dev.of_node = pdev->dev.of_node;
595 i2c->dev = &pdev->dev;
596 i2c->adap.dev.parent = &pdev->dev;
597 i2c->adap.owner = THIS_MODULE;
598 i2c->adap.algo = &mtk_i2c_algorithm;
599 i2c->adap.quirks = i2c->dev_comp->quirks;
600 i2c->adap.timeout = 2 * HZ;
601 i2c->adap.retries = 1;
602
603 if (i2c->have_pmic && !i2c->dev_comp->pmic_i2c)
604 return -EINVAL;
605
606 i2c->clk_main = devm_clk_get(&pdev->dev, "main");
607 if (IS_ERR(i2c->clk_main)) {
608 dev_err(&pdev->dev, "cannot get main clock\n");
609 return PTR_ERR(i2c->clk_main);
610 }
611
612 i2c->clk_dma = devm_clk_get(&pdev->dev, "dma");
613 if (IS_ERR(i2c->clk_dma)) {
614 dev_err(&pdev->dev, "cannot get dma clock\n");
615 return PTR_ERR(i2c->clk_dma);
616 }
617
618 clk = i2c->clk_main;
619 if (i2c->have_pmic) {
620 i2c->clk_pmic = devm_clk_get(&pdev->dev, "pmic");
621 if (IS_ERR(i2c->clk_pmic)) {
622 dev_err(&pdev->dev, "cannot get pmic clock\n");
623 return PTR_ERR(i2c->clk_pmic);
624 }
625 clk = i2c->clk_pmic;
626 }
627
628 strlcpy(i2c->adap.name, I2C_DRV_NAME, sizeof(i2c->adap.name));
629
630 ret = mtk_i2c_set_speed(i2c, clk_get_rate(clk), clk_src_div);
631 if (ret) {
632 dev_err(&pdev->dev, "Failed to set the speed.\n");
633 return -EINVAL;
634 }
635
636 ret = mtk_i2c_clock_enable(i2c);
637 if (ret) {
638 dev_err(&pdev->dev, "clock enable failed!\n");
639 return ret;
640 }
641 mtk_i2c_init_hw(i2c);
642 mtk_i2c_clock_disable(i2c);
643
644 ret = devm_request_irq(&pdev->dev, irq, mtk_i2c_irq,
645 IRQF_TRIGGER_NONE, I2C_DRV_NAME, i2c);
646 if (ret < 0) {
647 dev_err(&pdev->dev,
648 "Request I2C IRQ %d fail\n", irq);
649 return ret;
650 }
651
652 i2c_set_adapdata(&i2c->adap, i2c);
653 ret = i2c_add_adapter(&i2c->adap);
654 if (ret) {
655 dev_err(&pdev->dev, "Failed to add i2c bus to i2c core\n");
656 return ret;
657 }
658
659 platform_set_drvdata(pdev, i2c);
660
661 return 0;
662}
663
664static int mtk_i2c_remove(struct platform_device *pdev)
665{
666 struct mtk_i2c *i2c = platform_get_drvdata(pdev);
667
668 i2c_del_adapter(&i2c->adap);
669
670 return 0;
671}
672
673static struct platform_driver mtk_i2c_driver = {
674 .probe = mtk_i2c_probe,
675 .remove = mtk_i2c_remove,
676 .driver = {
677 .name = I2C_DRV_NAME,
678 .of_match_table = of_match_ptr(mtk_i2c_of_match),
679 },
680};
681
682module_platform_driver(mtk_i2c_driver);
683
684MODULE_LICENSE("GPL v2");
685MODULE_DESCRIPTION("MediaTek I2C Bus Driver");
686MODULE_AUTHOR("Xudong Chen <xudong.chen@mediatek.com>");