blob: 2325886d1d55b17d60e04a5b0acd9217164a7448 [file] [log] [blame]
Chris Wilson05235c52016-07-20 09:21:08 +01001/*
2 * Copyright © 2008-2015 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 */
24
Chris Wilsonfa545cb2016-08-04 07:52:35 +010025#include <linux/prefetch.h>
Chris Wilsonb52992c2016-10-28 13:58:24 +010026#include <linux/dma-fence-array.h>
Ingo Molnare6017572017-02-01 16:36:40 +010027#include <linux/sched.h>
28#include <linux/sched/clock.h>
Ingo Molnarf361bf42017-02-03 23:47:37 +010029#include <linux/sched/signal.h>
Chris Wilsonfa545cb2016-08-04 07:52:35 +010030
Chris Wilson05235c52016-07-20 09:21:08 +010031#include "i915_drv.h"
32
Chris Wilsonf54d1862016-10-25 13:00:45 +010033static const char *i915_fence_get_driver_name(struct dma_fence *fence)
Chris Wilson04769652016-07-20 09:21:11 +010034{
35 return "i915";
36}
37
Chris Wilsonf54d1862016-10-25 13:00:45 +010038static const char *i915_fence_get_timeline_name(struct dma_fence *fence)
Chris Wilson04769652016-07-20 09:21:11 +010039{
Chris Wilsone61e0f52018-02-21 09:56:36 +000040 /*
41 * The timeline struct (as part of the ppgtt underneath a context)
Chris Wilson05506b52017-03-30 12:16:14 +010042 * may be freed when the request is no longer in use by the GPU.
43 * We could extend the life of a context to beyond that of all
44 * fences, possibly keeping the hw resource around indefinitely,
45 * or we just give them a false name. Since
46 * dma_fence_ops.get_timeline_name is a debug feature, the occasional
47 * lie seems justifiable.
48 */
49 if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &fence->flags))
50 return "signaled";
51
Chris Wilson73cb9702016-10-28 13:58:46 +010052 return to_request(fence)->timeline->common->name;
Chris Wilson04769652016-07-20 09:21:11 +010053}
54
Chris Wilsonf54d1862016-10-25 13:00:45 +010055static bool i915_fence_signaled(struct dma_fence *fence)
Chris Wilson04769652016-07-20 09:21:11 +010056{
Chris Wilsone61e0f52018-02-21 09:56:36 +000057 return i915_request_completed(to_request(fence));
Chris Wilson04769652016-07-20 09:21:11 +010058}
59
Chris Wilsonf54d1862016-10-25 13:00:45 +010060static bool i915_fence_enable_signaling(struct dma_fence *fence)
Chris Wilson04769652016-07-20 09:21:11 +010061{
Chris Wilson6f9ec412018-03-08 14:07:32 +000062 return intel_engine_enable_signaling(to_request(fence), true);
Chris Wilson04769652016-07-20 09:21:11 +010063}
64
Chris Wilsonf54d1862016-10-25 13:00:45 +010065static signed long i915_fence_wait(struct dma_fence *fence,
Chris Wilson04769652016-07-20 09:21:11 +010066 bool interruptible,
Chris Wilsone95433c2016-10-28 13:58:27 +010067 signed long timeout)
Chris Wilson04769652016-07-20 09:21:11 +010068{
Chris Wilsone61e0f52018-02-21 09:56:36 +000069 return i915_request_wait(to_request(fence), interruptible, timeout);
Chris Wilson04769652016-07-20 09:21:11 +010070}
71
Chris Wilsonf54d1862016-10-25 13:00:45 +010072static void i915_fence_release(struct dma_fence *fence)
Chris Wilson04769652016-07-20 09:21:11 +010073{
Chris Wilsone61e0f52018-02-21 09:56:36 +000074 struct i915_request *rq = to_request(fence);
Chris Wilson04769652016-07-20 09:21:11 +010075
Chris Wilsone61e0f52018-02-21 09:56:36 +000076 /*
77 * The request is put onto a RCU freelist (i.e. the address
Chris Wilsonfc158402016-11-25 13:17:18 +000078 * is immediately reused), mark the fences as being freed now.
79 * Otherwise the debugobjects for the fences are only marked as
80 * freed when the slab cache itself is freed, and so we would get
81 * caught trying to reuse dead objects.
82 */
Chris Wilsone61e0f52018-02-21 09:56:36 +000083 i915_sw_fence_fini(&rq->submit);
Chris Wilsonfc158402016-11-25 13:17:18 +000084
Chris Wilsone61e0f52018-02-21 09:56:36 +000085 kmem_cache_free(rq->i915->requests, rq);
Chris Wilson04769652016-07-20 09:21:11 +010086}
87
Chris Wilsonf54d1862016-10-25 13:00:45 +010088const struct dma_fence_ops i915_fence_ops = {
Chris Wilson04769652016-07-20 09:21:11 +010089 .get_driver_name = i915_fence_get_driver_name,
90 .get_timeline_name = i915_fence_get_timeline_name,
91 .enable_signaling = i915_fence_enable_signaling,
92 .signaled = i915_fence_signaled,
93 .wait = i915_fence_wait,
94 .release = i915_fence_release,
Chris Wilson04769652016-07-20 09:21:11 +010095};
96
Chris Wilson05235c52016-07-20 09:21:08 +010097static inline void
Chris Wilsone61e0f52018-02-21 09:56:36 +000098i915_request_remove_from_client(struct i915_request *request)
Chris Wilson05235c52016-07-20 09:21:08 +010099{
Chris Wilsonc8659ef2017-03-02 12:25:25 +0000100 struct drm_i915_file_private *file_priv;
Chris Wilson05235c52016-07-20 09:21:08 +0100101
Chris Wilsonc8659ef2017-03-02 12:25:25 +0000102 file_priv = request->file_priv;
Chris Wilson05235c52016-07-20 09:21:08 +0100103 if (!file_priv)
104 return;
105
106 spin_lock(&file_priv->mm.lock);
Chris Wilsonc8659ef2017-03-02 12:25:25 +0000107 if (request->file_priv) {
108 list_del(&request->client_link);
109 request->file_priv = NULL;
110 }
Chris Wilson05235c52016-07-20 09:21:08 +0100111 spin_unlock(&file_priv->mm.lock);
Chris Wilson05235c52016-07-20 09:21:08 +0100112}
113
Chris Wilson52e54202016-11-14 20:41:02 +0000114static struct i915_dependency *
115i915_dependency_alloc(struct drm_i915_private *i915)
116{
117 return kmem_cache_alloc(i915->dependencies, GFP_KERNEL);
118}
119
120static void
121i915_dependency_free(struct drm_i915_private *i915,
122 struct i915_dependency *dep)
123{
124 kmem_cache_free(i915->dependencies, dep);
125}
126
127static void
128__i915_priotree_add_dependency(struct i915_priotree *pt,
129 struct i915_priotree *signal,
130 struct i915_dependency *dep,
131 unsigned long flags)
132{
Chris Wilson20311bd2016-11-14 20:41:03 +0000133 INIT_LIST_HEAD(&dep->dfs_link);
Chris Wilson52e54202016-11-14 20:41:02 +0000134 list_add(&dep->wait_link, &signal->waiters_list);
135 list_add(&dep->signal_link, &pt->signalers_list);
136 dep->signaler = signal;
137 dep->flags = flags;
138}
139
140static int
141i915_priotree_add_dependency(struct drm_i915_private *i915,
142 struct i915_priotree *pt,
143 struct i915_priotree *signal)
144{
145 struct i915_dependency *dep;
146
147 dep = i915_dependency_alloc(i915);
148 if (!dep)
149 return -ENOMEM;
150
151 __i915_priotree_add_dependency(pt, signal, dep, I915_DEPENDENCY_ALLOC);
152 return 0;
153}
154
155static void
156i915_priotree_fini(struct drm_i915_private *i915, struct i915_priotree *pt)
157{
158 struct i915_dependency *dep, *next;
159
Chris Wilson6c067572017-05-17 13:10:03 +0100160 GEM_BUG_ON(!list_empty(&pt->link));
Chris Wilson20311bd2016-11-14 20:41:03 +0000161
Chris Wilson83cc84c2018-01-02 15:12:25 +0000162 /*
163 * Everyone we depended upon (the fences we wait to be signaled)
Chris Wilson52e54202016-11-14 20:41:02 +0000164 * should retire before us and remove themselves from our list.
165 * However, retirement is run independently on each timeline and
166 * so we may be called out-of-order.
167 */
168 list_for_each_entry_safe(dep, next, &pt->signalers_list, signal_link) {
Chris Wilson83cc84c2018-01-02 15:12:25 +0000169 GEM_BUG_ON(!i915_priotree_signaled(dep->signaler));
170 GEM_BUG_ON(!list_empty(&dep->dfs_link));
171
Chris Wilson52e54202016-11-14 20:41:02 +0000172 list_del(&dep->wait_link);
173 if (dep->flags & I915_DEPENDENCY_ALLOC)
174 i915_dependency_free(i915, dep);
175 }
176
177 /* Remove ourselves from everyone who depends upon us */
178 list_for_each_entry_safe(dep, next, &pt->waiters_list, wait_link) {
Chris Wilson83cc84c2018-01-02 15:12:25 +0000179 GEM_BUG_ON(dep->signaler != pt);
180 GEM_BUG_ON(!list_empty(&dep->dfs_link));
181
Chris Wilson52e54202016-11-14 20:41:02 +0000182 list_del(&dep->signal_link);
183 if (dep->flags & I915_DEPENDENCY_ALLOC)
184 i915_dependency_free(i915, dep);
185 }
186}
187
188static void
189i915_priotree_init(struct i915_priotree *pt)
190{
191 INIT_LIST_HEAD(&pt->signalers_list);
192 INIT_LIST_HEAD(&pt->waiters_list);
Chris Wilson6c067572017-05-17 13:10:03 +0100193 INIT_LIST_HEAD(&pt->link);
Chris Wilson7d1ea602017-09-28 20:39:00 +0100194 pt->priority = I915_PRIORITY_INVALID;
Chris Wilson52e54202016-11-14 20:41:02 +0000195}
196
Chris Wilson12d31732017-02-23 07:44:09 +0000197static int reset_all_global_seqno(struct drm_i915_private *i915, u32 seqno)
198{
Chris Wilson12d31732017-02-23 07:44:09 +0000199 struct intel_engine_cs *engine;
200 enum intel_engine_id id;
201 int ret;
202
203 /* Carefully retire all requests without writing to the rings */
204 ret = i915_gem_wait_for_idle(i915,
205 I915_WAIT_INTERRUPTIBLE |
206 I915_WAIT_LOCKED);
207 if (ret)
208 return ret;
209
Chris Wilsond9b13c42018-03-15 13:14:50 +0000210 GEM_BUG_ON(i915->gt.active_requests);
211
Chris Wilson12d31732017-02-23 07:44:09 +0000212 /* If the seqno wraps around, we need to clear the breadcrumb rbtree */
213 for_each_engine(engine, i915, id) {
Chris Wilsonae351be2017-03-30 15:50:41 +0100214 struct i915_gem_timeline *timeline;
215 struct intel_timeline *tl = engine->timeline;
Chris Wilson12d31732017-02-23 07:44:09 +0000216
Chris Wilsond9b13c42018-03-15 13:14:50 +0000217 GEM_TRACE("%s seqno %d -> %d\n",
218 engine->name, tl->seqno, seqno);
219
Chris Wilson12d31732017-02-23 07:44:09 +0000220 if (!i915_seqno_passed(seqno, tl->seqno)) {
Chris Wilsonf41d19b2018-03-06 13:01:43 +0000221 /* Flush any waiters before we reuse the seqno */
222 intel_engine_disarm_breadcrumbs(engine);
Chris Wilson93eef7d2018-03-06 13:01:42 +0000223 GEM_BUG_ON(!list_empty(&engine->breadcrumbs.signals));
Chris Wilson12d31732017-02-23 07:44:09 +0000224 }
225
Chris Wilson4d535682017-07-21 13:32:26 +0100226 /* Check we are idle before we fiddle with hw state! */
227 GEM_BUG_ON(!intel_engine_is_idle(engine));
228 GEM_BUG_ON(i915_gem_active_isset(&engine->timeline->last_request));
229
Chris Wilson12d31732017-02-23 07:44:09 +0000230 /* Finally reset hw state */
Chris Wilson12d31732017-02-23 07:44:09 +0000231 intel_engine_init_global_seqno(engine, seqno);
Chris Wilson2ca9faa2017-04-05 16:30:54 +0100232 tl->seqno = seqno;
Chris Wilson12d31732017-02-23 07:44:09 +0000233
Chris Wilsonae351be2017-03-30 15:50:41 +0100234 list_for_each_entry(timeline, &i915->gt.timelines, link)
Chris Wilson7e8894e2017-05-03 10:39:22 +0100235 memset(timeline->engine[id].global_sync, 0,
236 sizeof(timeline->engine[id].global_sync));
Chris Wilson12d31732017-02-23 07:44:09 +0000237 }
238
239 return 0;
240}
241
242int i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno)
243{
Chris Wilsone61e0f52018-02-21 09:56:36 +0000244 struct drm_i915_private *i915 = to_i915(dev);
Chris Wilson12d31732017-02-23 07:44:09 +0000245
Chris Wilsone61e0f52018-02-21 09:56:36 +0000246 lockdep_assert_held(&i915->drm.struct_mutex);
Chris Wilson12d31732017-02-23 07:44:09 +0000247
248 if (seqno == 0)
249 return -EINVAL;
250
Chris Wilsone61e0f52018-02-21 09:56:36 +0000251 /* HWS page needs to be set less than what we will inject to ring */
252 return reset_all_global_seqno(i915, seqno - 1);
Chris Wilson12d31732017-02-23 07:44:09 +0000253}
254
Chris Wilson636918f2017-08-17 15:47:19 +0100255static void mark_busy(struct drm_i915_private *i915)
Chris Wilson12d31732017-02-23 07:44:09 +0000256{
Chris Wilson636918f2017-08-17 15:47:19 +0100257 if (i915->gt.awake)
258 return;
259
260 GEM_BUG_ON(!i915->gt.active_requests);
261
262 intel_runtime_pm_get_noresume(i915);
Tvrtko Ursulinb6876372017-12-05 13:28:54 +0000263
264 /*
265 * It seems that the DMC likes to transition between the DC states a lot
266 * when there are no connected displays (no active power domains) during
267 * command submission.
268 *
269 * This activity has negative impact on the performance of the chip with
270 * huge latencies observed in the interrupt handler and elsewhere.
271 *
272 * Work around it by grabbing a GT IRQ power domain whilst there is any
273 * GT activity, preventing any DC state transitions.
274 */
275 intel_display_power_get(i915, POWER_DOMAIN_GT_IRQ);
276
Chris Wilson636918f2017-08-17 15:47:19 +0100277 i915->gt.awake = true;
Chris Wilson6f561032018-01-24 11:36:07 +0000278 if (unlikely(++i915->gt.epoch == 0)) /* keep 0 as invalid */
279 i915->gt.epoch = 1;
Chris Wilson636918f2017-08-17 15:47:19 +0100280
281 intel_enable_gt_powersave(i915);
282 i915_update_gfx_val(i915);
283 if (INTEL_GEN(i915) >= 6)
284 gen6_rps_busy(i915);
Tvrtko Ursulinfeff0dc2017-11-21 18:18:46 +0000285 i915_pmu_gt_unparked(i915);
Chris Wilson636918f2017-08-17 15:47:19 +0100286
Chris Wilsonaba5e272017-10-25 15:39:41 +0100287 intel_engines_unpark(i915);
288
Chris Wilson88923042018-01-29 14:41:04 +0000289 i915_queue_hangcheck(i915);
290
Chris Wilson636918f2017-08-17 15:47:19 +0100291 queue_delayed_work(i915->wq,
292 &i915->gt.retire_work,
293 round_jiffies_up_relative(HZ));
294}
295
296static int reserve_engine(struct intel_engine_cs *engine)
297{
298 struct drm_i915_private *i915 = engine->i915;
Chris Wilson12d31732017-02-23 07:44:09 +0000299 u32 active = ++engine->timeline->inflight_seqnos;
300 u32 seqno = engine->timeline->seqno;
301 int ret;
302
303 /* Reservation is fine until we need to wrap around */
Chris Wilson636918f2017-08-17 15:47:19 +0100304 if (unlikely(add_overflows(seqno, active))) {
305 ret = reset_all_global_seqno(i915, 0);
306 if (ret) {
307 engine->timeline->inflight_seqnos--;
308 return ret;
309 }
Chris Wilson12d31732017-02-23 07:44:09 +0000310 }
311
Chris Wilson636918f2017-08-17 15:47:19 +0100312 if (!i915->gt.active_requests++)
313 mark_busy(i915);
314
Chris Wilson12d31732017-02-23 07:44:09 +0000315 return 0;
316}
317
Chris Wilson636918f2017-08-17 15:47:19 +0100318static void unreserve_engine(struct intel_engine_cs *engine)
Chris Wilson9b6586a2017-02-23 07:44:08 +0000319{
Chris Wilson636918f2017-08-17 15:47:19 +0100320 struct drm_i915_private *i915 = engine->i915;
321
322 if (!--i915->gt.active_requests) {
323 /* Cancel the mark_busy() from our reserve_engine() */
324 GEM_BUG_ON(!i915->gt.awake);
325 mod_delayed_work(i915->wq,
326 &i915->gt.idle_work,
327 msecs_to_jiffies(100));
328 }
329
Chris Wilson9b6586a2017-02-23 07:44:08 +0000330 GEM_BUG_ON(!engine->timeline->inflight_seqnos);
331 engine->timeline->inflight_seqnos--;
332}
333
Chris Wilsonfa545cb2016-08-04 07:52:35 +0100334void i915_gem_retire_noop(struct i915_gem_active *active,
Chris Wilsone61e0f52018-02-21 09:56:36 +0000335 struct i915_request *request)
Chris Wilsonfa545cb2016-08-04 07:52:35 +0100336{
337 /* Space left intentionally blank */
338}
339
Chris Wilsone61e0f52018-02-21 09:56:36 +0000340static void advance_ring(struct i915_request *request)
Chris Wilsoncbb60b42017-04-06 18:00:28 +0100341{
342 unsigned int tail;
343
Chris Wilsone61e0f52018-02-21 09:56:36 +0000344 /*
345 * We know the GPU must have read the request to have
Chris Wilsoncbb60b42017-04-06 18:00:28 +0100346 * sent us the seqno + interrupt, so use the position
347 * of tail of the request to update the last known position
348 * of the GPU head.
349 *
350 * Note this requires that we are always called in request
351 * completion order.
352 */
Chris Wilsone6ba9992017-04-25 14:00:49 +0100353 if (list_is_last(&request->ring_link, &request->ring->request_list)) {
Chris Wilsone61e0f52018-02-21 09:56:36 +0000354 /*
355 * We may race here with execlists resubmitting this request
Chris Wilsone6ba9992017-04-25 14:00:49 +0100356 * as we retire it. The resubmission will move the ring->tail
357 * forwards (to request->wa_tail). We either read the
358 * current value that was written to hw, or the value that
359 * is just about to be. Either works, if we miss the last two
360 * noops - they are safe to be replayed on a reset.
361 */
Chris Wilson36620032018-03-07 13:42:23 +0000362 tail = READ_ONCE(request->tail);
Chris Wilsone6ba9992017-04-25 14:00:49 +0100363 } else {
Chris Wilsoncbb60b42017-04-06 18:00:28 +0100364 tail = request->postfix;
Chris Wilsone6ba9992017-04-25 14:00:49 +0100365 }
Chris Wilsoncbb60b42017-04-06 18:00:28 +0100366 list_del(&request->ring_link);
367
368 request->ring->head = tail;
369}
370
Chris Wilsone61e0f52018-02-21 09:56:36 +0000371static void free_capture_list(struct i915_request *request)
Chris Wilsonb0fd47a2017-04-15 10:39:02 +0100372{
Chris Wilsone61e0f52018-02-21 09:56:36 +0000373 struct i915_capture_list *capture;
Chris Wilsonb0fd47a2017-04-15 10:39:02 +0100374
375 capture = request->capture_list;
376 while (capture) {
Chris Wilsone61e0f52018-02-21 09:56:36 +0000377 struct i915_capture_list *next = capture->next;
Chris Wilsonb0fd47a2017-04-15 10:39:02 +0100378
379 kfree(capture);
380 capture = next;
381 }
382}
383
Chris Wilsone61e0f52018-02-21 09:56:36 +0000384static void i915_request_retire(struct i915_request *request)
Chris Wilson05235c52016-07-20 09:21:08 +0100385{
Chris Wilsone8a9c582016-12-18 15:37:20 +0000386 struct intel_engine_cs *engine = request->engine;
Chris Wilsonfa545cb2016-08-04 07:52:35 +0100387 struct i915_gem_active *active, *next;
388
Chris Wilsond9b13c42018-03-15 13:14:50 +0000389 GEM_TRACE("%s(%d) fence %llx:%d, global_seqno %d\n",
390 engine->name, intel_engine_get_seqno(engine),
391 request->fence.context, request->fence.seqno,
392 request->global_seqno);
393
Chris Wilson4c7d62c2016-10-28 13:58:32 +0100394 lockdep_assert_held(&request->i915->drm.struct_mutex);
Chris Wilson48bc2a42016-11-25 13:17:17 +0000395 GEM_BUG_ON(!i915_sw_fence_signaled(&request->submit));
Chris Wilsone61e0f52018-02-21 09:56:36 +0000396 GEM_BUG_ON(!i915_request_completed(request));
Chris Wilson43020552016-11-15 16:46:20 +0000397 GEM_BUG_ON(!request->i915->gt.active_requests);
Chris Wilson4c7d62c2016-10-28 13:58:32 +0100398
Chris Wilsone61e0f52018-02-21 09:56:36 +0000399 trace_i915_request_retire(request);
Chris Wilson80b204b2016-10-28 13:58:58 +0100400
Chris Wilsone8a9c582016-12-18 15:37:20 +0000401 spin_lock_irq(&engine->timeline->lock);
Chris Wilsone95433c2016-10-28 13:58:27 +0100402 list_del_init(&request->link);
Chris Wilsone8a9c582016-12-18 15:37:20 +0000403 spin_unlock_irq(&engine->timeline->lock);
Chris Wilson05235c52016-07-20 09:21:08 +0100404
Chris Wilson636918f2017-08-17 15:47:19 +0100405 unreserve_engine(request->engine);
Chris Wilsoncbb60b42017-04-06 18:00:28 +0100406 advance_ring(request);
Chris Wilson05235c52016-07-20 09:21:08 +0100407
Chris Wilsonb0fd47a2017-04-15 10:39:02 +0100408 free_capture_list(request);
409
Chris Wilsone61e0f52018-02-21 09:56:36 +0000410 /*
411 * Walk through the active list, calling retire on each. This allows
Chris Wilsonfa545cb2016-08-04 07:52:35 +0100412 * objects to track their GPU activity and mark themselves as idle
413 * when their *last* active request is completed (updating state
414 * tracking lists for eviction, active references for GEM, etc).
415 *
416 * As the ->retire() may free the node, we decouple it first and
417 * pass along the auxiliary information (to avoid dereferencing
418 * the node after the callback).
419 */
420 list_for_each_entry_safe(active, next, &request->active_list, link) {
Chris Wilsone61e0f52018-02-21 09:56:36 +0000421 /*
422 * In microbenchmarks or focusing upon time inside the kernel,
Chris Wilsonfa545cb2016-08-04 07:52:35 +0100423 * we may spend an inordinate amount of time simply handling
424 * the retirement of requests and processing their callbacks.
425 * Of which, this loop itself is particularly hot due to the
426 * cache misses when jumping around the list of i915_gem_active.
427 * So we try to keep this loop as streamlined as possible and
428 * also prefetch the next i915_gem_active to try and hide
429 * the likely cache miss.
430 */
431 prefetchw(next);
432
433 INIT_LIST_HEAD(&active->link);
Chris Wilson0eafec62016-08-04 16:32:41 +0100434 RCU_INIT_POINTER(active->request, NULL);
Chris Wilsonfa545cb2016-08-04 07:52:35 +0100435
436 active->retire(active, request);
437 }
438
Chris Wilsone61e0f52018-02-21 09:56:36 +0000439 i915_request_remove_from_client(request);
Chris Wilson05235c52016-07-20 09:21:08 +0100440
Mika Kuoppalae5e1fc42016-11-16 17:20:31 +0200441 /* Retirement decays the ban score as it is a sign of ctx progress */
Chris Wilson77b25a92017-07-21 13:32:30 +0100442 atomic_dec_if_positive(&request->ctx->ban_score);
Mika Kuoppalae5e1fc42016-11-16 17:20:31 +0200443
Chris Wilsone61e0f52018-02-21 09:56:36 +0000444 /*
445 * The backing object for the context is done after switching to the
Chris Wilsone8a9c582016-12-18 15:37:20 +0000446 * *next* context. Therefore we cannot retire the previous context until
447 * the next context has already started running. However, since we
Chris Wilsone61e0f52018-02-21 09:56:36 +0000448 * cannot take the required locks at i915_request_submit() we
Chris Wilsone8a9c582016-12-18 15:37:20 +0000449 * defer the unpinning of the active context to now, retirement of
450 * the subsequent request.
451 */
452 if (engine->last_retired_context)
453 engine->context_unpin(engine, engine->last_retired_context);
454 engine->last_retired_context = request->ctx;
Chris Wilsond07f0e52016-10-28 13:58:44 +0100455
Chris Wilson7b92c1b2017-06-28 13:35:48 +0100456 spin_lock_irq(&request->lock);
Chris Wilsonb7a3f332018-02-03 10:19:14 +0000457 if (!test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &request->fence.flags))
458 dma_fence_signal_locked(&request->fence);
459 if (test_bit(DMA_FENCE_FLAG_ENABLE_SIGNAL_BIT, &request->fence.flags))
460 intel_engine_cancel_signaling(request);
Chris Wilson253a2812018-02-06 14:31:37 +0000461 if (request->waitboost) {
462 GEM_BUG_ON(!atomic_read(&request->i915->gt_pm.rps.num_waiters));
463 atomic_dec(&request->i915->gt_pm.rps.num_waiters);
464 }
Chris Wilson7b92c1b2017-06-28 13:35:48 +0100465 spin_unlock_irq(&request->lock);
Chris Wilson52e54202016-11-14 20:41:02 +0000466
467 i915_priotree_fini(request->i915, &request->priotree);
Chris Wilsone61e0f52018-02-21 09:56:36 +0000468 i915_request_put(request);
Chris Wilson05235c52016-07-20 09:21:08 +0100469}
470
Chris Wilsone61e0f52018-02-21 09:56:36 +0000471void i915_request_retire_upto(struct i915_request *rq)
Chris Wilson05235c52016-07-20 09:21:08 +0100472{
Chris Wilsone61e0f52018-02-21 09:56:36 +0000473 struct intel_engine_cs *engine = rq->engine;
474 struct i915_request *tmp;
Chris Wilson05235c52016-07-20 09:21:08 +0100475
Chris Wilsone61e0f52018-02-21 09:56:36 +0000476 lockdep_assert_held(&rq->i915->drm.struct_mutex);
477 GEM_BUG_ON(!i915_request_completed(rq));
Chris Wilson4ffd6e02016-11-25 13:17:15 +0000478
Chris Wilsone61e0f52018-02-21 09:56:36 +0000479 if (list_empty(&rq->link))
Chris Wilsone95433c2016-10-28 13:58:27 +0100480 return;
Chris Wilson05235c52016-07-20 09:21:08 +0100481
482 do {
Chris Wilson73cb9702016-10-28 13:58:46 +0100483 tmp = list_first_entry(&engine->timeline->requests,
Chris Wilsonefdf7c02016-08-04 07:52:33 +0100484 typeof(*tmp), link);
Chris Wilson05235c52016-07-20 09:21:08 +0100485
Chris Wilsone61e0f52018-02-21 09:56:36 +0000486 i915_request_retire(tmp);
487 } while (tmp != rq);
Chris Wilson05235c52016-07-20 09:21:08 +0100488}
489
Chris Wilson9b6586a2017-02-23 07:44:08 +0000490static u32 timeline_get_seqno(struct intel_timeline *tl)
Chris Wilson05235c52016-07-20 09:21:08 +0100491{
Chris Wilson9b6586a2017-02-23 07:44:08 +0000492 return ++tl->seqno;
Chris Wilson05235c52016-07-20 09:21:08 +0100493}
494
Chris Wilsone61e0f52018-02-21 09:56:36 +0000495void __i915_request_submit(struct i915_request *request)
Chris Wilson5590af32016-09-09 14:11:54 +0100496{
Chris Wilson73cb9702016-10-28 13:58:46 +0100497 struct intel_engine_cs *engine = request->engine;
Chris Wilsonf2d13292016-10-28 13:58:57 +0100498 struct intel_timeline *timeline;
499 u32 seqno;
Chris Wilson5590af32016-09-09 14:11:54 +0100500
Chris Wilsond9b13c42018-03-15 13:14:50 +0000501 GEM_TRACE("%s fence %llx:%d -> global_seqno %d\n",
502 request->engine->name,
503 request->fence.context, request->fence.seqno,
504 engine->timeline->seqno);
505
Chris Wilsone60a8702017-03-02 11:51:30 +0000506 GEM_BUG_ON(!irqs_disabled());
Chris Wilson67520412017-03-02 13:28:01 +0000507 lockdep_assert_held(&engine->timeline->lock);
Chris Wilsone60a8702017-03-02 11:51:30 +0000508
Chris Wilson80b204b2016-10-28 13:58:58 +0100509 /* Transfer from per-context onto the global per-engine timeline */
510 timeline = engine->timeline;
511 GEM_BUG_ON(timeline == request->timeline);
Chris Wilson2d453c72017-12-22 14:19:59 +0000512 GEM_BUG_ON(request->global_seqno);
Chris Wilson5590af32016-09-09 14:11:54 +0100513
Chris Wilson9b6586a2017-02-23 07:44:08 +0000514 seqno = timeline_get_seqno(timeline);
Chris Wilsonf2d13292016-10-28 13:58:57 +0100515 GEM_BUG_ON(!seqno);
516 GEM_BUG_ON(i915_seqno_passed(intel_engine_get_seqno(engine), seqno));
517
Chris Wilsonf2d13292016-10-28 13:58:57 +0100518 /* We may be recursing from the signal callback of another i915 fence */
519 spin_lock_nested(&request->lock, SINGLE_DEPTH_NESTING);
520 request->global_seqno = seqno;
521 if (test_bit(DMA_FENCE_FLAG_ENABLE_SIGNAL_BIT, &request->fence.flags))
Chris Wilsonf7b02a52017-04-26 09:06:59 +0100522 intel_engine_enable_signaling(request, false);
Chris Wilsonf2d13292016-10-28 13:58:57 +0100523 spin_unlock(&request->lock);
524
Chris Wilsoncaddfe72016-10-28 13:58:52 +0100525 engine->emit_breadcrumb(request,
526 request->ring->vaddr + request->postfix);
Chris Wilson5590af32016-09-09 14:11:54 +0100527
Chris Wilsonbb894852016-11-14 20:40:57 +0000528 spin_lock(&request->timeline->lock);
Chris Wilson80b204b2016-10-28 13:58:58 +0100529 list_move_tail(&request->link, &timeline->requests);
530 spin_unlock(&request->timeline->lock);
531
Chris Wilsone61e0f52018-02-21 09:56:36 +0000532 trace_i915_request_execute(request);
Tvrtko Ursulin158863f2018-02-20 10:47:42 +0000533
Chris Wilsonfe497892017-02-23 07:44:13 +0000534 wake_up_all(&request->execute);
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000535}
Chris Wilson23902e42016-11-14 20:40:58 +0000536
Chris Wilsone61e0f52018-02-21 09:56:36 +0000537void i915_request_submit(struct i915_request *request)
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000538{
539 struct intel_engine_cs *engine = request->engine;
540 unsigned long flags;
541
542 /* Will be called from irq-context when using foreign fences. */
543 spin_lock_irqsave(&engine->timeline->lock, flags);
544
Chris Wilsone61e0f52018-02-21 09:56:36 +0000545 __i915_request_submit(request);
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000546
547 spin_unlock_irqrestore(&engine->timeline->lock, flags);
548}
549
Chris Wilsone61e0f52018-02-21 09:56:36 +0000550void __i915_request_unsubmit(struct i915_request *request)
Chris Wilsond6a22892017-02-23 07:44:17 +0000551{
552 struct intel_engine_cs *engine = request->engine;
553 struct intel_timeline *timeline;
554
Chris Wilsond9b13c42018-03-15 13:14:50 +0000555 GEM_TRACE("%s fence %llx:%d <- global_seqno %d\n",
556 request->engine->name,
557 request->fence.context, request->fence.seqno,
558 request->global_seqno);
559
Chris Wilsone60a8702017-03-02 11:51:30 +0000560 GEM_BUG_ON(!irqs_disabled());
Chris Wilson67520412017-03-02 13:28:01 +0000561 lockdep_assert_held(&engine->timeline->lock);
Chris Wilsond6a22892017-02-23 07:44:17 +0000562
Chris Wilsone61e0f52018-02-21 09:56:36 +0000563 /*
564 * Only unwind in reverse order, required so that the per-context list
Chris Wilsond6a22892017-02-23 07:44:17 +0000565 * is kept in seqno/ring order.
566 */
Chris Wilson2d453c72017-12-22 14:19:59 +0000567 GEM_BUG_ON(!request->global_seqno);
Chris Wilsond6a22892017-02-23 07:44:17 +0000568 GEM_BUG_ON(request->global_seqno != engine->timeline->seqno);
Chris Wilsonc7cc1442018-01-29 09:49:12 +0000569 GEM_BUG_ON(i915_seqno_passed(intel_engine_get_seqno(engine),
570 request->global_seqno));
Chris Wilsond6a22892017-02-23 07:44:17 +0000571 engine->timeline->seqno--;
572
573 /* We may be recursing from the signal callback of another i915 fence */
574 spin_lock_nested(&request->lock, SINGLE_DEPTH_NESTING);
575 request->global_seqno = 0;
576 if (test_bit(DMA_FENCE_FLAG_ENABLE_SIGNAL_BIT, &request->fence.flags))
577 intel_engine_cancel_signaling(request);
578 spin_unlock(&request->lock);
579
580 /* Transfer back from the global per-engine timeline to per-context */
581 timeline = request->timeline;
582 GEM_BUG_ON(timeline == engine->timeline);
583
584 spin_lock(&timeline->lock);
585 list_move(&request->link, &timeline->requests);
586 spin_unlock(&timeline->lock);
587
Chris Wilsone61e0f52018-02-21 09:56:36 +0000588 /*
589 * We don't need to wake_up any waiters on request->execute, they
Chris Wilsond6a22892017-02-23 07:44:17 +0000590 * will get woken by any other event or us re-adding this request
Chris Wilsone61e0f52018-02-21 09:56:36 +0000591 * to the engine timeline (__i915_request_submit()). The waiters
Chris Wilsond6a22892017-02-23 07:44:17 +0000592 * should be quite adapt at finding that the request now has a new
593 * global_seqno to the one they went to sleep on.
594 */
595}
596
Chris Wilsone61e0f52018-02-21 09:56:36 +0000597void i915_request_unsubmit(struct i915_request *request)
Chris Wilsond6a22892017-02-23 07:44:17 +0000598{
599 struct intel_engine_cs *engine = request->engine;
600 unsigned long flags;
601
602 /* Will be called from irq-context when using foreign fences. */
603 spin_lock_irqsave(&engine->timeline->lock, flags);
604
Chris Wilsone61e0f52018-02-21 09:56:36 +0000605 __i915_request_unsubmit(request);
Chris Wilsond6a22892017-02-23 07:44:17 +0000606
607 spin_unlock_irqrestore(&engine->timeline->lock, flags);
608}
609
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000610static int __i915_sw_fence_call
611submit_notify(struct i915_sw_fence *fence, enum i915_sw_fence_notify state)
612{
Chris Wilsone61e0f52018-02-21 09:56:36 +0000613 struct i915_request *request =
Chris Wilson48bc2a42016-11-25 13:17:17 +0000614 container_of(fence, typeof(*request), submit);
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000615
Chris Wilson48bc2a42016-11-25 13:17:17 +0000616 switch (state) {
617 case FENCE_COMPLETE:
Chris Wilsone61e0f52018-02-21 09:56:36 +0000618 trace_i915_request_submit(request);
Daniel Vetteraf7a8ff2017-10-11 11:10:19 +0200619 /*
Chris Wilsone61e0f52018-02-21 09:56:36 +0000620 * We need to serialize use of the submit_request() callback
621 * with its hotplugging performed during an emergency
622 * i915_gem_set_wedged(). We use the RCU mechanism to mark the
623 * critical section in order to force i915_gem_set_wedged() to
624 * wait until the submit_request() is completed before
625 * proceeding.
Daniel Vetteraf7a8ff2017-10-11 11:10:19 +0200626 */
627 rcu_read_lock();
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000628 request->engine->submit_request(request);
Daniel Vetteraf7a8ff2017-10-11 11:10:19 +0200629 rcu_read_unlock();
Chris Wilson48bc2a42016-11-25 13:17:17 +0000630 break;
631
632 case FENCE_FREE:
Chris Wilsone61e0f52018-02-21 09:56:36 +0000633 i915_request_put(request);
Chris Wilson48bc2a42016-11-25 13:17:17 +0000634 break;
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000635 }
Chris Wilson80b204b2016-10-28 13:58:58 +0100636
Chris Wilson5590af32016-09-09 14:11:54 +0100637 return NOTIFY_DONE;
638}
639
Chris Wilson8e637172016-08-02 22:50:26 +0100640/**
Chris Wilsone61e0f52018-02-21 09:56:36 +0000641 * i915_request_alloc - allocate a request structure
Chris Wilson8e637172016-08-02 22:50:26 +0100642 *
643 * @engine: engine that we wish to issue the request on.
644 * @ctx: context that the request will be associated with.
Chris Wilson8e637172016-08-02 22:50:26 +0100645 *
646 * Returns a pointer to the allocated request if successful,
647 * or an error code if not.
648 */
Chris Wilsone61e0f52018-02-21 09:56:36 +0000649struct i915_request *
650i915_request_alloc(struct intel_engine_cs *engine, struct i915_gem_context *ctx)
Chris Wilson05235c52016-07-20 09:21:08 +0100651{
Chris Wilsone61e0f52018-02-21 09:56:36 +0000652 struct drm_i915_private *i915 = engine->i915;
653 struct i915_request *rq;
Chris Wilson266a2402017-05-04 10:33:08 +0100654 struct intel_ring *ring;
Chris Wilson05235c52016-07-20 09:21:08 +0100655 int ret;
656
Chris Wilsone61e0f52018-02-21 09:56:36 +0000657 lockdep_assert_held(&i915->drm.struct_mutex);
Chris Wilson28176ef2016-10-28 13:58:56 +0100658
Chris Wilsone7af3112017-10-03 21:34:48 +0100659 /*
660 * Preempt contexts are reserved for exclusive use to inject a
661 * preemption context switch. They are never to be used for any trivial
662 * request!
663 */
Chris Wilsone61e0f52018-02-21 09:56:36 +0000664 GEM_BUG_ON(ctx == i915->preempt_context);
Chris Wilsone7af3112017-10-03 21:34:48 +0100665
Chris Wilsone61e0f52018-02-21 09:56:36 +0000666 /*
667 * ABI: Before userspace accesses the GPU (e.g. execbuffer), report
Chris Wilson6ffb7d02017-01-14 16:23:33 +0000668 * EIO if the GPU is already wedged.
Chris Wilson05235c52016-07-20 09:21:08 +0100669 */
Chris Wilsone61e0f52018-02-21 09:56:36 +0000670 if (i915_terminally_wedged(&i915->gpu_error))
Chris Wilson6ffb7d02017-01-14 16:23:33 +0000671 return ERR_PTR(-EIO);
Chris Wilson05235c52016-07-20 09:21:08 +0100672
Chris Wilsone61e0f52018-02-21 09:56:36 +0000673 /*
674 * Pinning the contexts may generate requests in order to acquire
Chris Wilsone8a9c582016-12-18 15:37:20 +0000675 * GGTT space, so do this first before we reserve a seqno for
676 * ourselves.
677 */
Chris Wilson266a2402017-05-04 10:33:08 +0100678 ring = engine->context_pin(engine, ctx);
679 if (IS_ERR(ring))
680 return ERR_CAST(ring);
681 GEM_BUG_ON(!ring);
Chris Wilson28176ef2016-10-28 13:58:56 +0100682
Chris Wilson636918f2017-08-17 15:47:19 +0100683 ret = reserve_engine(engine);
Chris Wilsone8a9c582016-12-18 15:37:20 +0000684 if (ret)
685 goto err_unpin;
686
Chris Wilson3fef5cd2017-11-20 10:20:02 +0000687 ret = intel_ring_wait_for_space(ring, MIN_SPACE_FOR_ADD_REQUEST);
688 if (ret)
689 goto err_unreserve;
690
Chris Wilson9b5f4e52016-07-20 09:21:09 +0100691 /* Move the oldest request to the slab-cache (if not in use!) */
Chris Wilsone61e0f52018-02-21 09:56:36 +0000692 rq = list_first_entry_or_null(&engine->timeline->requests,
693 typeof(*rq), link);
694 if (rq && i915_request_completed(rq))
695 i915_request_retire(rq);
Chris Wilson9b5f4e52016-07-20 09:21:09 +0100696
Chris Wilsone61e0f52018-02-21 09:56:36 +0000697 /*
698 * Beware: Dragons be flying overhead.
Chris Wilson5a198b82016-08-09 09:23:34 +0100699 *
700 * We use RCU to look up requests in flight. The lookups may
701 * race with the request being allocated from the slab freelist.
702 * That is the request we are writing to here, may be in the process
Chris Wilson1426f712016-08-09 17:03:22 +0100703 * of being read by __i915_gem_active_get_rcu(). As such,
Chris Wilson5a198b82016-08-09 09:23:34 +0100704 * we have to be very careful when overwriting the contents. During
705 * the RCU lookup, we change chase the request->engine pointer,
Chris Wilson65e47602016-10-28 13:58:49 +0100706 * read the request->global_seqno and increment the reference count.
Chris Wilson5a198b82016-08-09 09:23:34 +0100707 *
708 * The reference count is incremented atomically. If it is zero,
709 * the lookup knows the request is unallocated and complete. Otherwise,
710 * it is either still in use, or has been reallocated and reset
Chris Wilsonf54d1862016-10-25 13:00:45 +0100711 * with dma_fence_init(). This increment is safe for release as we
712 * check that the request we have a reference to and matches the active
Chris Wilson5a198b82016-08-09 09:23:34 +0100713 * request.
714 *
715 * Before we increment the refcount, we chase the request->engine
716 * pointer. We must not call kmem_cache_zalloc() or else we set
717 * that pointer to NULL and cause a crash during the lookup. If
718 * we see the request is completed (based on the value of the
719 * old engine and seqno), the lookup is complete and reports NULL.
720 * If we decide the request is not completed (new engine or seqno),
721 * then we grab a reference and double check that it is still the
722 * active request - which it won't be and restart the lookup.
723 *
724 * Do not use kmem_cache_zalloc() here!
725 */
Chris Wilsone61e0f52018-02-21 09:56:36 +0000726 rq = kmem_cache_alloc(i915->requests,
727 GFP_KERNEL | __GFP_RETRY_MAYFAIL | __GFP_NOWARN);
728 if (unlikely(!rq)) {
Chris Wilson31c70f92017-12-12 18:06:52 +0000729 /* Ratelimit ourselves to prevent oom from malicious clients */
Chris Wilsone61e0f52018-02-21 09:56:36 +0000730 ret = i915_gem_wait_for_idle(i915,
Chris Wilson31c70f92017-12-12 18:06:52 +0000731 I915_WAIT_LOCKED |
732 I915_WAIT_INTERRUPTIBLE);
733 if (ret)
734 goto err_unreserve;
735
Chris Wilsonf0111b02018-01-19 14:46:57 +0000736 /*
737 * We've forced the client to stall and catch up with whatever
738 * backlog there might have been. As we are assuming that we
739 * caused the mempressure, now is an opportune time to
740 * recover as much memory from the request pool as is possible.
741 * Having already penalized the client to stall, we spend
742 * a little extra time to re-optimise page allocation.
743 */
Chris Wilsone61e0f52018-02-21 09:56:36 +0000744 kmem_cache_shrink(i915->requests);
Chris Wilsonf0111b02018-01-19 14:46:57 +0000745 rcu_barrier(); /* Recover the TYPESAFE_BY_RCU pages */
746
Chris Wilsone61e0f52018-02-21 09:56:36 +0000747 rq = kmem_cache_alloc(i915->requests, GFP_KERNEL);
748 if (!rq) {
Chris Wilson31c70f92017-12-12 18:06:52 +0000749 ret = -ENOMEM;
750 goto err_unreserve;
751 }
Chris Wilson28176ef2016-10-28 13:58:56 +0100752 }
Chris Wilson05235c52016-07-20 09:21:08 +0100753
Chris Wilsone61e0f52018-02-21 09:56:36 +0000754 rq->timeline = i915_gem_context_lookup_timeline(ctx, engine);
755 GEM_BUG_ON(rq->timeline == engine->timeline);
Chris Wilson73cb9702016-10-28 13:58:46 +0100756
Chris Wilsone61e0f52018-02-21 09:56:36 +0000757 spin_lock_init(&rq->lock);
758 dma_fence_init(&rq->fence,
Chris Wilsonf54d1862016-10-25 13:00:45 +0100759 &i915_fence_ops,
Chris Wilsone61e0f52018-02-21 09:56:36 +0000760 &rq->lock,
761 rq->timeline->fence_context,
762 timeline_get_seqno(rq->timeline));
Chris Wilson04769652016-07-20 09:21:11 +0100763
Chris Wilson48bc2a42016-11-25 13:17:17 +0000764 /* We bump the ref for the fence chain */
Chris Wilsone61e0f52018-02-21 09:56:36 +0000765 i915_sw_fence_init(&i915_request_get(rq)->submit, submit_notify);
766 init_waitqueue_head(&rq->execute);
Chris Wilson5590af32016-09-09 14:11:54 +0100767
Chris Wilsone61e0f52018-02-21 09:56:36 +0000768 i915_priotree_init(&rq->priotree);
Chris Wilson52e54202016-11-14 20:41:02 +0000769
Chris Wilsone61e0f52018-02-21 09:56:36 +0000770 INIT_LIST_HEAD(&rq->active_list);
771 rq->i915 = i915;
772 rq->engine = engine;
773 rq->ctx = ctx;
774 rq->ring = ring;
Chris Wilson05235c52016-07-20 09:21:08 +0100775
Chris Wilson5a198b82016-08-09 09:23:34 +0100776 /* No zalloc, must clear what we need by hand */
Chris Wilsone61e0f52018-02-21 09:56:36 +0000777 rq->global_seqno = 0;
778 rq->signaling.wait.seqno = 0;
779 rq->file_priv = NULL;
780 rq->batch = NULL;
781 rq->capture_list = NULL;
782 rq->waitboost = false;
Chris Wilson5a198b82016-08-09 09:23:34 +0100783
Chris Wilson05235c52016-07-20 09:21:08 +0100784 /*
785 * Reserve space in the ring buffer for all the commands required to
786 * eventually emit this request. This is to guarantee that the
Chris Wilsone61e0f52018-02-21 09:56:36 +0000787 * i915_request_add() call can't fail. Note that the reserve may need
Chris Wilson05235c52016-07-20 09:21:08 +0100788 * to be redone if the request is not actually submitted straight
789 * away, e.g. because a GPU scheduler has deferred it.
790 */
Chris Wilsone61e0f52018-02-21 09:56:36 +0000791 rq->reserved_space = MIN_SPACE_FOR_ADD_REQUEST;
792 GEM_BUG_ON(rq->reserved_space < engine->emit_breadcrumb_sz);
Chris Wilson05235c52016-07-20 09:21:08 +0100793
Chris Wilson21131842017-11-20 10:20:01 +0000794 /*
795 * Record the position of the start of the request so that
Chris Wilsond0454462016-08-15 10:48:40 +0100796 * should we detect the updated seqno part-way through the
797 * GPU processing the request, we never over-estimate the
798 * position of the head.
799 */
Chris Wilsone61e0f52018-02-21 09:56:36 +0000800 rq->head = rq->ring->emit;
Chris Wilsond0454462016-08-15 10:48:40 +0100801
Chris Wilson21131842017-11-20 10:20:01 +0000802 /* Unconditionally invalidate GPU caches and TLBs. */
Chris Wilsone61e0f52018-02-21 09:56:36 +0000803 ret = engine->emit_flush(rq, EMIT_INVALIDATE);
Chris Wilson21131842017-11-20 10:20:01 +0000804 if (ret)
Chris Wilsonb1c24a62017-11-23 15:26:30 +0000805 goto err_unwind;
Chris Wilson21131842017-11-20 10:20:01 +0000806
Chris Wilsone61e0f52018-02-21 09:56:36 +0000807 ret = engine->request_alloc(rq);
Chris Wilsonb1c24a62017-11-23 15:26:30 +0000808 if (ret)
809 goto err_unwind;
Chris Wilson21131842017-11-20 10:20:01 +0000810
Chris Wilson9b6586a2017-02-23 07:44:08 +0000811 /* Check that we didn't interrupt ourselves with a new request */
Chris Wilsone61e0f52018-02-21 09:56:36 +0000812 GEM_BUG_ON(rq->timeline->seqno != rq->fence.seqno);
813 return rq;
Chris Wilson05235c52016-07-20 09:21:08 +0100814
Chris Wilsonb1c24a62017-11-23 15:26:30 +0000815err_unwind:
Chris Wilsone61e0f52018-02-21 09:56:36 +0000816 rq->ring->emit = rq->head;
Chris Wilsonb1c24a62017-11-23 15:26:30 +0000817
Chris Wilson1618bdb2016-11-25 13:17:16 +0000818 /* Make sure we didn't add ourselves to external state before freeing */
Chris Wilsone61e0f52018-02-21 09:56:36 +0000819 GEM_BUG_ON(!list_empty(&rq->active_list));
820 GEM_BUG_ON(!list_empty(&rq->priotree.signalers_list));
821 GEM_BUG_ON(!list_empty(&rq->priotree.waiters_list));
Chris Wilson1618bdb2016-11-25 13:17:16 +0000822
Chris Wilsone61e0f52018-02-21 09:56:36 +0000823 kmem_cache_free(i915->requests, rq);
Chris Wilson28176ef2016-10-28 13:58:56 +0100824err_unreserve:
Chris Wilson636918f2017-08-17 15:47:19 +0100825 unreserve_engine(engine);
Chris Wilsone8a9c582016-12-18 15:37:20 +0000826err_unpin:
827 engine->context_unpin(engine, ctx);
Chris Wilson8e637172016-08-02 22:50:26 +0100828 return ERR_PTR(ret);
Chris Wilson05235c52016-07-20 09:21:08 +0100829}
830
Chris Wilsona2bc4692016-09-09 14:11:56 +0100831static int
Chris Wilsone61e0f52018-02-21 09:56:36 +0000832i915_request_await_request(struct i915_request *to, struct i915_request *from)
Chris Wilsona2bc4692016-09-09 14:11:56 +0100833{
Chris Wilson85e17f52016-10-28 13:58:53 +0100834 int ret;
Chris Wilsona2bc4692016-09-09 14:11:56 +0100835
836 GEM_BUG_ON(to == from);
Chris Wilsonceae14b2017-05-03 10:39:20 +0100837 GEM_BUG_ON(to->timeline == from->timeline);
Chris Wilsona2bc4692016-09-09 14:11:56 +0100838
Chris Wilsone61e0f52018-02-21 09:56:36 +0000839 if (i915_request_completed(from))
Chris Wilsonade0b0c2017-04-22 09:15:37 +0100840 return 0;
841
Chris Wilson52e54202016-11-14 20:41:02 +0000842 if (to->engine->schedule) {
843 ret = i915_priotree_add_dependency(to->i915,
844 &to->priotree,
845 &from->priotree);
846 if (ret < 0)
847 return ret;
848 }
849
Chris Wilson73cb9702016-10-28 13:58:46 +0100850 if (to->engine == from->engine) {
851 ret = i915_sw_fence_await_sw_fence_gfp(&to->submit,
852 &from->submit,
Chris Wilson2abe2f82017-12-12 18:06:51 +0000853 I915_FENCE_GFP);
Chris Wilson73cb9702016-10-28 13:58:46 +0100854 return ret < 0 ? ret : 0;
855 }
856
Chris Wilson6b567082017-06-08 12:14:05 +0100857 if (to->engine->semaphore.sync_to) {
858 u32 seqno;
Chris Wilson65e47602016-10-28 13:58:49 +0100859
Chris Wilson49f08592017-05-03 10:39:24 +0100860 GEM_BUG_ON(!from->engine->semaphore.signal);
861
Chris Wilsone61e0f52018-02-21 09:56:36 +0000862 seqno = i915_request_global_seqno(from);
Chris Wilson6b567082017-06-08 12:14:05 +0100863 if (!seqno)
864 goto await_dma_fence;
865
Chris Wilsonfc9d4d22017-05-03 10:39:23 +0100866 if (seqno <= to->timeline->global_sync[from->engine->id])
867 return 0;
868
869 trace_i915_gem_ring_sync_to(to, from);
Chris Wilsona2bc4692016-09-09 14:11:56 +0100870 ret = to->engine->semaphore.sync_to(to, from);
871 if (ret)
872 return ret;
Chris Wilsonfc9d4d22017-05-03 10:39:23 +0100873
874 to->timeline->global_sync[from->engine->id] = seqno;
Chris Wilson6b567082017-06-08 12:14:05 +0100875 return 0;
Chris Wilsona2bc4692016-09-09 14:11:56 +0100876 }
877
Chris Wilsonfc9d4d22017-05-03 10:39:23 +0100878await_dma_fence:
879 ret = i915_sw_fence_await_dma_fence(&to->submit,
880 &from->fence, 0,
Chris Wilson2abe2f82017-12-12 18:06:51 +0000881 I915_FENCE_GFP);
Chris Wilsonfc9d4d22017-05-03 10:39:23 +0100882 return ret < 0 ? ret : 0;
Chris Wilsona2bc4692016-09-09 14:11:56 +0100883}
884
Chris Wilsonb52992c2016-10-28 13:58:24 +0100885int
Chris Wilsone61e0f52018-02-21 09:56:36 +0000886i915_request_await_dma_fence(struct i915_request *rq, struct dma_fence *fence)
Chris Wilsonb52992c2016-10-28 13:58:24 +0100887{
Chris Wilson29ef3fa2017-05-03 10:39:19 +0100888 struct dma_fence **child = &fence;
889 unsigned int nchild = 1;
Chris Wilsonb52992c2016-10-28 13:58:24 +0100890 int ret;
Chris Wilsonb52992c2016-10-28 13:58:24 +0100891
Chris Wilsone61e0f52018-02-21 09:56:36 +0000892 /*
893 * Note that if the fence-array was created in signal-on-any mode,
Chris Wilsonb52992c2016-10-28 13:58:24 +0100894 * we should *not* decompose it into its individual fences. However,
895 * we don't currently store which mode the fence-array is operating
896 * in. Fortunately, the only user of signal-on-any is private to
897 * amdgpu and we should not see any incoming fence-array from
898 * sync-file being in signal-on-any mode.
899 */
Chris Wilson29ef3fa2017-05-03 10:39:19 +0100900 if (dma_fence_is_array(fence)) {
901 struct dma_fence_array *array = to_dma_fence_array(fence);
Chris Wilsonb52992c2016-10-28 13:58:24 +0100902
Chris Wilson29ef3fa2017-05-03 10:39:19 +0100903 child = array->fences;
904 nchild = array->num_fences;
905 GEM_BUG_ON(!nchild);
906 }
Chris Wilsonb52992c2016-10-28 13:58:24 +0100907
Chris Wilson29ef3fa2017-05-03 10:39:19 +0100908 do {
909 fence = *child++;
910 if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &fence->flags))
911 continue;
912
Chris Wilsonceae14b2017-05-03 10:39:20 +0100913 /*
914 * Requests on the same timeline are explicitly ordered, along
Chris Wilsone61e0f52018-02-21 09:56:36 +0000915 * with their dependencies, by i915_request_add() which ensures
Chris Wilsonceae14b2017-05-03 10:39:20 +0100916 * that requests are submitted in-order through each ring.
917 */
Chris Wilsone61e0f52018-02-21 09:56:36 +0000918 if (fence->context == rq->fence.context)
Chris Wilsonceae14b2017-05-03 10:39:20 +0100919 continue;
920
Chris Wilson47979482017-05-03 10:39:21 +0100921 /* Squash repeated waits to the same timelines */
Chris Wilsone61e0f52018-02-21 09:56:36 +0000922 if (fence->context != rq->i915->mm.unordered_timeline &&
923 intel_timeline_sync_is_later(rq->timeline, fence))
Chris Wilson47979482017-05-03 10:39:21 +0100924 continue;
925
Chris Wilson29ef3fa2017-05-03 10:39:19 +0100926 if (dma_fence_is_i915(fence))
Chris Wilsone61e0f52018-02-21 09:56:36 +0000927 ret = i915_request_await_request(rq, to_request(fence));
Chris Wilsonb52992c2016-10-28 13:58:24 +0100928 else
Chris Wilsone61e0f52018-02-21 09:56:36 +0000929 ret = i915_sw_fence_await_dma_fence(&rq->submit, fence,
Chris Wilson29ef3fa2017-05-03 10:39:19 +0100930 I915_FENCE_TIMEOUT,
Chris Wilson2abe2f82017-12-12 18:06:51 +0000931 I915_FENCE_GFP);
Chris Wilsonb52992c2016-10-28 13:58:24 +0100932 if (ret < 0)
933 return ret;
Chris Wilson47979482017-05-03 10:39:21 +0100934
935 /* Record the latest fence used against each timeline */
Chris Wilsone61e0f52018-02-21 09:56:36 +0000936 if (fence->context != rq->i915->mm.unordered_timeline)
937 intel_timeline_sync_set(rq->timeline, fence);
Chris Wilson29ef3fa2017-05-03 10:39:19 +0100938 } while (--nchild);
Chris Wilsonb52992c2016-10-28 13:58:24 +0100939
940 return 0;
941}
942
Chris Wilsona2bc4692016-09-09 14:11:56 +0100943/**
Chris Wilsone61e0f52018-02-21 09:56:36 +0000944 * i915_request_await_object - set this request to (async) wait upon a bo
Chris Wilsona2bc4692016-09-09 14:11:56 +0100945 * @to: request we are wishing to use
946 * @obj: object which may be in use on another ring.
Chris Wilsond8802122018-02-08 11:14:53 +0000947 * @write: whether the wait is on behalf of a writer
Chris Wilsona2bc4692016-09-09 14:11:56 +0100948 *
949 * This code is meant to abstract object synchronization with the GPU.
950 * Conceptually we serialise writes between engines inside the GPU.
951 * We only allow one engine to write into a buffer at any time, but
952 * multiple readers. To ensure each has a coherent view of memory, we must:
953 *
954 * - If there is an outstanding write request to the object, the new
955 * request must wait for it to complete (either CPU or in hw, requests
956 * on the same ring will be naturally ordered).
957 *
958 * - If we are a write request (pending_write_domain is set), the new
959 * request must wait for outstanding read requests to complete.
960 *
961 * Returns 0 if successful, else propagates up the lower layer error.
962 */
963int
Chris Wilsone61e0f52018-02-21 09:56:36 +0000964i915_request_await_object(struct i915_request *to,
965 struct drm_i915_gem_object *obj,
966 bool write)
Chris Wilsona2bc4692016-09-09 14:11:56 +0100967{
Chris Wilsond07f0e52016-10-28 13:58:44 +0100968 struct dma_fence *excl;
969 int ret = 0;
Chris Wilsona2bc4692016-09-09 14:11:56 +0100970
971 if (write) {
Chris Wilsond07f0e52016-10-28 13:58:44 +0100972 struct dma_fence **shared;
973 unsigned int count, i;
Chris Wilsona2bc4692016-09-09 14:11:56 +0100974
Chris Wilsond07f0e52016-10-28 13:58:44 +0100975 ret = reservation_object_get_fences_rcu(obj->resv,
976 &excl, &count, &shared);
Chris Wilsona2bc4692016-09-09 14:11:56 +0100977 if (ret)
978 return ret;
Chris Wilsond07f0e52016-10-28 13:58:44 +0100979
980 for (i = 0; i < count; i++) {
Chris Wilsone61e0f52018-02-21 09:56:36 +0000981 ret = i915_request_await_dma_fence(to, shared[i]);
Chris Wilsond07f0e52016-10-28 13:58:44 +0100982 if (ret)
983 break;
984
985 dma_fence_put(shared[i]);
986 }
987
988 for (; i < count; i++)
989 dma_fence_put(shared[i]);
990 kfree(shared);
991 } else {
992 excl = reservation_object_get_excl_rcu(obj->resv);
Chris Wilsona2bc4692016-09-09 14:11:56 +0100993 }
994
Chris Wilsond07f0e52016-10-28 13:58:44 +0100995 if (excl) {
996 if (ret == 0)
Chris Wilsone61e0f52018-02-21 09:56:36 +0000997 ret = i915_request_await_dma_fence(to, excl);
Chris Wilsond07f0e52016-10-28 13:58:44 +0100998
999 dma_fence_put(excl);
1000 }
1001
1002 return ret;
Chris Wilsona2bc4692016-09-09 14:11:56 +01001003}
1004
Chris Wilson05235c52016-07-20 09:21:08 +01001005/*
1006 * NB: This function is not allowed to fail. Doing so would mean the the
1007 * request is not being tracked for completion but the work itself is
1008 * going to happen on the hardware. This would be a Bad Thing(tm).
1009 */
Chris Wilsone61e0f52018-02-21 09:56:36 +00001010void __i915_request_add(struct i915_request *request, bool flush_caches)
Chris Wilson05235c52016-07-20 09:21:08 +01001011{
Chris Wilson95b2ab52016-08-15 10:48:46 +01001012 struct intel_engine_cs *engine = request->engine;
1013 struct intel_ring *ring = request->ring;
Chris Wilson73cb9702016-10-28 13:58:46 +01001014 struct intel_timeline *timeline = request->timeline;
Chris Wilsone61e0f52018-02-21 09:56:36 +00001015 struct i915_request *prev;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001016 u32 *cs;
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001017 int err;
Chris Wilson05235c52016-07-20 09:21:08 +01001018
Chris Wilsond9b13c42018-03-15 13:14:50 +00001019 GEM_TRACE("%s fence %llx:%d\n",
1020 engine->name, request->fence.context, request->fence.seqno);
1021
Chris Wilson4c7d62c2016-10-28 13:58:32 +01001022 lockdep_assert_held(&request->i915->drm.struct_mutex);
Chris Wilsone61e0f52018-02-21 09:56:36 +00001023 trace_i915_request_add(request);
Chris Wilson0f25dff2016-09-09 14:11:55 +01001024
Chris Wilson8ac71d12018-02-07 08:43:50 +00001025 /*
1026 * Make sure that no request gazumped us - if it was allocated after
Chris Wilsone61e0f52018-02-21 09:56:36 +00001027 * our i915_request_alloc() and called __i915_request_add() before
Chris Wilsonc781c972017-01-11 14:08:58 +00001028 * us, the timeline will hold its seqno which is later than ours.
1029 */
Chris Wilson9b6586a2017-02-23 07:44:08 +00001030 GEM_BUG_ON(timeline->seqno != request->fence.seqno);
Chris Wilsonc781c972017-01-11 14:08:58 +00001031
Chris Wilson05235c52016-07-20 09:21:08 +01001032 /*
1033 * To ensure that this call will not fail, space for its emissions
1034 * should already have been reserved in the ring buffer. Let the ring
1035 * know that it is time to use that space up.
1036 */
Chris Wilson05235c52016-07-20 09:21:08 +01001037 request->reserved_space = 0;
1038
1039 /*
1040 * Emit any outstanding flushes - execbuf can fail to emit the flush
1041 * after having emitted the batchbuffer command. Hence we need to fix
1042 * things up similar to emitting the lazy request. The difference here
1043 * is that the flush _must_ happen before the next request, no matter
1044 * what.
1045 */
1046 if (flush_caches) {
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001047 err = engine->emit_flush(request, EMIT_FLUSH);
Chris Wilsonc7fe7d22016-08-02 22:50:24 +01001048
Chris Wilson05235c52016-07-20 09:21:08 +01001049 /* Not allowed to fail! */
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001050 WARN(err, "engine->emit_flush() failed: %d!\n", err);
Chris Wilson05235c52016-07-20 09:21:08 +01001051 }
1052
Chris Wilson8ac71d12018-02-07 08:43:50 +00001053 /*
1054 * Record the position of the start of the breadcrumb so that
Chris Wilson05235c52016-07-20 09:21:08 +01001055 * should we detect the updated seqno part-way through the
1056 * GPU processing the request, we never over-estimate the
Chris Wilsond0454462016-08-15 10:48:40 +01001057 * position of the ring's HEAD.
Chris Wilson05235c52016-07-20 09:21:08 +01001058 */
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001059 cs = intel_ring_begin(request, engine->emit_breadcrumb_sz);
1060 GEM_BUG_ON(IS_ERR(cs));
1061 request->postfix = intel_ring_offset(request, cs);
Chris Wilson05235c52016-07-20 09:21:08 +01001062
Chris Wilson8ac71d12018-02-07 08:43:50 +00001063 /*
1064 * Seal the request and mark it as pending execution. Note that
Chris Wilson0f25dff2016-09-09 14:11:55 +01001065 * we may inspect this state, without holding any locks, during
1066 * hangcheck. Hence we apply the barrier to ensure that we do not
1067 * see a more recent value in the hws than we are tracking.
1068 */
Chris Wilson0a046a02016-09-09 14:12:00 +01001069
Chris Wilson73cb9702016-10-28 13:58:46 +01001070 prev = i915_gem_active_raw(&timeline->last_request,
Chris Wilson0a046a02016-09-09 14:12:00 +01001071 &request->i915->drm.struct_mutex);
Chris Wilsone61e0f52018-02-21 09:56:36 +00001072 if (prev && !i915_request_completed(prev)) {
Chris Wilson0a046a02016-09-09 14:12:00 +01001073 i915_sw_fence_await_sw_fence(&request->submit, &prev->submit,
1074 &request->submitq);
Chris Wilson52e54202016-11-14 20:41:02 +00001075 if (engine->schedule)
1076 __i915_priotree_add_dependency(&request->priotree,
1077 &prev->priotree,
1078 &request->dep,
1079 0);
1080 }
Chris Wilson0a046a02016-09-09 14:12:00 +01001081
Chris Wilson80b204b2016-10-28 13:58:58 +01001082 spin_lock_irq(&timeline->lock);
Chris Wilsonf2d13292016-10-28 13:58:57 +01001083 list_add_tail(&request->link, &timeline->requests);
Chris Wilson80b204b2016-10-28 13:58:58 +01001084 spin_unlock_irq(&timeline->lock);
Chris Wilson28176ef2016-10-28 13:58:56 +01001085
Chris Wilson9b6586a2017-02-23 07:44:08 +00001086 GEM_BUG_ON(timeline->seqno != request->fence.seqno);
Chris Wilson73cb9702016-10-28 13:58:46 +01001087 i915_gem_active_set(&timeline->last_request, request);
Chris Wilsonf2d13292016-10-28 13:58:57 +01001088
Chris Wilson0f25dff2016-09-09 14:11:55 +01001089 list_add_tail(&request->ring_link, &ring->request_list);
Chris Wilsonf2d13292016-10-28 13:58:57 +01001090 request->emitted_jiffies = jiffies;
Chris Wilson0f25dff2016-09-09 14:11:55 +01001091
Chris Wilson8ac71d12018-02-07 08:43:50 +00001092 /*
1093 * Let the backend know a new request has arrived that may need
Chris Wilson0de91362016-11-14 20:41:01 +00001094 * to adjust the existing execution schedule due to a high priority
1095 * request - i.e. we may want to preempt the current request in order
1096 * to run a high priority dependency chain *before* we can execute this
1097 * request.
1098 *
1099 * This is called before the request is ready to run so that we can
1100 * decide whether to preempt the entire chain so that it is ready to
1101 * run at the earliest possible convenience.
1102 */
Chris Wilson47650db2018-03-07 13:42:25 +00001103 rcu_read_lock();
Chris Wilson0de91362016-11-14 20:41:01 +00001104 if (engine->schedule)
Chris Wilson9f792eb2016-11-14 20:41:04 +00001105 engine->schedule(request, request->ctx->priority);
Chris Wilson47650db2018-03-07 13:42:25 +00001106 rcu_read_unlock();
Chris Wilson0de91362016-11-14 20:41:01 +00001107
Chris Wilson5590af32016-09-09 14:11:54 +01001108 local_bh_disable();
1109 i915_sw_fence_commit(&request->submit);
1110 local_bh_enable(); /* Kick the execlists tasklet if just scheduled */
Chris Wilsonc22b3552018-02-07 08:43:49 +00001111
1112 /*
1113 * In typical scenarios, we do not expect the previous request on
1114 * the timeline to be still tracked by timeline->last_request if it
1115 * has been completed. If the completed request is still here, that
1116 * implies that request retirement is a long way behind submission,
1117 * suggesting that we haven't been retiring frequently enough from
1118 * the combination of retire-before-alloc, waiters and the background
1119 * retirement worker. So if the last request on this timeline was
1120 * already completed, do a catch up pass, flushing the retirement queue
1121 * up to this client. Since we have now moved the heaviest operations
1122 * during retirement onto secondary workers, such as freeing objects
1123 * or contexts, retiring a bunch of requests is mostly list management
1124 * (and cache misses), and so we should not be overly penalizing this
1125 * client by performing excess work, though we may still performing
1126 * work on behalf of others -- but instead we should benefit from
1127 * improved resource management. (Well, that's the theory at least.)
1128 */
Chris Wilsone61e0f52018-02-21 09:56:36 +00001129 if (prev && i915_request_completed(prev))
1130 i915_request_retire_upto(prev);
Chris Wilson05235c52016-07-20 09:21:08 +01001131}
1132
1133static unsigned long local_clock_us(unsigned int *cpu)
1134{
1135 unsigned long t;
1136
Chris Wilsone61e0f52018-02-21 09:56:36 +00001137 /*
1138 * Cheaply and approximately convert from nanoseconds to microseconds.
Chris Wilson05235c52016-07-20 09:21:08 +01001139 * The result and subsequent calculations are also defined in the same
1140 * approximate microseconds units. The principal source of timing
1141 * error here is from the simple truncation.
1142 *
1143 * Note that local_clock() is only defined wrt to the current CPU;
1144 * the comparisons are no longer valid if we switch CPUs. Instead of
1145 * blocking preemption for the entire busywait, we can detect the CPU
1146 * switch and use that as indicator of system load and a reason to
1147 * stop busywaiting, see busywait_stop().
1148 */
1149 *cpu = get_cpu();
1150 t = local_clock() >> 10;
1151 put_cpu();
1152
1153 return t;
1154}
1155
1156static bool busywait_stop(unsigned long timeout, unsigned int cpu)
1157{
1158 unsigned int this_cpu;
1159
1160 if (time_after(local_clock_us(&this_cpu), timeout))
1161 return true;
1162
1163 return this_cpu != cpu;
1164}
1165
Chris Wilsone61e0f52018-02-21 09:56:36 +00001166static bool __i915_spin_request(const struct i915_request *rq,
Chris Wilsonb2f2f0f2017-09-22 13:03:33 +01001167 u32 seqno, int state, unsigned long timeout_us)
Chris Wilson05235c52016-07-20 09:21:08 +01001168{
Chris Wilsone61e0f52018-02-21 09:56:36 +00001169 struct intel_engine_cs *engine = rq->engine;
Chris Wilsonc33ed062017-02-17 15:13:01 +00001170 unsigned int irq, cpu;
Chris Wilson05235c52016-07-20 09:21:08 +01001171
Chris Wilsonb2f2f0f2017-09-22 13:03:33 +01001172 GEM_BUG_ON(!seqno);
1173
1174 /*
1175 * Only wait for the request if we know it is likely to complete.
1176 *
1177 * We don't track the timestamps around requests, nor the average
1178 * request length, so we do not have a good indicator that this
1179 * request will complete within the timeout. What we do know is the
1180 * order in which requests are executed by the engine and so we can
1181 * tell if the request has started. If the request hasn't started yet,
1182 * it is a fair assumption that it will not complete within our
1183 * relatively short timeout.
1184 */
1185 if (!i915_seqno_passed(intel_engine_get_seqno(engine), seqno - 1))
1186 return false;
1187
Chris Wilsone61e0f52018-02-21 09:56:36 +00001188 /*
1189 * When waiting for high frequency requests, e.g. during synchronous
Chris Wilson05235c52016-07-20 09:21:08 +01001190 * rendering split between the CPU and GPU, the finite amount of time
1191 * required to set up the irq and wait upon it limits the response
1192 * rate. By busywaiting on the request completion for a short while we
1193 * can service the high frequency waits as quick as possible. However,
1194 * if it is a slow request, we want to sleep as quickly as possible.
1195 * The tradeoff between waiting and sleeping is roughly the time it
1196 * takes to sleep on a request, on the order of a microsecond.
1197 */
1198
Chris Wilsonc33ed062017-02-17 15:13:01 +00001199 irq = atomic_read(&engine->irq_count);
Chris Wilson05235c52016-07-20 09:21:08 +01001200 timeout_us += local_clock_us(&cpu);
1201 do {
Chris Wilsonb2f2f0f2017-09-22 13:03:33 +01001202 if (i915_seqno_passed(intel_engine_get_seqno(engine), seqno))
Chris Wilsone61e0f52018-02-21 09:56:36 +00001203 return seqno == i915_request_global_seqno(rq);
Chris Wilson05235c52016-07-20 09:21:08 +01001204
Chris Wilsone61e0f52018-02-21 09:56:36 +00001205 /*
1206 * Seqno are meant to be ordered *before* the interrupt. If
Chris Wilsonc33ed062017-02-17 15:13:01 +00001207 * we see an interrupt without a corresponding seqno advance,
1208 * assume we won't see one in the near future but require
1209 * the engine->seqno_barrier() to fixup coherency.
1210 */
1211 if (atomic_read(&engine->irq_count) != irq)
1212 break;
1213
Chris Wilson05235c52016-07-20 09:21:08 +01001214 if (signal_pending_state(state, current))
1215 break;
1216
1217 if (busywait_stop(timeout_us, cpu))
1218 break;
1219
Christian Borntraegerf2f09a42016-10-25 11:03:14 +02001220 cpu_relax();
Chris Wilson05235c52016-07-20 09:21:08 +01001221 } while (!need_resched());
1222
1223 return false;
1224}
1225
Chris Wilsone61e0f52018-02-21 09:56:36 +00001226static bool __i915_wait_request_check_and_reset(struct i915_request *request)
Chris Wilson4680816b2016-10-28 13:58:48 +01001227{
Chris Wilson8c185ec2017-03-16 17:13:02 +00001228 if (likely(!i915_reset_handoff(&request->i915->gpu_error)))
Chris Wilsone0705112017-02-23 07:44:20 +00001229 return false;
Chris Wilson4680816b2016-10-28 13:58:48 +01001230
Chris Wilsone0705112017-02-23 07:44:20 +00001231 __set_current_state(TASK_RUNNING);
Chris Wilsonce800752018-03-20 10:04:49 +00001232 i915_reset(request->i915);
Chris Wilsone0705112017-02-23 07:44:20 +00001233 return true;
Chris Wilson4680816b2016-10-28 13:58:48 +01001234}
1235
Chris Wilson05235c52016-07-20 09:21:08 +01001236/**
Michel Thierrye532be82018-02-22 09:24:05 -08001237 * i915_request_wait - wait until execution of request has finished
Chris Wilsone61e0f52018-02-21 09:56:36 +00001238 * @rq: the request to wait upon
Chris Wilsonea746f32016-09-09 14:11:49 +01001239 * @flags: how to wait
Chris Wilsone95433c2016-10-28 13:58:27 +01001240 * @timeout: how long to wait in jiffies
Chris Wilson05235c52016-07-20 09:21:08 +01001241 *
Michel Thierrye532be82018-02-22 09:24:05 -08001242 * i915_request_wait() waits for the request to be completed, for a
Chris Wilsone95433c2016-10-28 13:58:27 +01001243 * maximum of @timeout jiffies (with MAX_SCHEDULE_TIMEOUT implying an
1244 * unbounded wait).
Chris Wilson05235c52016-07-20 09:21:08 +01001245 *
Chris Wilsone95433c2016-10-28 13:58:27 +01001246 * If the caller holds the struct_mutex, the caller must pass I915_WAIT_LOCKED
1247 * in via the flags, and vice versa if the struct_mutex is not held, the caller
1248 * must not specify that the wait is locked.
1249 *
1250 * Returns the remaining time (in jiffies) if the request completed, which may
1251 * be zero or -ETIME if the request is unfinished after the timeout expires.
1252 * May return -EINTR is called with I915_WAIT_INTERRUPTIBLE and a signal is
1253 * pending before the request completes.
Chris Wilson05235c52016-07-20 09:21:08 +01001254 */
Chris Wilsone61e0f52018-02-21 09:56:36 +00001255long i915_request_wait(struct i915_request *rq,
Chris Wilsone95433c2016-10-28 13:58:27 +01001256 unsigned int flags,
1257 long timeout)
Chris Wilson05235c52016-07-20 09:21:08 +01001258{
Chris Wilsonea746f32016-09-09 14:11:49 +01001259 const int state = flags & I915_WAIT_INTERRUPTIBLE ?
1260 TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE;
Chris Wilsone61e0f52018-02-21 09:56:36 +00001261 wait_queue_head_t *errq = &rq->i915->gpu_error.wait_queue;
Chris Wilsona49625f2017-02-23 07:44:19 +00001262 DEFINE_WAIT_FUNC(reset, default_wake_function);
1263 DEFINE_WAIT_FUNC(exec, default_wake_function);
Chris Wilson05235c52016-07-20 09:21:08 +01001264 struct intel_wait wait;
Chris Wilson05235c52016-07-20 09:21:08 +01001265
1266 might_sleep();
Chris Wilson22dd3bb2016-09-09 14:11:50 +01001267#if IS_ENABLED(CONFIG_LOCKDEP)
Chris Wilsone95433c2016-10-28 13:58:27 +01001268 GEM_BUG_ON(debug_locks &&
Chris Wilsone61e0f52018-02-21 09:56:36 +00001269 !!lockdep_is_held(&rq->i915->drm.struct_mutex) !=
Chris Wilson22dd3bb2016-09-09 14:11:50 +01001270 !!(flags & I915_WAIT_LOCKED));
1271#endif
Chris Wilsone95433c2016-10-28 13:58:27 +01001272 GEM_BUG_ON(timeout < 0);
Chris Wilson05235c52016-07-20 09:21:08 +01001273
Chris Wilsone61e0f52018-02-21 09:56:36 +00001274 if (i915_request_completed(rq))
Chris Wilsone95433c2016-10-28 13:58:27 +01001275 return timeout;
Chris Wilson05235c52016-07-20 09:21:08 +01001276
Chris Wilsone95433c2016-10-28 13:58:27 +01001277 if (!timeout)
1278 return -ETIME;
Chris Wilson05235c52016-07-20 09:21:08 +01001279
Chris Wilsone61e0f52018-02-21 09:56:36 +00001280 trace_i915_request_wait_begin(rq, flags);
Chris Wilson05235c52016-07-20 09:21:08 +01001281
Chris Wilsone61e0f52018-02-21 09:56:36 +00001282 add_wait_queue(&rq->execute, &exec);
Chris Wilson7de53bf2017-02-23 07:44:11 +00001283 if (flags & I915_WAIT_LOCKED)
1284 add_wait_queue(errq, &reset);
1285
Chris Wilsone61e0f52018-02-21 09:56:36 +00001286 intel_wait_init(&wait, rq);
Chris Wilson754c9fd2017-02-23 07:44:14 +00001287
Chris Wilsond6a22892017-02-23 07:44:17 +00001288restart:
Chris Wilson0f2f61d2017-02-23 07:44:22 +00001289 do {
1290 set_current_state(state);
Chris Wilsone61e0f52018-02-21 09:56:36 +00001291 if (intel_wait_update_request(&wait, rq))
Chris Wilson0f2f61d2017-02-23 07:44:22 +00001292 break;
Chris Wilson754c9fd2017-02-23 07:44:14 +00001293
Chris Wilson0f2f61d2017-02-23 07:44:22 +00001294 if (flags & I915_WAIT_LOCKED &&
Chris Wilsone61e0f52018-02-21 09:56:36 +00001295 __i915_wait_request_check_and_reset(rq))
Chris Wilson0f2f61d2017-02-23 07:44:22 +00001296 continue;
Chris Wilson541ca6e2017-02-23 07:44:12 +00001297
Chris Wilson0f2f61d2017-02-23 07:44:22 +00001298 if (signal_pending_state(state, current)) {
1299 timeout = -ERESTARTSYS;
Chris Wilson4680816b2016-10-28 13:58:48 +01001300 goto complete;
Chris Wilson0f2f61d2017-02-23 07:44:22 +00001301 }
Chris Wilson4680816b2016-10-28 13:58:48 +01001302
Chris Wilson0f2f61d2017-02-23 07:44:22 +00001303 if (!timeout) {
1304 timeout = -ETIME;
1305 goto complete;
1306 }
Chris Wilson541ca6e2017-02-23 07:44:12 +00001307
Chris Wilson0f2f61d2017-02-23 07:44:22 +00001308 timeout = io_schedule_timeout(timeout);
1309 } while (1);
Chris Wilson541ca6e2017-02-23 07:44:12 +00001310
Chris Wilson0f2f61d2017-02-23 07:44:22 +00001311 GEM_BUG_ON(!intel_wait_has_seqno(&wait));
Chris Wilsone61e0f52018-02-21 09:56:36 +00001312 GEM_BUG_ON(!i915_sw_fence_signaled(&rq->submit));
Chris Wilson4680816b2016-10-28 13:58:48 +01001313
Daniel Vetter437c3082016-08-05 18:11:24 +02001314 /* Optimistic short spin before touching IRQs */
Chris Wilsone61e0f52018-02-21 09:56:36 +00001315 if (__i915_spin_request(rq, wait.seqno, state, 5))
Chris Wilson05235c52016-07-20 09:21:08 +01001316 goto complete;
1317
1318 set_current_state(state);
Chris Wilsone61e0f52018-02-21 09:56:36 +00001319 if (intel_engine_add_wait(rq->engine, &wait))
1320 /*
1321 * In order to check that we haven't missed the interrupt
Chris Wilson05235c52016-07-20 09:21:08 +01001322 * as we enabled it, we need to kick ourselves to do a
1323 * coherent check on the seqno before we sleep.
1324 */
1325 goto wakeup;
1326
Chris Wilson24f417e2017-02-23 07:44:21 +00001327 if (flags & I915_WAIT_LOCKED)
Chris Wilsone61e0f52018-02-21 09:56:36 +00001328 __i915_wait_request_check_and_reset(rq);
Chris Wilson24f417e2017-02-23 07:44:21 +00001329
Chris Wilson05235c52016-07-20 09:21:08 +01001330 for (;;) {
1331 if (signal_pending_state(state, current)) {
Chris Wilsone95433c2016-10-28 13:58:27 +01001332 timeout = -ERESTARTSYS;
Chris Wilson05235c52016-07-20 09:21:08 +01001333 break;
1334 }
1335
Chris Wilsone95433c2016-10-28 13:58:27 +01001336 if (!timeout) {
1337 timeout = -ETIME;
Chris Wilson05235c52016-07-20 09:21:08 +01001338 break;
1339 }
1340
Chris Wilsone95433c2016-10-28 13:58:27 +01001341 timeout = io_schedule_timeout(timeout);
1342
Chris Wilson754c9fd2017-02-23 07:44:14 +00001343 if (intel_wait_complete(&wait) &&
Chris Wilsone61e0f52018-02-21 09:56:36 +00001344 intel_wait_check_request(&wait, rq))
Chris Wilson05235c52016-07-20 09:21:08 +01001345 break;
1346
1347 set_current_state(state);
1348
1349wakeup:
Chris Wilsone61e0f52018-02-21 09:56:36 +00001350 /*
1351 * Carefully check if the request is complete, giving time
Chris Wilson05235c52016-07-20 09:21:08 +01001352 * for the seqno to be visible following the interrupt.
1353 * We also have to check in case we are kicked by the GPU
1354 * reset in order to drop the struct_mutex.
1355 */
Chris Wilsone61e0f52018-02-21 09:56:36 +00001356 if (__i915_request_irq_complete(rq))
Chris Wilson05235c52016-07-20 09:21:08 +01001357 break;
1358
Chris Wilsone61e0f52018-02-21 09:56:36 +00001359 /*
1360 * If the GPU is hung, and we hold the lock, reset the GPU
Chris Wilson221fe792016-09-09 14:11:51 +01001361 * and then check for completion. On a full reset, the engine's
1362 * HW seqno will be advanced passed us and we are complete.
1363 * If we do a partial reset, we have to wait for the GPU to
1364 * resume and update the breadcrumb.
1365 *
1366 * If we don't hold the mutex, we can just wait for the worker
1367 * to come along and update the breadcrumb (either directly
1368 * itself, or indirectly by recovering the GPU).
1369 */
1370 if (flags & I915_WAIT_LOCKED &&
Chris Wilsone61e0f52018-02-21 09:56:36 +00001371 __i915_wait_request_check_and_reset(rq))
Chris Wilson221fe792016-09-09 14:11:51 +01001372 continue;
Chris Wilson221fe792016-09-09 14:11:51 +01001373
Chris Wilson05235c52016-07-20 09:21:08 +01001374 /* Only spin if we know the GPU is processing this request */
Chris Wilsone61e0f52018-02-21 09:56:36 +00001375 if (__i915_spin_request(rq, wait.seqno, state, 2))
Chris Wilson05235c52016-07-20 09:21:08 +01001376 break;
Chris Wilsond6a22892017-02-23 07:44:17 +00001377
Chris Wilsone61e0f52018-02-21 09:56:36 +00001378 if (!intel_wait_check_request(&wait, rq)) {
1379 intel_engine_remove_wait(rq->engine, &wait);
Chris Wilsond6a22892017-02-23 07:44:17 +00001380 goto restart;
1381 }
Chris Wilson05235c52016-07-20 09:21:08 +01001382 }
Chris Wilson05235c52016-07-20 09:21:08 +01001383
Chris Wilsone61e0f52018-02-21 09:56:36 +00001384 intel_engine_remove_wait(rq->engine, &wait);
Chris Wilson05235c52016-07-20 09:21:08 +01001385complete:
Chris Wilsona49625f2017-02-23 07:44:19 +00001386 __set_current_state(TASK_RUNNING);
Chris Wilson7de53bf2017-02-23 07:44:11 +00001387 if (flags & I915_WAIT_LOCKED)
1388 remove_wait_queue(errq, &reset);
Chris Wilsone61e0f52018-02-21 09:56:36 +00001389 remove_wait_queue(&rq->execute, &exec);
1390 trace_i915_request_wait_end(rq);
Chris Wilson05235c52016-07-20 09:21:08 +01001391
Chris Wilsone95433c2016-10-28 13:58:27 +01001392 return timeout;
Chris Wilson05235c52016-07-20 09:21:08 +01001393}
Chris Wilson4b8de8e2016-08-04 07:52:42 +01001394
Chris Wilson28176ef2016-10-28 13:58:56 +01001395static void engine_retire_requests(struct intel_engine_cs *engine)
Chris Wilson4b8de8e2016-08-04 07:52:42 +01001396{
Chris Wilsone61e0f52018-02-21 09:56:36 +00001397 struct i915_request *request, *next;
Chris Wilson754c9fd2017-02-23 07:44:14 +00001398 u32 seqno = intel_engine_get_seqno(engine);
1399 LIST_HEAD(retire);
Chris Wilson4b8de8e2016-08-04 07:52:42 +01001400
Chris Wilson754c9fd2017-02-23 07:44:14 +00001401 spin_lock_irq(&engine->timeline->lock);
Chris Wilson73cb9702016-10-28 13:58:46 +01001402 list_for_each_entry_safe(request, next,
1403 &engine->timeline->requests, link) {
Chris Wilson754c9fd2017-02-23 07:44:14 +00001404 if (!i915_seqno_passed(seqno, request->global_seqno))
1405 break;
Chris Wilson4b8de8e2016-08-04 07:52:42 +01001406
Chris Wilson754c9fd2017-02-23 07:44:14 +00001407 list_move_tail(&request->link, &retire);
Chris Wilson4b8de8e2016-08-04 07:52:42 +01001408 }
Chris Wilson754c9fd2017-02-23 07:44:14 +00001409 spin_unlock_irq(&engine->timeline->lock);
1410
1411 list_for_each_entry_safe(request, next, &retire, link)
Chris Wilsone61e0f52018-02-21 09:56:36 +00001412 i915_request_retire(request);
Chris Wilson4b8de8e2016-08-04 07:52:42 +01001413}
1414
Chris Wilsone61e0f52018-02-21 09:56:36 +00001415void i915_retire_requests(struct drm_i915_private *i915)
Chris Wilson4b8de8e2016-08-04 07:52:42 +01001416{
1417 struct intel_engine_cs *engine;
Chris Wilson28176ef2016-10-28 13:58:56 +01001418 enum intel_engine_id id;
Chris Wilson4b8de8e2016-08-04 07:52:42 +01001419
Chris Wilsone61e0f52018-02-21 09:56:36 +00001420 lockdep_assert_held(&i915->drm.struct_mutex);
Chris Wilson4b8de8e2016-08-04 07:52:42 +01001421
Chris Wilsone61e0f52018-02-21 09:56:36 +00001422 if (!i915->gt.active_requests)
Chris Wilson4b8de8e2016-08-04 07:52:42 +01001423 return;
1424
Chris Wilsone61e0f52018-02-21 09:56:36 +00001425 for_each_engine(engine, i915, id)
Chris Wilson28176ef2016-10-28 13:58:56 +01001426 engine_retire_requests(engine);
Chris Wilson4b8de8e2016-08-04 07:52:42 +01001427}
Chris Wilsonc835c552017-02-13 17:15:21 +00001428
1429#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
1430#include "selftests/mock_request.c"
Chris Wilsone61e0f52018-02-21 09:56:36 +00001431#include "selftests/i915_request.c"
Chris Wilsonc835c552017-02-13 17:15:21 +00001432#endif