blob: 4cea9ab237ac3cd36813a610b5623746932a1a24 [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2008 Jerome Glisse.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
23 *
24 * Authors:
25 * Jerome Glisse <glisse@freedesktop.org>
26 */
Stephen Rothwell568d7c72016-03-17 15:30:49 +110027#include <linux/pagemap.h>
Marek Olšák7ca24cf2017-09-12 22:42:14 +020028#include <linux/sync_file.h>
Alex Deucherd38ceaf2015-04-20 16:55:21 -040029#include <drm/drmP.h>
30#include <drm/amdgpu_drm.h>
Dave Airlie660e8552017-03-13 22:18:15 +000031#include <drm/drm_syncobj.h>
Alex Deucherd38ceaf2015-04-20 16:55:21 -040032#include "amdgpu.h"
33#include "amdgpu_trace.h"
34
Christian König91acbeb2015-12-14 16:42:31 +010035static int amdgpu_cs_user_fence_chunk(struct amdgpu_cs_parser *p,
Christian König758ac172016-05-06 22:14:00 +020036 struct drm_amdgpu_cs_chunk_fence *data,
37 uint32_t *offset)
Christian König91acbeb2015-12-14 16:42:31 +010038{
39 struct drm_gem_object *gobj;
Christian Königaa290402016-09-09 11:21:43 +020040 unsigned long size;
Christian König91acbeb2015-12-14 16:42:31 +010041
Chris Wilsona8ad0bd2016-05-09 11:04:54 +010042 gobj = drm_gem_object_lookup(p->filp, data->handle);
Christian König91acbeb2015-12-14 16:42:31 +010043 if (gobj == NULL)
44 return -EINVAL;
45
Christian König758ac172016-05-06 22:14:00 +020046 p->uf_entry.robj = amdgpu_bo_ref(gem_to_amdgpu_bo(gobj));
Christian König91acbeb2015-12-14 16:42:31 +010047 p->uf_entry.priority = 0;
48 p->uf_entry.tv.bo = &p->uf_entry.robj->tbo;
49 p->uf_entry.tv.shared = true;
Christian König2f568db2016-02-23 12:36:59 +010050 p->uf_entry.user_pages = NULL;
Christian Königaa290402016-09-09 11:21:43 +020051
52 size = amdgpu_bo_size(p->uf_entry.robj);
53 if (size != PAGE_SIZE || (data->offset + 8) > size)
54 return -EINVAL;
55
Christian König758ac172016-05-06 22:14:00 +020056 *offset = data->offset;
Christian König91acbeb2015-12-14 16:42:31 +010057
Cihangir Akturkf62facc2017-08-03 14:58:16 +030058 drm_gem_object_put_unlocked(gobj);
Christian König758ac172016-05-06 22:14:00 +020059
60 if (amdgpu_ttm_tt_get_usermm(p->uf_entry.robj->tbo.ttm)) {
61 amdgpu_bo_unref(&p->uf_entry.robj);
62 return -EINVAL;
63 }
64
Christian König91acbeb2015-12-14 16:42:31 +010065 return 0;
66}
67
Alex Xie9211c782017-06-20 16:35:04 -040068static int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data)
Alex Deucherd38ceaf2015-04-20 16:55:21 -040069{
Christian König4c0b2422016-02-01 11:20:37 +010070 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
Monk Liuc5637832016-04-19 20:11:32 +080071 struct amdgpu_vm *vm = &fpriv->vm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040072 union drm_amdgpu_cs *cs = data;
73 uint64_t *chunk_array_user;
Dan Carpenter1d263472015-09-23 13:59:28 +030074 uint64_t *chunk_array;
Christian König50838c82016-02-03 13:44:52 +010075 unsigned size, num_ibs = 0;
Christian König758ac172016-05-06 22:14:00 +020076 uint32_t uf_offset = 0;
Dan Carpenter54313502015-09-25 14:36:55 +030077 int i;
Dan Carpenter1d263472015-09-23 13:59:28 +030078 int ret;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040079
Dan Carpenter1d263472015-09-23 13:59:28 +030080 if (cs->in.num_chunks == 0)
81 return 0;
82
83 chunk_array = kmalloc_array(cs->in.num_chunks, sizeof(uint64_t), GFP_KERNEL);
84 if (!chunk_array)
85 return -ENOMEM;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040086
Christian König3cb485f2015-05-11 15:34:59 +020087 p->ctx = amdgpu_ctx_get(fpriv, cs->in.ctx_id);
88 if (!p->ctx) {
Dan Carpenter1d263472015-09-23 13:59:28 +030089 ret = -EINVAL;
90 goto free_chunk;
Christian König3cb485f2015-05-11 15:34:59 +020091 }
Dan Carpenter1d263472015-09-23 13:59:28 +030092
Monk Liu7716ea52017-10-17 12:08:02 +080093 /* skip guilty context job */
94 if (atomic_read(&p->ctx->guilty) == 1) {
95 ret = -ECANCELED;
96 goto free_chunk;
97 }
98
Andrey Grodzovsky0ae94442017-10-10 16:50:17 -040099 mutex_lock(&p->ctx->lock);
100
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400101 /* get chunks */
Christian König7ecc2452017-07-26 17:02:52 +0200102 chunk_array_user = u64_to_user_ptr(cs->in.chunks);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400103 if (copy_from_user(chunk_array, chunk_array_user,
104 sizeof(uint64_t)*cs->in.num_chunks)) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300105 ret = -EFAULT;
Andrey Grodzovsky26eedf62017-10-11 17:02:02 -0400106 goto free_chunk;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400107 }
108
109 p->nchunks = cs->in.num_chunks;
monk.liue60b3442015-07-17 18:39:25 +0800110 p->chunks = kmalloc_array(p->nchunks, sizeof(struct amdgpu_cs_chunk),
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400111 GFP_KERNEL);
Dan Carpenter1d263472015-09-23 13:59:28 +0300112 if (!p->chunks) {
113 ret = -ENOMEM;
Andrey Grodzovsky26eedf62017-10-11 17:02:02 -0400114 goto free_chunk;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400115 }
116
117 for (i = 0; i < p->nchunks; i++) {
118 struct drm_amdgpu_cs_chunk __user **chunk_ptr = NULL;
119 struct drm_amdgpu_cs_chunk user_chunk;
120 uint32_t __user *cdata;
121
Christian König7ecc2452017-07-26 17:02:52 +0200122 chunk_ptr = u64_to_user_ptr(chunk_array[i]);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400123 if (copy_from_user(&user_chunk, chunk_ptr,
124 sizeof(struct drm_amdgpu_cs_chunk))) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300125 ret = -EFAULT;
126 i--;
127 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400128 }
129 p->chunks[i].chunk_id = user_chunk.chunk_id;
130 p->chunks[i].length_dw = user_chunk.length_dw;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400131
132 size = p->chunks[i].length_dw;
Christian König7ecc2452017-07-26 17:02:52 +0200133 cdata = u64_to_user_ptr(user_chunk.chunk_data);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400134
Michal Hocko20981052017-05-17 14:23:12 +0200135 p->chunks[i].kdata = kvmalloc_array(size, sizeof(uint32_t), GFP_KERNEL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400136 if (p->chunks[i].kdata == NULL) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300137 ret = -ENOMEM;
138 i--;
139 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400140 }
141 size *= sizeof(uint32_t);
142 if (copy_from_user(p->chunks[i].kdata, cdata, size)) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300143 ret = -EFAULT;
144 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400145 }
146
Christian König9a5e8fb2015-06-23 17:07:03 +0200147 switch (p->chunks[i].chunk_id) {
148 case AMDGPU_CHUNK_ID_IB:
Christian König50838c82016-02-03 13:44:52 +0100149 ++num_ibs;
Christian König9a5e8fb2015-06-23 17:07:03 +0200150 break;
151
152 case AMDGPU_CHUNK_ID_FENCE:
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400153 size = sizeof(struct drm_amdgpu_cs_chunk_fence);
Christian König91acbeb2015-12-14 16:42:31 +0100154 if (p->chunks[i].length_dw * sizeof(uint32_t) < size) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300155 ret = -EINVAL;
156 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400157 }
Christian König91acbeb2015-12-14 16:42:31 +0100158
Christian König758ac172016-05-06 22:14:00 +0200159 ret = amdgpu_cs_user_fence_chunk(p, p->chunks[i].kdata,
160 &uf_offset);
Christian König91acbeb2015-12-14 16:42:31 +0100161 if (ret)
162 goto free_partial_kdata;
163
Christian König9a5e8fb2015-06-23 17:07:03 +0200164 break;
165
Christian König2b48d322015-06-19 17:31:29 +0200166 case AMDGPU_CHUNK_ID_DEPENDENCIES:
Dave Airlie660e8552017-03-13 22:18:15 +0000167 case AMDGPU_CHUNK_ID_SYNCOBJ_IN:
168 case AMDGPU_CHUNK_ID_SYNCOBJ_OUT:
Christian König2b48d322015-06-19 17:31:29 +0200169 break;
170
Christian König9a5e8fb2015-06-23 17:07:03 +0200171 default:
Dan Carpenter1d263472015-09-23 13:59:28 +0300172 ret = -EINVAL;
173 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400174 }
175 }
176
Monk Liuc5637832016-04-19 20:11:32 +0800177 ret = amdgpu_job_alloc(p->adev, num_ibs, &p->job, vm);
Christian König50838c82016-02-03 13:44:52 +0100178 if (ret)
Christian König4acabfe2016-01-31 11:32:04 +0100179 goto free_all_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400180
Christian Könige55f2b62017-10-09 15:18:43 +0200181 if (p->ctx->vram_lost_counter != p->job->vram_lost_counter) {
182 ret = -ECANCELED;
183 goto free_all_kdata;
184 }
Christian König14e47f92017-10-09 15:04:41 +0200185
Christian Königb5f5acb2016-06-29 13:26:41 +0200186 if (p->uf_entry.robj)
187 p->job->uf_addr = uf_offset;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400188 kfree(chunk_array);
Dan Carpenter1d263472015-09-23 13:59:28 +0300189 return 0;
190
191free_all_kdata:
192 i = p->nchunks - 1;
193free_partial_kdata:
194 for (; i >= 0; i--)
Michal Hocko20981052017-05-17 14:23:12 +0200195 kvfree(p->chunks[i].kdata);
Dan Carpenter1d263472015-09-23 13:59:28 +0300196 kfree(p->chunks);
Dave Airlie607523d2017-03-10 12:13:04 +1000197 p->chunks = NULL;
198 p->nchunks = 0;
Dan Carpenter1d263472015-09-23 13:59:28 +0300199free_chunk:
200 kfree(chunk_array);
201
202 return ret;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400203}
204
Marek Olšák95844d22016-08-17 23:49:27 +0200205/* Convert microseconds to bytes. */
206static u64 us_to_bytes(struct amdgpu_device *adev, s64 us)
207{
208 if (us <= 0 || !adev->mm_stats.log2_max_MBps)
209 return 0;
210
211 /* Since accum_us is incremented by a million per second, just
212 * multiply it by the number of MB/s to get the number of bytes.
213 */
214 return us << adev->mm_stats.log2_max_MBps;
215}
216
217static s64 bytes_to_us(struct amdgpu_device *adev, u64 bytes)
218{
219 if (!adev->mm_stats.log2_max_MBps)
220 return 0;
221
222 return bytes >> adev->mm_stats.log2_max_MBps;
223}
224
225/* Returns how many bytes TTM can move right now. If no bytes can be moved,
226 * it returns 0. If it returns non-zero, it's OK to move at least one buffer,
227 * which means it can go over the threshold once. If that happens, the driver
228 * will be in debt and no other buffer migrations can be done until that debt
229 * is repaid.
230 *
231 * This approach allows moving a buffer of any size (it's important to allow
232 * that).
233 *
234 * The currency is simply time in microseconds and it increases as the clock
235 * ticks. The accumulated microseconds (us) are converted to bytes and
236 * returned.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400237 */
John Brooks00f06b22017-06-27 22:33:18 -0400238static void amdgpu_cs_get_threshold_for_moves(struct amdgpu_device *adev,
239 u64 *max_bytes,
240 u64 *max_vis_bytes)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400241{
Marek Olšák95844d22016-08-17 23:49:27 +0200242 s64 time_us, increment_us;
Marek Olšák95844d22016-08-17 23:49:27 +0200243 u64 free_vram, total_vram, used_vram;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400244
Marek Olšák95844d22016-08-17 23:49:27 +0200245 /* Allow a maximum of 200 accumulated ms. This is basically per-IB
246 * throttling.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400247 *
Marek Olšák95844d22016-08-17 23:49:27 +0200248 * It means that in order to get full max MBps, at least 5 IBs per
249 * second must be submitted and not more than 200ms apart from each
250 * other.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400251 */
Marek Olšák95844d22016-08-17 23:49:27 +0200252 const s64 us_upper_bound = 200000;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400253
John Brooks00f06b22017-06-27 22:33:18 -0400254 if (!adev->mm_stats.log2_max_MBps) {
255 *max_bytes = 0;
256 *max_vis_bytes = 0;
257 return;
258 }
Marek Olšák95844d22016-08-17 23:49:27 +0200259
260 total_vram = adev->mc.real_vram_size - adev->vram_pin_size;
Christian König3c848bb2017-08-07 17:46:49 +0200261 used_vram = amdgpu_vram_mgr_usage(&adev->mman.bdev.man[TTM_PL_VRAM]);
Marek Olšák95844d22016-08-17 23:49:27 +0200262 free_vram = used_vram >= total_vram ? 0 : total_vram - used_vram;
263
264 spin_lock(&adev->mm_stats.lock);
265
266 /* Increase the amount of accumulated us. */
267 time_us = ktime_to_us(ktime_get());
268 increment_us = time_us - adev->mm_stats.last_update_us;
269 adev->mm_stats.last_update_us = time_us;
270 adev->mm_stats.accum_us = min(adev->mm_stats.accum_us + increment_us,
271 us_upper_bound);
272
273 /* This prevents the short period of low performance when the VRAM
274 * usage is low and the driver is in debt or doesn't have enough
275 * accumulated us to fill VRAM quickly.
276 *
277 * The situation can occur in these cases:
278 * - a lot of VRAM is freed by userspace
279 * - the presence of a big buffer causes a lot of evictions
280 * (solution: split buffers into smaller ones)
281 *
282 * If 128 MB or 1/8th of VRAM is free, start filling it now by setting
283 * accum_us to a positive number.
284 */
285 if (free_vram >= 128 * 1024 * 1024 || free_vram >= total_vram / 8) {
286 s64 min_us;
287
288 /* Be more aggresive on dGPUs. Try to fill a portion of free
289 * VRAM now.
290 */
291 if (!(adev->flags & AMD_IS_APU))
292 min_us = bytes_to_us(adev, free_vram / 4);
293 else
294 min_us = 0; /* Reset accum_us on APUs. */
295
296 adev->mm_stats.accum_us = max(min_us, adev->mm_stats.accum_us);
297 }
298
John Brooks00f06b22017-06-27 22:33:18 -0400299 /* This is set to 0 if the driver is in debt to disallow (optional)
Marek Olšák95844d22016-08-17 23:49:27 +0200300 * buffer moves.
301 */
John Brooks00f06b22017-06-27 22:33:18 -0400302 *max_bytes = us_to_bytes(adev, adev->mm_stats.accum_us);
303
304 /* Do the same for visible VRAM if half of it is free */
305 if (adev->mc.visible_vram_size < adev->mc.real_vram_size) {
306 u64 total_vis_vram = adev->mc.visible_vram_size;
Christian König3c848bb2017-08-07 17:46:49 +0200307 u64 used_vis_vram =
308 amdgpu_vram_mgr_vis_usage(&adev->mman.bdev.man[TTM_PL_VRAM]);
John Brooks00f06b22017-06-27 22:33:18 -0400309
310 if (used_vis_vram < total_vis_vram) {
311 u64 free_vis_vram = total_vis_vram - used_vis_vram;
312 adev->mm_stats.accum_us_vis = min(adev->mm_stats.accum_us_vis +
313 increment_us, us_upper_bound);
314
315 if (free_vis_vram >= total_vis_vram / 2)
316 adev->mm_stats.accum_us_vis =
317 max(bytes_to_us(adev, free_vis_vram / 2),
318 adev->mm_stats.accum_us_vis);
319 }
320
321 *max_vis_bytes = us_to_bytes(adev, adev->mm_stats.accum_us_vis);
322 } else {
323 *max_vis_bytes = 0;
324 }
Marek Olšák95844d22016-08-17 23:49:27 +0200325
326 spin_unlock(&adev->mm_stats.lock);
Marek Olšák95844d22016-08-17 23:49:27 +0200327}
328
329/* Report how many bytes have really been moved for the last command
330 * submission. This can result in a debt that can stop buffer migrations
331 * temporarily.
332 */
John Brooks00f06b22017-06-27 22:33:18 -0400333void amdgpu_cs_report_moved_bytes(struct amdgpu_device *adev, u64 num_bytes,
334 u64 num_vis_bytes)
Marek Olšák95844d22016-08-17 23:49:27 +0200335{
336 spin_lock(&adev->mm_stats.lock);
337 adev->mm_stats.accum_us -= bytes_to_us(adev, num_bytes);
John Brooks00f06b22017-06-27 22:33:18 -0400338 adev->mm_stats.accum_us_vis -= bytes_to_us(adev, num_vis_bytes);
Marek Olšák95844d22016-08-17 23:49:27 +0200339 spin_unlock(&adev->mm_stats.lock);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400340}
341
Chunming Zhou14fd8332016-08-04 13:05:46 +0800342static int amdgpu_cs_bo_validate(struct amdgpu_cs_parser *p,
343 struct amdgpu_bo *bo)
344{
Christian Königa7d64de2016-09-15 14:58:48 +0200345 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
Christian König19be5572017-04-12 14:24:39 +0200346 struct ttm_operation_ctx ctx = { true, false };
Chunming Zhou14fd8332016-08-04 13:05:46 +0800347 uint32_t domain;
348 int r;
349
350 if (bo->pin_count)
351 return 0;
352
Marek Olšák95844d22016-08-17 23:49:27 +0200353 /* Don't move this buffer if we have depleted our allowance
354 * to move it. Don't move anything if the threshold is zero.
Chunming Zhou14fd8332016-08-04 13:05:46 +0800355 */
John Brooks00f06b22017-06-27 22:33:18 -0400356 if (p->bytes_moved < p->bytes_moved_threshold) {
357 if (adev->mc.visible_vram_size < adev->mc.real_vram_size &&
358 (bo->flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED)) {
359 /* And don't move a CPU_ACCESS_REQUIRED BO to limited
360 * visible VRAM if we've depleted our allowance to do
361 * that.
362 */
363 if (p->bytes_moved_vis < p->bytes_moved_vis_threshold)
Kent Russell6d7d9c52017-08-08 07:58:01 -0400364 domain = bo->preferred_domains;
John Brooks00f06b22017-06-27 22:33:18 -0400365 else
366 domain = bo->allowed_domains;
367 } else {
Kent Russell6d7d9c52017-08-08 07:58:01 -0400368 domain = bo->preferred_domains;
John Brooks00f06b22017-06-27 22:33:18 -0400369 }
370 } else {
Chunming Zhou14fd8332016-08-04 13:05:46 +0800371 domain = bo->allowed_domains;
John Brooks00f06b22017-06-27 22:33:18 -0400372 }
Chunming Zhou14fd8332016-08-04 13:05:46 +0800373
374retry:
375 amdgpu_ttm_placement_from_domain(bo, domain);
Christian König19be5572017-04-12 14:24:39 +0200376 r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
Christian König6af046d2017-04-27 18:20:47 +0200377
378 p->bytes_moved += ctx.bytes_moved;
John Brooks00f06b22017-06-27 22:33:18 -0400379 if (adev->mc.visible_vram_size < adev->mc.real_vram_size &&
380 bo->tbo.mem.mem_type == TTM_PL_VRAM &&
381 bo->tbo.mem.start < adev->mc.visible_vram_size >> PAGE_SHIFT)
Christian König6af046d2017-04-27 18:20:47 +0200382 p->bytes_moved_vis += ctx.bytes_moved;
Chunming Zhou14fd8332016-08-04 13:05:46 +0800383
Christian König1abdc3d2016-08-31 17:28:11 +0200384 if (unlikely(r == -ENOMEM) && domain != bo->allowed_domains) {
385 domain = bo->allowed_domains;
386 goto retry;
Chunming Zhou14fd8332016-08-04 13:05:46 +0800387 }
388
389 return r;
390}
391
Christian König662bfa62016-09-01 12:13:18 +0200392/* Last resort, try to evict something from the current working set */
393static bool amdgpu_cs_try_evict(struct amdgpu_cs_parser *p,
Christian Königf7da30d2016-09-28 12:03:04 +0200394 struct amdgpu_bo *validated)
Christian König662bfa62016-09-01 12:13:18 +0200395{
Christian Königf7da30d2016-09-28 12:03:04 +0200396 uint32_t domain = validated->allowed_domains;
Christian König19be5572017-04-12 14:24:39 +0200397 struct ttm_operation_ctx ctx = { true, false };
Christian König662bfa62016-09-01 12:13:18 +0200398 int r;
399
400 if (!p->evictable)
401 return false;
402
403 for (;&p->evictable->tv.head != &p->validated;
404 p->evictable = list_prev_entry(p->evictable, tv.head)) {
405
406 struct amdgpu_bo_list_entry *candidate = p->evictable;
407 struct amdgpu_bo *bo = candidate->robj;
Christian Königa7d64de2016-09-15 14:58:48 +0200408 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
John Brooks00f06b22017-06-27 22:33:18 -0400409 u64 initial_bytes_moved, bytes_moved;
410 bool update_bytes_moved_vis;
Christian König662bfa62016-09-01 12:13:18 +0200411 uint32_t other;
412
413 /* If we reached our current BO we can forget it */
Christian Königf7da30d2016-09-28 12:03:04 +0200414 if (candidate->robj == validated)
Christian König662bfa62016-09-01 12:13:18 +0200415 break;
416
Christian König6edc6912017-11-24 11:39:30 +0100417 /* We can't move pinned BOs here */
418 if (bo->pin_count)
419 continue;
420
Christian König662bfa62016-09-01 12:13:18 +0200421 other = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
422
423 /* Check if this BO is in one of the domains we need space for */
424 if (!(other & domain))
425 continue;
426
427 /* Check if we can move this BO somewhere else */
428 other = bo->allowed_domains & ~domain;
429 if (!other)
430 continue;
431
432 /* Good we can try to move this BO somewhere else */
433 amdgpu_ttm_placement_from_domain(bo, other);
John Brooks00f06b22017-06-27 22:33:18 -0400434 update_bytes_moved_vis =
435 adev->mc.visible_vram_size < adev->mc.real_vram_size &&
436 bo->tbo.mem.mem_type == TTM_PL_VRAM &&
437 bo->tbo.mem.start < adev->mc.visible_vram_size >> PAGE_SHIFT;
Christian Königa7d64de2016-09-15 14:58:48 +0200438 initial_bytes_moved = atomic64_read(&adev->num_bytes_moved);
Christian König19be5572017-04-12 14:24:39 +0200439 r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
John Brooks00f06b22017-06-27 22:33:18 -0400440 bytes_moved = atomic64_read(&adev->num_bytes_moved) -
Christian König662bfa62016-09-01 12:13:18 +0200441 initial_bytes_moved;
John Brooks00f06b22017-06-27 22:33:18 -0400442 p->bytes_moved += bytes_moved;
443 if (update_bytes_moved_vis)
444 p->bytes_moved_vis += bytes_moved;
Christian König662bfa62016-09-01 12:13:18 +0200445
446 if (unlikely(r))
447 break;
448
449 p->evictable = list_prev_entry(p->evictable, tv.head);
450 list_move(&candidate->tv.head, &p->validated);
451
452 return true;
453 }
454
455 return false;
456}
457
Christian Königf7da30d2016-09-28 12:03:04 +0200458static int amdgpu_cs_validate(void *param, struct amdgpu_bo *bo)
459{
460 struct amdgpu_cs_parser *p = param;
461 int r;
462
463 do {
464 r = amdgpu_cs_bo_validate(p, bo);
465 } while (r == -ENOMEM && amdgpu_cs_try_evict(p, bo));
466 if (r)
467 return r;
468
469 if (bo->shadow)
Alex Xie1cd99a82016-11-30 17:19:40 -0500470 r = amdgpu_cs_bo_validate(p, bo->shadow);
Christian Königf7da30d2016-09-28 12:03:04 +0200471
472 return r;
473}
474
Baoyou Xie761c2e82016-09-03 13:57:14 +0800475static int amdgpu_cs_list_validate(struct amdgpu_cs_parser *p,
Christian Königa5b75052015-09-03 16:40:39 +0200476 struct list_head *validated)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400477{
Christian König19be5572017-04-12 14:24:39 +0200478 struct ttm_operation_ctx ctx = { true, false };
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400479 struct amdgpu_bo_list_entry *lobj;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400480 int r;
481
Christian Königa5b75052015-09-03 16:40:39 +0200482 list_for_each_entry(lobj, validated, tv.head) {
Christian König36409d122015-12-21 20:31:35 +0100483 struct amdgpu_bo *bo = lobj->robj;
Christian König2f568db2016-02-23 12:36:59 +0100484 bool binding_userptr = false;
Christian Königcc325d12016-02-08 11:08:35 +0100485 struct mm_struct *usermm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400486
Christian Königcc325d12016-02-08 11:08:35 +0100487 usermm = amdgpu_ttm_tt_get_usermm(bo->tbo.ttm);
488 if (usermm && usermm != current->mm)
489 return -EPERM;
490
Christian König2f568db2016-02-23 12:36:59 +0100491 /* Check if we have user pages and nobody bound the BO already */
Christian Königca666a32017-09-05 14:30:05 +0200492 if (amdgpu_ttm_tt_userptr_needs_pages(bo->tbo.ttm) &&
493 lobj->user_pages) {
Christian König1b0c0f92017-09-05 14:36:44 +0200494 amdgpu_ttm_placement_from_domain(bo,
495 AMDGPU_GEM_DOMAIN_CPU);
Christian König19be5572017-04-12 14:24:39 +0200496 r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
Christian König1b0c0f92017-09-05 14:36:44 +0200497 if (r)
498 return r;
Christian Königa216ab02017-09-02 13:21:31 +0200499 amdgpu_ttm_tt_set_user_pages(bo->tbo.ttm,
500 lobj->user_pages);
Christian König2f568db2016-02-23 12:36:59 +0100501 binding_userptr = true;
502 }
503
Christian König662bfa62016-09-01 12:13:18 +0200504 if (p->evictable == lobj)
505 p->evictable = NULL;
506
Christian Königf7da30d2016-09-28 12:03:04 +0200507 r = amdgpu_cs_validate(p, bo);
Chunming Zhou14fd8332016-08-04 13:05:46 +0800508 if (r)
Christian König36409d122015-12-21 20:31:35 +0100509 return r;
Christian König662bfa62016-09-01 12:13:18 +0200510
Christian König2f568db2016-02-23 12:36:59 +0100511 if (binding_userptr) {
Michal Hocko20981052017-05-17 14:23:12 +0200512 kvfree(lobj->user_pages);
Christian König2f568db2016-02-23 12:36:59 +0100513 lobj->user_pages = NULL;
514 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400515 }
516 return 0;
517}
518
Christian König2a7d9bd2015-12-18 20:33:52 +0100519static int amdgpu_cs_parser_bos(struct amdgpu_cs_parser *p,
520 union drm_amdgpu_cs *cs)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400521{
522 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
Christian König2f568db2016-02-23 12:36:59 +0100523 struct amdgpu_bo_list_entry *e;
Christian Königa5b75052015-09-03 16:40:39 +0200524 struct list_head duplicates;
Christian König2f568db2016-02-23 12:36:59 +0100525 unsigned i, tries = 10;
Christian König636ce252015-12-18 21:26:47 +0100526 int r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400527
Christian König2a7d9bd2015-12-18 20:33:52 +0100528 INIT_LIST_HEAD(&p->validated);
529
530 p->bo_list = amdgpu_bo_list_get(fpriv, cs->in.bo_list_handle);
monk.liu840d5142015-04-27 15:19:20 +0800531 if (p->bo_list) {
Christian König636ce252015-12-18 21:26:47 +0100532 amdgpu_bo_list_get_list(p->bo_list, &p->validated);
Christian König3fe89772017-09-12 14:25:14 -0400533 if (p->bo_list->first_userptr != p->bo_list->num_entries)
534 p->mn = amdgpu_mn_get(p->adev);
monk.liu840d5142015-04-27 15:19:20 +0800535 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400536
Christian König3c0eea62015-12-11 14:39:05 +0100537 INIT_LIST_HEAD(&duplicates);
Christian König56467eb2015-12-11 15:16:32 +0100538 amdgpu_vm_get_pd_bo(&fpriv->vm, &p->validated, &p->vm_pd);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400539
Christian König758ac172016-05-06 22:14:00 +0200540 if (p->uf_entry.robj)
Christian König91acbeb2015-12-14 16:42:31 +0100541 list_add(&p->uf_entry.tv.head, &p->validated);
542
Christian König2f568db2016-02-23 12:36:59 +0100543 while (1) {
544 struct list_head need_pages;
545 unsigned i;
546
547 r = ttm_eu_reserve_buffers(&p->ticket, &p->validated, true,
548 &duplicates);
Marek Olšákf1037952016-07-30 00:48:39 +0200549 if (unlikely(r != 0)) {
jimqu57d7f9b2016-10-20 14:58:04 +0800550 if (r != -ERESTARTSYS)
551 DRM_ERROR("ttm_eu_reserve_buffers failed.\n");
Christian König2f568db2016-02-23 12:36:59 +0100552 goto error_free_pages;
Marek Olšákf1037952016-07-30 00:48:39 +0200553 }
Christian König2f568db2016-02-23 12:36:59 +0100554
555 /* Without a BO list we don't have userptr BOs */
556 if (!p->bo_list)
557 break;
558
559 INIT_LIST_HEAD(&need_pages);
560 for (i = p->bo_list->first_userptr;
561 i < p->bo_list->num_entries; ++i) {
Christian Königca666a32017-09-05 14:30:05 +0200562 struct amdgpu_bo *bo;
Christian König2f568db2016-02-23 12:36:59 +0100563
564 e = &p->bo_list->array[i];
Christian Königca666a32017-09-05 14:30:05 +0200565 bo = e->robj;
Christian König2f568db2016-02-23 12:36:59 +0100566
Christian Königca666a32017-09-05 14:30:05 +0200567 if (amdgpu_ttm_tt_userptr_invalidated(bo->tbo.ttm,
Christian König2f568db2016-02-23 12:36:59 +0100568 &e->user_invalidated) && e->user_pages) {
569
570 /* We acquired a page array, but somebody
Alex Xie9f69c0f2017-06-20 16:33:02 -0400571 * invalidated it. Free it and try again
Christian König2f568db2016-02-23 12:36:59 +0100572 */
573 release_pages(e->user_pages,
Linus Torvaldse60e1ee2017-11-15 20:42:10 -0800574 bo->tbo.ttm->num_pages);
Michal Hocko20981052017-05-17 14:23:12 +0200575 kvfree(e->user_pages);
Christian König2f568db2016-02-23 12:36:59 +0100576 e->user_pages = NULL;
577 }
578
Christian Königca666a32017-09-05 14:30:05 +0200579 if (amdgpu_ttm_tt_userptr_needs_pages(bo->tbo.ttm) &&
Christian König2f568db2016-02-23 12:36:59 +0100580 !e->user_pages) {
581 list_del(&e->tv.head);
582 list_add(&e->tv.head, &need_pages);
583
584 amdgpu_bo_unreserve(e->robj);
585 }
586 }
587
588 if (list_empty(&need_pages))
589 break;
590
591 /* Unreserve everything again. */
592 ttm_eu_backoff_reservation(&p->ticket, &p->validated);
593
Marek Olšákf1037952016-07-30 00:48:39 +0200594 /* We tried too many times, just abort */
Christian König2f568db2016-02-23 12:36:59 +0100595 if (!--tries) {
596 r = -EDEADLK;
Marek Olšákf1037952016-07-30 00:48:39 +0200597 DRM_ERROR("deadlock in %s\n", __func__);
Christian König2f568db2016-02-23 12:36:59 +0100598 goto error_free_pages;
599 }
600
Alex Xieeb0f0372017-06-08 14:53:26 -0400601 /* Fill the page arrays for all userptrs. */
Christian König2f568db2016-02-23 12:36:59 +0100602 list_for_each_entry(e, &need_pages, tv.head) {
603 struct ttm_tt *ttm = e->robj->tbo.ttm;
604
Michal Hocko20981052017-05-17 14:23:12 +0200605 e->user_pages = kvmalloc_array(ttm->num_pages,
606 sizeof(struct page*),
607 GFP_KERNEL | __GFP_ZERO);
Christian König2f568db2016-02-23 12:36:59 +0100608 if (!e->user_pages) {
609 r = -ENOMEM;
Marek Olšákf1037952016-07-30 00:48:39 +0200610 DRM_ERROR("calloc failure in %s\n", __func__);
Christian König2f568db2016-02-23 12:36:59 +0100611 goto error_free_pages;
612 }
613
614 r = amdgpu_ttm_tt_get_user_pages(ttm, e->user_pages);
615 if (r) {
Marek Olšákf1037952016-07-30 00:48:39 +0200616 DRM_ERROR("amdgpu_ttm_tt_get_user_pages failed.\n");
Michal Hocko20981052017-05-17 14:23:12 +0200617 kvfree(e->user_pages);
Christian König2f568db2016-02-23 12:36:59 +0100618 e->user_pages = NULL;
619 goto error_free_pages;
620 }
621 }
622
623 /* And try again. */
624 list_splice(&need_pages, &p->validated);
625 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400626
John Brooks00f06b22017-06-27 22:33:18 -0400627 amdgpu_cs_get_threshold_for_moves(p->adev, &p->bytes_moved_threshold,
628 &p->bytes_moved_vis_threshold);
Christian Königf69f90a12015-12-21 19:47:42 +0100629 p->bytes_moved = 0;
John Brooks00f06b22017-06-27 22:33:18 -0400630 p->bytes_moved_vis = 0;
Christian König662bfa62016-09-01 12:13:18 +0200631 p->evictable = list_last_entry(&p->validated,
632 struct amdgpu_bo_list_entry,
633 tv.head);
Christian Königf69f90a12015-12-21 19:47:42 +0100634
Christian Königf7da30d2016-09-28 12:03:04 +0200635 r = amdgpu_vm_validate_pt_bos(p->adev, &fpriv->vm,
636 amdgpu_cs_validate, p);
637 if (r) {
638 DRM_ERROR("amdgpu_vm_validate_pt_bos() failed.\n");
639 goto error_validate;
640 }
641
Christian Königf69f90a12015-12-21 19:47:42 +0100642 r = amdgpu_cs_list_validate(p, &duplicates);
Marek Olšákf1037952016-07-30 00:48:39 +0200643 if (r) {
644 DRM_ERROR("amdgpu_cs_list_validate(duplicates) failed.\n");
Christian Königa5b75052015-09-03 16:40:39 +0200645 goto error_validate;
Marek Olšákf1037952016-07-30 00:48:39 +0200646 }
Christian Königa5b75052015-09-03 16:40:39 +0200647
Christian Königf69f90a12015-12-21 19:47:42 +0100648 r = amdgpu_cs_list_validate(p, &p->validated);
Marek Olšákf1037952016-07-30 00:48:39 +0200649 if (r) {
650 DRM_ERROR("amdgpu_cs_list_validate(validated) failed.\n");
Christian Königa8480302016-01-05 16:03:39 +0100651 goto error_validate;
Marek Olšákf1037952016-07-30 00:48:39 +0200652 }
Christian Königa8480302016-01-05 16:03:39 +0100653
John Brooks00f06b22017-06-27 22:33:18 -0400654 amdgpu_cs_report_moved_bytes(p->adev, p->bytes_moved,
655 p->bytes_moved_vis);
Christian Königa8480302016-01-05 16:03:39 +0100656 if (p->bo_list) {
Christian Königd88bf582016-05-06 17:50:03 +0200657 struct amdgpu_bo *gds = p->bo_list->gds_obj;
658 struct amdgpu_bo *gws = p->bo_list->gws_obj;
659 struct amdgpu_bo *oa = p->bo_list->oa_obj;
Christian Königa8480302016-01-05 16:03:39 +0100660 struct amdgpu_vm *vm = &fpriv->vm;
661 unsigned i;
662
663 for (i = 0; i < p->bo_list->num_entries; i++) {
664 struct amdgpu_bo *bo = p->bo_list->array[i].robj;
665
666 p->bo_list->array[i].bo_va = amdgpu_vm_bo_find(vm, bo);
667 }
Christian Königd88bf582016-05-06 17:50:03 +0200668
669 if (gds) {
670 p->job->gds_base = amdgpu_bo_gpu_offset(gds);
671 p->job->gds_size = amdgpu_bo_size(gds);
672 }
673 if (gws) {
674 p->job->gws_base = amdgpu_bo_gpu_offset(gws);
675 p->job->gws_size = amdgpu_bo_size(gws);
676 }
677 if (oa) {
678 p->job->oa_base = amdgpu_bo_gpu_offset(oa);
679 p->job->oa_size = amdgpu_bo_size(oa);
680 }
Christian Königa8480302016-01-05 16:03:39 +0100681 }
Christian Königa5b75052015-09-03 16:40:39 +0200682
Christian Königc855e252016-09-05 17:00:57 +0200683 if (!r && p->uf_entry.robj) {
684 struct amdgpu_bo *uf = p->uf_entry.robj;
685
Christian Königc5835bb2017-10-27 15:43:14 +0200686 r = amdgpu_ttm_alloc_gart(&uf->tbo);
Christian Königc855e252016-09-05 17:00:57 +0200687 p->job->uf_addr += amdgpu_bo_gpu_offset(uf);
688 }
Christian Königb5f5acb2016-06-29 13:26:41 +0200689
Christian Königa5b75052015-09-03 16:40:39 +0200690error_validate:
Christian Königb6369222017-08-03 11:44:01 -0400691 if (r)
Christian Königa5b75052015-09-03 16:40:39 +0200692 ttm_eu_backoff_reservation(&p->ticket, &p->validated);
693
Christian König2f568db2016-02-23 12:36:59 +0100694error_free_pages:
695
Christian König2f568db2016-02-23 12:36:59 +0100696 if (p->bo_list) {
697 for (i = p->bo_list->first_userptr;
698 i < p->bo_list->num_entries; ++i) {
699 e = &p->bo_list->array[i];
700
701 if (!e->user_pages)
702 continue;
703
704 release_pages(e->user_pages,
Mel Gormanc6f92f92017-11-15 17:37:55 -0800705 e->robj->tbo.ttm->num_pages);
Michal Hocko20981052017-05-17 14:23:12 +0200706 kvfree(e->user_pages);
Christian König2f568db2016-02-23 12:36:59 +0100707 }
708 }
709
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400710 return r;
711}
712
713static int amdgpu_cs_sync_rings(struct amdgpu_cs_parser *p)
714{
715 struct amdgpu_bo_list_entry *e;
716 int r;
717
718 list_for_each_entry(e, &p->validated, tv.head) {
719 struct reservation_object *resv = e->robj->tbo.resv;
Andres Rodriguez177ae092017-09-15 20:44:06 -0400720 r = amdgpu_sync_resv(p->adev, &p->job->sync, resv, p->filp,
721 amdgpu_bo_explicit_sync(e->robj));
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400722
723 if (r)
724 return r;
725 }
726 return 0;
727}
728
Christian König984810f2015-11-14 21:05:35 +0100729/**
730 * cs_parser_fini() - clean parser states
731 * @parser: parser structure holding parsing context.
732 * @error: error number
733 *
734 * If error is set than unvalidate buffer, otherwise just free memory
735 * used by parsing context.
736 **/
Christian Königb6369222017-08-03 11:44:01 -0400737static void amdgpu_cs_parser_fini(struct amdgpu_cs_parser *parser, int error,
738 bool backoff)
Chunming Zhou049fc522015-07-21 14:36:51 +0800739{
Christian König984810f2015-11-14 21:05:35 +0100740 unsigned i;
741
Christian König3fe89772017-09-12 14:25:14 -0400742 if (error && backoff)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400743 ttm_eu_backoff_reservation(&parser->ticket,
744 &parser->validated);
Dave Airlie660e8552017-03-13 22:18:15 +0000745
746 for (i = 0; i < parser->num_post_dep_syncobjs; i++)
747 drm_syncobj_put(parser->post_dep_syncobjs[i]);
748 kfree(parser->post_dep_syncobjs);
749
Chris Wilsonf54d1862016-10-25 13:00:45 +0100750 dma_fence_put(parser->fence);
Christian König7e52a812015-11-04 15:44:39 +0100751
Andrey Grodzovsky0ae94442017-10-10 16:50:17 -0400752 if (parser->ctx) {
753 mutex_unlock(&parser->ctx->lock);
Christian König3cb485f2015-05-11 15:34:59 +0200754 amdgpu_ctx_put(parser->ctx);
Andrey Grodzovsky0ae94442017-10-10 16:50:17 -0400755 }
Chunming Zhoua3348bb2015-08-18 16:25:46 +0800756 if (parser->bo_list)
757 amdgpu_bo_list_put(parser->bo_list);
758
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400759 for (i = 0; i < parser->nchunks; i++)
Michal Hocko20981052017-05-17 14:23:12 +0200760 kvfree(parser->chunks[i].kdata);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400761 kfree(parser->chunks);
Christian König50838c82016-02-03 13:44:52 +0100762 if (parser->job)
763 amdgpu_job_free(parser->job);
Christian König91acbeb2015-12-14 16:42:31 +0100764 amdgpu_bo_unref(&parser->uf_entry.robj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400765}
766
Junwei Zhangb85891b2017-01-16 13:59:01 +0800767static int amdgpu_bo_vm_update_pte(struct amdgpu_cs_parser *p)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400768{
769 struct amdgpu_device *adev = p->adev;
Junwei Zhangb85891b2017-01-16 13:59:01 +0800770 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
771 struct amdgpu_vm *vm = &fpriv->vm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400772 struct amdgpu_bo_va *bo_va;
773 struct amdgpu_bo *bo;
774 int i, r;
775
Christian König194d2162016-10-12 15:13:52 +0200776 r = amdgpu_vm_update_directories(adev, vm);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400777 if (r)
778 return r;
779
Nicolai Hähnlef3467812017-03-23 19:36:31 +0100780 r = amdgpu_vm_clear_freed(adev, vm, NULL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400781 if (r)
782 return r;
783
Junwei Zhangb85891b2017-01-16 13:59:01 +0800784 r = amdgpu_vm_bo_update(adev, fpriv->prt_va, false);
785 if (r)
786 return r;
787
788 r = amdgpu_sync_fence(adev, &p->job->sync,
Andrey Grodzovskycebb52b2017-11-13 14:47:52 -0500789 fpriv->prt_va->last_pt_update, false);
Junwei Zhangb85891b2017-01-16 13:59:01 +0800790 if (r)
791 return r;
792
Monk Liu24936642017-01-09 15:54:32 +0800793 if (amdgpu_sriov_vf(adev)) {
794 struct dma_fence *f;
Christian König0f4b3c62017-07-31 15:32:40 +0200795
796 bo_va = fpriv->csa_va;
Monk Liu24936642017-01-09 15:54:32 +0800797 BUG_ON(!bo_va);
798 r = amdgpu_vm_bo_update(adev, bo_va, false);
799 if (r)
800 return r;
801
802 f = bo_va->last_pt_update;
Andrey Grodzovskycebb52b2017-11-13 14:47:52 -0500803 r = amdgpu_sync_fence(adev, &p->job->sync, f, false);
Monk Liu24936642017-01-09 15:54:32 +0800804 if (r)
805 return r;
806 }
807
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400808 if (p->bo_list) {
809 for (i = 0; i < p->bo_list->num_entries; i++) {
Chris Wilsonf54d1862016-10-25 13:00:45 +0100810 struct dma_fence *f;
Christian König91e1a522015-07-06 22:06:40 +0200811
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400812 /* ignore duplicates */
813 bo = p->bo_list->array[i].robj;
814 if (!bo)
815 continue;
816
817 bo_va = p->bo_list->array[i].bo_va;
818 if (bo_va == NULL)
819 continue;
820
Christian König99e124f2016-08-16 14:43:17 +0200821 r = amdgpu_vm_bo_update(adev, bo_va, false);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400822 if (r)
823 return r;
824
Chunming Zhoubb1e38a42015-08-03 18:19:38 +0800825 f = bo_va->last_pt_update;
Andrey Grodzovskycebb52b2017-11-13 14:47:52 -0500826 r = amdgpu_sync_fence(adev, &p->job->sync, f, false);
Christian König91e1a522015-07-06 22:06:40 +0200827 if (r)
828 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400829 }
Christian Königb495bd32015-09-10 14:00:35 +0200830
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400831 }
832
Christian König4e55eb32017-09-11 16:54:59 +0200833 r = amdgpu_vm_handle_moved(adev, vm);
Christian Königd5884512017-09-08 14:09:41 +0200834 if (r)
835 return r;
836
Andrey Grodzovskycebb52b2017-11-13 14:47:52 -0500837 r = amdgpu_sync_fence(adev, &p->job->sync, vm->last_update, false);
Christian Königd5884512017-09-08 14:09:41 +0200838 if (r)
839 return r;
Christian Königb495bd32015-09-10 14:00:35 +0200840
841 if (amdgpu_vm_debug && p->bo_list) {
842 /* Invalidate all BOs to test for userspace bugs */
843 for (i = 0; i < p->bo_list->num_entries; i++) {
844 /* ignore duplicates */
845 bo = p->bo_list->array[i].robj;
846 if (!bo)
847 continue;
848
Christian König3f3333f2017-08-03 14:02:13 +0200849 amdgpu_vm_bo_invalidate(adev, bo, false);
Christian Königb495bd32015-09-10 14:00:35 +0200850 }
851 }
852
853 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400854}
855
856static int amdgpu_cs_ib_vm_chunk(struct amdgpu_device *adev,
Christian Königb07c60c2016-01-31 12:29:04 +0100857 struct amdgpu_cs_parser *p)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400858{
Christian Königb07c60c2016-01-31 12:29:04 +0100859 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400860 struct amdgpu_vm *vm = &fpriv->vm;
Christian Königb07c60c2016-01-31 12:29:04 +0100861 struct amdgpu_ring *ring = p->job->ring;
Christian Königc5795c552017-10-12 12:16:33 +0200862 int r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400863
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400864 /* Only for UVD/VCE VM emulation */
Christian Königc5795c552017-10-12 12:16:33 +0200865 if (p->job->ring->funcs->parse_cs) {
866 unsigned i, j;
Andrey Grodzovskyad864d22017-10-10 16:50:16 -0400867
Christian Königc5795c552017-10-12 12:16:33 +0200868 for (i = 0, j = 0; i < p->nchunks && j < p->job->num_ibs; i++) {
869 struct drm_amdgpu_cs_chunk_ib *chunk_ib;
Andrey Grodzovskyad864d22017-10-10 16:50:16 -0400870 struct amdgpu_bo_va_mapping *m;
871 struct amdgpu_bo *aobj = NULL;
Christian Königc5795c552017-10-12 12:16:33 +0200872 struct amdgpu_cs_chunk *chunk;
Christian Königbb7939b2017-11-06 15:37:01 +0100873 uint64_t offset, va_start;
Christian Königc5795c552017-10-12 12:16:33 +0200874 struct amdgpu_ib *ib;
Andrey Grodzovskyad864d22017-10-10 16:50:16 -0400875 uint8_t *kptr;
876
Christian Königc5795c552017-10-12 12:16:33 +0200877 chunk = &p->chunks[i];
878 ib = &p->job->ibs[j];
879 chunk_ib = chunk->kdata;
880
881 if (chunk->chunk_id != AMDGPU_CHUNK_ID_IB)
882 continue;
883
Christian Königbb7939b2017-11-06 15:37:01 +0100884 va_start = chunk_ib->va_start & AMDGPU_VA_HOLE_MASK;
885 r = amdgpu_cs_find_mapping(p, va_start, &aobj, &m);
Andrey Grodzovskyad864d22017-10-10 16:50:16 -0400886 if (r) {
887 DRM_ERROR("IB va_start is invalid\n");
888 return r;
889 }
890
Christian Königbb7939b2017-11-06 15:37:01 +0100891 if ((va_start + chunk_ib->ib_bytes) >
Christian Königc5795c552017-10-12 12:16:33 +0200892 (m->last + 1) * AMDGPU_GPU_PAGE_SIZE) {
Andrey Grodzovskyad864d22017-10-10 16:50:16 -0400893 DRM_ERROR("IB va_start+ib_bytes is invalid\n");
894 return -EINVAL;
895 }
896
897 /* the IB should be reserved at this point */
898 r = amdgpu_bo_kmap(aobj, (void **)&kptr);
899 if (r) {
900 return r;
901 }
902
903 offset = m->start * AMDGPU_GPU_PAGE_SIZE;
Christian Königbb7939b2017-11-06 15:37:01 +0100904 kptr += va_start - offset;
Andrey Grodzovskyad864d22017-10-10 16:50:16 -0400905
906 memcpy(ib->ptr, kptr, chunk_ib->ib_bytes);
907 amdgpu_bo_kunmap(aobj);
908
Andrey Grodzovskyad864d22017-10-10 16:50:16 -0400909 r = amdgpu_ring_parse_cs(ring, p, j);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400910 if (r)
911 return r;
Christian Königc5795c552017-10-12 12:16:33 +0200912
913 j++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400914 }
Christian König45088ef2016-10-05 16:49:19 +0200915 }
916
917 if (p->job->vm) {
Christian König3f3333f2017-08-03 14:02:13 +0200918 p->job->vm_pd_addr = amdgpu_bo_gpu_offset(vm->root.base.bo);
Christian König9a795882016-06-22 14:25:55 +0200919
Junwei Zhangb85891b2017-01-16 13:59:01 +0800920 r = amdgpu_bo_vm_update_pte(p);
Christian König9a795882016-06-22 14:25:55 +0200921 if (r)
922 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400923 }
924
Christian König9a795882016-06-22 14:25:55 +0200925 return amdgpu_cs_sync_rings(p);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400926}
927
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400928static int amdgpu_cs_ib_fill(struct amdgpu_device *adev,
929 struct amdgpu_cs_parser *parser)
930{
931 struct amdgpu_fpriv *fpriv = parser->filp->driver_priv;
932 struct amdgpu_vm *vm = &fpriv->vm;
933 int i, j;
Monk Liu9a1b3af2017-03-08 15:51:13 +0800934 int r, ce_preempt = 0, de_preempt = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400935
Christian König50838c82016-02-03 13:44:52 +0100936 for (i = 0, j = 0; i < parser->nchunks && j < parser->job->num_ibs; i++) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400937 struct amdgpu_cs_chunk *chunk;
938 struct amdgpu_ib *ib;
939 struct drm_amdgpu_cs_chunk_ib *chunk_ib;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400940 struct amdgpu_ring *ring;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400941
942 chunk = &parser->chunks[i];
Christian König50838c82016-02-03 13:44:52 +0100943 ib = &parser->job->ibs[j];
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400944 chunk_ib = (struct drm_amdgpu_cs_chunk_ib *)chunk->kdata;
945
946 if (chunk->chunk_id != AMDGPU_CHUNK_ID_IB)
947 continue;
948
Monk Liu65333e42017-03-27 15:14:53 +0800949 if (chunk_ib->ip_type == AMDGPU_HW_IP_GFX && amdgpu_sriov_vf(adev)) {
Harry Wentlande51a3222017-03-28 11:29:53 -0400950 if (chunk_ib->flags & AMDGPU_IB_FLAG_PREEMPT) {
Monk Liu65333e42017-03-27 15:14:53 +0800951 if (chunk_ib->flags & AMDGPU_IB_FLAG_CE)
952 ce_preempt++;
953 else
954 de_preempt++;
Harry Wentlande51a3222017-03-28 11:29:53 -0400955 }
Monk Liu9a1b3af2017-03-08 15:51:13 +0800956
Monk Liu65333e42017-03-27 15:14:53 +0800957 /* each GFX command submit allows 0 or 1 IB preemptible for CE & DE */
958 if (ce_preempt > 1 || de_preempt > 1)
Monk Liue9d672b2017-03-15 12:18:57 +0800959 return -EINVAL;
Monk Liu65333e42017-03-27 15:14:53 +0800960 }
Monk Liu9a1b3af2017-03-08 15:51:13 +0800961
Andres Rodriguezeffd9242017-02-16 00:47:32 -0500962 r = amdgpu_queue_mgr_map(adev, &parser->ctx->queue_mgr, chunk_ib->ip_type,
963 chunk_ib->ip_instance, chunk_ib->ring, &ring);
Marek Olšák3ccec532015-06-02 17:44:49 +0200964 if (r)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400965 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400966
Monk Liu2a9ceb82017-03-28 11:00:03 +0800967 if (chunk_ib->flags & AMDGPU_IB_FLAG_PREAMBLE) {
Monk Liu753ad492016-08-26 13:28:28 +0800968 parser->job->preamble_status |= AMDGPU_PREAMBLE_IB_PRESENT;
969 if (!parser->ctx->preamble_presented) {
970 parser->job->preamble_status |= AMDGPU_PREAMBLE_IB_PRESENT_FIRST;
971 parser->ctx->preamble_presented = true;
972 }
973 }
974
Christian Königb07c60c2016-01-31 12:29:04 +0100975 if (parser->job->ring && parser->job->ring != ring)
976 return -EINVAL;
977
978 parser->job->ring = ring;
979
Andrey Grodzovskyad864d22017-10-10 16:50:16 -0400980 r = amdgpu_ib_get(adev, vm,
981 ring->funcs->parse_cs ? chunk_ib->ib_bytes : 0,
982 ib);
983 if (r) {
984 DRM_ERROR("Failed to get ib !\n");
985 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400986 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400987
Christian König45088ef2016-10-05 16:49:19 +0200988 ib->gpu_addr = chunk_ib->va_start;
Marek Olšák3ccec532015-06-02 17:44:49 +0200989 ib->length_dw = chunk_ib->ib_bytes / 4;
Jammy Zhoude807f82015-05-11 23:41:41 +0800990 ib->flags = chunk_ib->flags;
Andrey Grodzovskyad864d22017-10-10 16:50:16 -0400991
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400992 j++;
993 }
994
Christian König758ac172016-05-06 22:14:00 +0200995 /* UVD & VCE fw doesn't support user fences */
Christian Königb5f5acb2016-06-29 13:26:41 +0200996 if (parser->job->uf_addr && (
Christian König21cd9422016-10-05 15:36:39 +0200997 parser->job->ring->funcs->type == AMDGPU_RING_TYPE_UVD ||
998 parser->job->ring->funcs->type == AMDGPU_RING_TYPE_VCE))
Christian König758ac172016-05-06 22:14:00 +0200999 return -EINVAL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001000
Andrey Grodzovsky0ae94442017-10-10 16:50:17 -04001001 return amdgpu_ctx_wait_prev_fence(parser->ctx, parser->job->ring->idx);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001002}
1003
Dave Airlie6f0308e2017-03-09 03:45:52 +00001004static int amdgpu_cs_process_fence_dep(struct amdgpu_cs_parser *p,
1005 struct amdgpu_cs_chunk *chunk)
1006{
1007 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
1008 unsigned num_deps;
1009 int i, r;
1010 struct drm_amdgpu_cs_chunk_dep *deps;
1011
1012 deps = (struct drm_amdgpu_cs_chunk_dep *)chunk->kdata;
1013 num_deps = chunk->length_dw * 4 /
1014 sizeof(struct drm_amdgpu_cs_chunk_dep);
1015
1016 for (i = 0; i < num_deps; ++i) {
1017 struct amdgpu_ring *ring;
1018 struct amdgpu_ctx *ctx;
1019 struct dma_fence *fence;
1020
1021 ctx = amdgpu_ctx_get(fpriv, deps[i].ctx_id);
1022 if (ctx == NULL)
1023 return -EINVAL;
1024
1025 r = amdgpu_queue_mgr_map(p->adev, &ctx->queue_mgr,
1026 deps[i].ip_type,
1027 deps[i].ip_instance,
1028 deps[i].ring, &ring);
1029 if (r) {
1030 amdgpu_ctx_put(ctx);
1031 return r;
1032 }
1033
1034 fence = amdgpu_ctx_get_fence(ctx, ring,
1035 deps[i].handle);
1036 if (IS_ERR(fence)) {
1037 r = PTR_ERR(fence);
1038 amdgpu_ctx_put(ctx);
1039 return r;
1040 } else if (fence) {
Andrey Grodzovskycebb52b2017-11-13 14:47:52 -05001041 r = amdgpu_sync_fence(p->adev, &p->job->sync, fence,
1042 true);
Dave Airlie6f0308e2017-03-09 03:45:52 +00001043 dma_fence_put(fence);
1044 amdgpu_ctx_put(ctx);
1045 if (r)
1046 return r;
1047 }
1048 }
1049 return 0;
1050}
1051
Dave Airlie660e8552017-03-13 22:18:15 +00001052static int amdgpu_syncobj_lookup_and_add_to_sync(struct amdgpu_cs_parser *p,
1053 uint32_t handle)
1054{
1055 int r;
1056 struct dma_fence *fence;
Jason Ekstrandafaf5922017-08-25 10:52:19 -07001057 r = drm_syncobj_find_fence(p->filp, handle, &fence);
Dave Airlie660e8552017-03-13 22:18:15 +00001058 if (r)
1059 return r;
1060
Andrey Grodzovskycebb52b2017-11-13 14:47:52 -05001061 r = amdgpu_sync_fence(p->adev, &p->job->sync, fence, true);
Dave Airlie660e8552017-03-13 22:18:15 +00001062 dma_fence_put(fence);
1063
1064 return r;
1065}
1066
1067static int amdgpu_cs_process_syncobj_in_dep(struct amdgpu_cs_parser *p,
1068 struct amdgpu_cs_chunk *chunk)
1069{
1070 unsigned num_deps;
1071 int i, r;
1072 struct drm_amdgpu_cs_chunk_sem *deps;
1073
1074 deps = (struct drm_amdgpu_cs_chunk_sem *)chunk->kdata;
1075 num_deps = chunk->length_dw * 4 /
1076 sizeof(struct drm_amdgpu_cs_chunk_sem);
1077
1078 for (i = 0; i < num_deps; ++i) {
1079 r = amdgpu_syncobj_lookup_and_add_to_sync(p, deps[i].handle);
1080 if (r)
1081 return r;
1082 }
1083 return 0;
1084}
1085
1086static int amdgpu_cs_process_syncobj_out_dep(struct amdgpu_cs_parser *p,
1087 struct amdgpu_cs_chunk *chunk)
1088{
1089 unsigned num_deps;
1090 int i;
1091 struct drm_amdgpu_cs_chunk_sem *deps;
1092 deps = (struct drm_amdgpu_cs_chunk_sem *)chunk->kdata;
1093 num_deps = chunk->length_dw * 4 /
1094 sizeof(struct drm_amdgpu_cs_chunk_sem);
1095
1096 p->post_dep_syncobjs = kmalloc_array(num_deps,
1097 sizeof(struct drm_syncobj *),
1098 GFP_KERNEL);
1099 p->num_post_dep_syncobjs = 0;
1100
Christophe JAILLETa1d6b192017-08-23 07:52:36 +02001101 if (!p->post_dep_syncobjs)
1102 return -ENOMEM;
1103
Dave Airlie660e8552017-03-13 22:18:15 +00001104 for (i = 0; i < num_deps; ++i) {
1105 p->post_dep_syncobjs[i] = drm_syncobj_find(p->filp, deps[i].handle);
1106 if (!p->post_dep_syncobjs[i])
1107 return -EINVAL;
1108 p->num_post_dep_syncobjs++;
1109 }
1110 return 0;
1111}
1112
Christian König2b48d322015-06-19 17:31:29 +02001113static int amdgpu_cs_dependencies(struct amdgpu_device *adev,
1114 struct amdgpu_cs_parser *p)
1115{
Dave Airlie6f0308e2017-03-09 03:45:52 +00001116 int i, r;
Christian König2b48d322015-06-19 17:31:29 +02001117
Christian König2b48d322015-06-19 17:31:29 +02001118 for (i = 0; i < p->nchunks; ++i) {
Christian König2b48d322015-06-19 17:31:29 +02001119 struct amdgpu_cs_chunk *chunk;
Christian König2b48d322015-06-19 17:31:29 +02001120
1121 chunk = &p->chunks[i];
1122
Dave Airlie6f0308e2017-03-09 03:45:52 +00001123 if (chunk->chunk_id == AMDGPU_CHUNK_ID_DEPENDENCIES) {
1124 r = amdgpu_cs_process_fence_dep(p, chunk);
1125 if (r)
Andres Rodriguezeffd9242017-02-16 00:47:32 -05001126 return r;
Dave Airlie660e8552017-03-13 22:18:15 +00001127 } else if (chunk->chunk_id == AMDGPU_CHUNK_ID_SYNCOBJ_IN) {
1128 r = amdgpu_cs_process_syncobj_in_dep(p, chunk);
1129 if (r)
1130 return r;
1131 } else if (chunk->chunk_id == AMDGPU_CHUNK_ID_SYNCOBJ_OUT) {
1132 r = amdgpu_cs_process_syncobj_out_dep(p, chunk);
1133 if (r)
1134 return r;
Christian König2b48d322015-06-19 17:31:29 +02001135 }
1136 }
1137
1138 return 0;
1139}
1140
Dave Airlie660e8552017-03-13 22:18:15 +00001141static void amdgpu_cs_post_dependencies(struct amdgpu_cs_parser *p)
1142{
1143 int i;
1144
Chris Wilson00fc2c22017-07-05 21:12:44 +01001145 for (i = 0; i < p->num_post_dep_syncobjs; ++i)
1146 drm_syncobj_replace_fence(p->post_dep_syncobjs[i], p->fence);
Dave Airlie660e8552017-03-13 22:18:15 +00001147}
1148
Christian Königcd75dc62016-01-31 11:30:55 +01001149static int amdgpu_cs_submit(struct amdgpu_cs_parser *p,
1150 union drm_amdgpu_cs *cs)
1151{
Christian Königb07c60c2016-01-31 12:29:04 +01001152 struct amdgpu_ring *ring = p->job->ring;
Christian König92f25092016-05-06 15:57:42 +02001153 struct amd_sched_entity *entity = &p->ctx->rings[ring->idx].entity;
Christian Königcd75dc62016-01-31 11:30:55 +01001154 struct amdgpu_job *job;
Christian König3fe89772017-09-12 14:25:14 -04001155 unsigned i;
Monk Liueb01abc2017-09-15 13:40:31 +08001156 uint64_t seq;
1157
Monk Liue6869412016-03-07 12:49:55 +08001158 int r;
Christian Königcd75dc62016-01-31 11:30:55 +01001159
Christian König3fe89772017-09-12 14:25:14 -04001160 amdgpu_mn_lock(p->mn);
1161 if (p->bo_list) {
1162 for (i = p->bo_list->first_userptr;
1163 i < p->bo_list->num_entries; ++i) {
1164 struct amdgpu_bo *bo = p->bo_list->array[i].robj;
1165
1166 if (amdgpu_ttm_tt_userptr_needs_pages(bo->tbo.ttm)) {
1167 amdgpu_mn_unlock(p->mn);
1168 return -ERESTARTSYS;
1169 }
1170 }
1171 }
1172
Christian König50838c82016-02-03 13:44:52 +01001173 job = p->job;
1174 p->job = NULL;
Christian Königcd75dc62016-01-31 11:30:55 +01001175
Christian König595a9cd2016-06-30 10:52:03 +02001176 r = amd_sched_job_init(&job->base, &ring->sched, entity, p->filp);
Monk Liue6869412016-03-07 12:49:55 +08001177 if (r) {
Christian Königd71518b2016-02-01 12:20:25 +01001178 amdgpu_job_free(job);
Christian König3fe89772017-09-12 14:25:14 -04001179 amdgpu_mn_unlock(p->mn);
Monk Liue6869412016-03-07 12:49:55 +08001180 return r;
Christian Königcd75dc62016-01-31 11:30:55 +01001181 }
1182
Monk Liue6869412016-03-07 12:49:55 +08001183 job->owner = p->filp;
Monk Liu3aecd242016-08-25 15:40:48 +08001184 job->fence_ctx = entity->fence_context;
Chris Wilsonf54d1862016-10-25 13:00:45 +01001185 p->fence = dma_fence_get(&job->base.s_fence->finished);
Dave Airlie660e8552017-03-13 22:18:15 +00001186
Monk Liueb01abc2017-09-15 13:40:31 +08001187 r = amdgpu_ctx_add_fence(p->ctx, ring, p->fence, &seq);
1188 if (r) {
1189 dma_fence_put(p->fence);
1190 dma_fence_put(&job->base.s_fence->finished);
1191 amdgpu_job_free(job);
1192 amdgpu_mn_unlock(p->mn);
1193 return r;
1194 }
1195
Dave Airlie660e8552017-03-13 22:18:15 +00001196 amdgpu_cs_post_dependencies(p);
1197
Monk Liueb01abc2017-09-15 13:40:31 +08001198 cs->out.handle = seq;
1199 job->uf_sequence = seq;
1200
Christian Königa5fb4ec2016-06-29 15:10:31 +02001201 amdgpu_job_free_resources(job);
Andrey Grodzovskyd1f6dc12017-10-19 14:29:46 -04001202 amdgpu_ring_priority_get(job->ring, job->base.s_priority);
Christian Königcd75dc62016-01-31 11:30:55 +01001203
1204 trace_amdgpu_cs_ioctl(job);
Andrey Grodzovskya4176cb2017-10-24 13:30:16 -04001205 amd_sched_entity_push_job(&job->base, entity);
Christian König3fe89772017-09-12 14:25:14 -04001206
1207 ttm_eu_fence_buffer_objects(&p->ticket, &p->validated, p->fence);
1208 amdgpu_mn_unlock(p->mn);
1209
Christian Königcd75dc62016-01-31 11:30:55 +01001210 return 0;
1211}
1212
Chunming Zhou049fc522015-07-21 14:36:51 +08001213int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
1214{
1215 struct amdgpu_device *adev = dev->dev_private;
1216 union drm_amdgpu_cs *cs = data;
Christian König7e52a812015-11-04 15:44:39 +01001217 struct amdgpu_cs_parser parser = {};
Christian König26a69802015-08-18 21:09:33 +02001218 bool reserved_buffers = false;
1219 int i, r;
Chunming Zhou049fc522015-07-21 14:36:51 +08001220
Christian König0c418f12015-09-01 15:13:53 +02001221 if (!adev->accel_working)
Chunming Zhou049fc522015-07-21 14:36:51 +08001222 return -EBUSY;
Chunming Zhou049fc522015-07-21 14:36:51 +08001223
Christian König7e52a812015-11-04 15:44:39 +01001224 parser.adev = adev;
1225 parser.filp = filp;
1226
1227 r = amdgpu_cs_parser_init(&parser, data);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001228 if (r) {
Chunming Zhou049fc522015-07-21 14:36:51 +08001229 DRM_ERROR("Failed to initialize parser !\n");
Huang Ruia414cd72016-10-30 23:05:47 +08001230 goto out;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001231 }
Huang Ruia414cd72016-10-30 23:05:47 +08001232
Andrey Grodzovskyad864d22017-10-10 16:50:16 -04001233 r = amdgpu_cs_ib_fill(adev, &parser);
1234 if (r)
1235 goto out;
1236
Christian König2a7d9bd2015-12-18 20:33:52 +01001237 r = amdgpu_cs_parser_bos(&parser, data);
Huang Ruia414cd72016-10-30 23:05:47 +08001238 if (r) {
1239 if (r == -ENOMEM)
1240 DRM_ERROR("Not enough memory for command submission!\n");
1241 else if (r != -ERESTARTSYS)
1242 DRM_ERROR("Failed to process the buffer list %d!\n", r);
1243 goto out;
Christian König26a69802015-08-18 21:09:33 +02001244 }
1245
Huang Ruia414cd72016-10-30 23:05:47 +08001246 reserved_buffers = true;
Christian König26a69802015-08-18 21:09:33 +02001247
Huang Ruia414cd72016-10-30 23:05:47 +08001248 r = amdgpu_cs_dependencies(adev, &parser);
1249 if (r) {
1250 DRM_ERROR("Failed in the dependencies handling %d!\n", r);
1251 goto out;
1252 }
1253
Christian König50838c82016-02-03 13:44:52 +01001254 for (i = 0; i < parser.job->num_ibs; i++)
Christian König7e52a812015-11-04 15:44:39 +01001255 trace_amdgpu_cs(&parser, i);
Christian König26a69802015-08-18 21:09:33 +02001256
Christian König7e52a812015-11-04 15:44:39 +01001257 r = amdgpu_cs_ib_vm_chunk(adev, &parser);
Chunming Zhou4fe63112015-08-18 16:12:15 +08001258 if (r)
1259 goto out;
1260
Christian König4acabfe2016-01-31 11:32:04 +01001261 r = amdgpu_cs_submit(&parser, cs);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001262
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001263out:
Christian König7e52a812015-11-04 15:44:39 +01001264 amdgpu_cs_parser_fini(&parser, r, reserved_buffers);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001265 return r;
1266}
1267
1268/**
1269 * amdgpu_cs_wait_ioctl - wait for a command submission to finish
1270 *
1271 * @dev: drm device
1272 * @data: data from userspace
1273 * @filp: file private
1274 *
1275 * Wait for the command submission identified by handle to finish.
1276 */
1277int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data,
1278 struct drm_file *filp)
1279{
1280 union drm_amdgpu_wait_cs *wait = data;
1281 struct amdgpu_device *adev = dev->dev_private;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001282 unsigned long timeout = amdgpu_gem_timeout(wait->in.timeout);
Christian König03507c42015-06-19 17:00:19 +02001283 struct amdgpu_ring *ring = NULL;
Jammy Zhou66b3cf22015-05-08 17:29:40 +08001284 struct amdgpu_ctx *ctx;
Chris Wilsonf54d1862016-10-25 13:00:45 +01001285 struct dma_fence *fence;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001286 long r;
1287
Jammy Zhou66b3cf22015-05-08 17:29:40 +08001288 ctx = amdgpu_ctx_get(filp->driver_priv, wait->in.ctx_id);
1289 if (ctx == NULL)
1290 return -EINVAL;
Chunming Zhou4b559c92015-07-21 15:53:04 +08001291
Andres Rodriguezeffd9242017-02-16 00:47:32 -05001292 r = amdgpu_queue_mgr_map(adev, &ctx->queue_mgr,
1293 wait->in.ip_type, wait->in.ip_instance,
1294 wait->in.ring, &ring);
1295 if (r) {
1296 amdgpu_ctx_put(ctx);
1297 return r;
1298 }
1299
Chunming Zhou4b559c92015-07-21 15:53:04 +08001300 fence = amdgpu_ctx_get_fence(ctx, ring, wait->in.handle);
1301 if (IS_ERR(fence))
1302 r = PTR_ERR(fence);
1303 else if (fence) {
Chris Wilsonf54d1862016-10-25 13:00:45 +01001304 r = dma_fence_wait_timeout(fence, true, timeout);
Christian König7a0a48d2017-10-09 15:51:10 +02001305 if (r > 0 && fence->error)
1306 r = fence->error;
Chris Wilsonf54d1862016-10-25 13:00:45 +01001307 dma_fence_put(fence);
Chunming Zhou4b559c92015-07-21 15:53:04 +08001308 } else
Christian König21c16bf2015-07-07 17:24:49 +02001309 r = 1;
1310
Jammy Zhou66b3cf22015-05-08 17:29:40 +08001311 amdgpu_ctx_put(ctx);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001312 if (r < 0)
1313 return r;
1314
1315 memset(wait, 0, sizeof(*wait));
1316 wait->out.status = (r == 0);
1317
1318 return 0;
1319}
1320
1321/**
Junwei Zhangeef18a82016-11-04 16:16:10 -04001322 * amdgpu_cs_get_fence - helper to get fence from drm_amdgpu_fence
1323 *
1324 * @adev: amdgpu device
1325 * @filp: file private
1326 * @user: drm_amdgpu_fence copied from user space
1327 */
1328static struct dma_fence *amdgpu_cs_get_fence(struct amdgpu_device *adev,
1329 struct drm_file *filp,
1330 struct drm_amdgpu_fence *user)
1331{
1332 struct amdgpu_ring *ring;
1333 struct amdgpu_ctx *ctx;
1334 struct dma_fence *fence;
1335 int r;
1336
Junwei Zhangeef18a82016-11-04 16:16:10 -04001337 ctx = amdgpu_ctx_get(filp->driver_priv, user->ctx_id);
1338 if (ctx == NULL)
1339 return ERR_PTR(-EINVAL);
1340
Andres Rodriguezeffd9242017-02-16 00:47:32 -05001341 r = amdgpu_queue_mgr_map(adev, &ctx->queue_mgr, user->ip_type,
1342 user->ip_instance, user->ring, &ring);
1343 if (r) {
1344 amdgpu_ctx_put(ctx);
1345 return ERR_PTR(r);
1346 }
1347
Junwei Zhangeef18a82016-11-04 16:16:10 -04001348 fence = amdgpu_ctx_get_fence(ctx, ring, user->seq_no);
1349 amdgpu_ctx_put(ctx);
1350
1351 return fence;
1352}
1353
Marek Olšák7ca24cf2017-09-12 22:42:14 +02001354int amdgpu_cs_fence_to_handle_ioctl(struct drm_device *dev, void *data,
1355 struct drm_file *filp)
1356{
1357 struct amdgpu_device *adev = dev->dev_private;
Marek Olšák7ca24cf2017-09-12 22:42:14 +02001358 union drm_amdgpu_fence_to_handle *info = data;
1359 struct dma_fence *fence;
1360 struct drm_syncobj *syncobj;
1361 struct sync_file *sync_file;
1362 int fd, r;
1363
Marek Olšák7ca24cf2017-09-12 22:42:14 +02001364 fence = amdgpu_cs_get_fence(adev, filp, &info->in.fence);
1365 if (IS_ERR(fence))
1366 return PTR_ERR(fence);
1367
1368 switch (info->in.what) {
1369 case AMDGPU_FENCE_TO_HANDLE_GET_SYNCOBJ:
1370 r = drm_syncobj_create(&syncobj, 0, fence);
1371 dma_fence_put(fence);
1372 if (r)
1373 return r;
1374 r = drm_syncobj_get_handle(filp, syncobj, &info->out.handle);
1375 drm_syncobj_put(syncobj);
1376 return r;
1377
1378 case AMDGPU_FENCE_TO_HANDLE_GET_SYNCOBJ_FD:
1379 r = drm_syncobj_create(&syncobj, 0, fence);
1380 dma_fence_put(fence);
1381 if (r)
1382 return r;
1383 r = drm_syncobj_get_fd(syncobj, (int*)&info->out.handle);
1384 drm_syncobj_put(syncobj);
1385 return r;
1386
1387 case AMDGPU_FENCE_TO_HANDLE_GET_SYNC_FILE_FD:
1388 fd = get_unused_fd_flags(O_CLOEXEC);
1389 if (fd < 0) {
1390 dma_fence_put(fence);
1391 return fd;
1392 }
1393
1394 sync_file = sync_file_create(fence);
1395 dma_fence_put(fence);
1396 if (!sync_file) {
1397 put_unused_fd(fd);
1398 return -ENOMEM;
1399 }
1400
1401 fd_install(fd, sync_file->file);
1402 info->out.handle = fd;
1403 return 0;
1404
1405 default:
1406 return -EINVAL;
1407 }
1408}
1409
Junwei Zhangeef18a82016-11-04 16:16:10 -04001410/**
1411 * amdgpu_cs_wait_all_fence - wait on all fences to signal
1412 *
1413 * @adev: amdgpu device
1414 * @filp: file private
1415 * @wait: wait parameters
1416 * @fences: array of drm_amdgpu_fence
1417 */
1418static int amdgpu_cs_wait_all_fences(struct amdgpu_device *adev,
1419 struct drm_file *filp,
1420 union drm_amdgpu_wait_fences *wait,
1421 struct drm_amdgpu_fence *fences)
1422{
1423 uint32_t fence_count = wait->in.fence_count;
1424 unsigned int i;
1425 long r = 1;
1426
1427 for (i = 0; i < fence_count; i++) {
1428 struct dma_fence *fence;
1429 unsigned long timeout = amdgpu_gem_timeout(wait->in.timeout_ns);
1430
1431 fence = amdgpu_cs_get_fence(adev, filp, &fences[i]);
1432 if (IS_ERR(fence))
1433 return PTR_ERR(fence);
1434 else if (!fence)
1435 continue;
1436
1437 r = dma_fence_wait_timeout(fence, true, timeout);
Chunming Zhou32df87d2017-04-07 17:05:45 +08001438 dma_fence_put(fence);
Junwei Zhangeef18a82016-11-04 16:16:10 -04001439 if (r < 0)
1440 return r;
1441
1442 if (r == 0)
1443 break;
Christian König7a0a48d2017-10-09 15:51:10 +02001444
1445 if (fence->error)
1446 return fence->error;
Junwei Zhangeef18a82016-11-04 16:16:10 -04001447 }
1448
1449 memset(wait, 0, sizeof(*wait));
1450 wait->out.status = (r > 0);
1451
1452 return 0;
1453}
1454
1455/**
1456 * amdgpu_cs_wait_any_fence - wait on any fence to signal
1457 *
1458 * @adev: amdgpu device
1459 * @filp: file private
1460 * @wait: wait parameters
1461 * @fences: array of drm_amdgpu_fence
1462 */
1463static int amdgpu_cs_wait_any_fence(struct amdgpu_device *adev,
1464 struct drm_file *filp,
1465 union drm_amdgpu_wait_fences *wait,
1466 struct drm_amdgpu_fence *fences)
1467{
1468 unsigned long timeout = amdgpu_gem_timeout(wait->in.timeout_ns);
1469 uint32_t fence_count = wait->in.fence_count;
1470 uint32_t first = ~0;
1471 struct dma_fence **array;
1472 unsigned int i;
1473 long r;
1474
1475 /* Prepare the fence array */
1476 array = kcalloc(fence_count, sizeof(struct dma_fence *), GFP_KERNEL);
1477
1478 if (array == NULL)
1479 return -ENOMEM;
1480
1481 for (i = 0; i < fence_count; i++) {
1482 struct dma_fence *fence;
1483
1484 fence = amdgpu_cs_get_fence(adev, filp, &fences[i]);
1485 if (IS_ERR(fence)) {
1486 r = PTR_ERR(fence);
1487 goto err_free_fence_array;
1488 } else if (fence) {
1489 array[i] = fence;
1490 } else { /* NULL, the fence has been already signaled */
1491 r = 1;
Monk Liua2138ea2017-08-11 17:49:48 +08001492 first = i;
Junwei Zhangeef18a82016-11-04 16:16:10 -04001493 goto out;
1494 }
1495 }
1496
1497 r = dma_fence_wait_any_timeout(array, fence_count, true, timeout,
1498 &first);
1499 if (r < 0)
1500 goto err_free_fence_array;
1501
1502out:
1503 memset(wait, 0, sizeof(*wait));
1504 wait->out.status = (r > 0);
1505 wait->out.first_signaled = first;
Emily Dengcdadab82017-11-09 17:18:18 +08001506
Roger Heeb174c72017-11-17 12:45:18 +08001507 if (first < fence_count && array[first])
Emily Dengcdadab82017-11-09 17:18:18 +08001508 r = array[first]->error;
1509 else
1510 r = 0;
Junwei Zhangeef18a82016-11-04 16:16:10 -04001511
1512err_free_fence_array:
1513 for (i = 0; i < fence_count; i++)
1514 dma_fence_put(array[i]);
1515 kfree(array);
1516
1517 return r;
1518}
1519
1520/**
1521 * amdgpu_cs_wait_fences_ioctl - wait for multiple command submissions to finish
1522 *
1523 * @dev: drm device
1524 * @data: data from userspace
1525 * @filp: file private
1526 */
1527int amdgpu_cs_wait_fences_ioctl(struct drm_device *dev, void *data,
1528 struct drm_file *filp)
1529{
1530 struct amdgpu_device *adev = dev->dev_private;
1531 union drm_amdgpu_wait_fences *wait = data;
1532 uint32_t fence_count = wait->in.fence_count;
1533 struct drm_amdgpu_fence *fences_user;
1534 struct drm_amdgpu_fence *fences;
1535 int r;
1536
1537 /* Get the fences from userspace */
1538 fences = kmalloc_array(fence_count, sizeof(struct drm_amdgpu_fence),
1539 GFP_KERNEL);
1540 if (fences == NULL)
1541 return -ENOMEM;
1542
Christian König7ecc2452017-07-26 17:02:52 +02001543 fences_user = u64_to_user_ptr(wait->in.fences);
Junwei Zhangeef18a82016-11-04 16:16:10 -04001544 if (copy_from_user(fences, fences_user,
1545 sizeof(struct drm_amdgpu_fence) * fence_count)) {
1546 r = -EFAULT;
1547 goto err_free_fences;
1548 }
1549
1550 if (wait->in.wait_all)
1551 r = amdgpu_cs_wait_all_fences(adev, filp, wait, fences);
1552 else
1553 r = amdgpu_cs_wait_any_fence(adev, filp, wait, fences);
1554
1555err_free_fences:
1556 kfree(fences);
1557
1558 return r;
1559}
1560
1561/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001562 * amdgpu_cs_find_bo_va - find bo_va for VM address
1563 *
1564 * @parser: command submission parser context
1565 * @addr: VM address
1566 * @bo: resulting BO of the mapping found
1567 *
1568 * Search the buffer objects in the command submission context for a certain
1569 * virtual memory address. Returns allocation structure when found, NULL
1570 * otherwise.
1571 */
Christian König9cca0b82017-09-06 16:15:28 +02001572int amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
1573 uint64_t addr, struct amdgpu_bo **bo,
1574 struct amdgpu_bo_va_mapping **map)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001575{
Christian Königaebc5e62017-09-06 16:55:16 +02001576 struct amdgpu_fpriv *fpriv = parser->filp->driver_priv;
Christian König19be5572017-04-12 14:24:39 +02001577 struct ttm_operation_ctx ctx = { false, false };
Christian Königaebc5e62017-09-06 16:55:16 +02001578 struct amdgpu_vm *vm = &fpriv->vm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001579 struct amdgpu_bo_va_mapping *mapping;
Christian König9cca0b82017-09-06 16:15:28 +02001580 int r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001581
1582 addr /= AMDGPU_GPU_PAGE_SIZE;
1583
Christian Königaebc5e62017-09-06 16:55:16 +02001584 mapping = amdgpu_vm_bo_lookup_mapping(vm, addr);
1585 if (!mapping || !mapping->bo_va || !mapping->bo_va->base.bo)
1586 return -EINVAL;
Christian König15486fd22015-12-22 16:06:12 +01001587
Christian Königaebc5e62017-09-06 16:55:16 +02001588 *bo = mapping->bo_va->base.bo;
1589 *map = mapping;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001590
Christian Königaebc5e62017-09-06 16:55:16 +02001591 /* Double check that the BO is reserved by this CS */
1592 if (READ_ONCE((*bo)->tbo.resv->lock.ctx) != &parser->ticket)
1593 return -EINVAL;
Christian König7fc11952015-07-30 11:53:42 +02001594
Christian König4b6b6912017-10-16 10:32:04 +02001595 if (!((*bo)->flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS)) {
1596 (*bo)->flags |= AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
1597 amdgpu_ttm_placement_from_domain(*bo, (*bo)->allowed_domains);
Christian König19be5572017-04-12 14:24:39 +02001598 r = ttm_bo_validate(&(*bo)->tbo, &(*bo)->placement, &ctx);
Christian König4b6b6912017-10-16 10:32:04 +02001599 if (r)
Christian König03f48dd2016-08-15 17:00:22 +02001600 return r;
Christian Königc855e252016-09-05 17:00:57 +02001601 }
1602
Christian Königc5835bb2017-10-27 15:43:14 +02001603 return amdgpu_ttm_alloc_gart(&(*bo)->tbo);
Christian Königc855e252016-09-05 17:00:57 +02001604}