blob: 75b80e836576c1b214724653bab4c4d30c833fd6 [file] [log] [blame]
Li Yangbc141de2006-10-03 23:17:51 -05001/*
2 * Copyright (C) Freescale Semicondutor, Inc. 2006. All rights reserved.
3 *
4 * Author: Li Yang <LeoLi@freescale.com>
5 * Yin Olivia <Hong-hua.Yin@freescale.com>
6 *
7 * Description:
Kumar Gala322d05a2007-02-17 10:13:56 -06008 * MPC8360E MDS board specific routines.
Li Yangbc141de2006-10-03 23:17:51 -05009 *
10 * Changelog:
11 * Jun 21, 2006 Initial version
12 *
Kumar Gala322d05a2007-02-17 10:13:56 -060013 * This program is free software; you can redistribute it and/or modify it
Li Yangbc141de2006-10-03 23:17:51 -050014 * under the terms of the GNU General Public License as published by the
15 * Free Software Foundation; either version 2 of the License, or (at your
16 * option) any later version.
17 */
18
19#include <linux/stddef.h>
20#include <linux/kernel.h>
21#include <linux/init.h>
22#include <linux/errno.h>
23#include <linux/reboot.h>
24#include <linux/pci.h>
25#include <linux/kdev_t.h>
26#include <linux/major.h>
27#include <linux/console.h>
28#include <linux/delay.h>
29#include <linux/seq_file.h>
30#include <linux/root_dev.h>
31#include <linux/initrd.h>
Jon Loeliger882407b2007-11-06 12:11:13 -060032#include <linux/of_platform.h>
33#include <linux/of_device.h>
Li Yangbc141de2006-10-03 23:17:51 -050034
35#include <asm/system.h>
36#include <asm/atomic.h>
37#include <asm/time.h>
38#include <asm/io.h>
39#include <asm/machdep.h>
40#include <asm/ipic.h>
Li Yangbc141de2006-10-03 23:17:51 -050041#include <asm/irq.h>
42#include <asm/prom.h>
43#include <asm/udbg.h>
44#include <sysdev/fsl_soc.h>
John Rigby76fe1ff2008-06-26 11:07:57 -060045#include <sysdev/fsl_pci.h>
Li Yangbc141de2006-10-03 23:17:51 -050046#include <asm/qe.h>
47#include <asm/qe_ic.h>
48
49#include "mpc83xx.h"
50
51#undef DEBUG
52#ifdef DEBUG
53#define DBG(fmt...) udbg_printf(fmt)
54#else
55#define DBG(fmt...)
56#endif
57
Li Yangbc141de2006-10-03 23:17:51 -050058static u8 *bcsr_regs = NULL;
59
Li Yangbc141de2006-10-03 23:17:51 -050060/* ************************************************************************
61 *
62 * Setup the architecture
63 *
64 */
Kumar Gala322d05a2007-02-17 10:13:56 -060065static void __init mpc836x_mds_setup_arch(void)
Li Yangbc141de2006-10-03 23:17:51 -050066{
67 struct device_node *np;
68
69 if (ppc_md.progress)
Kumar Gala322d05a2007-02-17 10:13:56 -060070 ppc_md.progress("mpc836x_mds_setup_arch()", 0);
Li Yangbc141de2006-10-03 23:17:51 -050071
Li Yangbc141de2006-10-03 23:17:51 -050072 /* Map BCSR area */
73 np = of_find_node_by_name(NULL, "bcsr");
74 if (np != 0) {
75 struct resource res;
76
77 of_address_to_resource(np, 0, &res);
78 bcsr_regs = ioremap(res.start, res.end - res.start +1);
79 of_node_put(np);
80 }
81
82#ifdef CONFIG_PCI
Kumar Galac9438af2007-10-04 00:28:43 -050083 for_each_compatible_node(np, "pci", "fsl,mpc8349-pci")
Arnd Bergmann09b55f72007-06-18 01:06:54 +020084 mpc83xx_add_bridge(np);
Li Yangbc141de2006-10-03 23:17:51 -050085#endif
86
87#ifdef CONFIG_QUICC_ENGINE
88 qe_reset();
89
Li Yang06cd9392007-01-17 14:42:22 +080090 if ((np = of_find_node_by_name(NULL, "par_io")) != NULL) {
Li Yangbc141de2006-10-03 23:17:51 -050091 par_io_init(np);
92 of_node_put(np);
93
94 for (np = NULL; (np = of_find_node_by_name(np, "ucc")) != NULL;)
95 par_io_of_config(np);
96 }
97
98 if ((np = of_find_compatible_node(NULL, "network", "ucc_geth"))
99 != NULL){
Kim Phillips29a50a82007-11-05 12:15:51 -0600100 uint svid;
101
Li Yangbc141de2006-10-03 23:17:51 -0500102 /* Reset the Ethernet PHY */
Kim Phillips29a50a82007-11-05 12:15:51 -0600103#define BCSR9_GETHRST 0x20
104 clrbits8(&bcsr_regs[9], BCSR9_GETHRST);
Li Yangbc141de2006-10-03 23:17:51 -0500105 udelay(1000);
Kim Phillips29a50a82007-11-05 12:15:51 -0600106 setbits8(&bcsr_regs[9], BCSR9_GETHRST);
107
108 /* handle mpc8360ea rev.2.1 erratum 2: RGMII Timing */
109 svid = mfspr(SPRN_SVR);
110 if (svid == 0x80480021) {
111 void __iomem *immap;
112
113 immap = ioremap(get_immrbase() + 0x14a8, 8);
114
115 /*
116 * IMMR + 0x14A8[4:5] = 11 (clk delay for UCC 2)
117 * IMMR + 0x14A8[18:19] = 11 (clk delay for UCC 1)
118 */
119 setbits32(immap, 0x0c003000);
120
121 /*
122 * IMMR + 0x14AC[20:27] = 10101010
123 * (data delay for both UCC's)
124 */
125 clrsetbits_be32(immap + 4, 0xff0, 0xaa0);
126
127 iounmap(immap);
128 }
129
Li Yangbc141de2006-10-03 23:17:51 -0500130 iounmap(bcsr_regs);
131 of_node_put(np);
132 }
Li Yangbc141de2006-10-03 23:17:51 -0500133#endif /* CONFIG_QUICC_ENGINE */
Li Yangbc141de2006-10-03 23:17:51 -0500134}
135
Kumar Galaf7993ed2007-02-17 09:56:49 -0600136static struct of_device_id mpc836x_ids[] = {
137 { .type = "soc", },
138 { .compatible = "soc", },
139 { .type = "qe", },
Anton Vorontsova2dd70a2008-01-24 18:39:59 +0300140 { .compatible = "fsl,qe", },
Kumar Galaf7993ed2007-02-17 09:56:49 -0600141 {},
142};
Li Yangf5a37b02006-10-11 19:04:22 +0800143
Kumar Galaf7993ed2007-02-17 09:56:49 -0600144static int __init mpc836x_declare_of_platform_devices(void)
145{
Kumar Galaf7993ed2007-02-17 09:56:49 -0600146 /* Publish the QE devices */
147 of_platform_bus_probe(NULL, mpc836x_ids, NULL);
Li Yangf5a37b02006-10-11 19:04:22 +0800148
149 return 0;
150}
Kumar Gala6392f182008-01-15 09:47:10 -0600151machine_device_initcall(mpc836x_mds, mpc836x_declare_of_platform_devices);
Li Yangf5a37b02006-10-11 19:04:22 +0800152
Kumar Gala322d05a2007-02-17 10:13:56 -0600153static void __init mpc836x_mds_init_IRQ(void)
Li Yangbc141de2006-10-03 23:17:51 -0500154{
Li Yangbc141de2006-10-03 23:17:51 -0500155 struct device_node *np;
156
157 np = of_find_node_by_type(NULL, "ipic");
158 if (!np)
159 return;
160
161 ipic_init(np, 0);
162
163 /* Initialize the default interrupt mapping priorities,
164 * in case the boot rom changed something on us.
165 */
166 ipic_set_default_priority();
167 of_node_put(np);
168
169#ifdef CONFIG_QUICC_ENGINE
Anton Vorontsova2dd70a2008-01-24 18:39:59 +0300170 np = of_find_compatible_node(NULL, NULL, "fsl,qe-ic");
171 if (!np) {
172 np = of_find_node_by_type(NULL, "qeic");
173 if (!np)
174 return;
175 }
Anton Vorontsovcccd2102007-10-05 21:47:29 +0400176 qe_ic_init(np, 0, qe_ic_cascade_low_ipic, qe_ic_cascade_high_ipic);
Li Yangbc141de2006-10-03 23:17:51 -0500177 of_node_put(np);
178#endif /* CONFIG_QUICC_ENGINE */
179}
180
Li Yangbc141de2006-10-03 23:17:51 -0500181/*
182 * Called very early, MMU is off, device-tree isn't unflattened
183 */
Kumar Gala322d05a2007-02-17 10:13:56 -0600184static int __init mpc836x_mds_probe(void)
Li Yangbc141de2006-10-03 23:17:51 -0500185{
Kumar Gala336c3c22007-02-17 09:10:44 -0600186 unsigned long root = of_get_flat_dt_root();
Li Yangbc141de2006-10-03 23:17:51 -0500187
Kumar Gala336c3c22007-02-17 09:10:44 -0600188 return of_flat_dt_is_compatible(root, "MPC836xMDS");
Li Yangbc141de2006-10-03 23:17:51 -0500189}
190
Kumar Gala322d05a2007-02-17 10:13:56 -0600191define_machine(mpc836x_mds) {
192 .name = "MPC836x MDS",
193 .probe = mpc836x_mds_probe,
194 .setup_arch = mpc836x_mds_setup_arch,
195 .init_IRQ = mpc836x_mds_init_IRQ,
196 .get_irq = ipic_get_irq,
197 .restart = mpc83xx_restart,
198 .time_init = mpc83xx_time_init,
Li Yangbc141de2006-10-03 23:17:51 -0500199 .calibrate_decr = generic_calibrate_decr,
Kumar Gala322d05a2007-02-17 10:13:56 -0600200 .progress = udbg_progress,
Li Yangbc141de2006-10-03 23:17:51 -0500201};