blob: 42a361c14f520427736bd3a07bbce6642a242662 [file] [log] [blame]
Peter Griffinf52d9c42014-07-09 16:07:32 +01001/*
2 * Support for SDHCI on STMicroelectronics SoCs
3 *
4 * Copyright (C) 2014 STMicroelectronics Ltd
5 * Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>
6 * Contributors: Peter Griffin <peter.griffin@linaro.org>
7 *
8 * Based on sdhci-cns3xxx.c
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 */
20
21#include <linux/io.h>
22#include <linux/of.h>
23#include <linux/module.h>
24#include <linux/err.h>
25#include <linux/mmc/host.h>
Peter Griffin406c2432015-04-10 10:40:24 +010026#include <linux/reset.h>
Peter Griffinf52d9c42014-07-09 16:07:32 +010027#include "sdhci-pltfm.h"
28
Peter Griffin406c2432015-04-10 10:40:24 +010029struct st_mmc_platform_data {
30 struct reset_control *rstc;
31 void __iomem *top_ioaddr;
32};
33
Peter Griffin8bef7172015-04-10 10:40:23 +010034/* MMCSS glue logic to setup the HC on some ST SoCs (e.g. STiH407 family) */
35
36#define ST_MMC_CCONFIG_REG_1 0x400
37#define ST_MMC_CCONFIG_TIMEOUT_CLK_UNIT BIT(24)
38#define ST_MMC_CCONFIG_TIMEOUT_CLK_FREQ BIT(12)
39#define ST_MMC_CCONFIG_TUNING_COUNT_DEFAULT BIT(8)
40#define ST_MMC_CCONFIG_ASYNC_WAKEUP BIT(0)
41#define ST_MMC_CCONFIG_1_DEFAULT \
42 ((ST_MMC_CCONFIG_TIMEOUT_CLK_UNIT) | \
43 (ST_MMC_CCONFIG_TIMEOUT_CLK_FREQ) | \
44 (ST_MMC_CCONFIG_TUNING_COUNT_DEFAULT))
45
46#define ST_MMC_CCONFIG_REG_2 0x404
47#define ST_MMC_CCONFIG_HIGH_SPEED BIT(28)
48#define ST_MMC_CCONFIG_ADMA2 BIT(24)
49#define ST_MMC_CCONFIG_8BIT BIT(20)
50#define ST_MMC_CCONFIG_MAX_BLK_LEN 16
51#define MAX_BLK_LEN_1024 1
52#define MAX_BLK_LEN_2048 2
53#define BASE_CLK_FREQ_200 0xc8
54#define BASE_CLK_FREQ_100 0x64
55#define BASE_CLK_FREQ_50 0x32
56#define ST_MMC_CCONFIG_2_DEFAULT \
57 (ST_MMC_CCONFIG_HIGH_SPEED | ST_MMC_CCONFIG_ADMA2 | \
58 ST_MMC_CCONFIG_8BIT | \
59 (MAX_BLK_LEN_1024 << ST_MMC_CCONFIG_MAX_BLK_LEN))
60
61#define ST_MMC_CCONFIG_REG_3 0x408
62#define ST_MMC_CCONFIG_EMMC_SLOT_TYPE BIT(28)
63#define ST_MMC_CCONFIG_64BIT BIT(24)
64#define ST_MMC_CCONFIG_ASYNCH_INTR_SUPPORT BIT(20)
65#define ST_MMC_CCONFIG_1P8_VOLT BIT(16)
66#define ST_MMC_CCONFIG_3P0_VOLT BIT(12)
67#define ST_MMC_CCONFIG_3P3_VOLT BIT(8)
68#define ST_MMC_CCONFIG_SUSP_RES_SUPPORT BIT(4)
69#define ST_MMC_CCONFIG_SDMA BIT(0)
70#define ST_MMC_CCONFIG_3_DEFAULT \
71 (ST_MMC_CCONFIG_ASYNCH_INTR_SUPPORT | \
72 ST_MMC_CCONFIG_3P3_VOLT | \
73 ST_MMC_CCONFIG_SUSP_RES_SUPPORT | \
74 ST_MMC_CCONFIG_SDMA)
75
76#define ST_MMC_CCONFIG_REG_4 0x40c
77#define ST_MMC_CCONFIG_D_DRIVER BIT(20)
78#define ST_MMC_CCONFIG_C_DRIVER BIT(16)
79#define ST_MMC_CCONFIG_A_DRIVER BIT(12)
80#define ST_MMC_CCONFIG_DDR50 BIT(8)
81#define ST_MMC_CCONFIG_SDR104 BIT(4)
82#define ST_MMC_CCONFIG_SDR50 BIT(0)
83#define ST_MMC_CCONFIG_4_DEFAULT 0
84
85#define ST_MMC_CCONFIG_REG_5 0x410
86#define ST_MMC_CCONFIG_TUNING_FOR_SDR50 BIT(8)
87#define RETUNING_TIMER_CNT_MAX 0xf
88#define ST_MMC_CCONFIG_5_DEFAULT 0
89
90/* I/O configuration for Arasan IP */
91#define ST_MMC_GP_OUTPUT 0x450
92#define ST_MMC_GP_OUTPUT_CD BIT(12)
93
94#define ST_MMC_STATUS_R 0x460
95
96#define ST_TOP_MMC_DLY_FIX_OFF(x) (x - 0x8)
97
98/* TOP config registers to manage static and dynamic delay */
99#define ST_TOP_MMC_TX_CLK_DLY ST_TOP_MMC_DLY_FIX_OFF(0x8)
100#define ST_TOP_MMC_RX_CLK_DLY ST_TOP_MMC_DLY_FIX_OFF(0xc)
101/* MMC delay control register */
102#define ST_TOP_MMC_DLY_CTRL ST_TOP_MMC_DLY_FIX_OFF(0x18)
103#define ST_TOP_MMC_DLY_CTRL_DLL_BYPASS_CMD BIT(0)
104#define ST_TOP_MMC_DLY_CTRL_DLL_BYPASS_PH_SEL BIT(1)
105#define ST_TOP_MMC_DLY_CTRL_TX_DLL_ENABLE BIT(8)
106#define ST_TOP_MMC_DLY_CTRL_RX_DLL_ENABLE BIT(9)
107#define ST_TOP_MMC_DLY_CTRL_ATUNE_NOT_CFG_DLY BIT(10)
108#define ST_TOP_MMC_START_DLL_LOCK BIT(11)
109
110/* register to provide the phase-shift value for DLL */
111#define ST_TOP_MMC_TX_DLL_STEP_DLY ST_TOP_MMC_DLY_FIX_OFF(0x1c)
112#define ST_TOP_MMC_RX_DLL_STEP_DLY ST_TOP_MMC_DLY_FIX_OFF(0x20)
113#define ST_TOP_MMC_RX_CMD_STEP_DLY ST_TOP_MMC_DLY_FIX_OFF(0x24)
114
115/* phase shift delay on the tx clk 2.188ns */
116#define ST_TOP_MMC_TX_DLL_STEP_DLY_VALID 0x6
117
118#define ST_TOP_MMC_DLY_MAX 0xf
119
120#define ST_TOP_MMC_DYN_DLY_CONF \
121 (ST_TOP_MMC_DLY_CTRL_TX_DLL_ENABLE | \
122 ST_TOP_MMC_DLY_CTRL_ATUNE_NOT_CFG_DLY | \
123 ST_TOP_MMC_START_DLL_LOCK)
124
Peter Griffinbfa44802015-04-10 10:40:25 +0100125/*
126 * For clock speeds greater than 90MHz, we need to check that the
127 * DLL procedure has finished before switching to ultra-speed modes.
128 */
129#define CLK_TO_CHECK_DLL_LOCK 90000000
130
131static inline void st_mmcss_set_static_delay(void __iomem *ioaddr)
132{
133 if (!ioaddr)
134 return;
135
136 writel_relaxed(0x0, ioaddr + ST_TOP_MMC_DLY_CTRL);
137 writel_relaxed(ST_TOP_MMC_DLY_MAX,
138 ioaddr + ST_TOP_MMC_TX_CLK_DLY);
139}
140
Peter Griffin20538122015-04-10 10:40:26 +0100141/**
142 * st_mmcss_cconfig: configure the Arasan HC inside the flashSS.
143 * @np: dt device node.
144 * @host: sdhci host
145 * Description: this function is to configure the Arasan host controller.
146 * On some ST SoCs, i.e. STiH407 family, the MMC devices inside a dedicated
147 * flashSS sub-system which needs to be configured to be compliant to eMMC 4.5
148 * or eMMC4.3. This has to be done before registering the sdhci host.
149 */
150static void st_mmcss_cconfig(struct device_node *np, struct sdhci_host *host)
151{
152 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
153 struct mmc_host *mhost = host->mmc;
154 u32 cconf2, cconf3, cconf4, cconf5;
155
156 if (!of_device_is_compatible(np, "st,sdhci-stih407"))
157 return;
158
159 cconf2 = ST_MMC_CCONFIG_2_DEFAULT;
160 cconf3 = ST_MMC_CCONFIG_3_DEFAULT;
161 cconf4 = ST_MMC_CCONFIG_4_DEFAULT;
162 cconf5 = ST_MMC_CCONFIG_5_DEFAULT;
163
164 writel_relaxed(ST_MMC_CCONFIG_1_DEFAULT,
165 host->ioaddr + ST_MMC_CCONFIG_REG_1);
166
167 /* Set clock frequency, default to 50MHz if max-frequency is not
168 * provided */
169
170 switch (mhost->f_max) {
171 case 200000000:
172 clk_set_rate(pltfm_host->clk, mhost->f_max);
173 cconf2 |= BASE_CLK_FREQ_200;
174 break;
175 case 100000000:
176 clk_set_rate(pltfm_host->clk, mhost->f_max);
177 cconf2 |= BASE_CLK_FREQ_100;
178 break;
179 default:
180 clk_set_rate(pltfm_host->clk, 50000000);
181 cconf2 |= BASE_CLK_FREQ_50;
182 }
183
184 writel_relaxed(cconf2, host->ioaddr + ST_MMC_CCONFIG_REG_2);
185
186 if (mhost->caps & MMC_CAP_NONREMOVABLE)
187 cconf3 |= ST_MMC_CCONFIG_EMMC_SLOT_TYPE;
188 else
189 /* CARD _D ET_CTRL */
190 writel_relaxed(ST_MMC_GP_OUTPUT_CD,
191 host->ioaddr + ST_MMC_GP_OUTPUT);
192
193 if (mhost->caps & MMC_CAP_UHS_SDR50) {
194 /* use 1.8V */
195 cconf3 |= ST_MMC_CCONFIG_1P8_VOLT;
196 cconf4 |= ST_MMC_CCONFIG_SDR50;
197 /* Use tuning */
198 cconf5 |= ST_MMC_CCONFIG_TUNING_FOR_SDR50;
199 /* Max timeout for retuning */
200 cconf5 |= RETUNING_TIMER_CNT_MAX;
201 }
202
203 if (mhost->caps & MMC_CAP_UHS_SDR104) {
204 /*
205 * SDR104 implies the HC can support HS200 mode, so
206 * it's mandatory to use 1.8V
207 */
208 cconf3 |= ST_MMC_CCONFIG_1P8_VOLT;
209 cconf4 |= ST_MMC_CCONFIG_SDR104;
210 /* Max timeout for retuning */
211 cconf5 |= RETUNING_TIMER_CNT_MAX;
212 }
213
214 if (mhost->caps & MMC_CAP_UHS_DDR50)
215 cconf4 |= ST_MMC_CCONFIG_DDR50;
216
217 writel_relaxed(cconf3, host->ioaddr + ST_MMC_CCONFIG_REG_3);
218 writel_relaxed(cconf4, host->ioaddr + ST_MMC_CCONFIG_REG_4);
219 writel_relaxed(cconf5, host->ioaddr + ST_MMC_CCONFIG_REG_5);
220}
221
Peter Griffinbfa44802015-04-10 10:40:25 +0100222static inline void st_mmcss_set_dll(void __iomem *ioaddr)
223{
224 if (!ioaddr)
225 return;
226
227 writel_relaxed(ST_TOP_MMC_DYN_DLY_CONF, ioaddr + ST_TOP_MMC_DLY_CTRL);
228 writel_relaxed(ST_TOP_MMC_TX_DLL_STEP_DLY_VALID,
229 ioaddr + ST_TOP_MMC_TX_DLL_STEP_DLY);
230}
231
232static int st_mmcss_lock_dll(void __iomem *ioaddr)
233{
234 unsigned long curr, value;
235 unsigned long finish = jiffies + HZ;
236
237 /* Checks if the DLL procedure is finished */
238 do {
239 curr = jiffies;
240 value = readl(ioaddr + ST_MMC_STATUS_R);
241 if (value & 0x1)
242 return 0;
243
244 cpu_relax();
245 } while (!time_after_eq(curr, finish));
246
247 return -EBUSY;
248}
249
250static int sdhci_st_set_dll_for_clock(struct sdhci_host *host)
251{
252 int ret = 0;
253 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
254 struct st_mmc_platform_data *pdata = pltfm_host->priv;
255
256 if (host->clock > CLK_TO_CHECK_DLL_LOCK) {
257 st_mmcss_set_dll(pdata->top_ioaddr);
258 ret = st_mmcss_lock_dll(host->ioaddr);
259 }
260
261 return ret;
262}
263
Peter Griffincf48d322015-04-10 10:40:27 +0100264static void sdhci_st_set_uhs_signaling(struct sdhci_host *host,
265 unsigned int uhs)
266{
267 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
268 struct st_mmc_platform_data *pdata = pltfm_host->priv;
269 u16 ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
270 int ret = 0;
271
272 /* Select Bus Speed Mode for host */
273 ctrl_2 &= ~SDHCI_CTRL_UHS_MASK;
274 switch (uhs) {
275 /*
276 * Set V18_EN -- UHS modes do not work without this.
277 * does not change signaling voltage
278 */
279
280 case MMC_TIMING_UHS_SDR12:
281 st_mmcss_set_static_delay(pdata->top_ioaddr);
282 ctrl_2 |= SDHCI_CTRL_UHS_SDR12 | SDHCI_CTRL_VDD_180;
283 break;
284 case MMC_TIMING_UHS_SDR25:
285 st_mmcss_set_static_delay(pdata->top_ioaddr);
286 ctrl_2 |= SDHCI_CTRL_UHS_SDR25 | SDHCI_CTRL_VDD_180;
287 break;
288 case MMC_TIMING_UHS_SDR50:
289 st_mmcss_set_static_delay(pdata->top_ioaddr);
290 ctrl_2 |= SDHCI_CTRL_UHS_SDR50 | SDHCI_CTRL_VDD_180;
291 ret = sdhci_st_set_dll_for_clock(host);
292 break;
293 case MMC_TIMING_UHS_SDR104:
294 case MMC_TIMING_MMC_HS200:
295 st_mmcss_set_static_delay(pdata->top_ioaddr);
296 ctrl_2 |= SDHCI_CTRL_UHS_SDR104 | SDHCI_CTRL_VDD_180;
297 ret = sdhci_st_set_dll_for_clock(host);
298 break;
299 case MMC_TIMING_UHS_DDR50:
300 case MMC_TIMING_MMC_DDR52:
301 st_mmcss_set_static_delay(pdata->top_ioaddr);
302 ctrl_2 |= SDHCI_CTRL_UHS_DDR50 | SDHCI_CTRL_VDD_180;
303 break;
304 }
305
306 if (ret)
307 dev_warn(mmc_dev(host->mmc), "Error setting dll for clock "
308 "(uhs %d)\n", uhs);
309
310 dev_dbg(mmc_dev(host->mmc), "uhs %d, ctrl_2 %04X\n", uhs, ctrl_2);
311
312 sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
313}
Peter Griffinbfa44802015-04-10 10:40:25 +0100314
Peter Griffinf52d9c42014-07-09 16:07:32 +0100315static u32 sdhci_st_readl(struct sdhci_host *host, int reg)
316{
317 u32 ret;
318
319 switch (reg) {
320 case SDHCI_CAPABILITIES:
321 ret = readl_relaxed(host->ioaddr + reg);
322 /* Support 3.3V and 1.8V */
323 ret &= ~SDHCI_CAN_VDD_300;
324 break;
325 default:
326 ret = readl_relaxed(host->ioaddr + reg);
327 }
328 return ret;
329}
330
331static const struct sdhci_ops sdhci_st_ops = {
332 .get_max_clock = sdhci_pltfm_clk_get_max_clock,
333 .set_clock = sdhci_set_clock,
334 .set_bus_width = sdhci_set_bus_width,
335 .read_l = sdhci_st_readl,
336 .reset = sdhci_reset,
Peter Griffincf48d322015-04-10 10:40:27 +0100337 .set_uhs_signaling = sdhci_st_set_uhs_signaling,
Peter Griffinf52d9c42014-07-09 16:07:32 +0100338};
339
340static const struct sdhci_pltfm_data sdhci_st_pdata = {
341 .ops = &sdhci_st_ops,
342 .quirks = SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC |
343 SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN,
344};
345
346
347static int sdhci_st_probe(struct platform_device *pdev)
348{
Peter Griffin20538122015-04-10 10:40:26 +0100349 struct device_node *np = pdev->dev.of_node;
Peter Griffinf52d9c42014-07-09 16:07:32 +0100350 struct sdhci_host *host;
Peter Griffin406c2432015-04-10 10:40:24 +0100351 struct st_mmc_platform_data *pdata;
Peter Griffinf52d9c42014-07-09 16:07:32 +0100352 struct sdhci_pltfm_host *pltfm_host;
353 struct clk *clk;
354 int ret = 0;
355 u16 host_version;
Peter Griffin406c2432015-04-10 10:40:24 +0100356 struct resource *res;
357
358 pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
359 if (!pdata)
360 return -ENOMEM;
Peter Griffinf52d9c42014-07-09 16:07:32 +0100361
362 clk = devm_clk_get(&pdev->dev, "mmc");
363 if (IS_ERR(clk)) {
364 dev_err(&pdev->dev, "Peripheral clk not found\n");
365 return PTR_ERR(clk);
366 }
367
Peter Griffin406c2432015-04-10 10:40:24 +0100368 pdata->rstc = devm_reset_control_get(&pdev->dev, NULL);
369 if (IS_ERR(pdata->rstc))
370 pdata->rstc = NULL;
371 else
372 reset_control_deassert(pdata->rstc);
373
Peter Griffinf52d9c42014-07-09 16:07:32 +0100374 host = sdhci_pltfm_init(pdev, &sdhci_st_pdata, 0);
375 if (IS_ERR(host)) {
376 dev_err(&pdev->dev, "Failed sdhci_pltfm_init\n");
Peter Griffin406c2432015-04-10 10:40:24 +0100377 ret = PTR_ERR(host);
378 goto err_pltfm_init;
Peter Griffinf52d9c42014-07-09 16:07:32 +0100379 }
380
381 ret = mmc_of_parse(host->mmc);
Peter Griffinf52d9c42014-07-09 16:07:32 +0100382 if (ret) {
383 dev_err(&pdev->dev, "Failed mmc_of_parse\n");
Ulf Hanssonfc702cb2014-12-18 10:41:43 +0100384 goto err_of;
Peter Griffinf52d9c42014-07-09 16:07:32 +0100385 }
386
387 clk_prepare_enable(clk);
388
Peter Griffin406c2432015-04-10 10:40:24 +0100389 /* Configure the FlashSS Top registers for setting eMMC TX/RX delay */
390 res = platform_get_resource_byname(pdev, IORESOURCE_MEM,
391 "top-mmc-delay");
392 pdata->top_ioaddr = devm_ioremap_resource(&pdev->dev, res);
393 if (IS_ERR(pdata->top_ioaddr)) {
394 dev_warn(&pdev->dev, "FlashSS Top Dly registers not available");
395 pdata->top_ioaddr = NULL;
396 }
397
Peter Griffinf52d9c42014-07-09 16:07:32 +0100398 pltfm_host = sdhci_priv(host);
Peter Griffin406c2432015-04-10 10:40:24 +0100399 pltfm_host->priv = pdata;
Peter Griffinf52d9c42014-07-09 16:07:32 +0100400 pltfm_host->clk = clk;
401
Peter Griffin20538122015-04-10 10:40:26 +0100402 /* Configure the Arasan HC inside the flashSS */
403 st_mmcss_cconfig(np, host);
404
Peter Griffinf52d9c42014-07-09 16:07:32 +0100405 ret = sdhci_add_host(host);
406 if (ret) {
407 dev_err(&pdev->dev, "Failed sdhci_add_host\n");
408 goto err_out;
409 }
410
411 platform_set_drvdata(pdev, host);
412
413 host_version = readw_relaxed((host->ioaddr + SDHCI_HOST_VERSION));
414
415 dev_info(&pdev->dev, "SDHCI ST Initialised: Host Version: 0x%x Vendor Version 0x%x\n",
416 ((host_version & SDHCI_SPEC_VER_MASK) >> SDHCI_SPEC_VER_SHIFT),
417 ((host_version & SDHCI_VENDOR_VER_MASK) >>
418 SDHCI_VENDOR_VER_SHIFT));
419
420 return 0;
421
422err_out:
423 clk_disable_unprepare(clk);
Ulf Hanssonfc702cb2014-12-18 10:41:43 +0100424err_of:
Peter Griffinf52d9c42014-07-09 16:07:32 +0100425 sdhci_pltfm_free(pdev);
Peter Griffin406c2432015-04-10 10:40:24 +0100426err_pltfm_init:
427 if (pdata->rstc)
428 reset_control_assert(pdata->rstc);
429
430 return ret;
431}
432
433static int sdhci_st_remove(struct platform_device *pdev)
434{
435 struct sdhci_host *host = platform_get_drvdata(pdev);
436 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
437 struct st_mmc_platform_data *pdata = pltfm_host->priv;
438 int ret;
439
440 ret = sdhci_pltfm_unregister(pdev);
441
442 if (pdata->rstc)
443 reset_control_assert(pdata->rstc);
Peter Griffinf52d9c42014-07-09 16:07:32 +0100444
445 return ret;
446}
447
Peter Griffinf52d9c42014-07-09 16:07:32 +0100448#ifdef CONFIG_PM_SLEEP
449static int sdhci_st_suspend(struct device *dev)
450{
451 struct sdhci_host *host = dev_get_drvdata(dev);
452 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
Peter Griffin406c2432015-04-10 10:40:24 +0100453 struct st_mmc_platform_data *pdata = pltfm_host->priv;
Peter Griffinf52d9c42014-07-09 16:07:32 +0100454 int ret = sdhci_suspend_host(host);
455
456 if (ret)
457 goto out;
458
Peter Griffin406c2432015-04-10 10:40:24 +0100459 if (pdata->rstc)
460 reset_control_assert(pdata->rstc);
461
Peter Griffinf52d9c42014-07-09 16:07:32 +0100462 clk_disable_unprepare(pltfm_host->clk);
463out:
464 return ret;
465}
466
467static int sdhci_st_resume(struct device *dev)
468{
469 struct sdhci_host *host = dev_get_drvdata(dev);
470 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
Peter Griffin406c2432015-04-10 10:40:24 +0100471 struct st_mmc_platform_data *pdata = pltfm_host->priv;
Peter Griffin20538122015-04-10 10:40:26 +0100472 struct device_node *np = dev->of_node;
Peter Griffinf52d9c42014-07-09 16:07:32 +0100473
474 clk_prepare_enable(pltfm_host->clk);
475
Peter Griffin406c2432015-04-10 10:40:24 +0100476 if (pdata->rstc)
477 reset_control_deassert(pdata->rstc);
478
Peter Griffin20538122015-04-10 10:40:26 +0100479 st_mmcss_cconfig(np, host);
480
Peter Griffinf52d9c42014-07-09 16:07:32 +0100481 return sdhci_resume_host(host);
482}
483#endif
484
485static SIMPLE_DEV_PM_OPS(sdhci_st_pmops, sdhci_st_suspend, sdhci_st_resume);
486
487static const struct of_device_id st_sdhci_match[] = {
488 { .compatible = "st,sdhci" },
489 {},
490};
491
492MODULE_DEVICE_TABLE(of, st_sdhci_match);
493
494static struct platform_driver sdhci_st_driver = {
495 .probe = sdhci_st_probe,
Peter Griffin406c2432015-04-10 10:40:24 +0100496 .remove = sdhci_st_remove,
Peter Griffinf52d9c42014-07-09 16:07:32 +0100497 .driver = {
498 .name = "sdhci-st",
499 .pm = &sdhci_st_pmops,
500 .of_match_table = of_match_ptr(st_sdhci_match),
501 },
502};
503
504module_platform_driver(sdhci_st_driver);
505
506MODULE_DESCRIPTION("SDHCI driver for STMicroelectronics SoCs");
507MODULE_AUTHOR("Giuseppe Cavallaro <peppe.cavallaro@st.com>");
508MODULE_LICENSE("GPL v2");
509MODULE_ALIAS("platform:st-sdhci");