Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (c) 2009-2010 Chelsio, Inc. All rights reserved. |
| 3 | * |
| 4 | * This software is available to you under a choice of one of two |
| 5 | * licenses. You may choose to be licensed under the terms of the GNU |
| 6 | * General Public License (GPL) Version 2, available from the file |
| 7 | * COPYING in the main directory of this source tree, or the |
| 8 | * OpenIB.org BSD license below: |
| 9 | * |
| 10 | * Redistribution and use in source and binary forms, with or |
| 11 | * without modification, are permitted provided that the following |
| 12 | * conditions are met: |
| 13 | * |
| 14 | * - Redistributions of source code must retain the above |
| 15 | * copyright notice, this list of conditions and the following |
| 16 | * disclaimer. |
| 17 | * |
| 18 | * - Redistributions in binary form must reproduce the above |
| 19 | * copyright notice, this list of conditions and the following |
| 20 | * disclaimer in the documentation and/or other materials |
| 21 | * provided with the distribution. |
| 22 | * |
| 23 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, |
| 24 | * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF |
| 25 | * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND |
| 26 | * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS |
| 27 | * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN |
| 28 | * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN |
| 29 | * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE |
| 30 | * SOFTWARE. |
| 31 | */ |
Paul Gortmaker | e4dd23d | 2011-05-27 15:35:46 -0400 | [diff] [blame] | 32 | |
| 33 | #include <linux/module.h> |
| 34 | |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 35 | #include "iw_cxgb4.h" |
| 36 | |
Vipul Pandya | 2c97478 | 2012-05-18 15:29:28 +0530 | [diff] [blame] | 37 | static int db_delay_usecs = 1; |
| 38 | module_param(db_delay_usecs, int, 0644); |
| 39 | MODULE_PARM_DESC(db_delay_usecs, "Usecs to delay awaiting db fifo to drain"); |
| 40 | |
Steve Wise | a9c7719 | 2011-03-11 22:30:11 +0000 | [diff] [blame] | 41 | static int ocqp_support = 1; |
Steve Wise | c6d7b26 | 2010-09-13 11:23:57 -0500 | [diff] [blame] | 42 | module_param(ocqp_support, int, 0644); |
Steve Wise | a9c7719 | 2011-03-11 22:30:11 +0000 | [diff] [blame] | 43 | MODULE_PARM_DESC(ocqp_support, "Support on-chip SQs (default=1)"); |
Steve Wise | c6d7b26 | 2010-09-13 11:23:57 -0500 | [diff] [blame] | 44 | |
Vipul Pandya | 3cbdb92 | 2013-03-14 05:08:59 +0000 | [diff] [blame] | 45 | int db_fc_threshold = 1000; |
Vipul Pandya | 422eea0 | 2012-05-18 15:29:30 +0530 | [diff] [blame] | 46 | module_param(db_fc_threshold, int, 0644); |
Vipul Pandya | 3cbdb92 | 2013-03-14 05:08:59 +0000 | [diff] [blame] | 47 | MODULE_PARM_DESC(db_fc_threshold, |
| 48 | "QP count/threshold that triggers" |
| 49 | " automatic db flow control mode (default = 1000)"); |
| 50 | |
| 51 | int db_coalescing_threshold; |
| 52 | module_param(db_coalescing_threshold, int, 0644); |
| 53 | MODULE_PARM_DESC(db_coalescing_threshold, |
| 54 | "QP count/threshold that triggers" |
| 55 | " disabling db coalescing (default = 0)"); |
Vipul Pandya | 422eea0 | 2012-05-18 15:29:30 +0530 | [diff] [blame] | 56 | |
Vipul Pandya | 42b6a94 | 2013-03-14 05:09:01 +0000 | [diff] [blame] | 57 | static int max_fr_immd = T4_MAX_FR_IMMD; |
| 58 | module_param(max_fr_immd, int, 0644); |
| 59 | MODULE_PARM_DESC(max_fr_immd, "fastreg threshold for using DSGL instead of immedate"); |
| 60 | |
Hariprasad Shenai | 4c2c576 | 2014-07-14 21:34:52 +0530 | [diff] [blame] | 61 | static int alloc_ird(struct c4iw_dev *dev, u32 ird) |
| 62 | { |
| 63 | int ret = 0; |
| 64 | |
| 65 | spin_lock_irq(&dev->lock); |
| 66 | if (ird <= dev->avail_ird) |
| 67 | dev->avail_ird -= ird; |
| 68 | else |
| 69 | ret = -ENOMEM; |
| 70 | spin_unlock_irq(&dev->lock); |
| 71 | |
| 72 | if (ret) |
| 73 | dev_warn(&dev->rdev.lldi.pdev->dev, |
| 74 | "device IRD resources exhausted\n"); |
| 75 | |
| 76 | return ret; |
| 77 | } |
| 78 | |
| 79 | static void free_ird(struct c4iw_dev *dev, int ird) |
| 80 | { |
| 81 | spin_lock_irq(&dev->lock); |
| 82 | dev->avail_ird += ird; |
| 83 | spin_unlock_irq(&dev->lock); |
| 84 | } |
| 85 | |
Steve Wise | 2f5b48c | 2010-09-10 11:15:36 -0500 | [diff] [blame] | 86 | static void set_state(struct c4iw_qp *qhp, enum c4iw_qp_state state) |
| 87 | { |
| 88 | unsigned long flag; |
| 89 | spin_lock_irqsave(&qhp->lock, flag); |
| 90 | qhp->attr.state = state; |
| 91 | spin_unlock_irqrestore(&qhp->lock, flag); |
| 92 | } |
| 93 | |
Steve Wise | c6d7b26 | 2010-09-13 11:23:57 -0500 | [diff] [blame] | 94 | static void dealloc_oc_sq(struct c4iw_rdev *rdev, struct t4_sq *sq) |
| 95 | { |
| 96 | c4iw_ocqp_pool_free(rdev, sq->dma_addr, sq->memsize); |
| 97 | } |
| 98 | |
| 99 | static void dealloc_host_sq(struct c4iw_rdev *rdev, struct t4_sq *sq) |
| 100 | { |
| 101 | dma_free_coherent(&(rdev->lldi.pdev->dev), sq->memsize, sq->queue, |
| 102 | pci_unmap_addr(sq, mapping)); |
| 103 | } |
| 104 | |
| 105 | static void dealloc_sq(struct c4iw_rdev *rdev, struct t4_sq *sq) |
| 106 | { |
| 107 | if (t4_sq_onchip(sq)) |
| 108 | dealloc_oc_sq(rdev, sq); |
| 109 | else |
| 110 | dealloc_host_sq(rdev, sq); |
| 111 | } |
| 112 | |
| 113 | static int alloc_oc_sq(struct c4iw_rdev *rdev, struct t4_sq *sq) |
| 114 | { |
Vipul Pandya | f079af7 | 2013-03-14 05:08:58 +0000 | [diff] [blame] | 115 | if (!ocqp_support || !ocqp_supported(&rdev->lldi)) |
Steve Wise | c6d7b26 | 2010-09-13 11:23:57 -0500 | [diff] [blame] | 116 | return -ENOSYS; |
| 117 | sq->dma_addr = c4iw_ocqp_pool_alloc(rdev, sq->memsize); |
| 118 | if (!sq->dma_addr) |
| 119 | return -ENOMEM; |
| 120 | sq->phys_addr = rdev->oc_mw_pa + sq->dma_addr - |
| 121 | rdev->lldi.vr->ocq.start; |
| 122 | sq->queue = (__force union t4_wr *)(rdev->oc_mw_kva + sq->dma_addr - |
| 123 | rdev->lldi.vr->ocq.start); |
| 124 | sq->flags |= T4_SQ_ONCHIP; |
| 125 | return 0; |
| 126 | } |
| 127 | |
| 128 | static int alloc_host_sq(struct c4iw_rdev *rdev, struct t4_sq *sq) |
| 129 | { |
| 130 | sq->queue = dma_alloc_coherent(&(rdev->lldi.pdev->dev), sq->memsize, |
| 131 | &(sq->dma_addr), GFP_KERNEL); |
| 132 | if (!sq->queue) |
| 133 | return -ENOMEM; |
| 134 | sq->phys_addr = virt_to_phys(sq->queue); |
| 135 | pci_unmap_addr_set(sq, mapping, sq->dma_addr); |
| 136 | return 0; |
| 137 | } |
| 138 | |
Thadeu Lima de Souza Cascardo | 5b0c275 | 2013-04-01 20:13:39 +0000 | [diff] [blame] | 139 | static int alloc_sq(struct c4iw_rdev *rdev, struct t4_sq *sq, int user) |
| 140 | { |
| 141 | int ret = -ENOSYS; |
| 142 | if (user) |
| 143 | ret = alloc_oc_sq(rdev, sq); |
| 144 | if (ret) |
| 145 | ret = alloc_host_sq(rdev, sq); |
| 146 | return ret; |
| 147 | } |
| 148 | |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 149 | static int destroy_qp(struct c4iw_rdev *rdev, struct t4_wq *wq, |
| 150 | struct c4iw_dev_ucontext *uctx) |
| 151 | { |
| 152 | /* |
| 153 | * uP clears EQ contexts when the connection exits rdma mode, |
| 154 | * so no need to post a RESET WR for these EQs. |
| 155 | */ |
| 156 | dma_free_coherent(&(rdev->lldi.pdev->dev), |
| 157 | wq->rq.memsize, wq->rq.queue, |
FUJITA Tomonori | f38926a | 2010-06-03 05:37:50 +0000 | [diff] [blame] | 158 | dma_unmap_addr(&wq->rq, mapping)); |
Steve Wise | c6d7b26 | 2010-09-13 11:23:57 -0500 | [diff] [blame] | 159 | dealloc_sq(rdev, &wq->sq); |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 160 | c4iw_rqtpool_free(rdev, wq->rq.rqt_hwaddr, wq->rq.rqt_size); |
| 161 | kfree(wq->rq.sw_rq); |
| 162 | kfree(wq->sq.sw_sq); |
| 163 | c4iw_put_qpid(rdev, wq->rq.qid, uctx); |
| 164 | c4iw_put_qpid(rdev, wq->sq.qid, uctx); |
| 165 | return 0; |
| 166 | } |
| 167 | |
| 168 | static int create_qp(struct c4iw_rdev *rdev, struct t4_wq *wq, |
| 169 | struct t4_cq *rcq, struct t4_cq *scq, |
| 170 | struct c4iw_dev_ucontext *uctx) |
| 171 | { |
| 172 | int user = (uctx != &rdev->uctx); |
| 173 | struct fw_ri_res_wr *res_wr; |
| 174 | struct fw_ri_res *res; |
| 175 | int wr_len; |
| 176 | struct c4iw_wr_wait wr_wait; |
| 177 | struct sk_buff *skb; |
Vipul Pandya | 9919d5b | 2013-03-14 05:09:04 +0000 | [diff] [blame] | 178 | int ret = 0; |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 179 | int eqsize; |
| 180 | |
| 181 | wq->sq.qid = c4iw_get_qpid(rdev, uctx); |
| 182 | if (!wq->sq.qid) |
| 183 | return -ENOMEM; |
| 184 | |
| 185 | wq->rq.qid = c4iw_get_qpid(rdev, uctx); |
Emil Goode | c079c28 | 2012-08-19 17:59:40 +0000 | [diff] [blame] | 186 | if (!wq->rq.qid) { |
| 187 | ret = -ENOMEM; |
| 188 | goto free_sq_qid; |
| 189 | } |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 190 | |
| 191 | if (!user) { |
| 192 | wq->sq.sw_sq = kzalloc(wq->sq.size * sizeof *wq->sq.sw_sq, |
| 193 | GFP_KERNEL); |
Emil Goode | c079c28 | 2012-08-19 17:59:40 +0000 | [diff] [blame] | 194 | if (!wq->sq.sw_sq) { |
| 195 | ret = -ENOMEM; |
| 196 | goto free_rq_qid; |
| 197 | } |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 198 | |
| 199 | wq->rq.sw_rq = kzalloc(wq->rq.size * sizeof *wq->rq.sw_rq, |
| 200 | GFP_KERNEL); |
Emil Goode | c079c28 | 2012-08-19 17:59:40 +0000 | [diff] [blame] | 201 | if (!wq->rq.sw_rq) { |
| 202 | ret = -ENOMEM; |
| 203 | goto free_sw_sq; |
| 204 | } |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 205 | } |
| 206 | |
| 207 | /* |
Hariprasad Shenai | 66eb19a | 2014-07-21 20:55:15 +0530 | [diff] [blame] | 208 | * RQT must be a power of 2 and at least 16 deep. |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 209 | */ |
Hariprasad Shenai | 66eb19a | 2014-07-21 20:55:15 +0530 | [diff] [blame] | 210 | wq->rq.rqt_size = roundup_pow_of_two(max_t(u16, wq->rq.size, 16)); |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 211 | wq->rq.rqt_hwaddr = c4iw_rqtpool_alloc(rdev, wq->rq.rqt_size); |
Emil Goode | c079c28 | 2012-08-19 17:59:40 +0000 | [diff] [blame] | 212 | if (!wq->rq.rqt_hwaddr) { |
| 213 | ret = -ENOMEM; |
| 214 | goto free_sw_rq; |
| 215 | } |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 216 | |
Thadeu Lima de Souza Cascardo | 5b0c275 | 2013-04-01 20:13:39 +0000 | [diff] [blame] | 217 | ret = alloc_sq(rdev, &wq->sq, user); |
| 218 | if (ret) |
| 219 | goto free_hwaddr; |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 220 | memset(wq->sq.queue, 0, wq->sq.memsize); |
FUJITA Tomonori | f38926a | 2010-06-03 05:37:50 +0000 | [diff] [blame] | 221 | dma_unmap_addr_set(&wq->sq, mapping, wq->sq.dma_addr); |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 222 | |
| 223 | wq->rq.queue = dma_alloc_coherent(&(rdev->lldi.pdev->dev), |
| 224 | wq->rq.memsize, &(wq->rq.dma_addr), |
| 225 | GFP_KERNEL); |
Wei Yongjun | 55e57a7 | 2013-03-15 09:42:12 +0000 | [diff] [blame] | 226 | if (!wq->rq.queue) { |
| 227 | ret = -ENOMEM; |
Emil Goode | c079c28 | 2012-08-19 17:59:40 +0000 | [diff] [blame] | 228 | goto free_sq; |
Wei Yongjun | 55e57a7 | 2013-03-15 09:42:12 +0000 | [diff] [blame] | 229 | } |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 230 | PDBG("%s sq base va 0x%p pa 0x%llx rq base va 0x%p pa 0x%llx\n", |
| 231 | __func__, wq->sq.queue, |
| 232 | (unsigned long long)virt_to_phys(wq->sq.queue), |
| 233 | wq->rq.queue, |
| 234 | (unsigned long long)virt_to_phys(wq->rq.queue)); |
| 235 | memset(wq->rq.queue, 0, wq->rq.memsize); |
FUJITA Tomonori | f38926a | 2010-06-03 05:37:50 +0000 | [diff] [blame] | 236 | dma_unmap_addr_set(&wq->rq, mapping, wq->rq.dma_addr); |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 237 | |
| 238 | wq->db = rdev->lldi.db_reg; |
| 239 | wq->gts = rdev->lldi.gts_reg; |
Steve Wise | fa658a9 | 2014-04-09 09:38:25 -0500 | [diff] [blame] | 240 | if (user || is_t5(rdev->lldi.adapter_type)) { |
| 241 | u32 off; |
| 242 | |
| 243 | off = (wq->sq.qid << rdev->qpshift) & PAGE_MASK; |
| 244 | if (user) { |
| 245 | wq->sq.udb = (u64 __iomem *)(rdev->bar2_pa + off); |
| 246 | } else { |
| 247 | off += 128 * (wq->sq.qid & rdev->qpmask) + 8; |
| 248 | wq->sq.udb = (u64 __iomem *)(rdev->bar2_kva + off); |
| 249 | } |
| 250 | off = (wq->rq.qid << rdev->qpshift) & PAGE_MASK; |
| 251 | if (user) { |
| 252 | wq->rq.udb = (u64 __iomem *)(rdev->bar2_pa + off); |
| 253 | } else { |
| 254 | off += 128 * (wq->rq.qid & rdev->qpmask) + 8; |
| 255 | wq->rq.udb = (u64 __iomem *)(rdev->bar2_kva + off); |
| 256 | } |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 257 | } |
| 258 | wq->rdev = rdev; |
| 259 | wq->rq.msn = 1; |
| 260 | |
| 261 | /* build fw_ri_res_wr */ |
| 262 | wr_len = sizeof *res_wr + 2 * sizeof *res; |
| 263 | |
David Rientjes | d3c814e | 2010-07-21 02:44:56 +0000 | [diff] [blame] | 264 | skb = alloc_skb(wr_len, GFP_KERNEL); |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 265 | if (!skb) { |
| 266 | ret = -ENOMEM; |
Emil Goode | c079c28 | 2012-08-19 17:59:40 +0000 | [diff] [blame] | 267 | goto free_dma; |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 268 | } |
| 269 | set_wr_txq(skb, CPL_PRIORITY_CONTROL, 0); |
| 270 | |
| 271 | res_wr = (struct fw_ri_res_wr *)__skb_put(skb, wr_len); |
| 272 | memset(res_wr, 0, wr_len); |
| 273 | res_wr->op_nres = cpu_to_be32( |
Hariprasad Shenai | e2ac962 | 2014-11-07 09:35:25 +0530 | [diff] [blame] | 274 | FW_WR_OP_V(FW_RI_RES_WR) | |
Hariprasad Shenai | cf7fe64 | 2015-01-16 09:24:48 +0530 | [diff] [blame^] | 275 | FW_RI_RES_WR_NRES_V(2) | |
Hariprasad Shenai | e2ac962 | 2014-11-07 09:35:25 +0530 | [diff] [blame] | 276 | FW_WR_COMPL_F); |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 277 | res_wr->len16_pkd = cpu_to_be32(DIV_ROUND_UP(wr_len, 16)); |
Roland Dreier | c8e081a | 2010-09-27 17:51:04 -0700 | [diff] [blame] | 278 | res_wr->cookie = (unsigned long) &wr_wait; |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 279 | res = res_wr->res; |
| 280 | res->u.sqrq.restype = FW_RI_RES_TYPE_SQ; |
| 281 | res->u.sqrq.op = FW_RI_RES_OP_WRITE; |
| 282 | |
| 283 | /* |
| 284 | * eqsize is the number of 64B entries plus the status page size. |
| 285 | */ |
Hariprasad Shenai | 04e10e2 | 2014-07-14 21:34:51 +0530 | [diff] [blame] | 286 | eqsize = wq->sq.size * T4_SQ_NUM_SLOTS + |
| 287 | rdev->hw_queue.t4_eq_status_entries; |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 288 | |
| 289 | res->u.sqrq.fetchszm_to_iqid = cpu_to_be32( |
Hariprasad Shenai | cf7fe64 | 2015-01-16 09:24:48 +0530 | [diff] [blame^] | 290 | FW_RI_RES_WR_HOSTFCMODE_V(0) | /* no host cidx updates */ |
| 291 | FW_RI_RES_WR_CPRIO_V(0) | /* don't keep in chip cache */ |
| 292 | FW_RI_RES_WR_PCIECHN_V(0) | /* set by uP at ri_init time */ |
| 293 | (t4_sq_onchip(&wq->sq) ? FW_RI_RES_WR_ONCHIP_F : 0) | |
| 294 | FW_RI_RES_WR_IQID_V(scq->cqid)); |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 295 | res->u.sqrq.dcaen_to_eqsize = cpu_to_be32( |
Hariprasad Shenai | cf7fe64 | 2015-01-16 09:24:48 +0530 | [diff] [blame^] | 296 | FW_RI_RES_WR_DCAEN_V(0) | |
| 297 | FW_RI_RES_WR_DCACPU_V(0) | |
| 298 | FW_RI_RES_WR_FBMIN_V(2) | |
| 299 | FW_RI_RES_WR_FBMAX_V(2) | |
| 300 | FW_RI_RES_WR_CIDXFTHRESHO_V(0) | |
| 301 | FW_RI_RES_WR_CIDXFTHRESH_V(0) | |
| 302 | FW_RI_RES_WR_EQSIZE_V(eqsize)); |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 303 | res->u.sqrq.eqid = cpu_to_be32(wq->sq.qid); |
| 304 | res->u.sqrq.eqaddr = cpu_to_be64(wq->sq.dma_addr); |
| 305 | res++; |
| 306 | res->u.sqrq.restype = FW_RI_RES_TYPE_RQ; |
| 307 | res->u.sqrq.op = FW_RI_RES_OP_WRITE; |
| 308 | |
| 309 | /* |
| 310 | * eqsize is the number of 64B entries plus the status page size. |
| 311 | */ |
Hariprasad Shenai | 04e10e2 | 2014-07-14 21:34:51 +0530 | [diff] [blame] | 312 | eqsize = wq->rq.size * T4_RQ_NUM_SLOTS + |
| 313 | rdev->hw_queue.t4_eq_status_entries; |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 314 | res->u.sqrq.fetchszm_to_iqid = cpu_to_be32( |
Hariprasad Shenai | cf7fe64 | 2015-01-16 09:24:48 +0530 | [diff] [blame^] | 315 | FW_RI_RES_WR_HOSTFCMODE_V(0) | /* no host cidx updates */ |
| 316 | FW_RI_RES_WR_CPRIO_V(0) | /* don't keep in chip cache */ |
| 317 | FW_RI_RES_WR_PCIECHN_V(0) | /* set by uP at ri_init time */ |
| 318 | FW_RI_RES_WR_IQID_V(rcq->cqid)); |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 319 | res->u.sqrq.dcaen_to_eqsize = cpu_to_be32( |
Hariprasad Shenai | cf7fe64 | 2015-01-16 09:24:48 +0530 | [diff] [blame^] | 320 | FW_RI_RES_WR_DCAEN_V(0) | |
| 321 | FW_RI_RES_WR_DCACPU_V(0) | |
| 322 | FW_RI_RES_WR_FBMIN_V(2) | |
| 323 | FW_RI_RES_WR_FBMAX_V(2) | |
| 324 | FW_RI_RES_WR_CIDXFTHRESHO_V(0) | |
| 325 | FW_RI_RES_WR_CIDXFTHRESH_V(0) | |
| 326 | FW_RI_RES_WR_EQSIZE_V(eqsize)); |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 327 | res->u.sqrq.eqid = cpu_to_be32(wq->rq.qid); |
| 328 | res->u.sqrq.eqaddr = cpu_to_be64(wq->rq.dma_addr); |
| 329 | |
| 330 | c4iw_init_wr_wait(&wr_wait); |
| 331 | |
| 332 | ret = c4iw_ofld_send(rdev, skb); |
| 333 | if (ret) |
Emil Goode | c079c28 | 2012-08-19 17:59:40 +0000 | [diff] [blame] | 334 | goto free_dma; |
Steve Wise | aadc4df | 2010-09-10 11:15:25 -0500 | [diff] [blame] | 335 | ret = c4iw_wait_for_reply(rdev, &wr_wait, 0, wq->sq.qid, __func__); |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 336 | if (ret) |
Emil Goode | c079c28 | 2012-08-19 17:59:40 +0000 | [diff] [blame] | 337 | goto free_dma; |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 338 | |
Steve Wise | fa658a9 | 2014-04-09 09:38:25 -0500 | [diff] [blame] | 339 | PDBG("%s sqid 0x%x rqid 0x%x kdb 0x%p squdb 0x%lx rqudb 0x%lx\n", |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 340 | __func__, wq->sq.qid, wq->rq.qid, wq->db, |
Steve Wise | fa658a9 | 2014-04-09 09:38:25 -0500 | [diff] [blame] | 341 | (__force unsigned long) wq->sq.udb, |
| 342 | (__force unsigned long) wq->rq.udb); |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 343 | |
| 344 | return 0; |
Emil Goode | c079c28 | 2012-08-19 17:59:40 +0000 | [diff] [blame] | 345 | free_dma: |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 346 | dma_free_coherent(&(rdev->lldi.pdev->dev), |
| 347 | wq->rq.memsize, wq->rq.queue, |
FUJITA Tomonori | f38926a | 2010-06-03 05:37:50 +0000 | [diff] [blame] | 348 | dma_unmap_addr(&wq->rq, mapping)); |
Emil Goode | c079c28 | 2012-08-19 17:59:40 +0000 | [diff] [blame] | 349 | free_sq: |
Steve Wise | c6d7b26 | 2010-09-13 11:23:57 -0500 | [diff] [blame] | 350 | dealloc_sq(rdev, &wq->sq); |
Emil Goode | c079c28 | 2012-08-19 17:59:40 +0000 | [diff] [blame] | 351 | free_hwaddr: |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 352 | c4iw_rqtpool_free(rdev, wq->rq.rqt_hwaddr, wq->rq.rqt_size); |
Emil Goode | c079c28 | 2012-08-19 17:59:40 +0000 | [diff] [blame] | 353 | free_sw_rq: |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 354 | kfree(wq->rq.sw_rq); |
Emil Goode | c079c28 | 2012-08-19 17:59:40 +0000 | [diff] [blame] | 355 | free_sw_sq: |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 356 | kfree(wq->sq.sw_sq); |
Emil Goode | c079c28 | 2012-08-19 17:59:40 +0000 | [diff] [blame] | 357 | free_rq_qid: |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 358 | c4iw_put_qpid(rdev, wq->rq.qid, uctx); |
Emil Goode | c079c28 | 2012-08-19 17:59:40 +0000 | [diff] [blame] | 359 | free_sq_qid: |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 360 | c4iw_put_qpid(rdev, wq->sq.qid, uctx); |
Emil Goode | c079c28 | 2012-08-19 17:59:40 +0000 | [diff] [blame] | 361 | return ret; |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 362 | } |
| 363 | |
Steve Wise | d37ac31 | 2010-06-10 19:03:00 +0000 | [diff] [blame] | 364 | static int build_immd(struct t4_sq *sq, struct fw_ri_immd *immdp, |
| 365 | struct ib_send_wr *wr, int max, u32 *plenp) |
| 366 | { |
| 367 | u8 *dstp, *srcp; |
| 368 | u32 plen = 0; |
| 369 | int i; |
| 370 | int rem, len; |
| 371 | |
| 372 | dstp = (u8 *)immdp->data; |
| 373 | for (i = 0; i < wr->num_sge; i++) { |
| 374 | if ((plen + wr->sg_list[i].length) > max) |
| 375 | return -EMSGSIZE; |
| 376 | srcp = (u8 *)(unsigned long)wr->sg_list[i].addr; |
| 377 | plen += wr->sg_list[i].length; |
| 378 | rem = wr->sg_list[i].length; |
| 379 | while (rem) { |
| 380 | if (dstp == (u8 *)&sq->queue[sq->size]) |
| 381 | dstp = (u8 *)sq->queue; |
| 382 | if (rem <= (u8 *)&sq->queue[sq->size] - dstp) |
| 383 | len = rem; |
| 384 | else |
| 385 | len = (u8 *)&sq->queue[sq->size] - dstp; |
| 386 | memcpy(dstp, srcp, len); |
| 387 | dstp += len; |
| 388 | srcp += len; |
| 389 | rem -= len; |
| 390 | } |
| 391 | } |
Steve Wise | 13fecb8 | 2010-09-10 11:14:53 -0500 | [diff] [blame] | 392 | len = roundup(plen + sizeof *immdp, 16) - (plen + sizeof *immdp); |
| 393 | if (len) |
| 394 | memset(dstp, 0, len); |
Steve Wise | d37ac31 | 2010-06-10 19:03:00 +0000 | [diff] [blame] | 395 | immdp->op = FW_RI_DATA_IMMD; |
| 396 | immdp->r1 = 0; |
| 397 | immdp->r2 = 0; |
| 398 | immdp->immdlen = cpu_to_be32(plen); |
| 399 | *plenp = plen; |
| 400 | return 0; |
| 401 | } |
| 402 | |
| 403 | static int build_isgl(__be64 *queue_start, __be64 *queue_end, |
| 404 | struct fw_ri_isgl *isglp, struct ib_sge *sg_list, |
| 405 | int num_sge, u32 *plenp) |
| 406 | |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 407 | { |
| 408 | int i; |
Steve Wise | d37ac31 | 2010-06-10 19:03:00 +0000 | [diff] [blame] | 409 | u32 plen = 0; |
| 410 | __be64 *flitp = (__be64 *)isglp->sge; |
| 411 | |
| 412 | for (i = 0; i < num_sge; i++) { |
| 413 | if ((plen + sg_list[i].length) < plen) |
| 414 | return -EMSGSIZE; |
| 415 | plen += sg_list[i].length; |
| 416 | *flitp = cpu_to_be64(((u64)sg_list[i].lkey << 32) | |
| 417 | sg_list[i].length); |
| 418 | if (++flitp == queue_end) |
| 419 | flitp = queue_start; |
| 420 | *flitp = cpu_to_be64(sg_list[i].addr); |
| 421 | if (++flitp == queue_end) |
| 422 | flitp = queue_start; |
| 423 | } |
Steve Wise | 13fecb8 | 2010-09-10 11:14:53 -0500 | [diff] [blame] | 424 | *flitp = (__force __be64)0; |
Steve Wise | d37ac31 | 2010-06-10 19:03:00 +0000 | [diff] [blame] | 425 | isglp->op = FW_RI_DATA_ISGL; |
| 426 | isglp->r1 = 0; |
| 427 | isglp->nsge = cpu_to_be16(num_sge); |
| 428 | isglp->r2 = 0; |
| 429 | if (plenp) |
| 430 | *plenp = plen; |
| 431 | return 0; |
| 432 | } |
| 433 | |
| 434 | static int build_rdma_send(struct t4_sq *sq, union t4_wr *wqe, |
| 435 | struct ib_send_wr *wr, u8 *len16) |
| 436 | { |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 437 | u32 plen; |
| 438 | int size; |
Steve Wise | d37ac31 | 2010-06-10 19:03:00 +0000 | [diff] [blame] | 439 | int ret; |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 440 | |
| 441 | if (wr->num_sge > T4_MAX_SEND_SGE) |
| 442 | return -EINVAL; |
| 443 | switch (wr->opcode) { |
| 444 | case IB_WR_SEND: |
| 445 | if (wr->send_flags & IB_SEND_SOLICITED) |
| 446 | wqe->send.sendop_pkd = cpu_to_be32( |
Hariprasad Shenai | cf7fe64 | 2015-01-16 09:24:48 +0530 | [diff] [blame^] | 447 | FW_RI_SEND_WR_SENDOP_V(FW_RI_SEND_WITH_SE)); |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 448 | else |
| 449 | wqe->send.sendop_pkd = cpu_to_be32( |
Hariprasad Shenai | cf7fe64 | 2015-01-16 09:24:48 +0530 | [diff] [blame^] | 450 | FW_RI_SEND_WR_SENDOP_V(FW_RI_SEND)); |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 451 | wqe->send.stag_inv = 0; |
| 452 | break; |
| 453 | case IB_WR_SEND_WITH_INV: |
| 454 | if (wr->send_flags & IB_SEND_SOLICITED) |
| 455 | wqe->send.sendop_pkd = cpu_to_be32( |
Hariprasad Shenai | cf7fe64 | 2015-01-16 09:24:48 +0530 | [diff] [blame^] | 456 | FW_RI_SEND_WR_SENDOP_V(FW_RI_SEND_WITH_SE_INV)); |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 457 | else |
| 458 | wqe->send.sendop_pkd = cpu_to_be32( |
Hariprasad Shenai | cf7fe64 | 2015-01-16 09:24:48 +0530 | [diff] [blame^] | 459 | FW_RI_SEND_WR_SENDOP_V(FW_RI_SEND_WITH_INV)); |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 460 | wqe->send.stag_inv = cpu_to_be32(wr->ex.invalidate_rkey); |
| 461 | break; |
| 462 | |
| 463 | default: |
| 464 | return -EINVAL; |
| 465 | } |
Steve Wise | c3f98fa | 2014-04-09 09:38:27 -0500 | [diff] [blame] | 466 | wqe->send.r3 = 0; |
| 467 | wqe->send.r4 = 0; |
Steve Wise | d37ac31 | 2010-06-10 19:03:00 +0000 | [diff] [blame] | 468 | |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 469 | plen = 0; |
| 470 | if (wr->num_sge) { |
| 471 | if (wr->send_flags & IB_SEND_INLINE) { |
Steve Wise | d37ac31 | 2010-06-10 19:03:00 +0000 | [diff] [blame] | 472 | ret = build_immd(sq, wqe->send.u.immd_src, wr, |
| 473 | T4_MAX_SEND_INLINE, &plen); |
| 474 | if (ret) |
| 475 | return ret; |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 476 | size = sizeof wqe->send + sizeof(struct fw_ri_immd) + |
| 477 | plen; |
| 478 | } else { |
Steve Wise | d37ac31 | 2010-06-10 19:03:00 +0000 | [diff] [blame] | 479 | ret = build_isgl((__be64 *)sq->queue, |
| 480 | (__be64 *)&sq->queue[sq->size], |
| 481 | wqe->send.u.isgl_src, |
| 482 | wr->sg_list, wr->num_sge, &plen); |
| 483 | if (ret) |
| 484 | return ret; |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 485 | size = sizeof wqe->send + sizeof(struct fw_ri_isgl) + |
| 486 | wr->num_sge * sizeof(struct fw_ri_sge); |
| 487 | } |
| 488 | } else { |
| 489 | wqe->send.u.immd_src[0].op = FW_RI_DATA_IMMD; |
| 490 | wqe->send.u.immd_src[0].r1 = 0; |
| 491 | wqe->send.u.immd_src[0].r2 = 0; |
| 492 | wqe->send.u.immd_src[0].immdlen = 0; |
| 493 | size = sizeof wqe->send + sizeof(struct fw_ri_immd); |
Steve Wise | d37ac31 | 2010-06-10 19:03:00 +0000 | [diff] [blame] | 494 | plen = 0; |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 495 | } |
| 496 | *len16 = DIV_ROUND_UP(size, 16); |
| 497 | wqe->send.plen = cpu_to_be32(plen); |
| 498 | return 0; |
| 499 | } |
| 500 | |
Steve Wise | d37ac31 | 2010-06-10 19:03:00 +0000 | [diff] [blame] | 501 | static int build_rdma_write(struct t4_sq *sq, union t4_wr *wqe, |
| 502 | struct ib_send_wr *wr, u8 *len16) |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 503 | { |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 504 | u32 plen; |
| 505 | int size; |
Steve Wise | d37ac31 | 2010-06-10 19:03:00 +0000 | [diff] [blame] | 506 | int ret; |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 507 | |
Steve Wise | d37ac31 | 2010-06-10 19:03:00 +0000 | [diff] [blame] | 508 | if (wr->num_sge > T4_MAX_SEND_SGE) |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 509 | return -EINVAL; |
| 510 | wqe->write.r2 = 0; |
| 511 | wqe->write.stag_sink = cpu_to_be32(wr->wr.rdma.rkey); |
| 512 | wqe->write.to_sink = cpu_to_be64(wr->wr.rdma.remote_addr); |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 513 | if (wr->num_sge) { |
| 514 | if (wr->send_flags & IB_SEND_INLINE) { |
Steve Wise | d37ac31 | 2010-06-10 19:03:00 +0000 | [diff] [blame] | 515 | ret = build_immd(sq, wqe->write.u.immd_src, wr, |
| 516 | T4_MAX_WRITE_INLINE, &plen); |
| 517 | if (ret) |
| 518 | return ret; |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 519 | size = sizeof wqe->write + sizeof(struct fw_ri_immd) + |
| 520 | plen; |
| 521 | } else { |
Steve Wise | d37ac31 | 2010-06-10 19:03:00 +0000 | [diff] [blame] | 522 | ret = build_isgl((__be64 *)sq->queue, |
| 523 | (__be64 *)&sq->queue[sq->size], |
| 524 | wqe->write.u.isgl_src, |
| 525 | wr->sg_list, wr->num_sge, &plen); |
| 526 | if (ret) |
| 527 | return ret; |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 528 | size = sizeof wqe->write + sizeof(struct fw_ri_isgl) + |
| 529 | wr->num_sge * sizeof(struct fw_ri_sge); |
| 530 | } |
| 531 | } else { |
| 532 | wqe->write.u.immd_src[0].op = FW_RI_DATA_IMMD; |
| 533 | wqe->write.u.immd_src[0].r1 = 0; |
| 534 | wqe->write.u.immd_src[0].r2 = 0; |
| 535 | wqe->write.u.immd_src[0].immdlen = 0; |
| 536 | size = sizeof wqe->write + sizeof(struct fw_ri_immd); |
Steve Wise | d37ac31 | 2010-06-10 19:03:00 +0000 | [diff] [blame] | 537 | plen = 0; |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 538 | } |
| 539 | *len16 = DIV_ROUND_UP(size, 16); |
| 540 | wqe->write.plen = cpu_to_be32(plen); |
| 541 | return 0; |
| 542 | } |
| 543 | |
| 544 | static int build_rdma_read(union t4_wr *wqe, struct ib_send_wr *wr, u8 *len16) |
| 545 | { |
| 546 | if (wr->num_sge > 1) |
| 547 | return -EINVAL; |
| 548 | if (wr->num_sge) { |
| 549 | wqe->read.stag_src = cpu_to_be32(wr->wr.rdma.rkey); |
| 550 | wqe->read.to_src_hi = cpu_to_be32((u32)(wr->wr.rdma.remote_addr |
| 551 | >> 32)); |
| 552 | wqe->read.to_src_lo = cpu_to_be32((u32)wr->wr.rdma.remote_addr); |
| 553 | wqe->read.stag_sink = cpu_to_be32(wr->sg_list[0].lkey); |
| 554 | wqe->read.plen = cpu_to_be32(wr->sg_list[0].length); |
| 555 | wqe->read.to_sink_hi = cpu_to_be32((u32)(wr->sg_list[0].addr |
| 556 | >> 32)); |
| 557 | wqe->read.to_sink_lo = cpu_to_be32((u32)(wr->sg_list[0].addr)); |
| 558 | } else { |
| 559 | wqe->read.stag_src = cpu_to_be32(2); |
| 560 | wqe->read.to_src_hi = 0; |
| 561 | wqe->read.to_src_lo = 0; |
| 562 | wqe->read.stag_sink = cpu_to_be32(2); |
| 563 | wqe->read.plen = 0; |
| 564 | wqe->read.to_sink_hi = 0; |
| 565 | wqe->read.to_sink_lo = 0; |
| 566 | } |
| 567 | wqe->read.r2 = 0; |
| 568 | wqe->read.r5 = 0; |
| 569 | *len16 = DIV_ROUND_UP(sizeof wqe->read, 16); |
| 570 | return 0; |
| 571 | } |
| 572 | |
| 573 | static int build_rdma_recv(struct c4iw_qp *qhp, union t4_recv_wr *wqe, |
| 574 | struct ib_recv_wr *wr, u8 *len16) |
| 575 | { |
Steve Wise | d37ac31 | 2010-06-10 19:03:00 +0000 | [diff] [blame] | 576 | int ret; |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 577 | |
Steve Wise | d37ac31 | 2010-06-10 19:03:00 +0000 | [diff] [blame] | 578 | ret = build_isgl((__be64 *)qhp->wq.rq.queue, |
| 579 | (__be64 *)&qhp->wq.rq.queue[qhp->wq.rq.size], |
| 580 | &wqe->recv.isgl, wr->sg_list, wr->num_sge, NULL); |
| 581 | if (ret) |
| 582 | return ret; |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 583 | *len16 = DIV_ROUND_UP(sizeof wqe->recv + |
| 584 | wr->num_sge * sizeof(struct fw_ri_sge), 16); |
| 585 | return 0; |
| 586 | } |
| 587 | |
Steve Wise | 40dbf6e | 2010-09-17 15:40:15 -0500 | [diff] [blame] | 588 | static int build_fastreg(struct t4_sq *sq, union t4_wr *wqe, |
Vipul Pandya | 42b6a94 | 2013-03-14 05:09:01 +0000 | [diff] [blame] | 589 | struct ib_send_wr *wr, u8 *len16, u8 t5dev) |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 590 | { |
| 591 | |
| 592 | struct fw_ri_immd *imdp; |
| 593 | __be64 *p; |
| 594 | int i; |
| 595 | int pbllen = roundup(wr->wr.fast_reg.page_list_len * sizeof(u64), 32); |
Steve Wise | 40dbf6e | 2010-09-17 15:40:15 -0500 | [diff] [blame] | 596 | int rem; |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 597 | |
Steve Wise | a03d9f9 | 2014-04-09 09:38:27 -0500 | [diff] [blame] | 598 | if (wr->wr.fast_reg.page_list_len > |
| 599 | t4_max_fr_depth(use_dsgl)) |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 600 | return -EINVAL; |
| 601 | |
| 602 | wqe->fr.qpbinde_to_dcacpu = 0; |
| 603 | wqe->fr.pgsz_shift = wr->wr.fast_reg.page_shift - 12; |
| 604 | wqe->fr.addr_type = FW_RI_VA_BASED_TO; |
| 605 | wqe->fr.mem_perms = c4iw_ib_to_tpt_access(wr->wr.fast_reg.access_flags); |
| 606 | wqe->fr.len_hi = 0; |
| 607 | wqe->fr.len_lo = cpu_to_be32(wr->wr.fast_reg.length); |
| 608 | wqe->fr.stag = cpu_to_be32(wr->wr.fast_reg.rkey); |
| 609 | wqe->fr.va_hi = cpu_to_be32(wr->wr.fast_reg.iova_start >> 32); |
| 610 | wqe->fr.va_lo_fbo = cpu_to_be32(wr->wr.fast_reg.iova_start & |
| 611 | 0xffffffff); |
Vipul Pandya | 42b6a94 | 2013-03-14 05:09:01 +0000 | [diff] [blame] | 612 | |
| 613 | if (t5dev && use_dsgl && (pbllen > max_fr_immd)) { |
| 614 | struct c4iw_fr_page_list *c4pl = |
| 615 | to_c4iw_fr_page_list(wr->wr.fast_reg.page_list); |
| 616 | struct fw_ri_dsgl *sglp; |
| 617 | |
| 618 | for (i = 0; i < wr->wr.fast_reg.page_list_len; i++) { |
| 619 | wr->wr.fast_reg.page_list->page_list[i] = (__force u64) |
| 620 | cpu_to_be64((u64) |
| 621 | wr->wr.fast_reg.page_list->page_list[i]); |
| 622 | } |
| 623 | |
| 624 | sglp = (struct fw_ri_dsgl *)(&wqe->fr + 1); |
| 625 | sglp->op = FW_RI_DATA_DSGL; |
| 626 | sglp->r1 = 0; |
| 627 | sglp->nsge = cpu_to_be16(1); |
| 628 | sglp->addr0 = cpu_to_be64(c4pl->dma_addr); |
| 629 | sglp->len0 = cpu_to_be32(pbllen); |
| 630 | |
| 631 | *len16 = DIV_ROUND_UP(sizeof(wqe->fr) + sizeof(*sglp), 16); |
| 632 | } else { |
| 633 | imdp = (struct fw_ri_immd *)(&wqe->fr + 1); |
| 634 | imdp->op = FW_RI_DATA_IMMD; |
| 635 | imdp->r1 = 0; |
| 636 | imdp->r2 = 0; |
| 637 | imdp->immdlen = cpu_to_be32(pbllen); |
| 638 | p = (__be64 *)(imdp + 1); |
| 639 | rem = pbllen; |
| 640 | for (i = 0; i < wr->wr.fast_reg.page_list_len; i++) { |
| 641 | *p = cpu_to_be64( |
| 642 | (u64)wr->wr.fast_reg.page_list->page_list[i]); |
| 643 | rem -= sizeof(*p); |
| 644 | if (++p == (__be64 *)&sq->queue[sq->size]) |
| 645 | p = (__be64 *)sq->queue; |
| 646 | } |
| 647 | BUG_ON(rem < 0); |
| 648 | while (rem) { |
| 649 | *p = 0; |
| 650 | rem -= sizeof(*p); |
| 651 | if (++p == (__be64 *)&sq->queue[sq->size]) |
| 652 | p = (__be64 *)sq->queue; |
| 653 | } |
| 654 | *len16 = DIV_ROUND_UP(sizeof(wqe->fr) + sizeof(*imdp) |
| 655 | + pbllen, 16); |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 656 | } |
| 657 | return 0; |
| 658 | } |
| 659 | |
| 660 | static int build_inv_stag(union t4_wr *wqe, struct ib_send_wr *wr, |
| 661 | u8 *len16) |
| 662 | { |
| 663 | wqe->inv.stag_inv = cpu_to_be32(wr->ex.invalidate_rkey); |
| 664 | wqe->inv.r2 = 0; |
| 665 | *len16 = DIV_ROUND_UP(sizeof wqe->inv, 16); |
| 666 | return 0; |
| 667 | } |
| 668 | |
| 669 | void c4iw_qp_add_ref(struct ib_qp *qp) |
| 670 | { |
| 671 | PDBG("%s ib_qp %p\n", __func__, qp); |
| 672 | atomic_inc(&(to_c4iw_qp(qp)->refcnt)); |
| 673 | } |
| 674 | |
| 675 | void c4iw_qp_rem_ref(struct ib_qp *qp) |
| 676 | { |
| 677 | PDBG("%s ib_qp %p\n", __func__, qp); |
| 678 | if (atomic_dec_and_test(&(to_c4iw_qp(qp)->refcnt))) |
| 679 | wake_up(&(to_c4iw_qp(qp)->wait)); |
| 680 | } |
| 681 | |
Steve Wise | 05eb238 | 2014-03-14 21:52:08 +0530 | [diff] [blame] | 682 | static void add_to_fc_list(struct list_head *head, struct list_head *entry) |
| 683 | { |
| 684 | if (list_empty(entry)) |
| 685 | list_add_tail(entry, head); |
| 686 | } |
| 687 | |
| 688 | static int ring_kernel_sq_db(struct c4iw_qp *qhp, u16 inc) |
| 689 | { |
| 690 | unsigned long flags; |
| 691 | |
| 692 | spin_lock_irqsave(&qhp->rhp->lock, flags); |
| 693 | spin_lock(&qhp->lock); |
Steve Wise | fa658a9 | 2014-04-09 09:38:25 -0500 | [diff] [blame] | 694 | if (qhp->rhp->db_state == NORMAL) |
| 695 | t4_ring_sq_db(&qhp->wq, inc, |
| 696 | is_t5(qhp->rhp->rdev.lldi.adapter_type), NULL); |
| 697 | else { |
Steve Wise | 05eb238 | 2014-03-14 21:52:08 +0530 | [diff] [blame] | 698 | add_to_fc_list(&qhp->rhp->db_fc_list, &qhp->db_fc_entry); |
| 699 | qhp->wq.sq.wq_pidx_inc += inc; |
| 700 | } |
| 701 | spin_unlock(&qhp->lock); |
| 702 | spin_unlock_irqrestore(&qhp->rhp->lock, flags); |
| 703 | return 0; |
| 704 | } |
| 705 | |
| 706 | static int ring_kernel_rq_db(struct c4iw_qp *qhp, u16 inc) |
| 707 | { |
| 708 | unsigned long flags; |
| 709 | |
| 710 | spin_lock_irqsave(&qhp->rhp->lock, flags); |
| 711 | spin_lock(&qhp->lock); |
Steve Wise | fa658a9 | 2014-04-09 09:38:25 -0500 | [diff] [blame] | 712 | if (qhp->rhp->db_state == NORMAL) |
| 713 | t4_ring_rq_db(&qhp->wq, inc, |
| 714 | is_t5(qhp->rhp->rdev.lldi.adapter_type), NULL); |
| 715 | else { |
Steve Wise | 05eb238 | 2014-03-14 21:52:08 +0530 | [diff] [blame] | 716 | add_to_fc_list(&qhp->rhp->db_fc_list, &qhp->db_fc_entry); |
| 717 | qhp->wq.rq.wq_pidx_inc += inc; |
| 718 | } |
| 719 | spin_unlock(&qhp->lock); |
| 720 | spin_unlock_irqrestore(&qhp->rhp->lock, flags); |
| 721 | return 0; |
| 722 | } |
| 723 | |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 724 | int c4iw_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr, |
| 725 | struct ib_send_wr **bad_wr) |
| 726 | { |
| 727 | int err = 0; |
| 728 | u8 len16 = 0; |
| 729 | enum fw_wr_opcodes fw_opcode = 0; |
| 730 | enum fw_ri_wr_flags fw_flags; |
| 731 | struct c4iw_qp *qhp; |
Steve Wise | fa658a9 | 2014-04-09 09:38:25 -0500 | [diff] [blame] | 732 | union t4_wr *wqe = NULL; |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 733 | u32 num_wrs; |
| 734 | struct t4_swsqe *swsqe; |
| 735 | unsigned long flag; |
| 736 | u16 idx = 0; |
| 737 | |
| 738 | qhp = to_c4iw_qp(ibqp); |
| 739 | spin_lock_irqsave(&qhp->lock, flag); |
| 740 | if (t4_wq_in_error(&qhp->wq)) { |
| 741 | spin_unlock_irqrestore(&qhp->lock, flag); |
| 742 | return -EINVAL; |
| 743 | } |
| 744 | num_wrs = t4_sq_avail(&qhp->wq); |
| 745 | if (num_wrs == 0) { |
| 746 | spin_unlock_irqrestore(&qhp->lock, flag); |
| 747 | return -ENOMEM; |
| 748 | } |
| 749 | while (wr) { |
| 750 | if (num_wrs == 0) { |
| 751 | err = -ENOMEM; |
| 752 | *bad_wr = wr; |
| 753 | break; |
| 754 | } |
Steve Wise | d37ac31 | 2010-06-10 19:03:00 +0000 | [diff] [blame] | 755 | wqe = (union t4_wr *)((u8 *)qhp->wq.sq.queue + |
| 756 | qhp->wq.sq.wq_pidx * T4_EQ_ENTRY_SIZE); |
| 757 | |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 758 | fw_flags = 0; |
| 759 | if (wr->send_flags & IB_SEND_SOLICITED) |
| 760 | fw_flags |= FW_RI_SOLICITED_EVENT_FLAG; |
Steve Wise | ba32de9 | 2014-03-19 17:44:43 +0530 | [diff] [blame] | 761 | if (wr->send_flags & IB_SEND_SIGNALED || qhp->sq_sig_all) |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 762 | fw_flags |= FW_RI_COMPLETION_FLAG; |
| 763 | swsqe = &qhp->wq.sq.sw_sq[qhp->wq.sq.pidx]; |
| 764 | switch (wr->opcode) { |
| 765 | case IB_WR_SEND_WITH_INV: |
| 766 | case IB_WR_SEND: |
| 767 | if (wr->send_flags & IB_SEND_FENCE) |
| 768 | fw_flags |= FW_RI_READ_FENCE_FLAG; |
| 769 | fw_opcode = FW_RI_SEND_WR; |
| 770 | if (wr->opcode == IB_WR_SEND) |
| 771 | swsqe->opcode = FW_RI_SEND; |
| 772 | else |
| 773 | swsqe->opcode = FW_RI_SEND_WITH_INV; |
Steve Wise | d37ac31 | 2010-06-10 19:03:00 +0000 | [diff] [blame] | 774 | err = build_rdma_send(&qhp->wq.sq, wqe, wr, &len16); |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 775 | break; |
| 776 | case IB_WR_RDMA_WRITE: |
| 777 | fw_opcode = FW_RI_RDMA_WRITE_WR; |
| 778 | swsqe->opcode = FW_RI_RDMA_WRITE; |
Steve Wise | d37ac31 | 2010-06-10 19:03:00 +0000 | [diff] [blame] | 779 | err = build_rdma_write(&qhp->wq.sq, wqe, wr, &len16); |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 780 | break; |
| 781 | case IB_WR_RDMA_READ: |
Steve Wise | 2f1fb50 | 2010-05-20 16:58:16 -0500 | [diff] [blame] | 782 | case IB_WR_RDMA_READ_WITH_INV: |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 783 | fw_opcode = FW_RI_RDMA_READ_WR; |
| 784 | swsqe->opcode = FW_RI_READ_REQ; |
Steve Wise | 2f1fb50 | 2010-05-20 16:58:16 -0500 | [diff] [blame] | 785 | if (wr->opcode == IB_WR_RDMA_READ_WITH_INV) |
Steve Wise | 410ade4 | 2010-09-17 15:40:09 -0500 | [diff] [blame] | 786 | fw_flags = FW_RI_RDMA_READ_INVALIDATE; |
Steve Wise | 2f1fb50 | 2010-05-20 16:58:16 -0500 | [diff] [blame] | 787 | else |
| 788 | fw_flags = 0; |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 789 | err = build_rdma_read(wqe, wr, &len16); |
| 790 | if (err) |
| 791 | break; |
| 792 | swsqe->read_len = wr->sg_list[0].length; |
| 793 | if (!qhp->wq.sq.oldest_read) |
| 794 | qhp->wq.sq.oldest_read = swsqe; |
| 795 | break; |
| 796 | case IB_WR_FAST_REG_MR: |
| 797 | fw_opcode = FW_RI_FR_NSMR_WR; |
| 798 | swsqe->opcode = FW_RI_FAST_REGISTER; |
Vipul Pandya | 42b6a94 | 2013-03-14 05:09:01 +0000 | [diff] [blame] | 799 | err = build_fastreg(&qhp->wq.sq, wqe, wr, &len16, |
| 800 | is_t5( |
| 801 | qhp->rhp->rdev.lldi.adapter_type) ? |
| 802 | 1 : 0); |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 803 | break; |
| 804 | case IB_WR_LOCAL_INV: |
Steve Wise | 4ab1eb9 | 2010-05-20 16:58:10 -0500 | [diff] [blame] | 805 | if (wr->send_flags & IB_SEND_FENCE) |
| 806 | fw_flags |= FW_RI_LOCAL_FENCE_FLAG; |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 807 | fw_opcode = FW_RI_INV_LSTAG_WR; |
| 808 | swsqe->opcode = FW_RI_LOCAL_INV; |
| 809 | err = build_inv_stag(wqe, wr, &len16); |
| 810 | break; |
| 811 | default: |
| 812 | PDBG("%s post of type=%d TBD!\n", __func__, |
| 813 | wr->opcode); |
| 814 | err = -EINVAL; |
| 815 | } |
| 816 | if (err) { |
| 817 | *bad_wr = wr; |
| 818 | break; |
| 819 | } |
| 820 | swsqe->idx = qhp->wq.sq.pidx; |
| 821 | swsqe->complete = 0; |
Steve Wise | ba32de9 | 2014-03-19 17:44:43 +0530 | [diff] [blame] | 822 | swsqe->signaled = (wr->send_flags & IB_SEND_SIGNALED) || |
| 823 | qhp->sq_sig_all; |
Steve Wise | 1cf24dc | 2013-08-06 21:04:35 +0530 | [diff] [blame] | 824 | swsqe->flushed = 0; |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 825 | swsqe->wr_id = wr->wr_id; |
Hariprasad Shenai | 7730b4c | 2014-07-14 21:34:54 +0530 | [diff] [blame] | 826 | if (c4iw_wr_log) { |
| 827 | swsqe->sge_ts = cxgb4_read_sge_timestamp( |
| 828 | qhp->rhp->rdev.lldi.ports[0]); |
| 829 | getnstimeofday(&swsqe->host_ts); |
| 830 | } |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 831 | |
| 832 | init_wr_hdr(wqe, qhp->wq.sq.pidx, fw_opcode, fw_flags, len16); |
| 833 | |
| 834 | PDBG("%s cookie 0x%llx pidx 0x%x opcode 0x%x read_len %u\n", |
| 835 | __func__, (unsigned long long)wr->wr_id, qhp->wq.sq.pidx, |
| 836 | swsqe->opcode, swsqe->read_len); |
| 837 | wr = wr->next; |
| 838 | num_wrs--; |
Steve Wise | d37ac31 | 2010-06-10 19:03:00 +0000 | [diff] [blame] | 839 | t4_sq_produce(&qhp->wq, len16); |
| 840 | idx += DIV_ROUND_UP(len16*16, T4_EQ_ENTRY_SIZE); |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 841 | } |
Steve Wise | 05eb238 | 2014-03-14 21:52:08 +0530 | [diff] [blame] | 842 | if (!qhp->rhp->rdev.status_page->db_off) { |
Steve Wise | fa658a9 | 2014-04-09 09:38:25 -0500 | [diff] [blame] | 843 | t4_ring_sq_db(&qhp->wq, idx, |
| 844 | is_t5(qhp->rhp->rdev.lldi.adapter_type), wqe); |
Steve Wise | 05eb238 | 2014-03-14 21:52:08 +0530 | [diff] [blame] | 845 | spin_unlock_irqrestore(&qhp->lock, flag); |
| 846 | } else { |
| 847 | spin_unlock_irqrestore(&qhp->lock, flag); |
| 848 | ring_kernel_sq_db(qhp, idx); |
| 849 | } |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 850 | return err; |
| 851 | } |
| 852 | |
| 853 | int c4iw_post_receive(struct ib_qp *ibqp, struct ib_recv_wr *wr, |
| 854 | struct ib_recv_wr **bad_wr) |
| 855 | { |
| 856 | int err = 0; |
| 857 | struct c4iw_qp *qhp; |
Steve Wise | fa658a9 | 2014-04-09 09:38:25 -0500 | [diff] [blame] | 858 | union t4_recv_wr *wqe = NULL; |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 859 | u32 num_wrs; |
| 860 | u8 len16 = 0; |
| 861 | unsigned long flag; |
| 862 | u16 idx = 0; |
| 863 | |
| 864 | qhp = to_c4iw_qp(ibqp); |
| 865 | spin_lock_irqsave(&qhp->lock, flag); |
| 866 | if (t4_wq_in_error(&qhp->wq)) { |
| 867 | spin_unlock_irqrestore(&qhp->lock, flag); |
| 868 | return -EINVAL; |
| 869 | } |
| 870 | num_wrs = t4_rq_avail(&qhp->wq); |
| 871 | if (num_wrs == 0) { |
| 872 | spin_unlock_irqrestore(&qhp->lock, flag); |
| 873 | return -ENOMEM; |
| 874 | } |
| 875 | while (wr) { |
| 876 | if (wr->num_sge > T4_MAX_RECV_SGE) { |
| 877 | err = -EINVAL; |
| 878 | *bad_wr = wr; |
| 879 | break; |
| 880 | } |
Steve Wise | d37ac31 | 2010-06-10 19:03:00 +0000 | [diff] [blame] | 881 | wqe = (union t4_recv_wr *)((u8 *)qhp->wq.rq.queue + |
| 882 | qhp->wq.rq.wq_pidx * |
| 883 | T4_EQ_ENTRY_SIZE); |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 884 | if (num_wrs) |
| 885 | err = build_rdma_recv(qhp, wqe, wr, &len16); |
| 886 | else |
| 887 | err = -ENOMEM; |
| 888 | if (err) { |
| 889 | *bad_wr = wr; |
| 890 | break; |
| 891 | } |
| 892 | |
| 893 | qhp->wq.rq.sw_rq[qhp->wq.rq.pidx].wr_id = wr->wr_id; |
Hariprasad Shenai | 7730b4c | 2014-07-14 21:34:54 +0530 | [diff] [blame] | 894 | if (c4iw_wr_log) { |
| 895 | qhp->wq.rq.sw_rq[qhp->wq.rq.pidx].sge_ts = |
| 896 | cxgb4_read_sge_timestamp( |
| 897 | qhp->rhp->rdev.lldi.ports[0]); |
| 898 | getnstimeofday( |
| 899 | &qhp->wq.rq.sw_rq[qhp->wq.rq.pidx].host_ts); |
| 900 | } |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 901 | |
| 902 | wqe->recv.opcode = FW_RI_RECV_WR; |
| 903 | wqe->recv.r1 = 0; |
| 904 | wqe->recv.wrid = qhp->wq.rq.pidx; |
| 905 | wqe->recv.r2[0] = 0; |
| 906 | wqe->recv.r2[1] = 0; |
| 907 | wqe->recv.r2[2] = 0; |
| 908 | wqe->recv.len16 = len16; |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 909 | PDBG("%s cookie 0x%llx pidx %u\n", __func__, |
| 910 | (unsigned long long) wr->wr_id, qhp->wq.rq.pidx); |
Steve Wise | d37ac31 | 2010-06-10 19:03:00 +0000 | [diff] [blame] | 911 | t4_rq_produce(&qhp->wq, len16); |
| 912 | idx += DIV_ROUND_UP(len16*16, T4_EQ_ENTRY_SIZE); |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 913 | wr = wr->next; |
| 914 | num_wrs--; |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 915 | } |
Steve Wise | 05eb238 | 2014-03-14 21:52:08 +0530 | [diff] [blame] | 916 | if (!qhp->rhp->rdev.status_page->db_off) { |
Steve Wise | fa658a9 | 2014-04-09 09:38:25 -0500 | [diff] [blame] | 917 | t4_ring_rq_db(&qhp->wq, idx, |
| 918 | is_t5(qhp->rhp->rdev.lldi.adapter_type), wqe); |
Steve Wise | 05eb238 | 2014-03-14 21:52:08 +0530 | [diff] [blame] | 919 | spin_unlock_irqrestore(&qhp->lock, flag); |
| 920 | } else { |
| 921 | spin_unlock_irqrestore(&qhp->lock, flag); |
| 922 | ring_kernel_rq_db(qhp, idx); |
| 923 | } |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 924 | return err; |
| 925 | } |
| 926 | |
| 927 | int c4iw_bind_mw(struct ib_qp *qp, struct ib_mw *mw, struct ib_mw_bind *mw_bind) |
| 928 | { |
| 929 | return -ENOSYS; |
| 930 | } |
| 931 | |
| 932 | static inline void build_term_codes(struct t4_cqe *err_cqe, u8 *layer_type, |
| 933 | u8 *ecode) |
| 934 | { |
| 935 | int status; |
| 936 | int tagged; |
| 937 | int opcode; |
| 938 | int rqtype; |
| 939 | int send_inv; |
| 940 | |
| 941 | if (!err_cqe) { |
| 942 | *layer_type = LAYER_RDMAP|DDP_LOCAL_CATA; |
| 943 | *ecode = 0; |
| 944 | return; |
| 945 | } |
| 946 | |
| 947 | status = CQE_STATUS(err_cqe); |
| 948 | opcode = CQE_OPCODE(err_cqe); |
| 949 | rqtype = RQ_TYPE(err_cqe); |
| 950 | send_inv = (opcode == FW_RI_SEND_WITH_INV) || |
| 951 | (opcode == FW_RI_SEND_WITH_SE_INV); |
| 952 | tagged = (opcode == FW_RI_RDMA_WRITE) || |
| 953 | (rqtype && (opcode == FW_RI_READ_RESP)); |
| 954 | |
| 955 | switch (status) { |
| 956 | case T4_ERR_STAG: |
| 957 | if (send_inv) { |
| 958 | *layer_type = LAYER_RDMAP|RDMAP_REMOTE_OP; |
| 959 | *ecode = RDMAP_CANT_INV_STAG; |
| 960 | } else { |
| 961 | *layer_type = LAYER_RDMAP|RDMAP_REMOTE_PROT; |
| 962 | *ecode = RDMAP_INV_STAG; |
| 963 | } |
| 964 | break; |
| 965 | case T4_ERR_PDID: |
| 966 | *layer_type = LAYER_RDMAP|RDMAP_REMOTE_PROT; |
| 967 | if ((opcode == FW_RI_SEND_WITH_INV) || |
| 968 | (opcode == FW_RI_SEND_WITH_SE_INV)) |
| 969 | *ecode = RDMAP_CANT_INV_STAG; |
| 970 | else |
| 971 | *ecode = RDMAP_STAG_NOT_ASSOC; |
| 972 | break; |
| 973 | case T4_ERR_QPID: |
| 974 | *layer_type = LAYER_RDMAP|RDMAP_REMOTE_PROT; |
| 975 | *ecode = RDMAP_STAG_NOT_ASSOC; |
| 976 | break; |
| 977 | case T4_ERR_ACCESS: |
| 978 | *layer_type = LAYER_RDMAP|RDMAP_REMOTE_PROT; |
| 979 | *ecode = RDMAP_ACC_VIOL; |
| 980 | break; |
| 981 | case T4_ERR_WRAP: |
| 982 | *layer_type = LAYER_RDMAP|RDMAP_REMOTE_PROT; |
| 983 | *ecode = RDMAP_TO_WRAP; |
| 984 | break; |
| 985 | case T4_ERR_BOUND: |
| 986 | if (tagged) { |
| 987 | *layer_type = LAYER_DDP|DDP_TAGGED_ERR; |
| 988 | *ecode = DDPT_BASE_BOUNDS; |
| 989 | } else { |
| 990 | *layer_type = LAYER_RDMAP|RDMAP_REMOTE_PROT; |
| 991 | *ecode = RDMAP_BASE_BOUNDS; |
| 992 | } |
| 993 | break; |
| 994 | case T4_ERR_INVALIDATE_SHARED_MR: |
| 995 | case T4_ERR_INVALIDATE_MR_WITH_MW_BOUND: |
| 996 | *layer_type = LAYER_RDMAP|RDMAP_REMOTE_OP; |
| 997 | *ecode = RDMAP_CANT_INV_STAG; |
| 998 | break; |
| 999 | case T4_ERR_ECC: |
| 1000 | case T4_ERR_ECC_PSTAG: |
| 1001 | case T4_ERR_INTERNAL_ERR: |
| 1002 | *layer_type = LAYER_RDMAP|RDMAP_LOCAL_CATA; |
| 1003 | *ecode = 0; |
| 1004 | break; |
| 1005 | case T4_ERR_OUT_OF_RQE: |
| 1006 | *layer_type = LAYER_DDP|DDP_UNTAGGED_ERR; |
| 1007 | *ecode = DDPU_INV_MSN_NOBUF; |
| 1008 | break; |
| 1009 | case T4_ERR_PBL_ADDR_BOUND: |
| 1010 | *layer_type = LAYER_DDP|DDP_TAGGED_ERR; |
| 1011 | *ecode = DDPT_BASE_BOUNDS; |
| 1012 | break; |
| 1013 | case T4_ERR_CRC: |
| 1014 | *layer_type = LAYER_MPA|DDP_LLP; |
| 1015 | *ecode = MPA_CRC_ERR; |
| 1016 | break; |
| 1017 | case T4_ERR_MARKER: |
| 1018 | *layer_type = LAYER_MPA|DDP_LLP; |
| 1019 | *ecode = MPA_MARKER_ERR; |
| 1020 | break; |
| 1021 | case T4_ERR_PDU_LEN_ERR: |
| 1022 | *layer_type = LAYER_DDP|DDP_UNTAGGED_ERR; |
| 1023 | *ecode = DDPU_MSG_TOOBIG; |
| 1024 | break; |
| 1025 | case T4_ERR_DDP_VERSION: |
| 1026 | if (tagged) { |
| 1027 | *layer_type = LAYER_DDP|DDP_TAGGED_ERR; |
| 1028 | *ecode = DDPT_INV_VERS; |
| 1029 | } else { |
| 1030 | *layer_type = LAYER_DDP|DDP_UNTAGGED_ERR; |
| 1031 | *ecode = DDPU_INV_VERS; |
| 1032 | } |
| 1033 | break; |
| 1034 | case T4_ERR_RDMA_VERSION: |
| 1035 | *layer_type = LAYER_RDMAP|RDMAP_REMOTE_OP; |
| 1036 | *ecode = RDMAP_INV_VERS; |
| 1037 | break; |
| 1038 | case T4_ERR_OPCODE: |
| 1039 | *layer_type = LAYER_RDMAP|RDMAP_REMOTE_OP; |
| 1040 | *ecode = RDMAP_INV_OPCODE; |
| 1041 | break; |
| 1042 | case T4_ERR_DDP_QUEUE_NUM: |
| 1043 | *layer_type = LAYER_DDP|DDP_UNTAGGED_ERR; |
| 1044 | *ecode = DDPU_INV_QN; |
| 1045 | break; |
| 1046 | case T4_ERR_MSN: |
| 1047 | case T4_ERR_MSN_GAP: |
| 1048 | case T4_ERR_MSN_RANGE: |
| 1049 | case T4_ERR_IRD_OVERFLOW: |
| 1050 | *layer_type = LAYER_DDP|DDP_UNTAGGED_ERR; |
| 1051 | *ecode = DDPU_INV_MSN_RANGE; |
| 1052 | break; |
| 1053 | case T4_ERR_TBIT: |
| 1054 | *layer_type = LAYER_DDP|DDP_LOCAL_CATA; |
| 1055 | *ecode = 0; |
| 1056 | break; |
| 1057 | case T4_ERR_MO: |
| 1058 | *layer_type = LAYER_DDP|DDP_UNTAGGED_ERR; |
| 1059 | *ecode = DDPU_INV_MO; |
| 1060 | break; |
| 1061 | default: |
| 1062 | *layer_type = LAYER_RDMAP|DDP_LOCAL_CATA; |
| 1063 | *ecode = 0; |
| 1064 | break; |
| 1065 | } |
| 1066 | } |
| 1067 | |
Roland Dreier | be4c9ba | 2010-05-05 14:45:40 -0700 | [diff] [blame] | 1068 | static void post_terminate(struct c4iw_qp *qhp, struct t4_cqe *err_cqe, |
| 1069 | gfp_t gfp) |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1070 | { |
| 1071 | struct fw_ri_wr *wqe; |
| 1072 | struct sk_buff *skb; |
| 1073 | struct terminate_message *term; |
| 1074 | |
| 1075 | PDBG("%s qhp %p qid 0x%x tid %u\n", __func__, qhp, qhp->wq.sq.qid, |
| 1076 | qhp->ep->hwtid); |
| 1077 | |
Roland Dreier | be4c9ba | 2010-05-05 14:45:40 -0700 | [diff] [blame] | 1078 | skb = alloc_skb(sizeof *wqe, gfp); |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1079 | if (!skb) |
Roland Dreier | be4c9ba | 2010-05-05 14:45:40 -0700 | [diff] [blame] | 1080 | return; |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1081 | set_wr_txq(skb, CPL_PRIORITY_DATA, qhp->ep->txq_idx); |
| 1082 | |
| 1083 | wqe = (struct fw_ri_wr *)__skb_put(skb, sizeof(*wqe)); |
| 1084 | memset(wqe, 0, sizeof *wqe); |
Hariprasad Shenai | e2ac962 | 2014-11-07 09:35:25 +0530 | [diff] [blame] | 1085 | wqe->op_compl = cpu_to_be32(FW_WR_OP_V(FW_RI_INIT_WR)); |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1086 | wqe->flowid_len16 = cpu_to_be32( |
Hariprasad Shenai | e2ac962 | 2014-11-07 09:35:25 +0530 | [diff] [blame] | 1087 | FW_WR_FLOWID_V(qhp->ep->hwtid) | |
| 1088 | FW_WR_LEN16_V(DIV_ROUND_UP(sizeof(*wqe), 16))); |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1089 | |
| 1090 | wqe->u.terminate.type = FW_RI_TYPE_TERMINATE; |
| 1091 | wqe->u.terminate.immdlen = cpu_to_be32(sizeof *term); |
| 1092 | term = (struct terminate_message *)wqe->u.terminate.termmsg; |
Kumar Sanghvi | d2fe99e | 2011-09-25 20:17:44 +0530 | [diff] [blame] | 1093 | if (qhp->attr.layer_etype == (LAYER_MPA|DDP_LLP)) { |
| 1094 | term->layer_etype = qhp->attr.layer_etype; |
| 1095 | term->ecode = qhp->attr.ecode; |
| 1096 | } else |
| 1097 | build_term_codes(err_cqe, &term->layer_etype, &term->ecode); |
Roland Dreier | be4c9ba | 2010-05-05 14:45:40 -0700 | [diff] [blame] | 1098 | c4iw_ofld_send(&qhp->rhp->rdev, skb); |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1099 | } |
| 1100 | |
| 1101 | /* |
| 1102 | * Assumes qhp lock is held. |
| 1103 | */ |
| 1104 | static void __flush_qp(struct c4iw_qp *qhp, struct c4iw_cq *rchp, |
Steve Wise | 2f5b48c | 2010-09-10 11:15:36 -0500 | [diff] [blame] | 1105 | struct c4iw_cq *schp) |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1106 | { |
| 1107 | int count; |
Steve Wise | 678ea9b | 2014-07-31 14:35:43 -0500 | [diff] [blame] | 1108 | int rq_flushed, sq_flushed; |
Steve Wise | 2f5b48c | 2010-09-10 11:15:36 -0500 | [diff] [blame] | 1109 | unsigned long flag; |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1110 | |
| 1111 | PDBG("%s qhp %p rchp %p schp %p\n", __func__, qhp, rchp, schp); |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1112 | |
Uwe Kleine-König | 732bee7 | 2010-06-11 12:16:59 +0200 | [diff] [blame] | 1113 | /* locking hierarchy: cq lock first, then qp lock. */ |
Steve Wise | 2f5b48c | 2010-09-10 11:15:36 -0500 | [diff] [blame] | 1114 | spin_lock_irqsave(&rchp->lock, flag); |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1115 | spin_lock(&qhp->lock); |
Steve Wise | 1cf24dc | 2013-08-06 21:04:35 +0530 | [diff] [blame] | 1116 | |
| 1117 | if (qhp->wq.flushed) { |
| 1118 | spin_unlock(&qhp->lock); |
| 1119 | spin_unlock_irqrestore(&rchp->lock, flag); |
| 1120 | return; |
| 1121 | } |
| 1122 | qhp->wq.flushed = 1; |
| 1123 | |
| 1124 | c4iw_flush_hw_cq(rchp); |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1125 | c4iw_count_rcqes(&rchp->cq, &qhp->wq, &count); |
Steve Wise | 678ea9b | 2014-07-31 14:35:43 -0500 | [diff] [blame] | 1126 | rq_flushed = c4iw_flush_rq(&qhp->wq, &rchp->cq, count); |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1127 | spin_unlock(&qhp->lock); |
Steve Wise | 2f5b48c | 2010-09-10 11:15:36 -0500 | [diff] [blame] | 1128 | spin_unlock_irqrestore(&rchp->lock, flag); |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1129 | |
Uwe Kleine-König | 732bee7 | 2010-06-11 12:16:59 +0200 | [diff] [blame] | 1130 | /* locking hierarchy: cq lock first, then qp lock. */ |
Steve Wise | 2f5b48c | 2010-09-10 11:15:36 -0500 | [diff] [blame] | 1131 | spin_lock_irqsave(&schp->lock, flag); |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1132 | spin_lock(&qhp->lock); |
Steve Wise | 1cf24dc | 2013-08-06 21:04:35 +0530 | [diff] [blame] | 1133 | if (schp != rchp) |
| 1134 | c4iw_flush_hw_cq(schp); |
Steve Wise | 678ea9b | 2014-07-31 14:35:43 -0500 | [diff] [blame] | 1135 | sq_flushed = c4iw_flush_sq(qhp); |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1136 | spin_unlock(&qhp->lock); |
Steve Wise | 2f5b48c | 2010-09-10 11:15:36 -0500 | [diff] [blame] | 1137 | spin_unlock_irqrestore(&schp->lock, flag); |
Steve Wise | 678ea9b | 2014-07-31 14:35:43 -0500 | [diff] [blame] | 1138 | |
| 1139 | if (schp == rchp) { |
| 1140 | if (t4_clear_cq_armed(&rchp->cq) && |
| 1141 | (rq_flushed || sq_flushed)) { |
| 1142 | spin_lock_irqsave(&rchp->comp_handler_lock, flag); |
| 1143 | (*rchp->ibcq.comp_handler)(&rchp->ibcq, |
| 1144 | rchp->ibcq.cq_context); |
| 1145 | spin_unlock_irqrestore(&rchp->comp_handler_lock, flag); |
| 1146 | } |
| 1147 | } else { |
| 1148 | if (t4_clear_cq_armed(&rchp->cq) && rq_flushed) { |
| 1149 | spin_lock_irqsave(&rchp->comp_handler_lock, flag); |
| 1150 | (*rchp->ibcq.comp_handler)(&rchp->ibcq, |
| 1151 | rchp->ibcq.cq_context); |
| 1152 | spin_unlock_irqrestore(&rchp->comp_handler_lock, flag); |
| 1153 | } |
| 1154 | if (t4_clear_cq_armed(&schp->cq) && sq_flushed) { |
| 1155 | spin_lock_irqsave(&schp->comp_handler_lock, flag); |
| 1156 | (*schp->ibcq.comp_handler)(&schp->ibcq, |
| 1157 | schp->ibcq.cq_context); |
| 1158 | spin_unlock_irqrestore(&schp->comp_handler_lock, flag); |
| 1159 | } |
Kumar Sanghvi | 581bbe2 | 2011-10-24 21:20:21 +0530 | [diff] [blame] | 1160 | } |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1161 | } |
| 1162 | |
Steve Wise | 2f5b48c | 2010-09-10 11:15:36 -0500 | [diff] [blame] | 1163 | static void flush_qp(struct c4iw_qp *qhp) |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1164 | { |
| 1165 | struct c4iw_cq *rchp, *schp; |
Kumar Sanghvi | 581bbe2 | 2011-10-24 21:20:21 +0530 | [diff] [blame] | 1166 | unsigned long flag; |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1167 | |
Steve Wise | 1cf24dc | 2013-08-06 21:04:35 +0530 | [diff] [blame] | 1168 | rchp = to_c4iw_cq(qhp->ibqp.recv_cq); |
| 1169 | schp = to_c4iw_cq(qhp->ibqp.send_cq); |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1170 | |
Steve Wise | 1cf24dc | 2013-08-06 21:04:35 +0530 | [diff] [blame] | 1171 | t4_set_wq_in_error(&qhp->wq); |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1172 | if (qhp->ibqp.uobject) { |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1173 | t4_set_cq_in_error(&rchp->cq); |
Kumar Sanghvi | 581bbe2 | 2011-10-24 21:20:21 +0530 | [diff] [blame] | 1174 | spin_lock_irqsave(&rchp->comp_handler_lock, flag); |
Kumar Sanghvi | 01e7da6 | 2011-10-13 13:51:30 +0530 | [diff] [blame] | 1175 | (*rchp->ibcq.comp_handler)(&rchp->ibcq, rchp->ibcq.cq_context); |
Kumar Sanghvi | 581bbe2 | 2011-10-24 21:20:21 +0530 | [diff] [blame] | 1176 | spin_unlock_irqrestore(&rchp->comp_handler_lock, flag); |
Kumar Sanghvi | 01e7da6 | 2011-10-13 13:51:30 +0530 | [diff] [blame] | 1177 | if (schp != rchp) { |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1178 | t4_set_cq_in_error(&schp->cq); |
Kumar Sanghvi | 581bbe2 | 2011-10-24 21:20:21 +0530 | [diff] [blame] | 1179 | spin_lock_irqsave(&schp->comp_handler_lock, flag); |
Kumar Sanghvi | 01e7da6 | 2011-10-13 13:51:30 +0530 | [diff] [blame] | 1180 | (*schp->ibcq.comp_handler)(&schp->ibcq, |
| 1181 | schp->ibcq.cq_context); |
Kumar Sanghvi | 581bbe2 | 2011-10-24 21:20:21 +0530 | [diff] [blame] | 1182 | spin_unlock_irqrestore(&schp->comp_handler_lock, flag); |
Kumar Sanghvi | 01e7da6 | 2011-10-13 13:51:30 +0530 | [diff] [blame] | 1183 | } |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1184 | return; |
| 1185 | } |
Steve Wise | 2f5b48c | 2010-09-10 11:15:36 -0500 | [diff] [blame] | 1186 | __flush_qp(qhp, rchp, schp); |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1187 | } |
| 1188 | |
Steve Wise | 73d6fca | 2010-07-23 19:12:27 +0000 | [diff] [blame] | 1189 | static int rdma_fini(struct c4iw_dev *rhp, struct c4iw_qp *qhp, |
| 1190 | struct c4iw_ep *ep) |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1191 | { |
| 1192 | struct fw_ri_wr *wqe; |
| 1193 | int ret; |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1194 | struct sk_buff *skb; |
| 1195 | |
| 1196 | PDBG("%s qhp %p qid 0x%x tid %u\n", __func__, qhp, qhp->wq.sq.qid, |
Steve Wise | 73d6fca | 2010-07-23 19:12:27 +0000 | [diff] [blame] | 1197 | ep->hwtid); |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1198 | |
David Rientjes | d3c814e | 2010-07-21 02:44:56 +0000 | [diff] [blame] | 1199 | skb = alloc_skb(sizeof *wqe, GFP_KERNEL); |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1200 | if (!skb) |
| 1201 | return -ENOMEM; |
Steve Wise | 73d6fca | 2010-07-23 19:12:27 +0000 | [diff] [blame] | 1202 | set_wr_txq(skb, CPL_PRIORITY_DATA, ep->txq_idx); |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1203 | |
| 1204 | wqe = (struct fw_ri_wr *)__skb_put(skb, sizeof(*wqe)); |
| 1205 | memset(wqe, 0, sizeof *wqe); |
| 1206 | wqe->op_compl = cpu_to_be32( |
Hariprasad Shenai | e2ac962 | 2014-11-07 09:35:25 +0530 | [diff] [blame] | 1207 | FW_WR_OP_V(FW_RI_INIT_WR) | |
| 1208 | FW_WR_COMPL_F); |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1209 | wqe->flowid_len16 = cpu_to_be32( |
Hariprasad Shenai | e2ac962 | 2014-11-07 09:35:25 +0530 | [diff] [blame] | 1210 | FW_WR_FLOWID_V(ep->hwtid) | |
| 1211 | FW_WR_LEN16_V(DIV_ROUND_UP(sizeof(*wqe), 16))); |
Steve Wise | 2f5b48c | 2010-09-10 11:15:36 -0500 | [diff] [blame] | 1212 | wqe->cookie = (unsigned long) &ep->com.wr_wait; |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1213 | |
| 1214 | wqe->u.fini.type = FW_RI_TYPE_FINI; |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1215 | ret = c4iw_ofld_send(&rhp->rdev, skb); |
| 1216 | if (ret) |
| 1217 | goto out; |
| 1218 | |
Steve Wise | 2f5b48c | 2010-09-10 11:15:36 -0500 | [diff] [blame] | 1219 | ret = c4iw_wait_for_reply(&rhp->rdev, &ep->com.wr_wait, qhp->ep->hwtid, |
Steve Wise | aadc4df | 2010-09-10 11:15:25 -0500 | [diff] [blame] | 1220 | qhp->wq.sq.qid, __func__); |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1221 | out: |
| 1222 | PDBG("%s ret %d\n", __func__, ret); |
| 1223 | return ret; |
| 1224 | } |
| 1225 | |
| 1226 | static void build_rtr_msg(u8 p2p_type, struct fw_ri_init *init) |
| 1227 | { |
Kumar Sanghvi | d2fe99e | 2011-09-25 20:17:44 +0530 | [diff] [blame] | 1228 | PDBG("%s p2p_type = %d\n", __func__, p2p_type); |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1229 | memset(&init->u, 0, sizeof init->u); |
| 1230 | switch (p2p_type) { |
| 1231 | case FW_RI_INIT_P2PTYPE_RDMA_WRITE: |
| 1232 | init->u.write.opcode = FW_RI_RDMA_WRITE_WR; |
| 1233 | init->u.write.stag_sink = cpu_to_be32(1); |
| 1234 | init->u.write.to_sink = cpu_to_be64(1); |
| 1235 | init->u.write.u.immd_src[0].op = FW_RI_DATA_IMMD; |
| 1236 | init->u.write.len16 = DIV_ROUND_UP(sizeof init->u.write + |
| 1237 | sizeof(struct fw_ri_immd), |
| 1238 | 16); |
| 1239 | break; |
| 1240 | case FW_RI_INIT_P2PTYPE_READ_REQ: |
| 1241 | init->u.write.opcode = FW_RI_RDMA_READ_WR; |
| 1242 | init->u.read.stag_src = cpu_to_be32(1); |
| 1243 | init->u.read.to_src_lo = cpu_to_be32(1); |
| 1244 | init->u.read.stag_sink = cpu_to_be32(1); |
| 1245 | init->u.read.to_sink_lo = cpu_to_be32(1); |
| 1246 | init->u.read.len16 = DIV_ROUND_UP(sizeof init->u.read, 16); |
| 1247 | break; |
| 1248 | } |
| 1249 | } |
| 1250 | |
| 1251 | static int rdma_init(struct c4iw_dev *rhp, struct c4iw_qp *qhp) |
| 1252 | { |
| 1253 | struct fw_ri_wr *wqe; |
| 1254 | int ret; |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1255 | struct sk_buff *skb; |
| 1256 | |
Hariprasad Shenai | 4c2c576 | 2014-07-14 21:34:52 +0530 | [diff] [blame] | 1257 | PDBG("%s qhp %p qid 0x%x tid %u ird %u ord %u\n", __func__, qhp, |
| 1258 | qhp->wq.sq.qid, qhp->ep->hwtid, qhp->ep->ird, qhp->ep->ord); |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1259 | |
David Rientjes | d3c814e | 2010-07-21 02:44:56 +0000 | [diff] [blame] | 1260 | skb = alloc_skb(sizeof *wqe, GFP_KERNEL); |
Hariprasad Shenai | 4c2c576 | 2014-07-14 21:34:52 +0530 | [diff] [blame] | 1261 | if (!skb) { |
| 1262 | ret = -ENOMEM; |
| 1263 | goto out; |
| 1264 | } |
| 1265 | ret = alloc_ird(rhp, qhp->attr.max_ird); |
| 1266 | if (ret) { |
| 1267 | qhp->attr.max_ird = 0; |
| 1268 | kfree_skb(skb); |
| 1269 | goto out; |
| 1270 | } |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1271 | set_wr_txq(skb, CPL_PRIORITY_DATA, qhp->ep->txq_idx); |
| 1272 | |
| 1273 | wqe = (struct fw_ri_wr *)__skb_put(skb, sizeof(*wqe)); |
| 1274 | memset(wqe, 0, sizeof *wqe); |
| 1275 | wqe->op_compl = cpu_to_be32( |
Hariprasad Shenai | e2ac962 | 2014-11-07 09:35:25 +0530 | [diff] [blame] | 1276 | FW_WR_OP_V(FW_RI_INIT_WR) | |
| 1277 | FW_WR_COMPL_F); |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1278 | wqe->flowid_len16 = cpu_to_be32( |
Hariprasad Shenai | e2ac962 | 2014-11-07 09:35:25 +0530 | [diff] [blame] | 1279 | FW_WR_FLOWID_V(qhp->ep->hwtid) | |
| 1280 | FW_WR_LEN16_V(DIV_ROUND_UP(sizeof(*wqe), 16))); |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1281 | |
Steve Wise | 2f5b48c | 2010-09-10 11:15:36 -0500 | [diff] [blame] | 1282 | wqe->cookie = (unsigned long) &qhp->ep->com.wr_wait; |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1283 | |
| 1284 | wqe->u.init.type = FW_RI_TYPE_INIT; |
| 1285 | wqe->u.init.mpareqbit_p2ptype = |
Hariprasad Shenai | cf7fe64 | 2015-01-16 09:24:48 +0530 | [diff] [blame^] | 1286 | FW_RI_WR_MPAREQBIT_V(qhp->attr.mpa_attr.initiator) | |
| 1287 | FW_RI_WR_P2PTYPE_V(qhp->attr.mpa_attr.p2p_type); |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1288 | wqe->u.init.mpa_attrs = FW_RI_MPA_IETF_ENABLE; |
| 1289 | if (qhp->attr.mpa_attr.recv_marker_enabled) |
| 1290 | wqe->u.init.mpa_attrs |= FW_RI_MPA_RX_MARKER_ENABLE; |
| 1291 | if (qhp->attr.mpa_attr.xmit_marker_enabled) |
| 1292 | wqe->u.init.mpa_attrs |= FW_RI_MPA_TX_MARKER_ENABLE; |
| 1293 | if (qhp->attr.mpa_attr.crc_enabled) |
| 1294 | wqe->u.init.mpa_attrs |= FW_RI_MPA_CRC_ENABLE; |
| 1295 | |
| 1296 | wqe->u.init.qp_caps = FW_RI_QP_RDMA_READ_ENABLE | |
| 1297 | FW_RI_QP_RDMA_WRITE_ENABLE | |
| 1298 | FW_RI_QP_BIND_ENABLE; |
| 1299 | if (!qhp->ibqp.uobject) |
| 1300 | wqe->u.init.qp_caps |= FW_RI_QP_FAST_REGISTER_ENABLE | |
| 1301 | FW_RI_QP_STAG0_ENABLE; |
| 1302 | wqe->u.init.nrqe = cpu_to_be16(t4_rqes_posted(&qhp->wq)); |
| 1303 | wqe->u.init.pdid = cpu_to_be32(qhp->attr.pd); |
| 1304 | wqe->u.init.qpid = cpu_to_be32(qhp->wq.sq.qid); |
| 1305 | wqe->u.init.sq_eqid = cpu_to_be32(qhp->wq.sq.qid); |
| 1306 | wqe->u.init.rq_eqid = cpu_to_be32(qhp->wq.rq.qid); |
| 1307 | wqe->u.init.scqid = cpu_to_be32(qhp->attr.scq); |
| 1308 | wqe->u.init.rcqid = cpu_to_be32(qhp->attr.rcq); |
| 1309 | wqe->u.init.ord_max = cpu_to_be32(qhp->attr.max_ord); |
| 1310 | wqe->u.init.ird_max = cpu_to_be32(qhp->attr.max_ird); |
| 1311 | wqe->u.init.iss = cpu_to_be32(qhp->ep->snd_seq); |
| 1312 | wqe->u.init.irs = cpu_to_be32(qhp->ep->rcv_seq); |
| 1313 | wqe->u.init.hwrqsize = cpu_to_be32(qhp->wq.rq.rqt_size); |
| 1314 | wqe->u.init.hwrqaddr = cpu_to_be32(qhp->wq.rq.rqt_hwaddr - |
| 1315 | rhp->rdev.lldi.vr->rq.start); |
| 1316 | if (qhp->attr.mpa_attr.initiator) |
| 1317 | build_rtr_msg(qhp->attr.mpa_attr.p2p_type, &wqe->u.init); |
| 1318 | |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1319 | ret = c4iw_ofld_send(&rhp->rdev, skb); |
| 1320 | if (ret) |
Hariprasad Shenai | 4c2c576 | 2014-07-14 21:34:52 +0530 | [diff] [blame] | 1321 | goto err1; |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1322 | |
Steve Wise | 2f5b48c | 2010-09-10 11:15:36 -0500 | [diff] [blame] | 1323 | ret = c4iw_wait_for_reply(&rhp->rdev, &qhp->ep->com.wr_wait, |
| 1324 | qhp->ep->hwtid, qhp->wq.sq.qid, __func__); |
Hariprasad Shenai | 4c2c576 | 2014-07-14 21:34:52 +0530 | [diff] [blame] | 1325 | if (!ret) |
| 1326 | goto out; |
| 1327 | err1: |
| 1328 | free_ird(rhp, qhp->attr.max_ird); |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1329 | out: |
| 1330 | PDBG("%s ret %d\n", __func__, ret); |
| 1331 | return ret; |
| 1332 | } |
| 1333 | |
| 1334 | int c4iw_modify_qp(struct c4iw_dev *rhp, struct c4iw_qp *qhp, |
| 1335 | enum c4iw_qp_attr_mask mask, |
| 1336 | struct c4iw_qp_attributes *attrs, |
| 1337 | int internal) |
| 1338 | { |
| 1339 | int ret = 0; |
| 1340 | struct c4iw_qp_attributes newattr = qhp->attr; |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1341 | int disconnect = 0; |
| 1342 | int terminate = 0; |
| 1343 | int abort = 0; |
| 1344 | int free = 0; |
| 1345 | struct c4iw_ep *ep = NULL; |
| 1346 | |
| 1347 | PDBG("%s qhp %p sqid 0x%x rqid 0x%x ep %p state %d -> %d\n", __func__, |
| 1348 | qhp, qhp->wq.sq.qid, qhp->wq.rq.qid, qhp->ep, qhp->attr.state, |
| 1349 | (mask & C4IW_QP_ATTR_NEXT_STATE) ? attrs->next_state : -1); |
| 1350 | |
Steve Wise | 2f5b48c | 2010-09-10 11:15:36 -0500 | [diff] [blame] | 1351 | mutex_lock(&qhp->mutex); |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1352 | |
| 1353 | /* Process attr changes if in IDLE */ |
| 1354 | if (mask & C4IW_QP_ATTR_VALID_MODIFY) { |
| 1355 | if (qhp->attr.state != C4IW_QP_STATE_IDLE) { |
| 1356 | ret = -EIO; |
| 1357 | goto out; |
| 1358 | } |
| 1359 | if (mask & C4IW_QP_ATTR_ENABLE_RDMA_READ) |
| 1360 | newattr.enable_rdma_read = attrs->enable_rdma_read; |
| 1361 | if (mask & C4IW_QP_ATTR_ENABLE_RDMA_WRITE) |
| 1362 | newattr.enable_rdma_write = attrs->enable_rdma_write; |
| 1363 | if (mask & C4IW_QP_ATTR_ENABLE_RDMA_BIND) |
| 1364 | newattr.enable_bind = attrs->enable_bind; |
| 1365 | if (mask & C4IW_QP_ATTR_MAX_ORD) { |
Roland Dreier | be4c9ba | 2010-05-05 14:45:40 -0700 | [diff] [blame] | 1366 | if (attrs->max_ord > c4iw_max_read_depth) { |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1367 | ret = -EINVAL; |
| 1368 | goto out; |
| 1369 | } |
| 1370 | newattr.max_ord = attrs->max_ord; |
| 1371 | } |
| 1372 | if (mask & C4IW_QP_ATTR_MAX_IRD) { |
Hariprasad Shenai | 4c2c576 | 2014-07-14 21:34:52 +0530 | [diff] [blame] | 1373 | if (attrs->max_ird > cur_max_read_depth(rhp)) { |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1374 | ret = -EINVAL; |
| 1375 | goto out; |
| 1376 | } |
| 1377 | newattr.max_ird = attrs->max_ird; |
| 1378 | } |
| 1379 | qhp->attr = newattr; |
| 1380 | } |
| 1381 | |
Vipul Pandya | 2c97478 | 2012-05-18 15:29:28 +0530 | [diff] [blame] | 1382 | if (mask & C4IW_QP_ATTR_SQ_DB) { |
Steve Wise | 05eb238 | 2014-03-14 21:52:08 +0530 | [diff] [blame] | 1383 | ret = ring_kernel_sq_db(qhp, attrs->sq_db_inc); |
Vipul Pandya | 2c97478 | 2012-05-18 15:29:28 +0530 | [diff] [blame] | 1384 | goto out; |
| 1385 | } |
| 1386 | if (mask & C4IW_QP_ATTR_RQ_DB) { |
Steve Wise | 05eb238 | 2014-03-14 21:52:08 +0530 | [diff] [blame] | 1387 | ret = ring_kernel_rq_db(qhp, attrs->rq_db_inc); |
Vipul Pandya | 2c97478 | 2012-05-18 15:29:28 +0530 | [diff] [blame] | 1388 | goto out; |
| 1389 | } |
| 1390 | |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1391 | if (!(mask & C4IW_QP_ATTR_NEXT_STATE)) |
| 1392 | goto out; |
| 1393 | if (qhp->attr.state == attrs->next_state) |
| 1394 | goto out; |
| 1395 | |
| 1396 | switch (qhp->attr.state) { |
| 1397 | case C4IW_QP_STATE_IDLE: |
| 1398 | switch (attrs->next_state) { |
| 1399 | case C4IW_QP_STATE_RTS: |
| 1400 | if (!(mask & C4IW_QP_ATTR_LLP_STREAM_HANDLE)) { |
| 1401 | ret = -EINVAL; |
| 1402 | goto out; |
| 1403 | } |
| 1404 | if (!(mask & C4IW_QP_ATTR_MPA_ATTR)) { |
| 1405 | ret = -EINVAL; |
| 1406 | goto out; |
| 1407 | } |
| 1408 | qhp->attr.mpa_attr = attrs->mpa_attr; |
| 1409 | qhp->attr.llp_stream_handle = attrs->llp_stream_handle; |
| 1410 | qhp->ep = qhp->attr.llp_stream_handle; |
Steve Wise | 2f5b48c | 2010-09-10 11:15:36 -0500 | [diff] [blame] | 1411 | set_state(qhp, C4IW_QP_STATE_RTS); |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1412 | |
| 1413 | /* |
| 1414 | * Ref the endpoint here and deref when we |
| 1415 | * disassociate the endpoint from the QP. This |
| 1416 | * happens in CLOSING->IDLE transition or *->ERROR |
| 1417 | * transition. |
| 1418 | */ |
| 1419 | c4iw_get_ep(&qhp->ep->com); |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1420 | ret = rdma_init(rhp, qhp); |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1421 | if (ret) |
| 1422 | goto err; |
| 1423 | break; |
| 1424 | case C4IW_QP_STATE_ERROR: |
Steve Wise | 2f5b48c | 2010-09-10 11:15:36 -0500 | [diff] [blame] | 1425 | set_state(qhp, C4IW_QP_STATE_ERROR); |
| 1426 | flush_qp(qhp); |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1427 | break; |
| 1428 | default: |
| 1429 | ret = -EINVAL; |
| 1430 | goto out; |
| 1431 | } |
| 1432 | break; |
| 1433 | case C4IW_QP_STATE_RTS: |
| 1434 | switch (attrs->next_state) { |
| 1435 | case C4IW_QP_STATE_CLOSING: |
| 1436 | BUG_ON(atomic_read(&qhp->ep->com.kref.refcount) < 2); |
Steve Wise | b4e2901 | 2014-04-09 09:38:26 -0500 | [diff] [blame] | 1437 | t4_set_wq_in_error(&qhp->wq); |
Steve Wise | 2f5b48c | 2010-09-10 11:15:36 -0500 | [diff] [blame] | 1438 | set_state(qhp, C4IW_QP_STATE_CLOSING); |
Steve Wise | 73d6fca | 2010-07-23 19:12:27 +0000 | [diff] [blame] | 1439 | ep = qhp->ep; |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1440 | if (!internal) { |
| 1441 | abort = 0; |
| 1442 | disconnect = 1; |
Steve Wise | 2f5b48c | 2010-09-10 11:15:36 -0500 | [diff] [blame] | 1443 | c4iw_get_ep(&qhp->ep->com); |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1444 | } |
Steve Wise | 73d6fca | 2010-07-23 19:12:27 +0000 | [diff] [blame] | 1445 | ret = rdma_fini(rhp, qhp, ep); |
Steve Wise | 8da7e7a | 2011-06-14 20:59:27 +0000 | [diff] [blame] | 1446 | if (ret) |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1447 | goto err; |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1448 | break; |
| 1449 | case C4IW_QP_STATE_TERMINATE: |
Steve Wise | b4e2901 | 2014-04-09 09:38:26 -0500 | [diff] [blame] | 1450 | t4_set_wq_in_error(&qhp->wq); |
Steve Wise | 2f5b48c | 2010-09-10 11:15:36 -0500 | [diff] [blame] | 1451 | set_state(qhp, C4IW_QP_STATE_TERMINATE); |
Kumar Sanghvi | d2fe99e | 2011-09-25 20:17:44 +0530 | [diff] [blame] | 1452 | qhp->attr.layer_etype = attrs->layer_etype; |
| 1453 | qhp->attr.ecode = attrs->ecode; |
Roland Dreier | be4c9ba | 2010-05-05 14:45:40 -0700 | [diff] [blame] | 1454 | ep = qhp->ep; |
Steve Wise | cc18b93 | 2014-04-24 14:31:53 -0500 | [diff] [blame] | 1455 | if (!internal) { |
| 1456 | c4iw_get_ep(&qhp->ep->com); |
Steve Wise | 0e42c1f | 2010-09-10 11:15:09 -0500 | [diff] [blame] | 1457 | terminate = 1; |
Steve Wise | cc18b93 | 2014-04-24 14:31:53 -0500 | [diff] [blame] | 1458 | disconnect = 1; |
| 1459 | } else { |
| 1460 | terminate = qhp->attr.send_term; |
Steve Wise | 0999257 | 2013-08-06 21:04:40 +0530 | [diff] [blame] | 1461 | ret = rdma_fini(rhp, qhp, ep); |
| 1462 | if (ret) |
| 1463 | goto err; |
| 1464 | } |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1465 | break; |
| 1466 | case C4IW_QP_STATE_ERROR: |
Steve Wise | 1cf24dc | 2013-08-06 21:04:35 +0530 | [diff] [blame] | 1467 | t4_set_wq_in_error(&qhp->wq); |
Steve Wise | b4e2901 | 2014-04-09 09:38:26 -0500 | [diff] [blame] | 1468 | set_state(qhp, C4IW_QP_STATE_ERROR); |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1469 | if (!internal) { |
| 1470 | abort = 1; |
| 1471 | disconnect = 1; |
| 1472 | ep = qhp->ep; |
Steve Wise | 2f5b48c | 2010-09-10 11:15:36 -0500 | [diff] [blame] | 1473 | c4iw_get_ep(&qhp->ep->com); |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1474 | } |
| 1475 | goto err; |
| 1476 | break; |
| 1477 | default: |
| 1478 | ret = -EINVAL; |
| 1479 | goto out; |
| 1480 | } |
| 1481 | break; |
| 1482 | case C4IW_QP_STATE_CLOSING: |
| 1483 | if (!internal) { |
| 1484 | ret = -EINVAL; |
| 1485 | goto out; |
| 1486 | } |
| 1487 | switch (attrs->next_state) { |
| 1488 | case C4IW_QP_STATE_IDLE: |
Steve Wise | 2f5b48c | 2010-09-10 11:15:36 -0500 | [diff] [blame] | 1489 | flush_qp(qhp); |
| 1490 | set_state(qhp, C4IW_QP_STATE_IDLE); |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1491 | qhp->attr.llp_stream_handle = NULL; |
| 1492 | c4iw_put_ep(&qhp->ep->com); |
| 1493 | qhp->ep = NULL; |
| 1494 | wake_up(&qhp->wait); |
| 1495 | break; |
| 1496 | case C4IW_QP_STATE_ERROR: |
| 1497 | goto err; |
| 1498 | default: |
| 1499 | ret = -EINVAL; |
| 1500 | goto err; |
| 1501 | } |
| 1502 | break; |
| 1503 | case C4IW_QP_STATE_ERROR: |
| 1504 | if (attrs->next_state != C4IW_QP_STATE_IDLE) { |
| 1505 | ret = -EINVAL; |
| 1506 | goto out; |
| 1507 | } |
| 1508 | if (!t4_sq_empty(&qhp->wq) || !t4_rq_empty(&qhp->wq)) { |
| 1509 | ret = -EINVAL; |
| 1510 | goto out; |
| 1511 | } |
Steve Wise | 2f5b48c | 2010-09-10 11:15:36 -0500 | [diff] [blame] | 1512 | set_state(qhp, C4IW_QP_STATE_IDLE); |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1513 | break; |
| 1514 | case C4IW_QP_STATE_TERMINATE: |
| 1515 | if (!internal) { |
| 1516 | ret = -EINVAL; |
| 1517 | goto out; |
| 1518 | } |
| 1519 | goto err; |
| 1520 | break; |
| 1521 | default: |
| 1522 | printk(KERN_ERR "%s in a bad state %d\n", |
| 1523 | __func__, qhp->attr.state); |
| 1524 | ret = -EINVAL; |
| 1525 | goto err; |
| 1526 | break; |
| 1527 | } |
| 1528 | goto out; |
| 1529 | err: |
| 1530 | PDBG("%s disassociating ep %p qpid 0x%x\n", __func__, qhp->ep, |
| 1531 | qhp->wq.sq.qid); |
| 1532 | |
| 1533 | /* disassociate the LLP connection */ |
| 1534 | qhp->attr.llp_stream_handle = NULL; |
Steve Wise | af93fb5 | 2010-09-10 11:14:48 -0500 | [diff] [blame] | 1535 | if (!ep) |
| 1536 | ep = qhp->ep; |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1537 | qhp->ep = NULL; |
Steve Wise | 2f5b48c | 2010-09-10 11:15:36 -0500 | [diff] [blame] | 1538 | set_state(qhp, C4IW_QP_STATE_ERROR); |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1539 | free = 1; |
Vipul Pandya | 91e9c071 | 2013-01-07 13:11:51 +0000 | [diff] [blame] | 1540 | abort = 1; |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1541 | BUG_ON(!ep); |
Steve Wise | 2f5b48c | 2010-09-10 11:15:36 -0500 | [diff] [blame] | 1542 | flush_qp(qhp); |
Steve Wise | 5b341808 | 2014-11-21 09:36:36 -0600 | [diff] [blame] | 1543 | wake_up(&qhp->wait); |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1544 | out: |
Steve Wise | 2f5b48c | 2010-09-10 11:15:36 -0500 | [diff] [blame] | 1545 | mutex_unlock(&qhp->mutex); |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1546 | |
| 1547 | if (terminate) |
Roland Dreier | be4c9ba | 2010-05-05 14:45:40 -0700 | [diff] [blame] | 1548 | post_terminate(qhp, NULL, internal ? GFP_ATOMIC : GFP_KERNEL); |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1549 | |
| 1550 | /* |
| 1551 | * If disconnect is 1, then we need to initiate a disconnect |
| 1552 | * on the EP. This can be a normal close (RTS->CLOSING) or |
| 1553 | * an abnormal close (RTS/CLOSING->ERROR). |
| 1554 | */ |
| 1555 | if (disconnect) { |
Roland Dreier | be4c9ba | 2010-05-05 14:45:40 -0700 | [diff] [blame] | 1556 | c4iw_ep_disconnect(ep, abort, internal ? GFP_ATOMIC : |
| 1557 | GFP_KERNEL); |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1558 | c4iw_put_ep(&ep->com); |
| 1559 | } |
| 1560 | |
| 1561 | /* |
| 1562 | * If free is 1, then we've disassociated the EP from the QP |
| 1563 | * and we need to dereference the EP. |
| 1564 | */ |
| 1565 | if (free) |
| 1566 | c4iw_put_ep(&ep->com); |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1567 | PDBG("%s exit state %d\n", __func__, qhp->attr.state); |
| 1568 | return ret; |
| 1569 | } |
| 1570 | |
| 1571 | int c4iw_destroy_qp(struct ib_qp *ib_qp) |
| 1572 | { |
| 1573 | struct c4iw_dev *rhp; |
| 1574 | struct c4iw_qp *qhp; |
| 1575 | struct c4iw_qp_attributes attrs; |
| 1576 | struct c4iw_ucontext *ucontext; |
| 1577 | |
| 1578 | qhp = to_c4iw_qp(ib_qp); |
| 1579 | rhp = qhp->rhp; |
| 1580 | |
| 1581 | attrs.next_state = C4IW_QP_STATE_ERROR; |
Kumar Sanghvi | d2fe99e | 2011-09-25 20:17:44 +0530 | [diff] [blame] | 1582 | if (qhp->attr.state == C4IW_QP_STATE_TERMINATE) |
| 1583 | c4iw_modify_qp(rhp, qhp, C4IW_QP_ATTR_NEXT_STATE, &attrs, 1); |
| 1584 | else |
| 1585 | c4iw_modify_qp(rhp, qhp, C4IW_QP_ATTR_NEXT_STATE, &attrs, 0); |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1586 | wait_event(qhp->wait, !qhp->ep); |
| 1587 | |
Steve Wise | 05eb238 | 2014-03-14 21:52:08 +0530 | [diff] [blame] | 1588 | remove_handle(rhp, &rhp->qpidr, qhp->wq.sq.qid); |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1589 | atomic_dec(&qhp->refcnt); |
| 1590 | wait_event(qhp->wait, !atomic_read(&qhp->refcnt)); |
| 1591 | |
Steve Wise | 05eb238 | 2014-03-14 21:52:08 +0530 | [diff] [blame] | 1592 | spin_lock_irq(&rhp->lock); |
| 1593 | if (!list_empty(&qhp->db_fc_entry)) |
| 1594 | list_del_init(&qhp->db_fc_entry); |
| 1595 | spin_unlock_irq(&rhp->lock); |
Hariprasad Shenai | 4c2c576 | 2014-07-14 21:34:52 +0530 | [diff] [blame] | 1596 | free_ird(rhp, qhp->attr.max_ird); |
Steve Wise | 05eb238 | 2014-03-14 21:52:08 +0530 | [diff] [blame] | 1597 | |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1598 | ucontext = ib_qp->uobject ? |
| 1599 | to_c4iw_ucontext(ib_qp->uobject->context) : NULL; |
| 1600 | destroy_qp(&rhp->rdev, &qhp->wq, |
| 1601 | ucontext ? &ucontext->uctx : &rhp->rdev.uctx); |
| 1602 | |
| 1603 | PDBG("%s ib_qp %p qpid 0x%0x\n", __func__, ib_qp, qhp->wq.sq.qid); |
| 1604 | kfree(qhp); |
| 1605 | return 0; |
| 1606 | } |
| 1607 | |
| 1608 | struct ib_qp *c4iw_create_qp(struct ib_pd *pd, struct ib_qp_init_attr *attrs, |
| 1609 | struct ib_udata *udata) |
| 1610 | { |
| 1611 | struct c4iw_dev *rhp; |
| 1612 | struct c4iw_qp *qhp; |
| 1613 | struct c4iw_pd *php; |
| 1614 | struct c4iw_cq *schp; |
| 1615 | struct c4iw_cq *rchp; |
| 1616 | struct c4iw_create_qp_resp uresp; |
Dan Carpenter | ff1706f | 2013-10-19 12:14:12 +0300 | [diff] [blame] | 1617 | unsigned int sqsize, rqsize; |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1618 | struct c4iw_ucontext *ucontext; |
| 1619 | int ret; |
Steve Wise | c6d7b26 | 2010-09-13 11:23:57 -0500 | [diff] [blame] | 1620 | struct c4iw_mm_entry *mm1, *mm2, *mm3, *mm4, *mm5 = NULL; |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1621 | |
| 1622 | PDBG("%s ib_pd %p\n", __func__, pd); |
| 1623 | |
| 1624 | if (attrs->qp_type != IB_QPT_RC) |
| 1625 | return ERR_PTR(-EINVAL); |
| 1626 | |
| 1627 | php = to_c4iw_pd(pd); |
| 1628 | rhp = php->rhp; |
| 1629 | schp = get_chp(rhp, ((struct c4iw_cq *)attrs->send_cq)->cq.cqid); |
| 1630 | rchp = get_chp(rhp, ((struct c4iw_cq *)attrs->recv_cq)->cq.cqid); |
| 1631 | if (!schp || !rchp) |
| 1632 | return ERR_PTR(-EINVAL); |
| 1633 | |
| 1634 | if (attrs->cap.max_inline_data > T4_MAX_SEND_INLINE) |
| 1635 | return ERR_PTR(-EINVAL); |
| 1636 | |
Hariprasad Shenai | 66eb19a | 2014-07-21 20:55:15 +0530 | [diff] [blame] | 1637 | if (attrs->cap.max_recv_wr > rhp->rdev.hw_queue.t4_max_rq_size) |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1638 | return ERR_PTR(-E2BIG); |
Hariprasad Shenai | 66eb19a | 2014-07-21 20:55:15 +0530 | [diff] [blame] | 1639 | rqsize = attrs->cap.max_recv_wr + 1; |
| 1640 | if (rqsize < 8) |
| 1641 | rqsize = 8; |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1642 | |
Hariprasad Shenai | 66eb19a | 2014-07-21 20:55:15 +0530 | [diff] [blame] | 1643 | if (attrs->cap.max_send_wr > rhp->rdev.hw_queue.t4_max_sq_size) |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1644 | return ERR_PTR(-E2BIG); |
Hariprasad Shenai | 66eb19a | 2014-07-21 20:55:15 +0530 | [diff] [blame] | 1645 | sqsize = attrs->cap.max_send_wr + 1; |
| 1646 | if (sqsize < 8) |
| 1647 | sqsize = 8; |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1648 | |
| 1649 | ucontext = pd->uobject ? to_c4iw_ucontext(pd->uobject->context) : NULL; |
| 1650 | |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1651 | qhp = kzalloc(sizeof(*qhp), GFP_KERNEL); |
| 1652 | if (!qhp) |
| 1653 | return ERR_PTR(-ENOMEM); |
| 1654 | qhp->wq.sq.size = sqsize; |
Hariprasad Shenai | 66eb19a | 2014-07-21 20:55:15 +0530 | [diff] [blame] | 1655 | qhp->wq.sq.memsize = |
| 1656 | (sqsize + rhp->rdev.hw_queue.t4_eq_status_entries) * |
| 1657 | sizeof(*qhp->wq.sq.queue) + 16 * sizeof(__be64); |
Steve Wise | 1cf24dc | 2013-08-06 21:04:35 +0530 | [diff] [blame] | 1658 | qhp->wq.sq.flush_cidx = -1; |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1659 | qhp->wq.rq.size = rqsize; |
Hariprasad Shenai | 66eb19a | 2014-07-21 20:55:15 +0530 | [diff] [blame] | 1660 | qhp->wq.rq.memsize = |
| 1661 | (rqsize + rhp->rdev.hw_queue.t4_eq_status_entries) * |
| 1662 | sizeof(*qhp->wq.rq.queue); |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1663 | |
| 1664 | if (ucontext) { |
| 1665 | qhp->wq.sq.memsize = roundup(qhp->wq.sq.memsize, PAGE_SIZE); |
| 1666 | qhp->wq.rq.memsize = roundup(qhp->wq.rq.memsize, PAGE_SIZE); |
| 1667 | } |
| 1668 | |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1669 | ret = create_qp(&rhp->rdev, &qhp->wq, &schp->cq, &rchp->cq, |
| 1670 | ucontext ? &ucontext->uctx : &rhp->rdev.uctx); |
| 1671 | if (ret) |
| 1672 | goto err1; |
| 1673 | |
| 1674 | attrs->cap.max_recv_wr = rqsize - 1; |
| 1675 | attrs->cap.max_send_wr = sqsize - 1; |
| 1676 | attrs->cap.max_inline_data = T4_MAX_SEND_INLINE; |
| 1677 | |
| 1678 | qhp->rhp = rhp; |
| 1679 | qhp->attr.pd = php->pdid; |
| 1680 | qhp->attr.scq = ((struct c4iw_cq *) attrs->send_cq)->cq.cqid; |
| 1681 | qhp->attr.rcq = ((struct c4iw_cq *) attrs->recv_cq)->cq.cqid; |
| 1682 | qhp->attr.sq_num_entries = attrs->cap.max_send_wr; |
| 1683 | qhp->attr.rq_num_entries = attrs->cap.max_recv_wr; |
| 1684 | qhp->attr.sq_max_sges = attrs->cap.max_send_sge; |
| 1685 | qhp->attr.sq_max_sges_rdma_write = attrs->cap.max_send_sge; |
| 1686 | qhp->attr.rq_max_sges = attrs->cap.max_recv_sge; |
| 1687 | qhp->attr.state = C4IW_QP_STATE_IDLE; |
| 1688 | qhp->attr.next_state = C4IW_QP_STATE_IDLE; |
| 1689 | qhp->attr.enable_rdma_read = 1; |
| 1690 | qhp->attr.enable_rdma_write = 1; |
| 1691 | qhp->attr.enable_bind = 1; |
Hariprasad Shenai | 4c2c576 | 2014-07-14 21:34:52 +0530 | [diff] [blame] | 1692 | qhp->attr.max_ord = 0; |
| 1693 | qhp->attr.max_ird = 0; |
Steve Wise | ba32de9 | 2014-03-19 17:44:43 +0530 | [diff] [blame] | 1694 | qhp->sq_sig_all = attrs->sq_sig_type == IB_SIGNAL_ALL_WR; |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1695 | spin_lock_init(&qhp->lock); |
Steve Wise | 2f5b48c | 2010-09-10 11:15:36 -0500 | [diff] [blame] | 1696 | mutex_init(&qhp->mutex); |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1697 | init_waitqueue_head(&qhp->wait); |
| 1698 | atomic_set(&qhp->refcnt, 1); |
| 1699 | |
Steve Wise | 05eb238 | 2014-03-14 21:52:08 +0530 | [diff] [blame] | 1700 | ret = insert_handle(rhp, &rhp->qpidr, qhp, qhp->wq.sq.qid); |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1701 | if (ret) |
| 1702 | goto err2; |
| 1703 | |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1704 | if (udata) { |
| 1705 | mm1 = kmalloc(sizeof *mm1, GFP_KERNEL); |
| 1706 | if (!mm1) { |
| 1707 | ret = -ENOMEM; |
Steve Wise | 30a6a62 | 2010-05-20 16:58:21 -0500 | [diff] [blame] | 1708 | goto err3; |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1709 | } |
| 1710 | mm2 = kmalloc(sizeof *mm2, GFP_KERNEL); |
| 1711 | if (!mm2) { |
| 1712 | ret = -ENOMEM; |
Steve Wise | 30a6a62 | 2010-05-20 16:58:21 -0500 | [diff] [blame] | 1713 | goto err4; |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1714 | } |
| 1715 | mm3 = kmalloc(sizeof *mm3, GFP_KERNEL); |
| 1716 | if (!mm3) { |
| 1717 | ret = -ENOMEM; |
Steve Wise | 30a6a62 | 2010-05-20 16:58:21 -0500 | [diff] [blame] | 1718 | goto err5; |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1719 | } |
| 1720 | mm4 = kmalloc(sizeof *mm4, GFP_KERNEL); |
| 1721 | if (!mm4) { |
| 1722 | ret = -ENOMEM; |
Steve Wise | 30a6a62 | 2010-05-20 16:58:21 -0500 | [diff] [blame] | 1723 | goto err6; |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1724 | } |
Steve Wise | c6d7b26 | 2010-09-13 11:23:57 -0500 | [diff] [blame] | 1725 | if (t4_sq_onchip(&qhp->wq.sq)) { |
| 1726 | mm5 = kmalloc(sizeof *mm5, GFP_KERNEL); |
| 1727 | if (!mm5) { |
| 1728 | ret = -ENOMEM; |
| 1729 | goto err7; |
| 1730 | } |
| 1731 | uresp.flags = C4IW_QPF_ONCHIP; |
| 1732 | } else |
| 1733 | uresp.flags = 0; |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1734 | uresp.qid_mask = rhp->rdev.qpmask; |
| 1735 | uresp.sqid = qhp->wq.sq.qid; |
| 1736 | uresp.sq_size = qhp->wq.sq.size; |
| 1737 | uresp.sq_memsize = qhp->wq.sq.memsize; |
| 1738 | uresp.rqid = qhp->wq.rq.qid; |
| 1739 | uresp.rq_size = qhp->wq.rq.size; |
| 1740 | uresp.rq_memsize = qhp->wq.rq.memsize; |
| 1741 | spin_lock(&ucontext->mmap_lock); |
Steve Wise | c6d7b26 | 2010-09-13 11:23:57 -0500 | [diff] [blame] | 1742 | if (mm5) { |
| 1743 | uresp.ma_sync_key = ucontext->key; |
| 1744 | ucontext->key += PAGE_SIZE; |
Dan Carpenter | ae1fe07 | 2013-07-25 19:48:32 +0300 | [diff] [blame] | 1745 | } else { |
| 1746 | uresp.ma_sync_key = 0; |
Steve Wise | c6d7b26 | 2010-09-13 11:23:57 -0500 | [diff] [blame] | 1747 | } |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1748 | uresp.sq_key = ucontext->key; |
| 1749 | ucontext->key += PAGE_SIZE; |
| 1750 | uresp.rq_key = ucontext->key; |
| 1751 | ucontext->key += PAGE_SIZE; |
| 1752 | uresp.sq_db_gts_key = ucontext->key; |
| 1753 | ucontext->key += PAGE_SIZE; |
| 1754 | uresp.rq_db_gts_key = ucontext->key; |
| 1755 | ucontext->key += PAGE_SIZE; |
| 1756 | spin_unlock(&ucontext->mmap_lock); |
| 1757 | ret = ib_copy_to_udata(udata, &uresp, sizeof uresp); |
| 1758 | if (ret) |
Steve Wise | c6d7b26 | 2010-09-13 11:23:57 -0500 | [diff] [blame] | 1759 | goto err8; |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1760 | mm1->key = uresp.sq_key; |
Steve Wise | c6d7b26 | 2010-09-13 11:23:57 -0500 | [diff] [blame] | 1761 | mm1->addr = qhp->wq.sq.phys_addr; |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1762 | mm1->len = PAGE_ALIGN(qhp->wq.sq.memsize); |
| 1763 | insert_mmap(ucontext, mm1); |
| 1764 | mm2->key = uresp.rq_key; |
| 1765 | mm2->addr = virt_to_phys(qhp->wq.rq.queue); |
| 1766 | mm2->len = PAGE_ALIGN(qhp->wq.rq.memsize); |
| 1767 | insert_mmap(ucontext, mm2); |
| 1768 | mm3->key = uresp.sq_db_gts_key; |
Steve Wise | fa658a9 | 2014-04-09 09:38:25 -0500 | [diff] [blame] | 1769 | mm3->addr = (__force unsigned long) qhp->wq.sq.udb; |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1770 | mm3->len = PAGE_SIZE; |
| 1771 | insert_mmap(ucontext, mm3); |
| 1772 | mm4->key = uresp.rq_db_gts_key; |
Steve Wise | fa658a9 | 2014-04-09 09:38:25 -0500 | [diff] [blame] | 1773 | mm4->addr = (__force unsigned long) qhp->wq.rq.udb; |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1774 | mm4->len = PAGE_SIZE; |
| 1775 | insert_mmap(ucontext, mm4); |
Steve Wise | c6d7b26 | 2010-09-13 11:23:57 -0500 | [diff] [blame] | 1776 | if (mm5) { |
| 1777 | mm5->key = uresp.ma_sync_key; |
| 1778 | mm5->addr = (pci_resource_start(rhp->rdev.lldi.pdev, 0) |
Hariprasad Shenai | a56c66e | 2015-01-16 09:24:47 +0530 | [diff] [blame] | 1779 | + PCIE_MA_SYNC_A) & PAGE_MASK; |
Steve Wise | c6d7b26 | 2010-09-13 11:23:57 -0500 | [diff] [blame] | 1780 | mm5->len = PAGE_SIZE; |
| 1781 | insert_mmap(ucontext, mm5); |
| 1782 | } |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1783 | } |
| 1784 | qhp->ibqp.qp_num = qhp->wq.sq.qid; |
| 1785 | init_timer(&(qhp->timer)); |
Steve Wise | 05eb238 | 2014-03-14 21:52:08 +0530 | [diff] [blame] | 1786 | INIT_LIST_HEAD(&qhp->db_fc_entry); |
Hariprasad Shenai | 66eb19a | 2014-07-21 20:55:15 +0530 | [diff] [blame] | 1787 | PDBG("%s sq id %u size %u memsize %zu num_entries %u " |
| 1788 | "rq id %u size %u memsize %zu num_entries %u\n", __func__, |
| 1789 | qhp->wq.sq.qid, qhp->wq.sq.size, qhp->wq.sq.memsize, |
| 1790 | attrs->cap.max_send_wr, qhp->wq.rq.qid, qhp->wq.rq.size, |
| 1791 | qhp->wq.rq.memsize, attrs->cap.max_recv_wr); |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1792 | return &qhp->ibqp; |
Steve Wise | c6d7b26 | 2010-09-13 11:23:57 -0500 | [diff] [blame] | 1793 | err8: |
| 1794 | kfree(mm5); |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1795 | err7: |
Steve Wise | 30a6a62 | 2010-05-20 16:58:21 -0500 | [diff] [blame] | 1796 | kfree(mm4); |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1797 | err6: |
Steve Wise | 30a6a62 | 2010-05-20 16:58:21 -0500 | [diff] [blame] | 1798 | kfree(mm3); |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1799 | err5: |
Steve Wise | 30a6a62 | 2010-05-20 16:58:21 -0500 | [diff] [blame] | 1800 | kfree(mm2); |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1801 | err4: |
Steve Wise | 30a6a62 | 2010-05-20 16:58:21 -0500 | [diff] [blame] | 1802 | kfree(mm1); |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1803 | err3: |
| 1804 | remove_handle(rhp, &rhp->qpidr, qhp->wq.sq.qid); |
| 1805 | err2: |
| 1806 | destroy_qp(&rhp->rdev, &qhp->wq, |
| 1807 | ucontext ? &ucontext->uctx : &rhp->rdev.uctx); |
| 1808 | err1: |
| 1809 | kfree(qhp); |
| 1810 | return ERR_PTR(ret); |
| 1811 | } |
| 1812 | |
| 1813 | int c4iw_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr, |
| 1814 | int attr_mask, struct ib_udata *udata) |
| 1815 | { |
| 1816 | struct c4iw_dev *rhp; |
| 1817 | struct c4iw_qp *qhp; |
| 1818 | enum c4iw_qp_attr_mask mask = 0; |
| 1819 | struct c4iw_qp_attributes attrs; |
| 1820 | |
| 1821 | PDBG("%s ib_qp %p\n", __func__, ibqp); |
| 1822 | |
| 1823 | /* iwarp does not support the RTR state */ |
| 1824 | if ((attr_mask & IB_QP_STATE) && (attr->qp_state == IB_QPS_RTR)) |
| 1825 | attr_mask &= ~IB_QP_STATE; |
| 1826 | |
| 1827 | /* Make sure we still have something left to do */ |
| 1828 | if (!attr_mask) |
| 1829 | return 0; |
| 1830 | |
| 1831 | memset(&attrs, 0, sizeof attrs); |
| 1832 | qhp = to_c4iw_qp(ibqp); |
| 1833 | rhp = qhp->rhp; |
| 1834 | |
| 1835 | attrs.next_state = c4iw_convert_state(attr->qp_state); |
| 1836 | attrs.enable_rdma_read = (attr->qp_access_flags & |
| 1837 | IB_ACCESS_REMOTE_READ) ? 1 : 0; |
| 1838 | attrs.enable_rdma_write = (attr->qp_access_flags & |
| 1839 | IB_ACCESS_REMOTE_WRITE) ? 1 : 0; |
| 1840 | attrs.enable_bind = (attr->qp_access_flags & IB_ACCESS_MW_BIND) ? 1 : 0; |
| 1841 | |
| 1842 | |
| 1843 | mask |= (attr_mask & IB_QP_STATE) ? C4IW_QP_ATTR_NEXT_STATE : 0; |
| 1844 | mask |= (attr_mask & IB_QP_ACCESS_FLAGS) ? |
| 1845 | (C4IW_QP_ATTR_ENABLE_RDMA_READ | |
| 1846 | C4IW_QP_ATTR_ENABLE_RDMA_WRITE | |
| 1847 | C4IW_QP_ATTR_ENABLE_RDMA_BIND) : 0; |
| 1848 | |
Vipul Pandya | 2c97478 | 2012-05-18 15:29:28 +0530 | [diff] [blame] | 1849 | /* |
| 1850 | * Use SQ_PSN and RQ_PSN to pass in IDX_INC values for |
| 1851 | * ringing the queue db when we're in DB_FULL mode. |
Steve Wise | c2f9da9 | 2014-04-24 14:32:04 -0500 | [diff] [blame] | 1852 | * Only allow this on T4 devices. |
Vipul Pandya | 2c97478 | 2012-05-18 15:29:28 +0530 | [diff] [blame] | 1853 | */ |
| 1854 | attrs.sq_db_inc = attr->sq_psn; |
| 1855 | attrs.rq_db_inc = attr->rq_psn; |
| 1856 | mask |= (attr_mask & IB_QP_SQ_PSN) ? C4IW_QP_ATTR_SQ_DB : 0; |
| 1857 | mask |= (attr_mask & IB_QP_RQ_PSN) ? C4IW_QP_ATTR_RQ_DB : 0; |
Steve Wise | c2f9da9 | 2014-04-24 14:32:04 -0500 | [diff] [blame] | 1858 | if (is_t5(to_c4iw_qp(ibqp)->rhp->rdev.lldi.adapter_type) && |
| 1859 | (mask & (C4IW_QP_ATTR_SQ_DB|C4IW_QP_ATTR_RQ_DB))) |
| 1860 | return -EINVAL; |
Vipul Pandya | 2c97478 | 2012-05-18 15:29:28 +0530 | [diff] [blame] | 1861 | |
Steve Wise | cfdda9d | 2010-04-21 15:30:06 -0700 | [diff] [blame] | 1862 | return c4iw_modify_qp(rhp, qhp, mask, &attrs, 0); |
| 1863 | } |
| 1864 | |
| 1865 | struct ib_qp *c4iw_get_qp(struct ib_device *dev, int qpn) |
| 1866 | { |
| 1867 | PDBG("%s ib_dev %p qpn 0x%x\n", __func__, dev, qpn); |
| 1868 | return (struct ib_qp *)get_qhp(to_c4iw_dev(dev), qpn); |
| 1869 | } |
Vipul Pandya | 67bbc05 | 2012-05-18 15:29:33 +0530 | [diff] [blame] | 1870 | |
| 1871 | int c4iw_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr, |
| 1872 | int attr_mask, struct ib_qp_init_attr *init_attr) |
| 1873 | { |
| 1874 | struct c4iw_qp *qhp = to_c4iw_qp(ibqp); |
| 1875 | |
| 1876 | memset(attr, 0, sizeof *attr); |
| 1877 | memset(init_attr, 0, sizeof *init_attr); |
| 1878 | attr->qp_state = to_ib_qp_state(qhp->attr.state); |
Hariprasad Shenai | 3e5c02c | 2014-07-21 20:55:14 +0530 | [diff] [blame] | 1879 | init_attr->cap.max_send_wr = qhp->attr.sq_num_entries; |
| 1880 | init_attr->cap.max_recv_wr = qhp->attr.rq_num_entries; |
| 1881 | init_attr->cap.max_send_sge = qhp->attr.sq_max_sges; |
| 1882 | init_attr->cap.max_recv_sge = qhp->attr.sq_max_sges; |
| 1883 | init_attr->cap.max_inline_data = T4_MAX_SEND_INLINE; |
| 1884 | init_attr->sq_sig_type = qhp->sq_sig_all ? IB_SIGNAL_ALL_WR : 0; |
Vipul Pandya | 67bbc05 | 2012-05-18 15:29:33 +0530 | [diff] [blame] | 1885 | return 0; |
| 1886 | } |