blob: 8e6ada75c4284ab78c0e3deb7dbf7468e1254766 [file] [log] [blame]
Lokesh Vutla11e21912013-12-19 18:03:38 +05301/*
2 * Copyright (C) 2013 Texas Instruments Incorporated - http://www.ti.com/
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 */
8
9/* AM437x GP EVM */
10
11/dts-v1/;
12
13#include "am4372.dtsi"
14#include <dt-bindings/pinctrl/am43xx.h>
Sourav Poddarc540b472013-12-19 18:03:39 +053015#include <dt-bindings/pwm/pwm.h>
Sourav Poddar51724db2013-12-19 18:03:41 +053016#include <dt-bindings/gpio/gpio.h>
Lokesh Vutla11e21912013-12-19 18:03:38 +053017
18/ {
19 model = "TI AM437x GP EVM";
20 compatible = "ti,am437x-gp-evm","ti,am4372","ti,am43";
Sourav Poddarc540b472013-12-19 18:03:39 +053021
Sathya Prakash M R0bacb522014-03-24 16:31:56 +053022 aliases {
23 display0 = &lcd0;
Eyal Reizerb6bbf592015-05-04 15:24:24 +030024 serial3 = &uart3;
Sathya Prakash M R0bacb522014-03-24 16:31:56 +053025 };
26
Peter Ujfalusi390810a2015-07-02 17:06:25 +030027 evm_v3_3d: fixedregulator-v3_3d {
Balaji T K506be3f2014-03-03 20:20:18 +053028 compatible = "regulator-fixed";
Peter Ujfalusi390810a2015-07-02 17:06:25 +030029 regulator-name = "evm_v3_3d";
Balaji T K506be3f2014-03-03 20:20:18 +053030 regulator-min-microvolt = <3300000>;
31 regulator-max-microvolt = <3300000>;
32 enable-active-high;
33 };
34
Dave Gerlachb2873bf2014-05-05 14:58:28 -050035 vtt_fixed: fixedregulator-vtt {
36 compatible = "regulator-fixed";
37 regulator-name = "vtt_fixed";
38 regulator-min-microvolt = <1500000>;
39 regulator-max-microvolt = <1500000>;
40 regulator-always-on;
41 regulator-boot-on;
42 enable-active-high;
43 gpio = <&gpio5 7 GPIO_ACTIVE_HIGH>;
44 };
45
Eyal Reizerb6bbf592015-05-04 15:24:24 +030046 vmmcwl_fixed: fixedregulator-mmcwl {
47 compatible = "regulator-fixed";
48 regulator-name = "vmmcwl_fixed";
49 regulator-min-microvolt = <1800000>;
50 regulator-max-microvolt = <1800000>;
51 gpio = <&gpio1 20 GPIO_ACTIVE_HIGH>;
52 enable-active-high;
53 };
54
Sourav Poddarc540b472013-12-19 18:03:39 +053055 backlight {
56 compatible = "pwm-backlight";
57 pwms = <&ecap0 0 50000 PWM_POLARITY_INVERTED>;
58 brightness-levels = <0 51 53 56 62 75 101 152 255>;
59 default-brightness-level = <8>;
60 };
Sourav Poddar51724db2013-12-19 18:03:41 +053061
62 matrix_keypad: matrix_keypad@0 {
63 compatible = "gpio-matrix-keypad";
64 debounce-delay-ms = <5>;
65 col-scan-delay-us = <2>;
66
67 row-gpios = <&gpio3 21 GPIO_ACTIVE_HIGH /* Bank3, pin21 */
68 &gpio4 3 GPIO_ACTIVE_HIGH /* Bank4, pin3 */
69 &gpio4 2 GPIO_ACTIVE_HIGH>; /* Bank4, pin2 */
70
71 col-gpios = <&gpio3 19 GPIO_ACTIVE_HIGH /* Bank3, pin19 */
72 &gpio3 20 GPIO_ACTIVE_HIGH>; /* Bank3, pin20 */
73
74 linux,keymap = <0x00000201 /* P1 */
75 0x00010202 /* P2 */
76 0x01000067 /* UP */
77 0x0101006a /* RIGHT */
78 0x02000069 /* LEFT */
79 0x0201006c>; /* DOWN */
80 };
Sathya Prakash M R0bacb522014-03-24 16:31:56 +053081
82 lcd0: display {
83 compatible = "osddisplays,osd057T0559-34ts", "panel-dpi";
84 label = "lcd";
85
Sathya Prakash M R0bacb522014-03-24 16:31:56 +053086 panel-timing {
87 clock-frequency = <33000000>;
88 hactive = <800>;
89 vactive = <480>;
90 hfront-porch = <210>;
91 hback-porch = <16>;
92 hsync-len = <30>;
93 vback-porch = <10>;
94 vfront-porch = <22>;
95 vsync-len = <13>;
96 hsync-active = <0>;
97 vsync-active = <0>;
98 de-active = <1>;
99 pixelclk-active = <1>;
100 };
101
102 port {
103 lcd_in: endpoint {
104 remote-endpoint = <&dpi_out>;
105 };
106 };
107 };
Lad, Prabhakar3aa59202015-03-12 23:38:21 +0000108
109 /* fixed 12MHz oscillator */
110 refclk: oscillator {
111 #clock-cells = <0>;
112 compatible = "fixed-clock";
113 clock-frequency = <12000000>;
114 };
115
Peter Ujfalusicf9a4852015-07-02 17:06:28 +0300116 sound0: sound@0 {
117 compatible = "simple-audio-card";
118 simple-audio-card,name = "AM437x-GP-EVM";
119 simple-audio-card,widgets =
120 "Headphone", "Headphone Jack",
121 "Line", "Line In";
122 simple-audio-card,routing =
123 "Headphone Jack", "HPLOUT",
124 "Headphone Jack", "HPROUT",
125 "LINE1L", "Line In",
126 "LINE1R", "Line In";
127 simple-audio-card,format = "dsp_b";
128 simple-audio-card,bitclock-master = <&sound0_master>;
129 simple-audio-card,frame-master = <&sound0_master>;
130 simple-audio-card,bitclock-inversion;
131
132 simple-audio-card,cpu {
133 sound-dai = <&mcasp1>;
134 system-clock-frequency = <12000000>;
135 };
136
137 sound0_master: simple-audio-card,codec {
138 sound-dai = <&tlv320aic3106>;
139 system-clock-frequency = <12000000>;
140 };
141 };
Lokesh Vutla11e21912013-12-19 18:03:38 +0530142};
143
144&am43xx_pinmux {
Eyal Reizerb6bbf592015-05-04 15:24:24 +0300145 pinctrl-names = "default", "sleep";
146 pinctrl-0 = <&wlan_pins_default>;
147 pinctrl-1 = <&wlan_pins_sleep>;
148
Lokesh Vutla11e21912013-12-19 18:03:38 +0530149 i2c0_pins: i2c0_pins {
150 pinctrl-single,pins = <
151 0x188 (PIN_INPUT_PULLUP | SLEWCTRL_FAST | MUX_MODE0) /* i2c0_sda.i2c0_sda */
152 0x18c (PIN_INPUT_PULLUP | SLEWCTRL_FAST | MUX_MODE0) /* i2c0_scl.i2c0_scl */
153 >;
154 };
155
156 i2c1_pins: i2c1_pins {
157 pinctrl-single,pins = <
158 0x15c (PIN_INPUT_PULLUP | SLEWCTRL_FAST | MUX_MODE2) /* spi0_cs0.i2c1_scl */
159 0x158 (PIN_INPUT_PULLUP | SLEWCTRL_FAST | MUX_MODE2) /* spi0_d1.i2c1_sda */
160 >;
161 };
Sourav Poddarc540b472013-12-19 18:03:39 +0530162
Balaji T K506be3f2014-03-03 20:20:18 +0530163 mmc1_pins: pinmux_mmc1_pins {
164 pinctrl-single,pins = <
165 0x160 (PIN_INPUT | MUX_MODE7) /* spi0_cs1.gpio0_6 */
166 >;
167 };
168
Sourav Poddarc540b472013-12-19 18:03:39 +0530169 ecap0_pins: backlight_pins {
170 pinctrl-single,pins = <
171 0x164 MUX_MODE0 /* eCAP0_in_PWM0_out.eCAP0_in_PWM0_out MODE0 */
172 >;
173 };
Sekhar Nori0ebc1e22014-04-30 15:43:25 +0300174
175 pixcir_ts_pins: pixcir_ts_pins {
176 pinctrl-single,pins = <
177 0x264 (PIN_INPUT_PULLUP | MUX_MODE7) /* spi2_d0.gpio3_22 */
178 >;
179 };
Mugunthan V N7b25bab2014-05-13 14:14:31 +0530180
181 cpsw_default: cpsw_default {
182 pinctrl-single,pins = <
183 /* Slave 1 */
184 0x114 (PIN_OUTPUT_PULLDOWN | MUX_MODE2) /* mii1_txen.rgmii1_txen */
185 0x118 (PIN_INPUT_PULLDOWN | MUX_MODE2) /* mii1_rxdv.rgmii1_rxctl */
186 0x11c (PIN_OUTPUT_PULLDOWN | MUX_MODE2) /* mii1_txd1.rgmii1_txd3 */
187 0x120 (PIN_OUTPUT_PULLDOWN | MUX_MODE2) /* mii1_txd0.rgmii1_txd2 */
188 0x124 (PIN_OUTPUT_PULLDOWN | MUX_MODE2) /* mii1_txd1.rgmii1_txd1 */
189 0x128 (PIN_OUTPUT_PULLDOWN | MUX_MODE2) /* mii1_txd0.rgmii1_txd0 */
190 0x12c (PIN_OUTPUT_PULLDOWN | MUX_MODE2) /* mii1_txclk.rmii1_tclk */
191 0x130 (PIN_INPUT_PULLDOWN | MUX_MODE2) /* mii1_rxclk.rmii1_rclk */
192 0x134 (PIN_INPUT_PULLDOWN | MUX_MODE2) /* mii1_rxd1.rgmii1_rxd3 */
193 0x138 (PIN_INPUT_PULLDOWN | MUX_MODE2) /* mii1_rxd0.rgmii1_rxd2 */
194 0x13c (PIN_INPUT_PULLDOWN | MUX_MODE2) /* mii1_rxd1.rgmii1_rxd1 */
195 0x140 (PIN_INPUT_PULLDOWN | MUX_MODE2) /* mii1_rxd0.rgmii1_rxd0 */
196 >;
197 };
198
199 cpsw_sleep: cpsw_sleep {
200 pinctrl-single,pins = <
201 /* Slave 1 reset value */
202 0x114 (PIN_INPUT_PULLDOWN | MUX_MODE7)
203 0x118 (PIN_INPUT_PULLDOWN | MUX_MODE7)
204 0x11c (PIN_INPUT_PULLDOWN | MUX_MODE7)
205 0x120 (PIN_INPUT_PULLDOWN | MUX_MODE7)
206 0x124 (PIN_INPUT_PULLDOWN | MUX_MODE7)
207 0x128 (PIN_INPUT_PULLDOWN | MUX_MODE7)
208 0x12c (PIN_INPUT_PULLDOWN | MUX_MODE7)
209 0x130 (PIN_INPUT_PULLDOWN | MUX_MODE7)
210 0x134 (PIN_INPUT_PULLDOWN | MUX_MODE7)
211 0x138 (PIN_INPUT_PULLDOWN | MUX_MODE7)
212 0x13c (PIN_INPUT_PULLDOWN | MUX_MODE7)
213 0x140 (PIN_INPUT_PULLDOWN | MUX_MODE7)
214 >;
215 };
216
217 davinci_mdio_default: davinci_mdio_default {
218 pinctrl-single,pins = <
219 /* MDIO */
220 0x148 (PIN_INPUT_PULLUP | SLEWCTRL_FAST | MUX_MODE0) /* mdio_data.mdio_data */
221 0x14c (PIN_OUTPUT_PULLUP | MUX_MODE0) /* mdio_clk.mdio_clk */
222 >;
223 };
224
225 davinci_mdio_sleep: davinci_mdio_sleep {
226 pinctrl-single,pins = <
227 /* MDIO reset value */
228 0x148 (PIN_INPUT_PULLDOWN | MUX_MODE7)
229 0x14c (PIN_INPUT_PULLDOWN | MUX_MODE7)
230 >;
231 };
Pekon Gupta99ffa642014-05-19 14:45:46 +0530232
233 nand_flash_x8: nand_flash_x8 {
234 pinctrl-single,pins = <
235 0x26c(PIN_OUTPUT_PULLDOWN | MUX_MODE7) /* spi2_cs0.gpio/eMMCorNANDsel */
236 0x0 (PIN_INPUT | MUX_MODE0) /* gpmc_ad0.gpmc_ad0 */
237 0x4 (PIN_INPUT | MUX_MODE0) /* gpmc_ad1.gpmc_ad1 */
238 0x8 (PIN_INPUT | MUX_MODE0) /* gpmc_ad2.gpmc_ad2 */
239 0xc (PIN_INPUT | MUX_MODE0) /* gpmc_ad3.gpmc_ad3 */
240 0x10 (PIN_INPUT | MUX_MODE0) /* gpmc_ad4.gpmc_ad4 */
241 0x14 (PIN_INPUT | MUX_MODE0) /* gpmc_ad5.gpmc_ad5 */
242 0x18 (PIN_INPUT | MUX_MODE0) /* gpmc_ad6.gpmc_ad6 */
243 0x1c (PIN_INPUT | MUX_MODE0) /* gpmc_ad7.gpmc_ad7 */
244 0x70 (PIN_INPUT_PULLUP | MUX_MODE0) /* gpmc_wait0.gpmc_wait0 */
245 0x74 (PIN_OUTPUT_PULLUP | MUX_MODE7) /* gpmc_wpn.gpmc_wpn */
246 0x7c (PIN_OUTPUT | MUX_MODE0) /* gpmc_csn0.gpmc_csn0 */
247 0x90 (PIN_OUTPUT | MUX_MODE0) /* gpmc_advn_ale.gpmc_advn_ale */
248 0x94 (PIN_OUTPUT | MUX_MODE0) /* gpmc_oen_ren.gpmc_oen_ren */
249 0x98 (PIN_OUTPUT | MUX_MODE0) /* gpmc_wen.gpmc_wen */
250 0x9c (PIN_OUTPUT | MUX_MODE0) /* gpmc_be0n_cle.gpmc_be0n_cle */
251 >;
252 };
Sathya Prakash M R0bacb522014-03-24 16:31:56 +0530253
254 dss_pins: dss_pins {
255 pinctrl-single,pins = <
256 0x020 (PIN_OUTPUT_PULLUP | MUX_MODE1) /*gpmc ad 8 -> DSS DATA 23 */
257 0x024 (PIN_OUTPUT_PULLUP | MUX_MODE1)
258 0x028 (PIN_OUTPUT_PULLUP | MUX_MODE1)
259 0x02c (PIN_OUTPUT_PULLUP | MUX_MODE1)
260 0x030 (PIN_OUTPUT_PULLUP | MUX_MODE1)
261 0x034 (PIN_OUTPUT_PULLUP | MUX_MODE1)
262 0x038 (PIN_OUTPUT_PULLUP | MUX_MODE1)
263 0x03c (PIN_OUTPUT_PULLUP | MUX_MODE1) /*gpmc ad 15 -> DSS DATA 16 */
264 0x0a0 (PIN_OUTPUT_PULLUP | MUX_MODE0) /* DSS DATA 0 */
265 0x0a4 (PIN_OUTPUT_PULLUP | MUX_MODE0)
266 0x0a8 (PIN_OUTPUT_PULLUP | MUX_MODE0)
267 0x0ac (PIN_OUTPUT_PULLUP | MUX_MODE0)
268 0x0b0 (PIN_OUTPUT_PULLUP | MUX_MODE0)
269 0x0b4 (PIN_OUTPUT_PULLUP | MUX_MODE0)
270 0x0b8 (PIN_OUTPUT_PULLUP | MUX_MODE0)
271 0x0bc (PIN_OUTPUT_PULLUP | MUX_MODE0)
272 0x0c0 (PIN_OUTPUT_PULLUP | MUX_MODE0)
273 0x0c4 (PIN_OUTPUT_PULLUP | MUX_MODE0)
274 0x0c8 (PIN_OUTPUT_PULLUP | MUX_MODE0)
275 0x0cc (PIN_OUTPUT_PULLUP | MUX_MODE0)
276 0x0d0 (PIN_OUTPUT_PULLUP | MUX_MODE0)
277 0x0d4 (PIN_OUTPUT_PULLUP | MUX_MODE0)
278 0x0d8 (PIN_OUTPUT_PULLUP | MUX_MODE0)
279 0x0dc (PIN_OUTPUT_PULLUP | MUX_MODE0) /* DSS DATA 15 */
280 0x0e0 (PIN_OUTPUT_PULLUP | MUX_MODE0) /* DSS VSYNC */
281 0x0e4 (PIN_OUTPUT_PULLUP | MUX_MODE0) /* DSS HSYNC */
282 0x0e8 (PIN_OUTPUT_PULLUP | MUX_MODE0) /* DSS PCLK */
283 0x0ec (PIN_OUTPUT_PULLUP | MUX_MODE0) /* DSS AC BIAS EN */
284
285 >;
286 };
287
Peter Ujfalusi593113e2015-07-02 17:06:24 +0300288 display_mux_pins: display_mux_pins {
Sathya Prakash M R0bacb522014-03-24 16:31:56 +0530289 pinctrl-single,pins = <
290 /* GPIO 5_8 to select LCD / HDMI */
291 0x238 (PIN_OUTPUT_PULLUP | MUX_MODE7)
292 >;
293 };
Mugunthan V N4b1ce232014-07-18 11:29:11 +0530294
295 dcan0_default: dcan0_default_pins {
296 pinctrl-single,pins = <
297 0x178 (PIN_OUTPUT | MUX_MODE2) /* uart1_ctsn.d_can0_tx */
298 0x17c (PIN_INPUT_PULLUP | MUX_MODE2) /* uart1_rtsn.d_can0_rx */
299 >;
300 };
301
302 dcan1_default: dcan1_default_pins {
303 pinctrl-single,pins = <
304 0x180 (PIN_OUTPUT | MUX_MODE2) /* uart1_rxd.d_can1_tx */
305 0x184 (PIN_INPUT_PULLUP | MUX_MODE2) /* uart1_txd.d_can1_rx */
306 >;
307 };
Benoit Parrotc788a7f2014-12-18 21:54:14 +0530308
309 vpfe0_pins_default: vpfe0_pins_default {
310 pinctrl-single,pins = <
311 0x1B0 (PIN_INPUT_PULLUP | MUX_MODE0) /* cam0_hd mode 0*/
312 0x1B4 (PIN_INPUT_PULLUP | MUX_MODE0) /* cam0_vd mode 0*/
313 0x1C0 (PIN_INPUT_PULLUP | MUX_MODE0) /* cam0_pclk mode 0*/
314 0x1C4 (PIN_INPUT_PULLUP | MUX_MODE0) /* cam0_data8 mode 0*/
315 0x1C8 (PIN_INPUT_PULLUP | MUX_MODE0) /* cam0_data9 mode 0*/
316 0x208 (PIN_INPUT_PULLUP | MUX_MODE0) /* cam0_data0 mode 0*/
317 0x20C (PIN_INPUT_PULLUP | MUX_MODE0) /* cam0_data1 mode 0*/
318 0x210 (PIN_INPUT_PULLUP | MUX_MODE0) /* cam0_data2 mode 0*/
319 0x214 (PIN_INPUT_PULLUP | MUX_MODE0) /* cam0_data3 mode 0*/
320 0x218 (PIN_INPUT_PULLUP | MUX_MODE0) /* cam0_data4 mode 0*/
321 0x21C (PIN_INPUT_PULLUP | MUX_MODE0) /* cam0_data5 mode 0*/
322 0x220 (PIN_INPUT_PULLUP | MUX_MODE0) /* cam0_data6 mode 0*/
323 0x224 (PIN_INPUT_PULLUP | MUX_MODE0) /* cam0_data7 mode 0*/
324 >;
325 };
326
327 vpfe0_pins_sleep: vpfe0_pins_sleep {
328 pinctrl-single,pins = <
329 0x1B0 (DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7) /* cam0_hd mode 0*/
330 0x1B4 (DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7) /* cam0_vd mode 0*/
331 0x1C0 (DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7) /* cam0_pclk mode 0*/
332 0x1C4 (DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7) /* cam0_data8 mode 0*/
333 0x1C8 (DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7) /* cam0_data9 mode 0*/
334 0x208 (DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7) /* cam0_data0 mode 0*/
335 0x20C (DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7) /* cam0_data1 mode 0*/
336 0x210 (DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7) /* cam0_data2 mode 0*/
337 0x214 (DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7) /* cam0_data3 mode 0*/
338 0x218 (DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7) /* cam0_data4 mode 0*/
339 0x21C (DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7) /* cam0_data5 mode 0*/
340 0x220 (DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7) /* cam0_data6 mode 0*/
341 0x224 (DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7) /* cam0_data7 mode 0*/
342 >;
343 };
344
345 vpfe1_pins_default: vpfe1_pins_default {
346 pinctrl-single,pins = <
347 0x1CC (PIN_INPUT_PULLUP | MUX_MODE0) /* cam1_data9 mode 0*/
348 0x1D0 (PIN_INPUT_PULLUP | MUX_MODE0) /* cam1_data8 mode 0*/
349 0x1D4 (PIN_INPUT_PULLUP | MUX_MODE0) /* cam1_hd mode 0*/
350 0x1D8 (PIN_INPUT_PULLUP | MUX_MODE0) /* cam1_vd mode 0*/
351 0x1DC (PIN_INPUT_PULLUP | MUX_MODE0) /* cam1_pclk mode 0*/
352 0x1E8 (PIN_INPUT_PULLUP | MUX_MODE0) /* cam1_data0 mode 0*/
353 0x1EC (PIN_INPUT_PULLUP | MUX_MODE0) /* cam1_data1 mode 0*/
354 0x1F0 (PIN_INPUT_PULLUP | MUX_MODE0) /* cam1_data2 mode 0*/
355 0x1F4 (PIN_INPUT_PULLUP | MUX_MODE0) /* cam1_data3 mode 0*/
356 0x1F8 (PIN_INPUT_PULLUP | MUX_MODE0) /* cam1_data4 mode 0*/
357 0x1FC (PIN_INPUT_PULLUP | MUX_MODE0) /* cam1_data5 mode 0*/
358 0x200 (PIN_INPUT_PULLUP | MUX_MODE0) /* cam1_data6 mode 0*/
359 0x204 (PIN_INPUT_PULLUP | MUX_MODE0) /* cam1_data7 mode 0*/
360 >;
361 };
362
363 vpfe1_pins_sleep: vpfe1_pins_sleep {
364 pinctrl-single,pins = <
365 0x1CC (DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7) /* cam1_data9 mode 0*/
366 0x1D0 (DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7) /* cam1_data8 mode 0*/
367 0x1D4 (DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7) /* cam1_hd mode 0*/
368 0x1D8 (DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7) /* cam1_vd mode 0*/
369 0x1DC (DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7) /* cam1_pclk mode 0*/
370 0x1E8 (DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7) /* cam1_data0 mode 0*/
371 0x1EC (DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7) /* cam1_data1 mode 0*/
372 0x1F0 (DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7) /* cam1_data2 mode 0*/
373 0x1F4 (DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7) /* cam1_data3 mode 0*/
374 0x1F8 (DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7) /* cam1_data4 mode 0*/
375 0x1FC (DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7) /* cam1_data5 mode 0*/
376 0x200 (DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7) /* cam1_data6 mode 0*/
377 0x204 (DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7) /* cam1_data7 mode 0*/
378 >;
379 };
Eyal Reizerb6bbf592015-05-04 15:24:24 +0300380
381 mmc3_pins_default: pinmux_mmc3_pins_default {
382 pinctrl-single,pins = <
383 0x8c (PIN_INPUT_PULLUP | MUX_MODE3) /* gpmc_clk.mmc2_clk */
384 0x88 (PIN_INPUT_PULLUP | MUX_MODE3) /* gpmc_csn3.mmc2_cmd */
385 0x44 (PIN_INPUT_PULLUP | MUX_MODE3) /* gpmc_a1.mmc2_dat0 */
386 0x48 (PIN_INPUT_PULLUP | MUX_MODE3) /* gpmc_a2.mmc2_dat1 */
387 0x4c (PIN_INPUT_PULLUP | MUX_MODE3) /* gpmc_a3.mmc2_dat2 */
388 0x78 (PIN_INPUT_PULLUP | MUX_MODE3) /* gpmc_be1n.mmc2_dat3 */
389 >;
390 };
391
392 mmc3_pins_sleep: pinmux_mmc3_pins_sleep {
393 pinctrl-single,pins = <
394 0x8c (PIN_INPUT_PULLDOWN | MUX_MODE7) /* gpmc_clk.mmc2_clk */
395 0x88 (PIN_INPUT_PULLDOWN | MUX_MODE7) /* gpmc_csn3.mmc2_cmd */
396 0x44 (PIN_INPUT_PULLDOWN | MUX_MODE7) /* gpmc_a1.mmc2_dat0 */
397 0x48 (PIN_INPUT_PULLDOWN | MUX_MODE7) /* gpmc_a2.mmc2_dat1 */
398 0x4c (PIN_INPUT_PULLDOWN | MUX_MODE7) /* gpmc_a3.mmc2_dat2 */
399 0x78 (PIN_INPUT_PULLDOWN | MUX_MODE7) /* gpmc_be1n.mmc2_dat3 */
400 >;
401 };
402
403 wlan_pins_default: pinmux_wlan_pins_default {
404 pinctrl-single,pins = <
405 0x50 (PIN_OUTPUT_PULLDOWN | MUX_MODE7) /* gpmc_a4.gpio1_20 WL_EN */
406 0x5c (PIN_INPUT | WAKEUP_ENABLE | MUX_MODE7) /* gpmc_a7.gpio1_23 WL_IRQ*/
407 0x40 (PIN_OUTPUT_PULLDOWN | MUX_MODE7) /* gpmc_a0.gpio1_16 BT_EN*/
408 >;
409 };
410
411 wlan_pins_sleep: pinmux_wlan_pins_sleep {
412 pinctrl-single,pins = <
413 0x50 (PIN_OUTPUT_PULLDOWN | MUX_MODE7) /* gpmc_a4.gpio1_20 WL_EN */
414 0x5c (PIN_INPUT | WAKEUP_ENABLE | MUX_MODE7) /* gpmc_a7.gpio1_23 WL_IRQ*/
415 0x40 (PIN_OUTPUT_PULLUP | MUX_MODE7) /* gpmc_a0.gpio1_16 BT_EN*/
416 >;
417 };
418
419 uart3_pins: uart3_pins {
420 pinctrl-single,pins = <
421 0x228 (PIN_INPUT | MUX_MODE0) /* uart3_rxd.uart3_rxd */
422 0x22c (PIN_OUTPUT_PULLDOWN | MUX_MODE0) /* uart3_txd.uart3_txd */
423 0x230 (PIN_INPUT_PULLUP | MUX_MODE0) /* uart3_ctsn.uart3_ctsn */
424 0x234 (PIN_OUTPUT_PULLDOWN | MUX_MODE0) /* uart3_rtsn.uart3_rtsn */
425 >;
426 };
Peter Ujfalusid3d92af2015-07-02 17:06:27 +0300427
428 mcasp1_pins: mcasp1_pins {
429 pinctrl-single,pins = <
430 0x108 (PIN_OUTPUT_PULLDOWN | MUX_MODE4) /* mii1_col.mcasp1_axr2 */
431 0x10c (PIN_INPUT_PULLDOWN | MUX_MODE4) /* mii1_crs.mcasp1_aclkx */
432 0x110 (PIN_INPUT_PULLDOWN | MUX_MODE4) /* mii1_rxerr.mcasp1_fsx */
433 0x144 (PIN_INPUT_PULLDOWN | MUX_MODE4) /* rmii1_ref_clk.mcasp1_axr3 */
434 >;
435 };
436
437 mcasp1_sleep_pins: mcasp1_sleep_pins {
438 pinctrl-single,pins = <
439 0x108 (PIN_INPUT_PULLDOWN | MUX_MODE7)
440 0x10c (PIN_INPUT_PULLDOWN | MUX_MODE7)
441 0x110 (PIN_INPUT_PULLDOWN | MUX_MODE7)
442 0x144 (PIN_INPUT_PULLDOWN | MUX_MODE7)
443 >;
444 };
Lokesh Vutla11e21912013-12-19 18:03:38 +0530445};
446
447&i2c0 {
Keerthy1fc98142014-07-09 11:06:31 +0530448 status = "okay";
449 pinctrl-names = "default";
450 pinctrl-0 = <&i2c0_pins>;
Nishanth Menon93166412014-09-03 13:46:21 -0500451 clock-frequency = <100000>;
Keerthy0e2da5e2014-07-09 11:06:32 +0530452
453 tps65218: tps65218@24 {
454 reg = <0x24>;
455 compatible = "ti,tps65218";
456 interrupts = <GIC_SPI 7 IRQ_TYPE_NONE>; /* NMIn */
Keerthy0e2da5e2014-07-09 11:06:32 +0530457 interrupt-controller;
458 #interrupt-cells = <2>;
459
460 dcdc1: regulator-dcdc1 {
461 compatible = "ti,tps65218-dcdc1";
462 regulator-name = "vdd_core";
463 regulator-min-microvolt = <912000>;
464 regulator-max-microvolt = <1144000>;
465 regulator-boot-on;
466 regulator-always-on;
467 };
468
469 dcdc2: regulator-dcdc2 {
470 compatible = "ti,tps65218-dcdc2";
471 regulator-name = "vdd_mpu";
472 regulator-min-microvolt = <912000>;
473 regulator-max-microvolt = <1378000>;
474 regulator-boot-on;
475 regulator-always-on;
476 };
477
478 dcdc3: regulator-dcdc3 {
479 compatible = "ti,tps65218-dcdc3";
480 regulator-name = "vdcdc3";
Keerthy3015ddb2014-11-06 16:20:03 +0530481 regulator-min-microvolt = <1500000>;
482 regulator-max-microvolt = <1500000>;
Keerthy0e2da5e2014-07-09 11:06:32 +0530483 regulator-boot-on;
484 regulator-always-on;
485 };
486 dcdc5: regulator-dcdc5 {
487 compatible = "ti,tps65218-dcdc5";
488 regulator-name = "v1_0bat";
489 regulator-min-microvolt = <1000000>;
490 regulator-max-microvolt = <1000000>;
491 };
492
493 dcdc6: regulator-dcdc6 {
494 compatible = "ti,tps65218-dcdc6";
495 regulator-name = "v1_8bat";
496 regulator-min-microvolt = <1800000>;
497 regulator-max-microvolt = <1800000>;
498 };
499
500 ldo1: regulator-ldo1 {
501 compatible = "ti,tps65218-ldo1";
502 regulator-min-microvolt = <1800000>;
503 regulator-max-microvolt = <1800000>;
504 regulator-boot-on;
505 regulator-always-on;
506 };
507 };
Lad, Prabhakar3aa59202015-03-12 23:38:21 +0000508
509 ov2659@30 {
510 compatible = "ovti,ov2659";
511 reg = <0x30>;
512
513 clocks = <&refclk 0>;
514 clock-names = "xvclk";
515
516 port {
517 ov2659_0: endpoint {
518 remote-endpoint = <&vpfe1_ep>;
519 link-frequencies = /bits/ 64 <70000000>;
520 };
521 };
522 };
Lokesh Vutla11e21912013-12-19 18:03:38 +0530523};
524
525&i2c1 {
Keerthy1fc98142014-07-09 11:06:31 +0530526 status = "okay";
527 pinctrl-names = "default";
528 pinctrl-0 = <&i2c1_pins>;
Sekhar Nori0ebc1e22014-04-30 15:43:25 +0300529 pixcir_ts@5c {
530 compatible = "pixcir,pixcir_tangoc";
531 pinctrl-names = "default";
532 pinctrl-0 = <&pixcir_ts_pins>;
533 reg = <0x5c>;
534 interrupt-parent = <&gpio3>;
535 interrupts = <22 0>;
536
537 attb-gpio = <&gpio3 22 GPIO_ACTIVE_HIGH>;
538
Roger Quadrosf0486152014-07-28 10:11:37 -0700539 touchscreen-size-x = <1024>;
540 touchscreen-size-y = <600>;
Sekhar Nori0ebc1e22014-04-30 15:43:25 +0300541 };
Lad, Prabhakar3aa59202015-03-12 23:38:21 +0000542
543 ov2659@30 {
544 compatible = "ovti,ov2659";
545 reg = <0x30>;
546
547 clocks = <&refclk 0>;
548 clock-names = "xvclk";
549
550 port {
551 ov2659_1: endpoint {
552 remote-endpoint = <&vpfe0_ep>;
553 link-frequencies = /bits/ 64 <70000000>;
554 };
555 };
556 };
Peter Ujfalusi6076b152015-07-02 17:06:26 +0300557
558 tlv320aic3106: tlv320aic3106@1b {
Peter Ujfalusicf9a4852015-07-02 17:06:28 +0300559 #sound-dai-cells = <0>;
Peter Ujfalusi6076b152015-07-02 17:06:26 +0300560 compatible = "ti,tlv320aic3106";
561 reg = <0x1b>;
562 status = "okay";
563
564 /* Regulators */
565 IOVDD-supply = <&evm_v3_3d>; /* V3_3D -> <tps63031> EN: V1_8D -> VBAT */
566 AVDD-supply = <&evm_v3_3d>; /* v3_3AUD -> V3_3D -> ... */
567 DRVDD-supply = <&evm_v3_3d>; /* v3_3AUD -> V3_3D -> ... */
568 DVDD-supply = <&ldo1>; /* V1_8D -> LDO1 */
569 };
Lokesh Vutla11e21912013-12-19 18:03:38 +0530570};
Sourav Poddarc540b472013-12-19 18:03:39 +0530571
572&epwmss0 {
573 status = "okay";
574};
575
Vignesh R0f39f7b2014-11-21 15:44:22 +0530576&tscadc {
577 status = "okay";
578
579 adc {
580 ti,adc-channels = <0 1 2 3 4 5 6 7>;
581 };
582};
583
Sourav Poddarc540b472013-12-19 18:03:39 +0530584&ecap0 {
585 status = "okay";
586 pinctrl-names = "default";
587 pinctrl-0 = <&ecap0_pins>;
588};
Sourav Poddard3d46cc2013-12-19 18:03:40 +0530589
Balaji T K506be3f2014-03-03 20:20:18 +0530590&gpio0 {
591 status = "okay";
592};
593
Eyal Reizerb6bbf592015-05-04 15:24:24 +0300594&gpio1 {
595 status = "okay";
596};
597
Sourav Poddard3d46cc2013-12-19 18:03:40 +0530598&gpio3 {
599 status = "okay";
600};
601
602&gpio4 {
603 status = "okay";
604};
Balaji T K506be3f2014-03-03 20:20:18 +0530605
Dave Gerlach1ff3859e2014-03-21 10:50:13 +0530606&gpio5 {
Peter Ujfalusi593113e2015-07-02 17:06:24 +0300607 pinctrl-names = "default";
608 pinctrl-0 = <&display_mux_pins>;
Dave Gerlach1ff3859e2014-03-21 10:50:13 +0530609 status = "okay";
610 ti,no-reset-on-init;
Peter Ujfalusi593113e2015-07-02 17:06:24 +0300611
612 p8 {
613 /*
614 * SelLCDorHDMI selects between display and audio paths:
615 * Low: HDMI display with audio via HDMI
616 * High: LCD display with analog audio via aic3111 codec
617 */
618 gpio-hog;
619 gpios = <8 GPIO_ACTIVE_HIGH>;
620 output-high;
621 line-name = "SelLCDorHDMI";
622 };
Dave Gerlach1ff3859e2014-03-21 10:50:13 +0530623};
624
Balaji T K506be3f2014-03-03 20:20:18 +0530625&mmc1 {
626 status = "okay";
Peter Ujfalusi390810a2015-07-02 17:06:25 +0300627 vmmc-supply = <&evm_v3_3d>;
Balaji T K506be3f2014-03-03 20:20:18 +0530628 bus-width = <4>;
629 pinctrl-names = "default";
630 pinctrl-0 = <&mmc1_pins>;
631 cd-gpios = <&gpio0 6 GPIO_ACTIVE_HIGH>;
632};
George Cherianb5820d32014-03-19 15:40:02 +0530633
Eyal Reizerb6bbf592015-05-04 15:24:24 +0300634&mmc3 {
635 status = "okay";
636 /* these are on the crossbar and are outlined in the
637 xbar-event-map element */
638 dmas = <&edma 30
639 &edma 31>;
640 dma-names = "tx", "rx";
641 vmmc-supply = <&vmmcwl_fixed>;
642 bus-width = <4>;
643 pinctrl-names = "default", "sleep";
644 pinctrl-0 = <&mmc3_pins_default>;
645 pinctrl-1 = <&mmc3_pins_sleep>;
646 cap-power-off-card;
647 keep-power-in-suspend;
648 ti,non-removable;
649
650 #address-cells = <1>;
651 #size-cells = <0>;
652 wlcore: wlcore@0 {
653 compatible = "ti,wl1835";
654 reg = <2>;
655 interrupt-parent = <&gpio1>;
656 interrupts = <23 IRQ_TYPE_LEVEL_HIGH>;
657 };
658};
659
660&edma {
661 ti,edma-xbar-event-map = /bits/ 16 <1 30
662 2 31>;
663};
664
665&uart3 {
666 status = "okay";
667 pinctrl-names = "default";
668 pinctrl-0 = <&uart3_pins>;
669};
670
George Cherianb5820d32014-03-19 15:40:02 +0530671&usb2_phy1 {
672 status = "okay";
673};
674
675&usb1 {
676 dr_mode = "peripheral";
677 status = "okay";
678};
679
680&usb2_phy2 {
681 status = "okay";
682};
683
684&usb2 {
685 dr_mode = "host";
686 status = "okay";
687};
Mugunthan V N7b25bab2014-05-13 14:14:31 +0530688
689&mac {
690 slaves = <1>;
691 pinctrl-names = "default", "sleep";
692 pinctrl-0 = <&cpsw_default>;
693 pinctrl-1 = <&cpsw_sleep>;
694 status = "okay";
695};
696
697&davinci_mdio {
698 pinctrl-names = "default", "sleep";
699 pinctrl-0 = <&davinci_mdio_default>;
700 pinctrl-1 = <&davinci_mdio_sleep>;
701 status = "okay";
702};
703
704&cpsw_emac0 {
705 phy_id = <&davinci_mdio>, <0>;
706 phy-mode = "rgmii";
707};
Pekon Gupta99ffa642014-05-19 14:45:46 +0530708
709&elm {
710 status = "okay";
711};
712
713&gpmc {
714 status = "okay";
715 pinctrl-names = "default";
716 pinctrl-0 = <&nand_flash_x8>;
717 ranges = <0 0 0 0x01000000>; /* minimum GPMC partition = 16MB */
718 nand@0,0 {
719 reg = <0 0 4>; /* device IO registers */
Roger Quadros6b869112014-09-02 16:57:03 +0300720 ti,nand-ecc-opt = "bch16";
Pekon Gupta99ffa642014-05-19 14:45:46 +0530721 ti,elm-id = <&elm>;
722 nand-bus-width = <8>;
723 gpmc,device-width = <1>;
724 gpmc,sync-clk-ps = <0>;
725 gpmc,cs-on-ns = <0>;
726 gpmc,cs-rd-off-ns = <40>;
727 gpmc,cs-wr-off-ns = <40>;
728 gpmc,adv-on-ns = <0>;
729 gpmc,adv-rd-off-ns = <25>;
730 gpmc,adv-wr-off-ns = <25>;
731 gpmc,we-on-ns = <0>;
732 gpmc,we-off-ns = <20>;
733 gpmc,oe-on-ns = <3>;
734 gpmc,oe-off-ns = <30>;
735 gpmc,access-ns = <30>;
736 gpmc,rd-cycle-ns = <40>;
737 gpmc,wr-cycle-ns = <40>;
738 gpmc,wait-pin = <0>;
Pekon Gupta99ffa642014-05-19 14:45:46 +0530739 gpmc,bus-turnaround-ns = <0>;
740 gpmc,cycle2cycle-delay-ns = <0>;
741 gpmc,clk-activation-ns = <0>;
742 gpmc,wait-monitoring-ns = <0>;
743 gpmc,wr-access-ns = <40>;
744 gpmc,wr-data-mux-bus-ns = <0>;
745 /* MTD partition table */
746 /* All SPL-* partitions are sized to minimal length
747 * which can be independently programmable. For
748 * NAND flash this is equal to size of erase-block */
749 #address-cells = <1>;
750 #size-cells = <1>;
751 partition@0 {
752 label = "NAND.SPL";
753 reg = <0x00000000 0x00040000>;
754 };
755 partition@1 {
756 label = "NAND.SPL.backup1";
757 reg = <0x00040000 0x00040000>;
758 };
759 partition@2 {
760 label = "NAND.SPL.backup2";
761 reg = <0x00080000 0x00040000>;
762 };
763 partition@3 {
764 label = "NAND.SPL.backup3";
765 reg = <0x000c0000 0x00040000>;
766 };
767 partition@4 {
768 label = "NAND.u-boot-spl-os";
769 reg = <0x00100000 0x00080000>;
770 };
771 partition@5 {
772 label = "NAND.u-boot";
773 reg = <0x00180000 0x00100000>;
774 };
775 partition@6 {
776 label = "NAND.u-boot-env";
777 reg = <0x00280000 0x00040000>;
778 };
779 partition@7 {
780 label = "NAND.u-boot-env.backup1";
781 reg = <0x002c0000 0x00040000>;
782 };
783 partition@8 {
784 label = "NAND.kernel";
785 reg = <0x00300000 0x00700000>;
786 };
787 partition@9 {
788 label = "NAND.file-system";
789 reg = <0x00a00000 0x1f600000>;
790 };
791 };
792};
Sathya Prakash M R0bacb522014-03-24 16:31:56 +0530793
794&dss {
795 status = "ok";
796
797 pinctrl-names = "default";
798 pinctrl-0 = <&dss_pins>;
799
800 port {
801 dpi_out: endpoint@0 {
802 remote-endpoint = <&lcd_in>;
803 data-lines = <24>;
804 };
805 };
806};
Mugunthan V N4b1ce232014-07-18 11:29:11 +0530807
808&dcan0 {
809 pinctrl-names = "default";
810 pinctrl-0 = <&dcan0_default>;
811 status = "okay";
812};
813
814&dcan1 {
815 pinctrl-names = "default";
816 pinctrl-0 = <&dcan1_default>;
817 status = "okay";
818};
Benoit Parrotc788a7f2014-12-18 21:54:14 +0530819
820&vpfe0 {
821 status = "okay";
822 pinctrl-names = "default", "sleep";
823 pinctrl-0 = <&vpfe0_pins_default>;
824 pinctrl-1 = <&vpfe0_pins_sleep>;
825
826 port {
827 vpfe0_ep: endpoint {
Lad, Prabhakar3aa59202015-03-12 23:38:21 +0000828 remote-endpoint = <&ov2659_1>;
Benoit Parrotc788a7f2014-12-18 21:54:14 +0530829 ti,am437x-vpfe-interface = <0>;
830 bus-width = <8>;
831 hsync-active = <0>;
832 vsync-active = <0>;
833 };
834 };
835};
836
837&vpfe1 {
838 status = "okay";
839 pinctrl-names = "default", "sleep";
840 pinctrl-0 = <&vpfe1_pins_default>;
841 pinctrl-1 = <&vpfe1_pins_sleep>;
842
843 port {
844 vpfe1_ep: endpoint {
Lad, Prabhakar3aa59202015-03-12 23:38:21 +0000845 remote-endpoint = <&ov2659_0>;
Benoit Parrotc788a7f2014-12-18 21:54:14 +0530846 ti,am437x-vpfe-interface = <0>;
847 bus-width = <8>;
848 hsync-active = <0>;
849 vsync-active = <0>;
850 };
851 };
852};
Peter Ujfalusid3d92af2015-07-02 17:06:27 +0300853
854&mcasp1 {
Peter Ujfalusicf9a4852015-07-02 17:06:28 +0300855 #sound-dai-cells = <0>;
Peter Ujfalusid3d92af2015-07-02 17:06:27 +0300856 pinctrl-names = "default", "sleep";
857 pinctrl-0 = <&mcasp1_pins>;
858 pinctrl-1 = <&mcasp1_sleep_pins>;
859
860 status = "okay";
861
862 op-mode = <0>; /* MCASP_IIS_MODE */
863 tdm-slots = <2>;
864 /* 4 serializers */
865 serial-dir = < /* 0: INACTIVE, 1: TX, 2: RX */
866 0 0 1 2
867 >;
868 tx-num-evt = <32>;
869 rx-num-evt = <32>;
870};