blob: 979c445f8096bc6cb5ad07766c2b7f12c2d94cc0 [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 * Christian König
28 */
29#include <linux/seq_file.h>
30#include <linux/slab.h>
31#include <drm/drmP.h>
32#include <drm/amdgpu_drm.h>
33#include "amdgpu.h"
34#include "atom.h"
35
36/*
37 * IB
38 * IBs (Indirect Buffers) and areas of GPU accessible memory where
39 * commands are stored. You can put a pointer to the IB in the
40 * command ring and the hw will fetch the commands from the IB
41 * and execute them. Generally userspace acceleration drivers
42 * produce command buffers which are send to the kernel and
43 * put in IBs for execution by the requested ring.
44 */
45static int amdgpu_debugfs_sa_init(struct amdgpu_device *adev);
46
47/**
48 * amdgpu_ib_get - request an IB (Indirect Buffer)
49 *
50 * @ring: ring index the IB is associated with
51 * @size: requested IB size
52 * @ib: IB object returned
53 *
54 * Request an IB (all asics). IBs are allocated using the
55 * suballocator.
56 * Returns 0 on success, error on failure.
57 */
Christian Königb07c60c2016-01-31 12:29:04 +010058int amdgpu_ib_get(struct amdgpu_device *adev, struct amdgpu_vm *vm,
Alex Deucherd38ceaf2015-04-20 16:55:21 -040059 unsigned size, struct amdgpu_ib *ib)
60{
Alex Deucherd38ceaf2015-04-20 16:55:21 -040061 int r;
62
63 if (size) {
Junwei Zhangbbf0b342015-09-06 14:00:46 +080064 r = amdgpu_sa_bo_new(&adev->ring_tmp_bo,
Alex Deucherd38ceaf2015-04-20 16:55:21 -040065 &ib->sa_bo, size, 256);
66 if (r) {
67 dev_err(adev->dev, "failed to get a new IB (%d)\n", r);
68 return r;
69 }
70
71 ib->ptr = amdgpu_sa_bo_cpu_addr(ib->sa_bo);
72
73 if (!vm)
74 ib->gpu_addr = amdgpu_sa_bo_gpu_addr(ib->sa_bo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -040075 }
76
Alex Deucherd38ceaf2015-04-20 16:55:21 -040077 ib->vm = vm;
Christian König4ff37a82016-02-26 16:18:26 +010078 ib->vm_id = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040079
80 return 0;
81}
82
83/**
84 * amdgpu_ib_free - free an IB (Indirect Buffer)
85 *
86 * @adev: amdgpu_device pointer
87 * @ib: IB object to free
88 *
89 * Free an IB (all asics).
90 */
91void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib)
92{
Christian König364beb22016-02-16 17:39:39 +010093 amdgpu_sa_bo_free(adev, &ib->sa_bo, ib->fence);
94 fence_put(ib->fence);
Alex Deucherd38ceaf2015-04-20 16:55:21 -040095}
96
97/**
98 * amdgpu_ib_schedule - schedule an IB (Indirect Buffer) on the ring
99 *
100 * @adev: amdgpu_device pointer
101 * @num_ibs: number of IBs to schedule
102 * @ibs: IB objects to schedule
Christian Königec72b802016-02-01 11:56:35 +0100103 * @f: fence created during this submission
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400104 *
105 * Schedule an IB on the associated ring (all asics).
106 * Returns 0 on success, error on failure.
107 *
108 * On SI, there are two parallel engines fed from the primary ring,
109 * the CE (Constant Engine) and the DE (Drawing Engine). Since
110 * resource descriptors have moved to memory, the CE allows you to
111 * prime the caches while the DE is updating register state so that
112 * the resource descriptors will be already in cache when the draw is
113 * processed. To accomplish this, the userspace driver submits two
114 * IBs, one for the CE and one for the DE. If there is a CE IB (called
115 * a CONST_IB), it will be put on the ring prior to the DE IB. Prior
116 * to SI there was just a DE IB.
117 */
Christian Königb07c60c2016-01-31 12:29:04 +0100118int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned num_ibs,
Christian König336d1f52016-02-16 10:57:10 +0100119 struct amdgpu_ib *ibs, struct fence *last_vm_update,
Christian Königec72b802016-02-01 11:56:35 +0100120 struct fence **f)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400121{
Christian Königb07c60c2016-01-31 12:29:04 +0100122 struct amdgpu_device *adev = ring->adev;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400123 struct amdgpu_ib *ib = &ibs[0];
Christian König3cb485f2015-05-11 15:34:59 +0200124 struct amdgpu_ctx *ctx, *old_ctx;
Christian Königd919ad42015-05-11 14:32:17 +0200125 struct amdgpu_vm *vm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400126 unsigned i;
127 int r = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400128
129 if (num_ibs == 0)
130 return -EINVAL;
131
Christian König3cb485f2015-05-11 15:34:59 +0200132 ctx = ibs->ctx;
Christian Königd919ad42015-05-11 14:32:17 +0200133 vm = ibs->vm;
134
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400135 if (!ring->ready) {
136 dev_err(adev->dev, "couldn't schedule ib\n");
137 return -EINVAL;
138 }
Chunming Zhoube86c602016-01-15 11:12:42 +0800139
Christian König4ff37a82016-02-26 16:18:26 +0100140 if (vm && !ibs->vm_id) {
Christian König8d0a7ce2015-11-03 20:58:50 +0100141 dev_err(adev->dev, "VM IB without ID\n");
142 return -EINVAL;
143 }
144
Christian König867d0512016-02-03 15:12:58 +0100145 r = amdgpu_ring_alloc(ring, 256 * num_ibs);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400146 if (r) {
147 dev_err(adev->dev, "scheduling IB failed (%d).\n", r);
148 return r;
149 }
150
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400151 if (vm) {
152 /* do context switch */
Christian König4ff37a82016-02-26 16:18:26 +0100153 amdgpu_vm_flush(ring, ib->vm_id, ib->vm_pd_addr);
monk.liue722b712015-07-17 17:10:09 +0800154
155 if (ring->funcs->emit_gds_switch)
Christian König4ff37a82016-02-26 16:18:26 +0100156 amdgpu_ring_emit_gds_switch(ring, ib->vm_id,
monk.liue722b712015-07-17 17:10:09 +0800157 ib->gds_base, ib->gds_size,
158 ib->gws_base, ib->gws_size,
159 ib->oa_base, ib->oa_size);
160
161 if (ring->funcs->emit_hdp_flush)
162 amdgpu_ring_emit_hdp_flush(ring);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400163 }
164
Christian König3cb485f2015-05-11 15:34:59 +0200165 old_ctx = ring->current_ctx;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400166 for (i = 0; i < num_ibs; ++i) {
167 ib = &ibs[i];
168
Christian Königb07c60c2016-01-31 12:29:04 +0100169 if (ib->ctx != ctx || ib->vm != vm) {
Christian König3cb485f2015-05-11 15:34:59 +0200170 ring->current_ctx = old_ctx;
Christian Königa27de352016-01-21 11:28:53 +0100171 amdgpu_ring_undo(ring);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400172 return -EINVAL;
173 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400174 amdgpu_ring_emit_ib(ring, ib);
Christian König3cb485f2015-05-11 15:34:59 +0200175 ring->current_ctx = ctx;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400176 }
177
Chunming Zhou11afbde2016-03-03 11:38:48 +0800178 if (vm) {
179 if (ring->funcs->emit_hdp_invalidate)
180 amdgpu_ring_emit_hdp_invalidate(ring);
181 }
182
Christian König336d1f52016-02-16 10:57:10 +0100183 r = amdgpu_fence_emit(ring, &ib->fence);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400184 if (r) {
185 dev_err(adev->dev, "failed to emit fence (%d)\n", r);
Christian König3cb485f2015-05-11 15:34:59 +0200186 ring->current_ctx = old_ctx;
Christian Königa27de352016-01-21 11:28:53 +0100187 amdgpu_ring_undo(ring);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400188 return r;
189 }
190
191 /* wrap the last IB with fence */
192 if (ib->user) {
193 uint64_t addr = amdgpu_bo_gpu_offset(ib->user->bo);
194 addr += ib->user->offset;
Christian König5430a3f2015-07-21 18:02:21 +0200195 amdgpu_ring_emit_fence(ring, addr, ib->sequence,
Chunming Zhou890ee232015-06-01 14:35:03 +0800196 AMDGPU_FENCE_FLAG_64BIT);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400197 }
198
Christian Königec72b802016-02-01 11:56:35 +0100199 if (f)
Christian König364beb22016-02-16 17:39:39 +0100200 *f = fence_get(ib->fence);
Christian Königec72b802016-02-01 11:56:35 +0100201
Christian Königa27de352016-01-21 11:28:53 +0100202 amdgpu_ring_commit(ring);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400203 return 0;
204}
205
206/**
207 * amdgpu_ib_pool_init - Init the IB (Indirect Buffer) pool
208 *
209 * @adev: amdgpu_device pointer
210 *
211 * Initialize the suballocator to manage a pool of memory
212 * for use as IBs (all asics).
213 * Returns 0 on success, error on failure.
214 */
215int amdgpu_ib_pool_init(struct amdgpu_device *adev)
216{
217 int r;
218
219 if (adev->ib_pool_ready) {
220 return 0;
221 }
222 r = amdgpu_sa_bo_manager_init(adev, &adev->ring_tmp_bo,
223 AMDGPU_IB_POOL_SIZE*64*1024,
224 AMDGPU_GPU_PAGE_SIZE,
225 AMDGPU_GEM_DOMAIN_GTT);
226 if (r) {
227 return r;
228 }
229
230 r = amdgpu_sa_bo_manager_start(adev, &adev->ring_tmp_bo);
231 if (r) {
232 return r;
233 }
234
235 adev->ib_pool_ready = true;
236 if (amdgpu_debugfs_sa_init(adev)) {
237 dev_err(adev->dev, "failed to register debugfs file for SA\n");
238 }
239 return 0;
240}
241
242/**
243 * amdgpu_ib_pool_fini - Free the IB (Indirect Buffer) pool
244 *
245 * @adev: amdgpu_device pointer
246 *
247 * Tear down the suballocator managing the pool of memory
248 * for use as IBs (all asics).
249 */
250void amdgpu_ib_pool_fini(struct amdgpu_device *adev)
251{
252 if (adev->ib_pool_ready) {
253 amdgpu_sa_bo_manager_suspend(adev, &adev->ring_tmp_bo);
254 amdgpu_sa_bo_manager_fini(adev, &adev->ring_tmp_bo);
255 adev->ib_pool_ready = false;
256 }
257}
258
259/**
260 * amdgpu_ib_ring_tests - test IBs on the rings
261 *
262 * @adev: amdgpu_device pointer
263 *
264 * Test an IB (Indirect Buffer) on each ring.
265 * If the test fails, disable the ring.
266 * Returns 0 on success, error if the primary GFX ring
267 * IB test fails.
268 */
269int amdgpu_ib_ring_tests(struct amdgpu_device *adev)
270{
271 unsigned i;
272 int r;
273
274 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
275 struct amdgpu_ring *ring = adev->rings[i];
276
277 if (!ring || !ring->ready)
278 continue;
279
280 r = amdgpu_ring_test_ib(ring);
281 if (r) {
282 ring->ready = false;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400283
284 if (ring == &adev->gfx.gfx_ring[0]) {
285 /* oh, oh, that's really bad */
286 DRM_ERROR("amdgpu: failed testing IB on GFX ring (%d).\n", r);
287 adev->accel_working = false;
288 return r;
289
290 } else {
291 /* still not good, but we can live with it */
292 DRM_ERROR("amdgpu: failed testing IB on ring %d (%d).\n", i, r);
293 }
294 }
295 }
296 return 0;
297}
298
299/*
300 * Debugfs info
301 */
302#if defined(CONFIG_DEBUG_FS)
303
304static int amdgpu_debugfs_sa_info(struct seq_file *m, void *data)
305{
306 struct drm_info_node *node = (struct drm_info_node *) m->private;
307 struct drm_device *dev = node->minor->dev;
308 struct amdgpu_device *adev = dev->dev_private;
309
310 amdgpu_sa_bo_dump_debug_info(&adev->ring_tmp_bo, m);
311
312 return 0;
313
314}
315
316static struct drm_info_list amdgpu_debugfs_sa_list[] = {
317 {"amdgpu_sa_info", &amdgpu_debugfs_sa_info, 0, NULL},
318};
319
320#endif
321
322static int amdgpu_debugfs_sa_init(struct amdgpu_device *adev)
323{
324#if defined(CONFIG_DEBUG_FS)
325 return amdgpu_debugfs_add_files(adev, amdgpu_debugfs_sa_list, 1);
326#else
327 return 0;
328#endif
329}