blob: a9d0bde16443f7d7884ef538e20fb864d63c0f7a [file] [log] [blame]
Chris Wilson05235c52016-07-20 09:21:08 +01001/*
2 * Copyright © 2008-2015 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 */
24
Chris Wilsonfa545cb2016-08-04 07:52:35 +010025#include <linux/prefetch.h>
Chris Wilsonb52992c2016-10-28 13:58:24 +010026#include <linux/dma-fence-array.h>
Ingo Molnare6017572017-02-01 16:36:40 +010027#include <linux/sched.h>
28#include <linux/sched/clock.h>
Ingo Molnarf361bf42017-02-03 23:47:37 +010029#include <linux/sched/signal.h>
Chris Wilsonfa545cb2016-08-04 07:52:35 +010030
Chris Wilson05235c52016-07-20 09:21:08 +010031#include "i915_drv.h"
32
Chris Wilsonf54d1862016-10-25 13:00:45 +010033static const char *i915_fence_get_driver_name(struct dma_fence *fence)
Chris Wilson04769652016-07-20 09:21:11 +010034{
35 return "i915";
36}
37
Chris Wilsonf54d1862016-10-25 13:00:45 +010038static const char *i915_fence_get_timeline_name(struct dma_fence *fence)
Chris Wilson04769652016-07-20 09:21:11 +010039{
Chris Wilsone61e0f52018-02-21 09:56:36 +000040 /*
41 * The timeline struct (as part of the ppgtt underneath a context)
Chris Wilson05506b52017-03-30 12:16:14 +010042 * may be freed when the request is no longer in use by the GPU.
43 * We could extend the life of a context to beyond that of all
44 * fences, possibly keeping the hw resource around indefinitely,
45 * or we just give them a false name. Since
46 * dma_fence_ops.get_timeline_name is a debug feature, the occasional
47 * lie seems justifiable.
48 */
49 if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &fence->flags))
50 return "signaled";
51
Chris Wilson73cb9702016-10-28 13:58:46 +010052 return to_request(fence)->timeline->common->name;
Chris Wilson04769652016-07-20 09:21:11 +010053}
54
Chris Wilsonf54d1862016-10-25 13:00:45 +010055static bool i915_fence_signaled(struct dma_fence *fence)
Chris Wilson04769652016-07-20 09:21:11 +010056{
Chris Wilsone61e0f52018-02-21 09:56:36 +000057 return i915_request_completed(to_request(fence));
Chris Wilson04769652016-07-20 09:21:11 +010058}
59
Chris Wilsonf54d1862016-10-25 13:00:45 +010060static bool i915_fence_enable_signaling(struct dma_fence *fence)
Chris Wilson04769652016-07-20 09:21:11 +010061{
Chris Wilson6f9ec412018-03-08 14:07:32 +000062 return intel_engine_enable_signaling(to_request(fence), true);
Chris Wilson04769652016-07-20 09:21:11 +010063}
64
Chris Wilsonf54d1862016-10-25 13:00:45 +010065static signed long i915_fence_wait(struct dma_fence *fence,
Chris Wilson04769652016-07-20 09:21:11 +010066 bool interruptible,
Chris Wilsone95433c2016-10-28 13:58:27 +010067 signed long timeout)
Chris Wilson04769652016-07-20 09:21:11 +010068{
Chris Wilsone61e0f52018-02-21 09:56:36 +000069 return i915_request_wait(to_request(fence), interruptible, timeout);
Chris Wilson04769652016-07-20 09:21:11 +010070}
71
Chris Wilsonf54d1862016-10-25 13:00:45 +010072static void i915_fence_release(struct dma_fence *fence)
Chris Wilson04769652016-07-20 09:21:11 +010073{
Chris Wilsone61e0f52018-02-21 09:56:36 +000074 struct i915_request *rq = to_request(fence);
Chris Wilson04769652016-07-20 09:21:11 +010075
Chris Wilsone61e0f52018-02-21 09:56:36 +000076 /*
77 * The request is put onto a RCU freelist (i.e. the address
Chris Wilsonfc158402016-11-25 13:17:18 +000078 * is immediately reused), mark the fences as being freed now.
79 * Otherwise the debugobjects for the fences are only marked as
80 * freed when the slab cache itself is freed, and so we would get
81 * caught trying to reuse dead objects.
82 */
Chris Wilsone61e0f52018-02-21 09:56:36 +000083 i915_sw_fence_fini(&rq->submit);
Chris Wilsonfc158402016-11-25 13:17:18 +000084
Chris Wilsone61e0f52018-02-21 09:56:36 +000085 kmem_cache_free(rq->i915->requests, rq);
Chris Wilson04769652016-07-20 09:21:11 +010086}
87
Chris Wilsonf54d1862016-10-25 13:00:45 +010088const struct dma_fence_ops i915_fence_ops = {
Chris Wilson04769652016-07-20 09:21:11 +010089 .get_driver_name = i915_fence_get_driver_name,
90 .get_timeline_name = i915_fence_get_timeline_name,
91 .enable_signaling = i915_fence_enable_signaling,
92 .signaled = i915_fence_signaled,
93 .wait = i915_fence_wait,
94 .release = i915_fence_release,
Chris Wilson04769652016-07-20 09:21:11 +010095};
96
Chris Wilson05235c52016-07-20 09:21:08 +010097static inline void
Chris Wilsone61e0f52018-02-21 09:56:36 +000098i915_request_remove_from_client(struct i915_request *request)
Chris Wilson05235c52016-07-20 09:21:08 +010099{
Chris Wilsonc8659ef2017-03-02 12:25:25 +0000100 struct drm_i915_file_private *file_priv;
Chris Wilson05235c52016-07-20 09:21:08 +0100101
Chris Wilsonc8659ef2017-03-02 12:25:25 +0000102 file_priv = request->file_priv;
Chris Wilson05235c52016-07-20 09:21:08 +0100103 if (!file_priv)
104 return;
105
106 spin_lock(&file_priv->mm.lock);
Chris Wilsonc8659ef2017-03-02 12:25:25 +0000107 if (request->file_priv) {
108 list_del(&request->client_link);
109 request->file_priv = NULL;
110 }
Chris Wilson05235c52016-07-20 09:21:08 +0100111 spin_unlock(&file_priv->mm.lock);
Chris Wilson05235c52016-07-20 09:21:08 +0100112}
113
Chris Wilson52e54202016-11-14 20:41:02 +0000114static struct i915_dependency *
115i915_dependency_alloc(struct drm_i915_private *i915)
116{
117 return kmem_cache_alloc(i915->dependencies, GFP_KERNEL);
118}
119
120static void
121i915_dependency_free(struct drm_i915_private *i915,
122 struct i915_dependency *dep)
123{
124 kmem_cache_free(i915->dependencies, dep);
125}
126
127static void
128__i915_priotree_add_dependency(struct i915_priotree *pt,
129 struct i915_priotree *signal,
130 struct i915_dependency *dep,
131 unsigned long flags)
132{
Chris Wilson20311bd2016-11-14 20:41:03 +0000133 INIT_LIST_HEAD(&dep->dfs_link);
Chris Wilson52e54202016-11-14 20:41:02 +0000134 list_add(&dep->wait_link, &signal->waiters_list);
135 list_add(&dep->signal_link, &pt->signalers_list);
136 dep->signaler = signal;
137 dep->flags = flags;
138}
139
140static int
141i915_priotree_add_dependency(struct drm_i915_private *i915,
142 struct i915_priotree *pt,
143 struct i915_priotree *signal)
144{
145 struct i915_dependency *dep;
146
147 dep = i915_dependency_alloc(i915);
148 if (!dep)
149 return -ENOMEM;
150
151 __i915_priotree_add_dependency(pt, signal, dep, I915_DEPENDENCY_ALLOC);
152 return 0;
153}
154
155static void
156i915_priotree_fini(struct drm_i915_private *i915, struct i915_priotree *pt)
157{
158 struct i915_dependency *dep, *next;
159
Chris Wilson6c067572017-05-17 13:10:03 +0100160 GEM_BUG_ON(!list_empty(&pt->link));
Chris Wilson20311bd2016-11-14 20:41:03 +0000161
Chris Wilson83cc84c2018-01-02 15:12:25 +0000162 /*
163 * Everyone we depended upon (the fences we wait to be signaled)
Chris Wilson52e54202016-11-14 20:41:02 +0000164 * should retire before us and remove themselves from our list.
165 * However, retirement is run independently on each timeline and
166 * so we may be called out-of-order.
167 */
168 list_for_each_entry_safe(dep, next, &pt->signalers_list, signal_link) {
Chris Wilson83cc84c2018-01-02 15:12:25 +0000169 GEM_BUG_ON(!i915_priotree_signaled(dep->signaler));
170 GEM_BUG_ON(!list_empty(&dep->dfs_link));
171
Chris Wilson52e54202016-11-14 20:41:02 +0000172 list_del(&dep->wait_link);
173 if (dep->flags & I915_DEPENDENCY_ALLOC)
174 i915_dependency_free(i915, dep);
175 }
176
177 /* Remove ourselves from everyone who depends upon us */
178 list_for_each_entry_safe(dep, next, &pt->waiters_list, wait_link) {
Chris Wilson83cc84c2018-01-02 15:12:25 +0000179 GEM_BUG_ON(dep->signaler != pt);
180 GEM_BUG_ON(!list_empty(&dep->dfs_link));
181
Chris Wilson52e54202016-11-14 20:41:02 +0000182 list_del(&dep->signal_link);
183 if (dep->flags & I915_DEPENDENCY_ALLOC)
184 i915_dependency_free(i915, dep);
185 }
186}
187
188static void
189i915_priotree_init(struct i915_priotree *pt)
190{
191 INIT_LIST_HEAD(&pt->signalers_list);
192 INIT_LIST_HEAD(&pt->waiters_list);
Chris Wilson6c067572017-05-17 13:10:03 +0100193 INIT_LIST_HEAD(&pt->link);
Chris Wilson7d1ea602017-09-28 20:39:00 +0100194 pt->priority = I915_PRIORITY_INVALID;
Chris Wilson52e54202016-11-14 20:41:02 +0000195}
196
Chris Wilson12d31732017-02-23 07:44:09 +0000197static int reset_all_global_seqno(struct drm_i915_private *i915, u32 seqno)
198{
Chris Wilson12d31732017-02-23 07:44:09 +0000199 struct intel_engine_cs *engine;
200 enum intel_engine_id id;
201 int ret;
202
203 /* Carefully retire all requests without writing to the rings */
204 ret = i915_gem_wait_for_idle(i915,
205 I915_WAIT_INTERRUPTIBLE |
206 I915_WAIT_LOCKED);
207 if (ret)
208 return ret;
209
Chris Wilsond9b13c42018-03-15 13:14:50 +0000210 GEM_BUG_ON(i915->gt.active_requests);
211
Chris Wilson12d31732017-02-23 07:44:09 +0000212 /* If the seqno wraps around, we need to clear the breadcrumb rbtree */
213 for_each_engine(engine, i915, id) {
Chris Wilsonae351be2017-03-30 15:50:41 +0100214 struct i915_gem_timeline *timeline;
215 struct intel_timeline *tl = engine->timeline;
Chris Wilson12d31732017-02-23 07:44:09 +0000216
Chris Wilsone7702762018-03-27 22:01:57 +0100217 GEM_TRACE("%s seqno %d (current %d) -> %d\n",
218 engine->name,
219 tl->seqno,
220 intel_engine_get_seqno(engine),
221 seqno);
Chris Wilsond9b13c42018-03-15 13:14:50 +0000222
Chris Wilson12d31732017-02-23 07:44:09 +0000223 if (!i915_seqno_passed(seqno, tl->seqno)) {
Chris Wilsonf41d19b2018-03-06 13:01:43 +0000224 /* Flush any waiters before we reuse the seqno */
225 intel_engine_disarm_breadcrumbs(engine);
Chris Wilson93eef7d2018-03-06 13:01:42 +0000226 GEM_BUG_ON(!list_empty(&engine->breadcrumbs.signals));
Chris Wilson12d31732017-02-23 07:44:09 +0000227 }
228
Chris Wilson4d535682017-07-21 13:32:26 +0100229 /* Check we are idle before we fiddle with hw state! */
230 GEM_BUG_ON(!intel_engine_is_idle(engine));
231 GEM_BUG_ON(i915_gem_active_isset(&engine->timeline->last_request));
232
Chris Wilson12d31732017-02-23 07:44:09 +0000233 /* Finally reset hw state */
Chris Wilson12d31732017-02-23 07:44:09 +0000234 intel_engine_init_global_seqno(engine, seqno);
Chris Wilson2ca9faa2017-04-05 16:30:54 +0100235 tl->seqno = seqno;
Chris Wilson12d31732017-02-23 07:44:09 +0000236
Chris Wilsonae351be2017-03-30 15:50:41 +0100237 list_for_each_entry(timeline, &i915->gt.timelines, link)
Chris Wilson7e8894e2017-05-03 10:39:22 +0100238 memset(timeline->engine[id].global_sync, 0,
239 sizeof(timeline->engine[id].global_sync));
Chris Wilson12d31732017-02-23 07:44:09 +0000240 }
241
242 return 0;
243}
244
245int i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno)
246{
Chris Wilsone61e0f52018-02-21 09:56:36 +0000247 struct drm_i915_private *i915 = to_i915(dev);
Chris Wilson12d31732017-02-23 07:44:09 +0000248
Chris Wilsone61e0f52018-02-21 09:56:36 +0000249 lockdep_assert_held(&i915->drm.struct_mutex);
Chris Wilson12d31732017-02-23 07:44:09 +0000250
251 if (seqno == 0)
252 return -EINVAL;
253
Chris Wilsone61e0f52018-02-21 09:56:36 +0000254 /* HWS page needs to be set less than what we will inject to ring */
255 return reset_all_global_seqno(i915, seqno - 1);
Chris Wilson12d31732017-02-23 07:44:09 +0000256}
257
Chris Wilson636918f2017-08-17 15:47:19 +0100258static int reserve_engine(struct intel_engine_cs *engine)
259{
260 struct drm_i915_private *i915 = engine->i915;
Chris Wilson12d31732017-02-23 07:44:09 +0000261 u32 active = ++engine->timeline->inflight_seqnos;
262 u32 seqno = engine->timeline->seqno;
263 int ret;
264
265 /* Reservation is fine until we need to wrap around */
Chris Wilson636918f2017-08-17 15:47:19 +0100266 if (unlikely(add_overflows(seqno, active))) {
267 ret = reset_all_global_seqno(i915, 0);
268 if (ret) {
269 engine->timeline->inflight_seqnos--;
270 return ret;
271 }
Chris Wilson12d31732017-02-23 07:44:09 +0000272 }
273
Chris Wilson636918f2017-08-17 15:47:19 +0100274 if (!i915->gt.active_requests++)
Chris Wilsone4d20062018-04-06 16:51:44 +0100275 i915_gem_unpark(i915);
Chris Wilson636918f2017-08-17 15:47:19 +0100276
Chris Wilson12d31732017-02-23 07:44:09 +0000277 return 0;
278}
279
Chris Wilson636918f2017-08-17 15:47:19 +0100280static void unreserve_engine(struct intel_engine_cs *engine)
Chris Wilson9b6586a2017-02-23 07:44:08 +0000281{
Chris Wilson636918f2017-08-17 15:47:19 +0100282 struct drm_i915_private *i915 = engine->i915;
283
Chris Wilsone4d20062018-04-06 16:51:44 +0100284 if (!--i915->gt.active_requests)
285 i915_gem_park(i915);
Chris Wilson636918f2017-08-17 15:47:19 +0100286
Chris Wilson9b6586a2017-02-23 07:44:08 +0000287 GEM_BUG_ON(!engine->timeline->inflight_seqnos);
288 engine->timeline->inflight_seqnos--;
289}
290
Chris Wilsonfa545cb2016-08-04 07:52:35 +0100291void i915_gem_retire_noop(struct i915_gem_active *active,
Chris Wilsone61e0f52018-02-21 09:56:36 +0000292 struct i915_request *request)
Chris Wilsonfa545cb2016-08-04 07:52:35 +0100293{
294 /* Space left intentionally blank */
295}
296
Chris Wilsone61e0f52018-02-21 09:56:36 +0000297static void advance_ring(struct i915_request *request)
Chris Wilsoncbb60b42017-04-06 18:00:28 +0100298{
299 unsigned int tail;
300
Chris Wilsone61e0f52018-02-21 09:56:36 +0000301 /*
302 * We know the GPU must have read the request to have
Chris Wilsoncbb60b42017-04-06 18:00:28 +0100303 * sent us the seqno + interrupt, so use the position
304 * of tail of the request to update the last known position
305 * of the GPU head.
306 *
307 * Note this requires that we are always called in request
308 * completion order.
309 */
Chris Wilsone6ba9992017-04-25 14:00:49 +0100310 if (list_is_last(&request->ring_link, &request->ring->request_list)) {
Chris Wilsone61e0f52018-02-21 09:56:36 +0000311 /*
312 * We may race here with execlists resubmitting this request
Chris Wilsone6ba9992017-04-25 14:00:49 +0100313 * as we retire it. The resubmission will move the ring->tail
314 * forwards (to request->wa_tail). We either read the
315 * current value that was written to hw, or the value that
316 * is just about to be. Either works, if we miss the last two
317 * noops - they are safe to be replayed on a reset.
318 */
Chris Wilson36620032018-03-07 13:42:23 +0000319 tail = READ_ONCE(request->tail);
Chris Wilsone6ba9992017-04-25 14:00:49 +0100320 } else {
Chris Wilsoncbb60b42017-04-06 18:00:28 +0100321 tail = request->postfix;
Chris Wilsone6ba9992017-04-25 14:00:49 +0100322 }
Chris Wilsoncbb60b42017-04-06 18:00:28 +0100323 list_del(&request->ring_link);
324
325 request->ring->head = tail;
326}
327
Chris Wilsone61e0f52018-02-21 09:56:36 +0000328static void free_capture_list(struct i915_request *request)
Chris Wilsonb0fd47a2017-04-15 10:39:02 +0100329{
Chris Wilsone61e0f52018-02-21 09:56:36 +0000330 struct i915_capture_list *capture;
Chris Wilsonb0fd47a2017-04-15 10:39:02 +0100331
332 capture = request->capture_list;
333 while (capture) {
Chris Wilsone61e0f52018-02-21 09:56:36 +0000334 struct i915_capture_list *next = capture->next;
Chris Wilsonb0fd47a2017-04-15 10:39:02 +0100335
336 kfree(capture);
337 capture = next;
338 }
339}
340
Chris Wilsone61e0f52018-02-21 09:56:36 +0000341static void i915_request_retire(struct i915_request *request)
Chris Wilson05235c52016-07-20 09:21:08 +0100342{
Chris Wilsone8a9c582016-12-18 15:37:20 +0000343 struct intel_engine_cs *engine = request->engine;
Chris Wilsonfa545cb2016-08-04 07:52:35 +0100344 struct i915_gem_active *active, *next;
345
Chris Wilsone7702762018-03-27 22:01:57 +0100346 GEM_TRACE("%s fence %llx:%d, global_seqno %d, current %d\n",
347 engine->name,
Chris Wilsond9b13c42018-03-15 13:14:50 +0000348 request->fence.context, request->fence.seqno,
Chris Wilsone7702762018-03-27 22:01:57 +0100349 request->global_seqno,
350 intel_engine_get_seqno(engine));
Chris Wilsond9b13c42018-03-15 13:14:50 +0000351
Chris Wilson4c7d62c2016-10-28 13:58:32 +0100352 lockdep_assert_held(&request->i915->drm.struct_mutex);
Chris Wilson48bc2a42016-11-25 13:17:17 +0000353 GEM_BUG_ON(!i915_sw_fence_signaled(&request->submit));
Chris Wilsone61e0f52018-02-21 09:56:36 +0000354 GEM_BUG_ON(!i915_request_completed(request));
Chris Wilson43020552016-11-15 16:46:20 +0000355 GEM_BUG_ON(!request->i915->gt.active_requests);
Chris Wilson4c7d62c2016-10-28 13:58:32 +0100356
Chris Wilsone61e0f52018-02-21 09:56:36 +0000357 trace_i915_request_retire(request);
Chris Wilson80b204b2016-10-28 13:58:58 +0100358
Chris Wilsone8a9c582016-12-18 15:37:20 +0000359 spin_lock_irq(&engine->timeline->lock);
Chris Wilsone95433c2016-10-28 13:58:27 +0100360 list_del_init(&request->link);
Chris Wilsone8a9c582016-12-18 15:37:20 +0000361 spin_unlock_irq(&engine->timeline->lock);
Chris Wilson05235c52016-07-20 09:21:08 +0100362
Chris Wilson636918f2017-08-17 15:47:19 +0100363 unreserve_engine(request->engine);
Chris Wilsoncbb60b42017-04-06 18:00:28 +0100364 advance_ring(request);
Chris Wilson05235c52016-07-20 09:21:08 +0100365
Chris Wilsonb0fd47a2017-04-15 10:39:02 +0100366 free_capture_list(request);
367
Chris Wilsone61e0f52018-02-21 09:56:36 +0000368 /*
369 * Walk through the active list, calling retire on each. This allows
Chris Wilsonfa545cb2016-08-04 07:52:35 +0100370 * objects to track their GPU activity and mark themselves as idle
371 * when their *last* active request is completed (updating state
372 * tracking lists for eviction, active references for GEM, etc).
373 *
374 * As the ->retire() may free the node, we decouple it first and
375 * pass along the auxiliary information (to avoid dereferencing
376 * the node after the callback).
377 */
378 list_for_each_entry_safe(active, next, &request->active_list, link) {
Chris Wilsone61e0f52018-02-21 09:56:36 +0000379 /*
380 * In microbenchmarks or focusing upon time inside the kernel,
Chris Wilsonfa545cb2016-08-04 07:52:35 +0100381 * we may spend an inordinate amount of time simply handling
382 * the retirement of requests and processing their callbacks.
383 * Of which, this loop itself is particularly hot due to the
384 * cache misses when jumping around the list of i915_gem_active.
385 * So we try to keep this loop as streamlined as possible and
386 * also prefetch the next i915_gem_active to try and hide
387 * the likely cache miss.
388 */
389 prefetchw(next);
390
391 INIT_LIST_HEAD(&active->link);
Chris Wilson0eafec62016-08-04 16:32:41 +0100392 RCU_INIT_POINTER(active->request, NULL);
Chris Wilsonfa545cb2016-08-04 07:52:35 +0100393
394 active->retire(active, request);
395 }
396
Chris Wilsone61e0f52018-02-21 09:56:36 +0000397 i915_request_remove_from_client(request);
Chris Wilson05235c52016-07-20 09:21:08 +0100398
Mika Kuoppalae5e1fc42016-11-16 17:20:31 +0200399 /* Retirement decays the ban score as it is a sign of ctx progress */
Chris Wilson77b25a92017-07-21 13:32:30 +0100400 atomic_dec_if_positive(&request->ctx->ban_score);
Mika Kuoppalae5e1fc42016-11-16 17:20:31 +0200401
Chris Wilsone61e0f52018-02-21 09:56:36 +0000402 /*
403 * The backing object for the context is done after switching to the
Chris Wilsone8a9c582016-12-18 15:37:20 +0000404 * *next* context. Therefore we cannot retire the previous context until
405 * the next context has already started running. However, since we
Chris Wilsone61e0f52018-02-21 09:56:36 +0000406 * cannot take the required locks at i915_request_submit() we
Chris Wilsone8a9c582016-12-18 15:37:20 +0000407 * defer the unpinning of the active context to now, retirement of
408 * the subsequent request.
409 */
410 if (engine->last_retired_context)
411 engine->context_unpin(engine, engine->last_retired_context);
412 engine->last_retired_context = request->ctx;
Chris Wilsond07f0e52016-10-28 13:58:44 +0100413
Chris Wilson7b92c1b2017-06-28 13:35:48 +0100414 spin_lock_irq(&request->lock);
Chris Wilsonb7a3f332018-02-03 10:19:14 +0000415 if (!test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &request->fence.flags))
416 dma_fence_signal_locked(&request->fence);
417 if (test_bit(DMA_FENCE_FLAG_ENABLE_SIGNAL_BIT, &request->fence.flags))
418 intel_engine_cancel_signaling(request);
Chris Wilson253a2812018-02-06 14:31:37 +0000419 if (request->waitboost) {
420 GEM_BUG_ON(!atomic_read(&request->i915->gt_pm.rps.num_waiters));
421 atomic_dec(&request->i915->gt_pm.rps.num_waiters);
422 }
Chris Wilson7b92c1b2017-06-28 13:35:48 +0100423 spin_unlock_irq(&request->lock);
Chris Wilson52e54202016-11-14 20:41:02 +0000424
425 i915_priotree_fini(request->i915, &request->priotree);
Chris Wilsone61e0f52018-02-21 09:56:36 +0000426 i915_request_put(request);
Chris Wilson05235c52016-07-20 09:21:08 +0100427}
428
Chris Wilsone61e0f52018-02-21 09:56:36 +0000429void i915_request_retire_upto(struct i915_request *rq)
Chris Wilson05235c52016-07-20 09:21:08 +0100430{
Chris Wilsone61e0f52018-02-21 09:56:36 +0000431 struct intel_engine_cs *engine = rq->engine;
432 struct i915_request *tmp;
Chris Wilson05235c52016-07-20 09:21:08 +0100433
Chris Wilsone61e0f52018-02-21 09:56:36 +0000434 lockdep_assert_held(&rq->i915->drm.struct_mutex);
435 GEM_BUG_ON(!i915_request_completed(rq));
Chris Wilson4ffd6e02016-11-25 13:17:15 +0000436
Chris Wilsone61e0f52018-02-21 09:56:36 +0000437 if (list_empty(&rq->link))
Chris Wilsone95433c2016-10-28 13:58:27 +0100438 return;
Chris Wilson05235c52016-07-20 09:21:08 +0100439
440 do {
Chris Wilson73cb9702016-10-28 13:58:46 +0100441 tmp = list_first_entry(&engine->timeline->requests,
Chris Wilsonefdf7c02016-08-04 07:52:33 +0100442 typeof(*tmp), link);
Chris Wilson05235c52016-07-20 09:21:08 +0100443
Chris Wilsone61e0f52018-02-21 09:56:36 +0000444 i915_request_retire(tmp);
445 } while (tmp != rq);
Chris Wilson05235c52016-07-20 09:21:08 +0100446}
447
Chris Wilson9b6586a2017-02-23 07:44:08 +0000448static u32 timeline_get_seqno(struct intel_timeline *tl)
Chris Wilson05235c52016-07-20 09:21:08 +0100449{
Chris Wilson9b6586a2017-02-23 07:44:08 +0000450 return ++tl->seqno;
Chris Wilson05235c52016-07-20 09:21:08 +0100451}
452
Chris Wilson4ccfee92018-03-22 13:10:34 +0000453static void move_to_timeline(struct i915_request *request,
454 struct intel_timeline *timeline)
455{
456 GEM_BUG_ON(request->timeline == request->engine->timeline);
457 lockdep_assert_held(&request->engine->timeline->lock);
458
459 spin_lock(&request->timeline->lock);
460 list_move_tail(&request->link, &timeline->requests);
461 spin_unlock(&request->timeline->lock);
462}
463
Chris Wilsone61e0f52018-02-21 09:56:36 +0000464void __i915_request_submit(struct i915_request *request)
Chris Wilson5590af32016-09-09 14:11:54 +0100465{
Chris Wilson73cb9702016-10-28 13:58:46 +0100466 struct intel_engine_cs *engine = request->engine;
Chris Wilsonf2d13292016-10-28 13:58:57 +0100467 u32 seqno;
Chris Wilson5590af32016-09-09 14:11:54 +0100468
Chris Wilsone7702762018-03-27 22:01:57 +0100469 GEM_TRACE("%s fence %llx:%d -> global_seqno %d, current %d\n",
470 engine->name,
Chris Wilsond9b13c42018-03-15 13:14:50 +0000471 request->fence.context, request->fence.seqno,
Chris Wilsone7702762018-03-27 22:01:57 +0100472 engine->timeline->seqno + 1,
473 intel_engine_get_seqno(engine));
Chris Wilsond9b13c42018-03-15 13:14:50 +0000474
Chris Wilsone60a8702017-03-02 11:51:30 +0000475 GEM_BUG_ON(!irqs_disabled());
Chris Wilson67520412017-03-02 13:28:01 +0000476 lockdep_assert_held(&engine->timeline->lock);
Chris Wilsone60a8702017-03-02 11:51:30 +0000477
Chris Wilson2d453c72017-12-22 14:19:59 +0000478 GEM_BUG_ON(request->global_seqno);
Chris Wilson5590af32016-09-09 14:11:54 +0100479
Chris Wilson4ccfee92018-03-22 13:10:34 +0000480 seqno = timeline_get_seqno(engine->timeline);
Chris Wilsonf2d13292016-10-28 13:58:57 +0100481 GEM_BUG_ON(!seqno);
482 GEM_BUG_ON(i915_seqno_passed(intel_engine_get_seqno(engine), seqno));
483
Chris Wilsonf2d13292016-10-28 13:58:57 +0100484 /* We may be recursing from the signal callback of another i915 fence */
485 spin_lock_nested(&request->lock, SINGLE_DEPTH_NESTING);
486 request->global_seqno = seqno;
487 if (test_bit(DMA_FENCE_FLAG_ENABLE_SIGNAL_BIT, &request->fence.flags))
Chris Wilsonf7b02a52017-04-26 09:06:59 +0100488 intel_engine_enable_signaling(request, false);
Chris Wilsonf2d13292016-10-28 13:58:57 +0100489 spin_unlock(&request->lock);
490
Chris Wilsoncaddfe72016-10-28 13:58:52 +0100491 engine->emit_breadcrumb(request,
492 request->ring->vaddr + request->postfix);
Chris Wilson5590af32016-09-09 14:11:54 +0100493
Chris Wilson4ccfee92018-03-22 13:10:34 +0000494 /* Transfer from per-context onto the global per-engine timeline */
495 move_to_timeline(request, engine->timeline);
Chris Wilson80b204b2016-10-28 13:58:58 +0100496
Chris Wilsone61e0f52018-02-21 09:56:36 +0000497 trace_i915_request_execute(request);
Tvrtko Ursulin158863f2018-02-20 10:47:42 +0000498
Chris Wilsonfe497892017-02-23 07:44:13 +0000499 wake_up_all(&request->execute);
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000500}
Chris Wilson23902e42016-11-14 20:40:58 +0000501
Chris Wilsone61e0f52018-02-21 09:56:36 +0000502void i915_request_submit(struct i915_request *request)
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000503{
504 struct intel_engine_cs *engine = request->engine;
505 unsigned long flags;
506
507 /* Will be called from irq-context when using foreign fences. */
508 spin_lock_irqsave(&engine->timeline->lock, flags);
509
Chris Wilsone61e0f52018-02-21 09:56:36 +0000510 __i915_request_submit(request);
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000511
512 spin_unlock_irqrestore(&engine->timeline->lock, flags);
513}
514
Chris Wilsone61e0f52018-02-21 09:56:36 +0000515void __i915_request_unsubmit(struct i915_request *request)
Chris Wilsond6a22892017-02-23 07:44:17 +0000516{
517 struct intel_engine_cs *engine = request->engine;
Chris Wilsond6a22892017-02-23 07:44:17 +0000518
Chris Wilsone7702762018-03-27 22:01:57 +0100519 GEM_TRACE("%s fence %llx:%d <- global_seqno %d, current %d\n",
520 engine->name,
Chris Wilsond9b13c42018-03-15 13:14:50 +0000521 request->fence.context, request->fence.seqno,
Chris Wilsone7702762018-03-27 22:01:57 +0100522 request->global_seqno,
523 intel_engine_get_seqno(engine));
Chris Wilsond9b13c42018-03-15 13:14:50 +0000524
Chris Wilsone60a8702017-03-02 11:51:30 +0000525 GEM_BUG_ON(!irqs_disabled());
Chris Wilson67520412017-03-02 13:28:01 +0000526 lockdep_assert_held(&engine->timeline->lock);
Chris Wilsond6a22892017-02-23 07:44:17 +0000527
Chris Wilsone61e0f52018-02-21 09:56:36 +0000528 /*
529 * Only unwind in reverse order, required so that the per-context list
Chris Wilsond6a22892017-02-23 07:44:17 +0000530 * is kept in seqno/ring order.
531 */
Chris Wilson2d453c72017-12-22 14:19:59 +0000532 GEM_BUG_ON(!request->global_seqno);
Chris Wilsond6a22892017-02-23 07:44:17 +0000533 GEM_BUG_ON(request->global_seqno != engine->timeline->seqno);
Chris Wilsonc7cc1442018-01-29 09:49:12 +0000534 GEM_BUG_ON(i915_seqno_passed(intel_engine_get_seqno(engine),
535 request->global_seqno));
Chris Wilsond6a22892017-02-23 07:44:17 +0000536 engine->timeline->seqno--;
537
538 /* We may be recursing from the signal callback of another i915 fence */
539 spin_lock_nested(&request->lock, SINGLE_DEPTH_NESTING);
540 request->global_seqno = 0;
541 if (test_bit(DMA_FENCE_FLAG_ENABLE_SIGNAL_BIT, &request->fence.flags))
542 intel_engine_cancel_signaling(request);
543 spin_unlock(&request->lock);
544
545 /* Transfer back from the global per-engine timeline to per-context */
Chris Wilson4ccfee92018-03-22 13:10:34 +0000546 move_to_timeline(request, request->timeline);
Chris Wilsond6a22892017-02-23 07:44:17 +0000547
Chris Wilsone61e0f52018-02-21 09:56:36 +0000548 /*
549 * We don't need to wake_up any waiters on request->execute, they
Chris Wilsond6a22892017-02-23 07:44:17 +0000550 * will get woken by any other event or us re-adding this request
Chris Wilsone61e0f52018-02-21 09:56:36 +0000551 * to the engine timeline (__i915_request_submit()). The waiters
Chris Wilsond6a22892017-02-23 07:44:17 +0000552 * should be quite adapt at finding that the request now has a new
553 * global_seqno to the one they went to sleep on.
554 */
555}
556
Chris Wilsone61e0f52018-02-21 09:56:36 +0000557void i915_request_unsubmit(struct i915_request *request)
Chris Wilsond6a22892017-02-23 07:44:17 +0000558{
559 struct intel_engine_cs *engine = request->engine;
560 unsigned long flags;
561
562 /* Will be called from irq-context when using foreign fences. */
563 spin_lock_irqsave(&engine->timeline->lock, flags);
564
Chris Wilsone61e0f52018-02-21 09:56:36 +0000565 __i915_request_unsubmit(request);
Chris Wilsond6a22892017-02-23 07:44:17 +0000566
567 spin_unlock_irqrestore(&engine->timeline->lock, flags);
568}
569
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000570static int __i915_sw_fence_call
571submit_notify(struct i915_sw_fence *fence, enum i915_sw_fence_notify state)
572{
Chris Wilsone61e0f52018-02-21 09:56:36 +0000573 struct i915_request *request =
Chris Wilson48bc2a42016-11-25 13:17:17 +0000574 container_of(fence, typeof(*request), submit);
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000575
Chris Wilson48bc2a42016-11-25 13:17:17 +0000576 switch (state) {
577 case FENCE_COMPLETE:
Chris Wilsone61e0f52018-02-21 09:56:36 +0000578 trace_i915_request_submit(request);
Daniel Vetteraf7a8ff2017-10-11 11:10:19 +0200579 /*
Chris Wilsone61e0f52018-02-21 09:56:36 +0000580 * We need to serialize use of the submit_request() callback
581 * with its hotplugging performed during an emergency
582 * i915_gem_set_wedged(). We use the RCU mechanism to mark the
583 * critical section in order to force i915_gem_set_wedged() to
584 * wait until the submit_request() is completed before
585 * proceeding.
Daniel Vetteraf7a8ff2017-10-11 11:10:19 +0200586 */
587 rcu_read_lock();
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000588 request->engine->submit_request(request);
Daniel Vetteraf7a8ff2017-10-11 11:10:19 +0200589 rcu_read_unlock();
Chris Wilson48bc2a42016-11-25 13:17:17 +0000590 break;
591
592 case FENCE_FREE:
Chris Wilsone61e0f52018-02-21 09:56:36 +0000593 i915_request_put(request);
Chris Wilson48bc2a42016-11-25 13:17:17 +0000594 break;
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000595 }
Chris Wilson80b204b2016-10-28 13:58:58 +0100596
Chris Wilson5590af32016-09-09 14:11:54 +0100597 return NOTIFY_DONE;
598}
599
Chris Wilson8e637172016-08-02 22:50:26 +0100600/**
Chris Wilsone61e0f52018-02-21 09:56:36 +0000601 * i915_request_alloc - allocate a request structure
Chris Wilson8e637172016-08-02 22:50:26 +0100602 *
603 * @engine: engine that we wish to issue the request on.
604 * @ctx: context that the request will be associated with.
Chris Wilson8e637172016-08-02 22:50:26 +0100605 *
606 * Returns a pointer to the allocated request if successful,
607 * or an error code if not.
608 */
Chris Wilsone61e0f52018-02-21 09:56:36 +0000609struct i915_request *
610i915_request_alloc(struct intel_engine_cs *engine, struct i915_gem_context *ctx)
Chris Wilson05235c52016-07-20 09:21:08 +0100611{
Chris Wilsone61e0f52018-02-21 09:56:36 +0000612 struct drm_i915_private *i915 = engine->i915;
613 struct i915_request *rq;
Chris Wilson266a2402017-05-04 10:33:08 +0100614 struct intel_ring *ring;
Chris Wilson05235c52016-07-20 09:21:08 +0100615 int ret;
616
Chris Wilsone61e0f52018-02-21 09:56:36 +0000617 lockdep_assert_held(&i915->drm.struct_mutex);
Chris Wilson28176ef2016-10-28 13:58:56 +0100618
Chris Wilsone7af3112017-10-03 21:34:48 +0100619 /*
620 * Preempt contexts are reserved for exclusive use to inject a
621 * preemption context switch. They are never to be used for any trivial
622 * request!
623 */
Chris Wilsone61e0f52018-02-21 09:56:36 +0000624 GEM_BUG_ON(ctx == i915->preempt_context);
Chris Wilsone7af3112017-10-03 21:34:48 +0100625
Chris Wilsone61e0f52018-02-21 09:56:36 +0000626 /*
627 * ABI: Before userspace accesses the GPU (e.g. execbuffer), report
Chris Wilson6ffb7d02017-01-14 16:23:33 +0000628 * EIO if the GPU is already wedged.
Chris Wilson05235c52016-07-20 09:21:08 +0100629 */
Chris Wilsone61e0f52018-02-21 09:56:36 +0000630 if (i915_terminally_wedged(&i915->gpu_error))
Chris Wilson6ffb7d02017-01-14 16:23:33 +0000631 return ERR_PTR(-EIO);
Chris Wilson05235c52016-07-20 09:21:08 +0100632
Chris Wilsone61e0f52018-02-21 09:56:36 +0000633 /*
634 * Pinning the contexts may generate requests in order to acquire
Chris Wilsone8a9c582016-12-18 15:37:20 +0000635 * GGTT space, so do this first before we reserve a seqno for
636 * ourselves.
637 */
Chris Wilson266a2402017-05-04 10:33:08 +0100638 ring = engine->context_pin(engine, ctx);
639 if (IS_ERR(ring))
640 return ERR_CAST(ring);
641 GEM_BUG_ON(!ring);
Chris Wilson28176ef2016-10-28 13:58:56 +0100642
Chris Wilson636918f2017-08-17 15:47:19 +0100643 ret = reserve_engine(engine);
Chris Wilsone8a9c582016-12-18 15:37:20 +0000644 if (ret)
645 goto err_unpin;
646
Chris Wilson3fef5cd2017-11-20 10:20:02 +0000647 ret = intel_ring_wait_for_space(ring, MIN_SPACE_FOR_ADD_REQUEST);
648 if (ret)
649 goto err_unreserve;
650
Chris Wilson9b5f4e52016-07-20 09:21:09 +0100651 /* Move the oldest request to the slab-cache (if not in use!) */
Chris Wilsone61e0f52018-02-21 09:56:36 +0000652 rq = list_first_entry_or_null(&engine->timeline->requests,
653 typeof(*rq), link);
654 if (rq && i915_request_completed(rq))
655 i915_request_retire(rq);
Chris Wilson9b5f4e52016-07-20 09:21:09 +0100656
Chris Wilsone61e0f52018-02-21 09:56:36 +0000657 /*
658 * Beware: Dragons be flying overhead.
Chris Wilson5a198b82016-08-09 09:23:34 +0100659 *
660 * We use RCU to look up requests in flight. The lookups may
661 * race with the request being allocated from the slab freelist.
662 * That is the request we are writing to here, may be in the process
Chris Wilson1426f712016-08-09 17:03:22 +0100663 * of being read by __i915_gem_active_get_rcu(). As such,
Chris Wilson5a198b82016-08-09 09:23:34 +0100664 * we have to be very careful when overwriting the contents. During
665 * the RCU lookup, we change chase the request->engine pointer,
Chris Wilson65e47602016-10-28 13:58:49 +0100666 * read the request->global_seqno and increment the reference count.
Chris Wilson5a198b82016-08-09 09:23:34 +0100667 *
668 * The reference count is incremented atomically. If it is zero,
669 * the lookup knows the request is unallocated and complete. Otherwise,
670 * it is either still in use, or has been reallocated and reset
Chris Wilsonf54d1862016-10-25 13:00:45 +0100671 * with dma_fence_init(). This increment is safe for release as we
672 * check that the request we have a reference to and matches the active
Chris Wilson5a198b82016-08-09 09:23:34 +0100673 * request.
674 *
675 * Before we increment the refcount, we chase the request->engine
676 * pointer. We must not call kmem_cache_zalloc() or else we set
677 * that pointer to NULL and cause a crash during the lookup. If
678 * we see the request is completed (based on the value of the
679 * old engine and seqno), the lookup is complete and reports NULL.
680 * If we decide the request is not completed (new engine or seqno),
681 * then we grab a reference and double check that it is still the
682 * active request - which it won't be and restart the lookup.
683 *
684 * Do not use kmem_cache_zalloc() here!
685 */
Chris Wilsone61e0f52018-02-21 09:56:36 +0000686 rq = kmem_cache_alloc(i915->requests,
687 GFP_KERNEL | __GFP_RETRY_MAYFAIL | __GFP_NOWARN);
688 if (unlikely(!rq)) {
Chris Wilson31c70f92017-12-12 18:06:52 +0000689 /* Ratelimit ourselves to prevent oom from malicious clients */
Chris Wilsone61e0f52018-02-21 09:56:36 +0000690 ret = i915_gem_wait_for_idle(i915,
Chris Wilson31c70f92017-12-12 18:06:52 +0000691 I915_WAIT_LOCKED |
692 I915_WAIT_INTERRUPTIBLE);
693 if (ret)
694 goto err_unreserve;
695
Chris Wilsonf0111b02018-01-19 14:46:57 +0000696 /*
697 * We've forced the client to stall and catch up with whatever
698 * backlog there might have been. As we are assuming that we
699 * caused the mempressure, now is an opportune time to
700 * recover as much memory from the request pool as is possible.
701 * Having already penalized the client to stall, we spend
702 * a little extra time to re-optimise page allocation.
703 */
Chris Wilsone61e0f52018-02-21 09:56:36 +0000704 kmem_cache_shrink(i915->requests);
Chris Wilsonf0111b02018-01-19 14:46:57 +0000705 rcu_barrier(); /* Recover the TYPESAFE_BY_RCU pages */
706
Chris Wilsone61e0f52018-02-21 09:56:36 +0000707 rq = kmem_cache_alloc(i915->requests, GFP_KERNEL);
708 if (!rq) {
Chris Wilson31c70f92017-12-12 18:06:52 +0000709 ret = -ENOMEM;
710 goto err_unreserve;
711 }
Chris Wilson28176ef2016-10-28 13:58:56 +0100712 }
Chris Wilson05235c52016-07-20 09:21:08 +0100713
Chris Wilsone61e0f52018-02-21 09:56:36 +0000714 rq->timeline = i915_gem_context_lookup_timeline(ctx, engine);
715 GEM_BUG_ON(rq->timeline == engine->timeline);
Chris Wilson73cb9702016-10-28 13:58:46 +0100716
Chris Wilsone61e0f52018-02-21 09:56:36 +0000717 spin_lock_init(&rq->lock);
718 dma_fence_init(&rq->fence,
Chris Wilsonf54d1862016-10-25 13:00:45 +0100719 &i915_fence_ops,
Chris Wilsone61e0f52018-02-21 09:56:36 +0000720 &rq->lock,
721 rq->timeline->fence_context,
722 timeline_get_seqno(rq->timeline));
Chris Wilson04769652016-07-20 09:21:11 +0100723
Chris Wilson48bc2a42016-11-25 13:17:17 +0000724 /* We bump the ref for the fence chain */
Chris Wilsone61e0f52018-02-21 09:56:36 +0000725 i915_sw_fence_init(&i915_request_get(rq)->submit, submit_notify);
726 init_waitqueue_head(&rq->execute);
Chris Wilson5590af32016-09-09 14:11:54 +0100727
Chris Wilsone61e0f52018-02-21 09:56:36 +0000728 i915_priotree_init(&rq->priotree);
Chris Wilson52e54202016-11-14 20:41:02 +0000729
Chris Wilsone61e0f52018-02-21 09:56:36 +0000730 INIT_LIST_HEAD(&rq->active_list);
731 rq->i915 = i915;
732 rq->engine = engine;
733 rq->ctx = ctx;
734 rq->ring = ring;
Chris Wilson05235c52016-07-20 09:21:08 +0100735
Chris Wilson5a198b82016-08-09 09:23:34 +0100736 /* No zalloc, must clear what we need by hand */
Chris Wilsone61e0f52018-02-21 09:56:36 +0000737 rq->global_seqno = 0;
738 rq->signaling.wait.seqno = 0;
739 rq->file_priv = NULL;
740 rq->batch = NULL;
741 rq->capture_list = NULL;
742 rq->waitboost = false;
Chris Wilson5a198b82016-08-09 09:23:34 +0100743
Chris Wilson05235c52016-07-20 09:21:08 +0100744 /*
745 * Reserve space in the ring buffer for all the commands required to
746 * eventually emit this request. This is to guarantee that the
Chris Wilsone61e0f52018-02-21 09:56:36 +0000747 * i915_request_add() call can't fail. Note that the reserve may need
Chris Wilson05235c52016-07-20 09:21:08 +0100748 * to be redone if the request is not actually submitted straight
749 * away, e.g. because a GPU scheduler has deferred it.
750 */
Chris Wilsone61e0f52018-02-21 09:56:36 +0000751 rq->reserved_space = MIN_SPACE_FOR_ADD_REQUEST;
752 GEM_BUG_ON(rq->reserved_space < engine->emit_breadcrumb_sz);
Chris Wilson05235c52016-07-20 09:21:08 +0100753
Chris Wilson21131842017-11-20 10:20:01 +0000754 /*
755 * Record the position of the start of the request so that
Chris Wilsond0454462016-08-15 10:48:40 +0100756 * should we detect the updated seqno part-way through the
757 * GPU processing the request, we never over-estimate the
758 * position of the head.
759 */
Chris Wilsone61e0f52018-02-21 09:56:36 +0000760 rq->head = rq->ring->emit;
Chris Wilsond0454462016-08-15 10:48:40 +0100761
Chris Wilson21131842017-11-20 10:20:01 +0000762 /* Unconditionally invalidate GPU caches and TLBs. */
Chris Wilsone61e0f52018-02-21 09:56:36 +0000763 ret = engine->emit_flush(rq, EMIT_INVALIDATE);
Chris Wilson21131842017-11-20 10:20:01 +0000764 if (ret)
Chris Wilsonb1c24a62017-11-23 15:26:30 +0000765 goto err_unwind;
Chris Wilson21131842017-11-20 10:20:01 +0000766
Chris Wilsone61e0f52018-02-21 09:56:36 +0000767 ret = engine->request_alloc(rq);
Chris Wilsonb1c24a62017-11-23 15:26:30 +0000768 if (ret)
769 goto err_unwind;
Chris Wilson21131842017-11-20 10:20:01 +0000770
Chris Wilson9b6586a2017-02-23 07:44:08 +0000771 /* Check that we didn't interrupt ourselves with a new request */
Chris Wilsone61e0f52018-02-21 09:56:36 +0000772 GEM_BUG_ON(rq->timeline->seqno != rq->fence.seqno);
773 return rq;
Chris Wilson05235c52016-07-20 09:21:08 +0100774
Chris Wilsonb1c24a62017-11-23 15:26:30 +0000775err_unwind:
Chris Wilsone61e0f52018-02-21 09:56:36 +0000776 rq->ring->emit = rq->head;
Chris Wilsonb1c24a62017-11-23 15:26:30 +0000777
Chris Wilson1618bdb2016-11-25 13:17:16 +0000778 /* Make sure we didn't add ourselves to external state before freeing */
Chris Wilsone61e0f52018-02-21 09:56:36 +0000779 GEM_BUG_ON(!list_empty(&rq->active_list));
780 GEM_BUG_ON(!list_empty(&rq->priotree.signalers_list));
781 GEM_BUG_ON(!list_empty(&rq->priotree.waiters_list));
Chris Wilson1618bdb2016-11-25 13:17:16 +0000782
Chris Wilsone61e0f52018-02-21 09:56:36 +0000783 kmem_cache_free(i915->requests, rq);
Chris Wilson28176ef2016-10-28 13:58:56 +0100784err_unreserve:
Chris Wilson636918f2017-08-17 15:47:19 +0100785 unreserve_engine(engine);
Chris Wilsone8a9c582016-12-18 15:37:20 +0000786err_unpin:
787 engine->context_unpin(engine, ctx);
Chris Wilson8e637172016-08-02 22:50:26 +0100788 return ERR_PTR(ret);
Chris Wilson05235c52016-07-20 09:21:08 +0100789}
790
Chris Wilsona2bc4692016-09-09 14:11:56 +0100791static int
Chris Wilsone61e0f52018-02-21 09:56:36 +0000792i915_request_await_request(struct i915_request *to, struct i915_request *from)
Chris Wilsona2bc4692016-09-09 14:11:56 +0100793{
Chris Wilson85e17f52016-10-28 13:58:53 +0100794 int ret;
Chris Wilsona2bc4692016-09-09 14:11:56 +0100795
796 GEM_BUG_ON(to == from);
Chris Wilsonceae14b2017-05-03 10:39:20 +0100797 GEM_BUG_ON(to->timeline == from->timeline);
Chris Wilsona2bc4692016-09-09 14:11:56 +0100798
Chris Wilsone61e0f52018-02-21 09:56:36 +0000799 if (i915_request_completed(from))
Chris Wilsonade0b0c2017-04-22 09:15:37 +0100800 return 0;
801
Chris Wilson52e54202016-11-14 20:41:02 +0000802 if (to->engine->schedule) {
803 ret = i915_priotree_add_dependency(to->i915,
804 &to->priotree,
805 &from->priotree);
806 if (ret < 0)
807 return ret;
808 }
809
Chris Wilson73cb9702016-10-28 13:58:46 +0100810 if (to->engine == from->engine) {
811 ret = i915_sw_fence_await_sw_fence_gfp(&to->submit,
812 &from->submit,
Chris Wilson2abe2f82017-12-12 18:06:51 +0000813 I915_FENCE_GFP);
Chris Wilson73cb9702016-10-28 13:58:46 +0100814 return ret < 0 ? ret : 0;
815 }
816
Chris Wilson6b567082017-06-08 12:14:05 +0100817 if (to->engine->semaphore.sync_to) {
818 u32 seqno;
Chris Wilson65e47602016-10-28 13:58:49 +0100819
Chris Wilson49f08592017-05-03 10:39:24 +0100820 GEM_BUG_ON(!from->engine->semaphore.signal);
821
Chris Wilsone61e0f52018-02-21 09:56:36 +0000822 seqno = i915_request_global_seqno(from);
Chris Wilson6b567082017-06-08 12:14:05 +0100823 if (!seqno)
824 goto await_dma_fence;
825
Chris Wilsonfc9d4d22017-05-03 10:39:23 +0100826 if (seqno <= to->timeline->global_sync[from->engine->id])
827 return 0;
828
829 trace_i915_gem_ring_sync_to(to, from);
Chris Wilsona2bc4692016-09-09 14:11:56 +0100830 ret = to->engine->semaphore.sync_to(to, from);
831 if (ret)
832 return ret;
Chris Wilsonfc9d4d22017-05-03 10:39:23 +0100833
834 to->timeline->global_sync[from->engine->id] = seqno;
Chris Wilson6b567082017-06-08 12:14:05 +0100835 return 0;
Chris Wilsona2bc4692016-09-09 14:11:56 +0100836 }
837
Chris Wilsonfc9d4d22017-05-03 10:39:23 +0100838await_dma_fence:
839 ret = i915_sw_fence_await_dma_fence(&to->submit,
840 &from->fence, 0,
Chris Wilson2abe2f82017-12-12 18:06:51 +0000841 I915_FENCE_GFP);
Chris Wilsonfc9d4d22017-05-03 10:39:23 +0100842 return ret < 0 ? ret : 0;
Chris Wilsona2bc4692016-09-09 14:11:56 +0100843}
844
Chris Wilsonb52992c2016-10-28 13:58:24 +0100845int
Chris Wilsone61e0f52018-02-21 09:56:36 +0000846i915_request_await_dma_fence(struct i915_request *rq, struct dma_fence *fence)
Chris Wilsonb52992c2016-10-28 13:58:24 +0100847{
Chris Wilson29ef3fa2017-05-03 10:39:19 +0100848 struct dma_fence **child = &fence;
849 unsigned int nchild = 1;
Chris Wilsonb52992c2016-10-28 13:58:24 +0100850 int ret;
Chris Wilsonb52992c2016-10-28 13:58:24 +0100851
Chris Wilsone61e0f52018-02-21 09:56:36 +0000852 /*
853 * Note that if the fence-array was created in signal-on-any mode,
Chris Wilsonb52992c2016-10-28 13:58:24 +0100854 * we should *not* decompose it into its individual fences. However,
855 * we don't currently store which mode the fence-array is operating
856 * in. Fortunately, the only user of signal-on-any is private to
857 * amdgpu and we should not see any incoming fence-array from
858 * sync-file being in signal-on-any mode.
859 */
Chris Wilson29ef3fa2017-05-03 10:39:19 +0100860 if (dma_fence_is_array(fence)) {
861 struct dma_fence_array *array = to_dma_fence_array(fence);
Chris Wilsonb52992c2016-10-28 13:58:24 +0100862
Chris Wilson29ef3fa2017-05-03 10:39:19 +0100863 child = array->fences;
864 nchild = array->num_fences;
865 GEM_BUG_ON(!nchild);
866 }
Chris Wilsonb52992c2016-10-28 13:58:24 +0100867
Chris Wilson29ef3fa2017-05-03 10:39:19 +0100868 do {
869 fence = *child++;
870 if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &fence->flags))
871 continue;
872
Chris Wilsonceae14b2017-05-03 10:39:20 +0100873 /*
874 * Requests on the same timeline are explicitly ordered, along
Chris Wilsone61e0f52018-02-21 09:56:36 +0000875 * with their dependencies, by i915_request_add() which ensures
Chris Wilsonceae14b2017-05-03 10:39:20 +0100876 * that requests are submitted in-order through each ring.
877 */
Chris Wilsone61e0f52018-02-21 09:56:36 +0000878 if (fence->context == rq->fence.context)
Chris Wilsonceae14b2017-05-03 10:39:20 +0100879 continue;
880
Chris Wilson47979482017-05-03 10:39:21 +0100881 /* Squash repeated waits to the same timelines */
Chris Wilsone61e0f52018-02-21 09:56:36 +0000882 if (fence->context != rq->i915->mm.unordered_timeline &&
883 intel_timeline_sync_is_later(rq->timeline, fence))
Chris Wilson47979482017-05-03 10:39:21 +0100884 continue;
885
Chris Wilson29ef3fa2017-05-03 10:39:19 +0100886 if (dma_fence_is_i915(fence))
Chris Wilsone61e0f52018-02-21 09:56:36 +0000887 ret = i915_request_await_request(rq, to_request(fence));
Chris Wilsonb52992c2016-10-28 13:58:24 +0100888 else
Chris Wilsone61e0f52018-02-21 09:56:36 +0000889 ret = i915_sw_fence_await_dma_fence(&rq->submit, fence,
Chris Wilson29ef3fa2017-05-03 10:39:19 +0100890 I915_FENCE_TIMEOUT,
Chris Wilson2abe2f82017-12-12 18:06:51 +0000891 I915_FENCE_GFP);
Chris Wilsonb52992c2016-10-28 13:58:24 +0100892 if (ret < 0)
893 return ret;
Chris Wilson47979482017-05-03 10:39:21 +0100894
895 /* Record the latest fence used against each timeline */
Chris Wilsone61e0f52018-02-21 09:56:36 +0000896 if (fence->context != rq->i915->mm.unordered_timeline)
897 intel_timeline_sync_set(rq->timeline, fence);
Chris Wilson29ef3fa2017-05-03 10:39:19 +0100898 } while (--nchild);
Chris Wilsonb52992c2016-10-28 13:58:24 +0100899
900 return 0;
901}
902
Chris Wilsona2bc4692016-09-09 14:11:56 +0100903/**
Chris Wilsone61e0f52018-02-21 09:56:36 +0000904 * i915_request_await_object - set this request to (async) wait upon a bo
Chris Wilsona2bc4692016-09-09 14:11:56 +0100905 * @to: request we are wishing to use
906 * @obj: object which may be in use on another ring.
Chris Wilsond8802122018-02-08 11:14:53 +0000907 * @write: whether the wait is on behalf of a writer
Chris Wilsona2bc4692016-09-09 14:11:56 +0100908 *
909 * This code is meant to abstract object synchronization with the GPU.
910 * Conceptually we serialise writes between engines inside the GPU.
911 * We only allow one engine to write into a buffer at any time, but
912 * multiple readers. To ensure each has a coherent view of memory, we must:
913 *
914 * - If there is an outstanding write request to the object, the new
915 * request must wait for it to complete (either CPU or in hw, requests
916 * on the same ring will be naturally ordered).
917 *
918 * - If we are a write request (pending_write_domain is set), the new
919 * request must wait for outstanding read requests to complete.
920 *
921 * Returns 0 if successful, else propagates up the lower layer error.
922 */
923int
Chris Wilsone61e0f52018-02-21 09:56:36 +0000924i915_request_await_object(struct i915_request *to,
925 struct drm_i915_gem_object *obj,
926 bool write)
Chris Wilsona2bc4692016-09-09 14:11:56 +0100927{
Chris Wilsond07f0e52016-10-28 13:58:44 +0100928 struct dma_fence *excl;
929 int ret = 0;
Chris Wilsona2bc4692016-09-09 14:11:56 +0100930
931 if (write) {
Chris Wilsond07f0e52016-10-28 13:58:44 +0100932 struct dma_fence **shared;
933 unsigned int count, i;
Chris Wilsona2bc4692016-09-09 14:11:56 +0100934
Chris Wilsond07f0e52016-10-28 13:58:44 +0100935 ret = reservation_object_get_fences_rcu(obj->resv,
936 &excl, &count, &shared);
Chris Wilsona2bc4692016-09-09 14:11:56 +0100937 if (ret)
938 return ret;
Chris Wilsond07f0e52016-10-28 13:58:44 +0100939
940 for (i = 0; i < count; i++) {
Chris Wilsone61e0f52018-02-21 09:56:36 +0000941 ret = i915_request_await_dma_fence(to, shared[i]);
Chris Wilsond07f0e52016-10-28 13:58:44 +0100942 if (ret)
943 break;
944
945 dma_fence_put(shared[i]);
946 }
947
948 for (; i < count; i++)
949 dma_fence_put(shared[i]);
950 kfree(shared);
951 } else {
952 excl = reservation_object_get_excl_rcu(obj->resv);
Chris Wilsona2bc4692016-09-09 14:11:56 +0100953 }
954
Chris Wilsond07f0e52016-10-28 13:58:44 +0100955 if (excl) {
956 if (ret == 0)
Chris Wilsone61e0f52018-02-21 09:56:36 +0000957 ret = i915_request_await_dma_fence(to, excl);
Chris Wilsond07f0e52016-10-28 13:58:44 +0100958
959 dma_fence_put(excl);
960 }
961
962 return ret;
Chris Wilsona2bc4692016-09-09 14:11:56 +0100963}
964
Chris Wilson05235c52016-07-20 09:21:08 +0100965/*
966 * NB: This function is not allowed to fail. Doing so would mean the the
967 * request is not being tracked for completion but the work itself is
968 * going to happen on the hardware. This would be a Bad Thing(tm).
969 */
Chris Wilsone61e0f52018-02-21 09:56:36 +0000970void __i915_request_add(struct i915_request *request, bool flush_caches)
Chris Wilson05235c52016-07-20 09:21:08 +0100971{
Chris Wilson95b2ab52016-08-15 10:48:46 +0100972 struct intel_engine_cs *engine = request->engine;
973 struct intel_ring *ring = request->ring;
Chris Wilson73cb9702016-10-28 13:58:46 +0100974 struct intel_timeline *timeline = request->timeline;
Chris Wilsone61e0f52018-02-21 09:56:36 +0000975 struct i915_request *prev;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000976 u32 *cs;
Chris Wilsoncaddfe72016-10-28 13:58:52 +0100977 int err;
Chris Wilson05235c52016-07-20 09:21:08 +0100978
Chris Wilsond9b13c42018-03-15 13:14:50 +0000979 GEM_TRACE("%s fence %llx:%d\n",
980 engine->name, request->fence.context, request->fence.seqno);
981
Chris Wilson4c7d62c2016-10-28 13:58:32 +0100982 lockdep_assert_held(&request->i915->drm.struct_mutex);
Chris Wilsone61e0f52018-02-21 09:56:36 +0000983 trace_i915_request_add(request);
Chris Wilson0f25dff2016-09-09 14:11:55 +0100984
Chris Wilson8ac71d12018-02-07 08:43:50 +0000985 /*
986 * Make sure that no request gazumped us - if it was allocated after
Chris Wilsone61e0f52018-02-21 09:56:36 +0000987 * our i915_request_alloc() and called __i915_request_add() before
Chris Wilsonc781c972017-01-11 14:08:58 +0000988 * us, the timeline will hold its seqno which is later than ours.
989 */
Chris Wilson9b6586a2017-02-23 07:44:08 +0000990 GEM_BUG_ON(timeline->seqno != request->fence.seqno);
Chris Wilsonc781c972017-01-11 14:08:58 +0000991
Chris Wilson05235c52016-07-20 09:21:08 +0100992 /*
993 * To ensure that this call will not fail, space for its emissions
994 * should already have been reserved in the ring buffer. Let the ring
995 * know that it is time to use that space up.
996 */
Chris Wilson05235c52016-07-20 09:21:08 +0100997 request->reserved_space = 0;
998
999 /*
1000 * Emit any outstanding flushes - execbuf can fail to emit the flush
1001 * after having emitted the batchbuffer command. Hence we need to fix
1002 * things up similar to emitting the lazy request. The difference here
1003 * is that the flush _must_ happen before the next request, no matter
1004 * what.
1005 */
1006 if (flush_caches) {
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001007 err = engine->emit_flush(request, EMIT_FLUSH);
Chris Wilsonc7fe7d22016-08-02 22:50:24 +01001008
Chris Wilson05235c52016-07-20 09:21:08 +01001009 /* Not allowed to fail! */
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001010 WARN(err, "engine->emit_flush() failed: %d!\n", err);
Chris Wilson05235c52016-07-20 09:21:08 +01001011 }
1012
Chris Wilson8ac71d12018-02-07 08:43:50 +00001013 /*
1014 * Record the position of the start of the breadcrumb so that
Chris Wilson05235c52016-07-20 09:21:08 +01001015 * should we detect the updated seqno part-way through the
1016 * GPU processing the request, we never over-estimate the
Chris Wilsond0454462016-08-15 10:48:40 +01001017 * position of the ring's HEAD.
Chris Wilson05235c52016-07-20 09:21:08 +01001018 */
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001019 cs = intel_ring_begin(request, engine->emit_breadcrumb_sz);
1020 GEM_BUG_ON(IS_ERR(cs));
1021 request->postfix = intel_ring_offset(request, cs);
Chris Wilson05235c52016-07-20 09:21:08 +01001022
Chris Wilson8ac71d12018-02-07 08:43:50 +00001023 /*
1024 * Seal the request and mark it as pending execution. Note that
Chris Wilson0f25dff2016-09-09 14:11:55 +01001025 * we may inspect this state, without holding any locks, during
1026 * hangcheck. Hence we apply the barrier to ensure that we do not
1027 * see a more recent value in the hws than we are tracking.
1028 */
Chris Wilson0a046a02016-09-09 14:12:00 +01001029
Chris Wilson73cb9702016-10-28 13:58:46 +01001030 prev = i915_gem_active_raw(&timeline->last_request,
Chris Wilson0a046a02016-09-09 14:12:00 +01001031 &request->i915->drm.struct_mutex);
Chris Wilsone61e0f52018-02-21 09:56:36 +00001032 if (prev && !i915_request_completed(prev)) {
Chris Wilson0a046a02016-09-09 14:12:00 +01001033 i915_sw_fence_await_sw_fence(&request->submit, &prev->submit,
1034 &request->submitq);
Chris Wilson52e54202016-11-14 20:41:02 +00001035 if (engine->schedule)
1036 __i915_priotree_add_dependency(&request->priotree,
1037 &prev->priotree,
1038 &request->dep,
1039 0);
1040 }
Chris Wilson0a046a02016-09-09 14:12:00 +01001041
Chris Wilson80b204b2016-10-28 13:58:58 +01001042 spin_lock_irq(&timeline->lock);
Chris Wilsonf2d13292016-10-28 13:58:57 +01001043 list_add_tail(&request->link, &timeline->requests);
Chris Wilson80b204b2016-10-28 13:58:58 +01001044 spin_unlock_irq(&timeline->lock);
Chris Wilson28176ef2016-10-28 13:58:56 +01001045
Chris Wilson9b6586a2017-02-23 07:44:08 +00001046 GEM_BUG_ON(timeline->seqno != request->fence.seqno);
Chris Wilson73cb9702016-10-28 13:58:46 +01001047 i915_gem_active_set(&timeline->last_request, request);
Chris Wilsonf2d13292016-10-28 13:58:57 +01001048
Chris Wilson0f25dff2016-09-09 14:11:55 +01001049 list_add_tail(&request->ring_link, &ring->request_list);
Chris Wilsonf2d13292016-10-28 13:58:57 +01001050 request->emitted_jiffies = jiffies;
Chris Wilson0f25dff2016-09-09 14:11:55 +01001051
Chris Wilson8ac71d12018-02-07 08:43:50 +00001052 /*
1053 * Let the backend know a new request has arrived that may need
Chris Wilson0de91362016-11-14 20:41:01 +00001054 * to adjust the existing execution schedule due to a high priority
1055 * request - i.e. we may want to preempt the current request in order
1056 * to run a high priority dependency chain *before* we can execute this
1057 * request.
1058 *
1059 * This is called before the request is ready to run so that we can
1060 * decide whether to preempt the entire chain so that it is ready to
1061 * run at the earliest possible convenience.
1062 */
Chris Wilson47650db2018-03-07 13:42:25 +00001063 rcu_read_lock();
Chris Wilson0de91362016-11-14 20:41:01 +00001064 if (engine->schedule)
Chris Wilson9f792eb2016-11-14 20:41:04 +00001065 engine->schedule(request, request->ctx->priority);
Chris Wilson47650db2018-03-07 13:42:25 +00001066 rcu_read_unlock();
Chris Wilson0de91362016-11-14 20:41:01 +00001067
Chris Wilson5590af32016-09-09 14:11:54 +01001068 local_bh_disable();
1069 i915_sw_fence_commit(&request->submit);
1070 local_bh_enable(); /* Kick the execlists tasklet if just scheduled */
Chris Wilsonc22b3552018-02-07 08:43:49 +00001071
1072 /*
1073 * In typical scenarios, we do not expect the previous request on
1074 * the timeline to be still tracked by timeline->last_request if it
1075 * has been completed. If the completed request is still here, that
1076 * implies that request retirement is a long way behind submission,
1077 * suggesting that we haven't been retiring frequently enough from
1078 * the combination of retire-before-alloc, waiters and the background
1079 * retirement worker. So if the last request on this timeline was
1080 * already completed, do a catch up pass, flushing the retirement queue
1081 * up to this client. Since we have now moved the heaviest operations
1082 * during retirement onto secondary workers, such as freeing objects
1083 * or contexts, retiring a bunch of requests is mostly list management
1084 * (and cache misses), and so we should not be overly penalizing this
1085 * client by performing excess work, though we may still performing
1086 * work on behalf of others -- but instead we should benefit from
1087 * improved resource management. (Well, that's the theory at least.)
1088 */
Chris Wilsone61e0f52018-02-21 09:56:36 +00001089 if (prev && i915_request_completed(prev))
1090 i915_request_retire_upto(prev);
Chris Wilson05235c52016-07-20 09:21:08 +01001091}
1092
1093static unsigned long local_clock_us(unsigned int *cpu)
1094{
1095 unsigned long t;
1096
Chris Wilsone61e0f52018-02-21 09:56:36 +00001097 /*
1098 * Cheaply and approximately convert from nanoseconds to microseconds.
Chris Wilson05235c52016-07-20 09:21:08 +01001099 * The result and subsequent calculations are also defined in the same
1100 * approximate microseconds units. The principal source of timing
1101 * error here is from the simple truncation.
1102 *
1103 * Note that local_clock() is only defined wrt to the current CPU;
1104 * the comparisons are no longer valid if we switch CPUs. Instead of
1105 * blocking preemption for the entire busywait, we can detect the CPU
1106 * switch and use that as indicator of system load and a reason to
1107 * stop busywaiting, see busywait_stop().
1108 */
1109 *cpu = get_cpu();
1110 t = local_clock() >> 10;
1111 put_cpu();
1112
1113 return t;
1114}
1115
1116static bool busywait_stop(unsigned long timeout, unsigned int cpu)
1117{
1118 unsigned int this_cpu;
1119
1120 if (time_after(local_clock_us(&this_cpu), timeout))
1121 return true;
1122
1123 return this_cpu != cpu;
1124}
1125
Chris Wilsone61e0f52018-02-21 09:56:36 +00001126static bool __i915_spin_request(const struct i915_request *rq,
Chris Wilsonb2f2f0f2017-09-22 13:03:33 +01001127 u32 seqno, int state, unsigned long timeout_us)
Chris Wilson05235c52016-07-20 09:21:08 +01001128{
Chris Wilsone61e0f52018-02-21 09:56:36 +00001129 struct intel_engine_cs *engine = rq->engine;
Chris Wilsonc33ed062017-02-17 15:13:01 +00001130 unsigned int irq, cpu;
Chris Wilson05235c52016-07-20 09:21:08 +01001131
Chris Wilsonb2f2f0f2017-09-22 13:03:33 +01001132 GEM_BUG_ON(!seqno);
1133
1134 /*
1135 * Only wait for the request if we know it is likely to complete.
1136 *
1137 * We don't track the timestamps around requests, nor the average
1138 * request length, so we do not have a good indicator that this
1139 * request will complete within the timeout. What we do know is the
1140 * order in which requests are executed by the engine and so we can
1141 * tell if the request has started. If the request hasn't started yet,
1142 * it is a fair assumption that it will not complete within our
1143 * relatively short timeout.
1144 */
1145 if (!i915_seqno_passed(intel_engine_get_seqno(engine), seqno - 1))
1146 return false;
1147
Chris Wilsone61e0f52018-02-21 09:56:36 +00001148 /*
1149 * When waiting for high frequency requests, e.g. during synchronous
Chris Wilson05235c52016-07-20 09:21:08 +01001150 * rendering split between the CPU and GPU, the finite amount of time
1151 * required to set up the irq and wait upon it limits the response
1152 * rate. By busywaiting on the request completion for a short while we
1153 * can service the high frequency waits as quick as possible. However,
1154 * if it is a slow request, we want to sleep as quickly as possible.
1155 * The tradeoff between waiting and sleeping is roughly the time it
1156 * takes to sleep on a request, on the order of a microsecond.
1157 */
1158
Chris Wilsonc33ed062017-02-17 15:13:01 +00001159 irq = atomic_read(&engine->irq_count);
Chris Wilson05235c52016-07-20 09:21:08 +01001160 timeout_us += local_clock_us(&cpu);
1161 do {
Chris Wilsonb2f2f0f2017-09-22 13:03:33 +01001162 if (i915_seqno_passed(intel_engine_get_seqno(engine), seqno))
Chris Wilsone61e0f52018-02-21 09:56:36 +00001163 return seqno == i915_request_global_seqno(rq);
Chris Wilson05235c52016-07-20 09:21:08 +01001164
Chris Wilsone61e0f52018-02-21 09:56:36 +00001165 /*
1166 * Seqno are meant to be ordered *before* the interrupt. If
Chris Wilsonc33ed062017-02-17 15:13:01 +00001167 * we see an interrupt without a corresponding seqno advance,
1168 * assume we won't see one in the near future but require
1169 * the engine->seqno_barrier() to fixup coherency.
1170 */
1171 if (atomic_read(&engine->irq_count) != irq)
1172 break;
1173
Chris Wilson05235c52016-07-20 09:21:08 +01001174 if (signal_pending_state(state, current))
1175 break;
1176
1177 if (busywait_stop(timeout_us, cpu))
1178 break;
1179
Christian Borntraegerf2f09a42016-10-25 11:03:14 +02001180 cpu_relax();
Chris Wilson05235c52016-07-20 09:21:08 +01001181 } while (!need_resched());
1182
1183 return false;
1184}
1185
Chris Wilsone61e0f52018-02-21 09:56:36 +00001186static bool __i915_wait_request_check_and_reset(struct i915_request *request)
Chris Wilson4680816b2016-10-28 13:58:48 +01001187{
Chris Wilson8c185ec2017-03-16 17:13:02 +00001188 if (likely(!i915_reset_handoff(&request->i915->gpu_error)))
Chris Wilsone0705112017-02-23 07:44:20 +00001189 return false;
Chris Wilson4680816b2016-10-28 13:58:48 +01001190
Chris Wilsone0705112017-02-23 07:44:20 +00001191 __set_current_state(TASK_RUNNING);
Chris Wilsonce800752018-03-20 10:04:49 +00001192 i915_reset(request->i915);
Chris Wilsone0705112017-02-23 07:44:20 +00001193 return true;
Chris Wilson4680816b2016-10-28 13:58:48 +01001194}
1195
Chris Wilson05235c52016-07-20 09:21:08 +01001196/**
Michel Thierrye532be82018-02-22 09:24:05 -08001197 * i915_request_wait - wait until execution of request has finished
Chris Wilsone61e0f52018-02-21 09:56:36 +00001198 * @rq: the request to wait upon
Chris Wilsonea746f32016-09-09 14:11:49 +01001199 * @flags: how to wait
Chris Wilsone95433c2016-10-28 13:58:27 +01001200 * @timeout: how long to wait in jiffies
Chris Wilson05235c52016-07-20 09:21:08 +01001201 *
Michel Thierrye532be82018-02-22 09:24:05 -08001202 * i915_request_wait() waits for the request to be completed, for a
Chris Wilsone95433c2016-10-28 13:58:27 +01001203 * maximum of @timeout jiffies (with MAX_SCHEDULE_TIMEOUT implying an
1204 * unbounded wait).
Chris Wilson05235c52016-07-20 09:21:08 +01001205 *
Chris Wilsone95433c2016-10-28 13:58:27 +01001206 * If the caller holds the struct_mutex, the caller must pass I915_WAIT_LOCKED
1207 * in via the flags, and vice versa if the struct_mutex is not held, the caller
1208 * must not specify that the wait is locked.
1209 *
1210 * Returns the remaining time (in jiffies) if the request completed, which may
1211 * be zero or -ETIME if the request is unfinished after the timeout expires.
1212 * May return -EINTR is called with I915_WAIT_INTERRUPTIBLE and a signal is
1213 * pending before the request completes.
Chris Wilson05235c52016-07-20 09:21:08 +01001214 */
Chris Wilsone61e0f52018-02-21 09:56:36 +00001215long i915_request_wait(struct i915_request *rq,
Chris Wilsone95433c2016-10-28 13:58:27 +01001216 unsigned int flags,
1217 long timeout)
Chris Wilson05235c52016-07-20 09:21:08 +01001218{
Chris Wilsonea746f32016-09-09 14:11:49 +01001219 const int state = flags & I915_WAIT_INTERRUPTIBLE ?
1220 TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE;
Chris Wilsone61e0f52018-02-21 09:56:36 +00001221 wait_queue_head_t *errq = &rq->i915->gpu_error.wait_queue;
Chris Wilsona49625f2017-02-23 07:44:19 +00001222 DEFINE_WAIT_FUNC(reset, default_wake_function);
1223 DEFINE_WAIT_FUNC(exec, default_wake_function);
Chris Wilson05235c52016-07-20 09:21:08 +01001224 struct intel_wait wait;
Chris Wilson05235c52016-07-20 09:21:08 +01001225
1226 might_sleep();
Chris Wilson22dd3bb2016-09-09 14:11:50 +01001227#if IS_ENABLED(CONFIG_LOCKDEP)
Chris Wilsone95433c2016-10-28 13:58:27 +01001228 GEM_BUG_ON(debug_locks &&
Chris Wilsone61e0f52018-02-21 09:56:36 +00001229 !!lockdep_is_held(&rq->i915->drm.struct_mutex) !=
Chris Wilson22dd3bb2016-09-09 14:11:50 +01001230 !!(flags & I915_WAIT_LOCKED));
1231#endif
Chris Wilsone95433c2016-10-28 13:58:27 +01001232 GEM_BUG_ON(timeout < 0);
Chris Wilson05235c52016-07-20 09:21:08 +01001233
Chris Wilsone61e0f52018-02-21 09:56:36 +00001234 if (i915_request_completed(rq))
Chris Wilsone95433c2016-10-28 13:58:27 +01001235 return timeout;
Chris Wilson05235c52016-07-20 09:21:08 +01001236
Chris Wilsone95433c2016-10-28 13:58:27 +01001237 if (!timeout)
1238 return -ETIME;
Chris Wilson05235c52016-07-20 09:21:08 +01001239
Chris Wilsone61e0f52018-02-21 09:56:36 +00001240 trace_i915_request_wait_begin(rq, flags);
Chris Wilson05235c52016-07-20 09:21:08 +01001241
Chris Wilsone61e0f52018-02-21 09:56:36 +00001242 add_wait_queue(&rq->execute, &exec);
Chris Wilson7de53bf2017-02-23 07:44:11 +00001243 if (flags & I915_WAIT_LOCKED)
1244 add_wait_queue(errq, &reset);
1245
Chris Wilsone61e0f52018-02-21 09:56:36 +00001246 intel_wait_init(&wait, rq);
Chris Wilson754c9fd2017-02-23 07:44:14 +00001247
Chris Wilsond6a22892017-02-23 07:44:17 +00001248restart:
Chris Wilson0f2f61d2017-02-23 07:44:22 +00001249 do {
1250 set_current_state(state);
Chris Wilsone61e0f52018-02-21 09:56:36 +00001251 if (intel_wait_update_request(&wait, rq))
Chris Wilson0f2f61d2017-02-23 07:44:22 +00001252 break;
Chris Wilson754c9fd2017-02-23 07:44:14 +00001253
Chris Wilson0f2f61d2017-02-23 07:44:22 +00001254 if (flags & I915_WAIT_LOCKED &&
Chris Wilsone61e0f52018-02-21 09:56:36 +00001255 __i915_wait_request_check_and_reset(rq))
Chris Wilson0f2f61d2017-02-23 07:44:22 +00001256 continue;
Chris Wilson541ca6e2017-02-23 07:44:12 +00001257
Chris Wilson0f2f61d2017-02-23 07:44:22 +00001258 if (signal_pending_state(state, current)) {
1259 timeout = -ERESTARTSYS;
Chris Wilson4680816b2016-10-28 13:58:48 +01001260 goto complete;
Chris Wilson0f2f61d2017-02-23 07:44:22 +00001261 }
Chris Wilson4680816b2016-10-28 13:58:48 +01001262
Chris Wilson0f2f61d2017-02-23 07:44:22 +00001263 if (!timeout) {
1264 timeout = -ETIME;
1265 goto complete;
1266 }
Chris Wilson541ca6e2017-02-23 07:44:12 +00001267
Chris Wilson0f2f61d2017-02-23 07:44:22 +00001268 timeout = io_schedule_timeout(timeout);
1269 } while (1);
Chris Wilson541ca6e2017-02-23 07:44:12 +00001270
Chris Wilson0f2f61d2017-02-23 07:44:22 +00001271 GEM_BUG_ON(!intel_wait_has_seqno(&wait));
Chris Wilsone61e0f52018-02-21 09:56:36 +00001272 GEM_BUG_ON(!i915_sw_fence_signaled(&rq->submit));
Chris Wilson4680816b2016-10-28 13:58:48 +01001273
Daniel Vetter437c3082016-08-05 18:11:24 +02001274 /* Optimistic short spin before touching IRQs */
Chris Wilsone61e0f52018-02-21 09:56:36 +00001275 if (__i915_spin_request(rq, wait.seqno, state, 5))
Chris Wilson05235c52016-07-20 09:21:08 +01001276 goto complete;
1277
1278 set_current_state(state);
Chris Wilsone61e0f52018-02-21 09:56:36 +00001279 if (intel_engine_add_wait(rq->engine, &wait))
1280 /*
1281 * In order to check that we haven't missed the interrupt
Chris Wilson05235c52016-07-20 09:21:08 +01001282 * as we enabled it, we need to kick ourselves to do a
1283 * coherent check on the seqno before we sleep.
1284 */
1285 goto wakeup;
1286
Chris Wilson24f417e2017-02-23 07:44:21 +00001287 if (flags & I915_WAIT_LOCKED)
Chris Wilsone61e0f52018-02-21 09:56:36 +00001288 __i915_wait_request_check_and_reset(rq);
Chris Wilson24f417e2017-02-23 07:44:21 +00001289
Chris Wilson05235c52016-07-20 09:21:08 +01001290 for (;;) {
1291 if (signal_pending_state(state, current)) {
Chris Wilsone95433c2016-10-28 13:58:27 +01001292 timeout = -ERESTARTSYS;
Chris Wilson05235c52016-07-20 09:21:08 +01001293 break;
1294 }
1295
Chris Wilsone95433c2016-10-28 13:58:27 +01001296 if (!timeout) {
1297 timeout = -ETIME;
Chris Wilson05235c52016-07-20 09:21:08 +01001298 break;
1299 }
1300
Chris Wilsone95433c2016-10-28 13:58:27 +01001301 timeout = io_schedule_timeout(timeout);
1302
Chris Wilson754c9fd2017-02-23 07:44:14 +00001303 if (intel_wait_complete(&wait) &&
Chris Wilsone61e0f52018-02-21 09:56:36 +00001304 intel_wait_check_request(&wait, rq))
Chris Wilson05235c52016-07-20 09:21:08 +01001305 break;
1306
1307 set_current_state(state);
1308
1309wakeup:
Chris Wilsone61e0f52018-02-21 09:56:36 +00001310 /*
1311 * Carefully check if the request is complete, giving time
Chris Wilson05235c52016-07-20 09:21:08 +01001312 * for the seqno to be visible following the interrupt.
1313 * We also have to check in case we are kicked by the GPU
1314 * reset in order to drop the struct_mutex.
1315 */
Chris Wilsone61e0f52018-02-21 09:56:36 +00001316 if (__i915_request_irq_complete(rq))
Chris Wilson05235c52016-07-20 09:21:08 +01001317 break;
1318
Chris Wilsone61e0f52018-02-21 09:56:36 +00001319 /*
1320 * If the GPU is hung, and we hold the lock, reset the GPU
Chris Wilson221fe792016-09-09 14:11:51 +01001321 * and then check for completion. On a full reset, the engine's
1322 * HW seqno will be advanced passed us and we are complete.
1323 * If we do a partial reset, we have to wait for the GPU to
1324 * resume and update the breadcrumb.
1325 *
1326 * If we don't hold the mutex, we can just wait for the worker
1327 * to come along and update the breadcrumb (either directly
1328 * itself, or indirectly by recovering the GPU).
1329 */
1330 if (flags & I915_WAIT_LOCKED &&
Chris Wilsone61e0f52018-02-21 09:56:36 +00001331 __i915_wait_request_check_and_reset(rq))
Chris Wilson221fe792016-09-09 14:11:51 +01001332 continue;
Chris Wilson221fe792016-09-09 14:11:51 +01001333
Chris Wilson05235c52016-07-20 09:21:08 +01001334 /* Only spin if we know the GPU is processing this request */
Chris Wilsone61e0f52018-02-21 09:56:36 +00001335 if (__i915_spin_request(rq, wait.seqno, state, 2))
Chris Wilson05235c52016-07-20 09:21:08 +01001336 break;
Chris Wilsond6a22892017-02-23 07:44:17 +00001337
Chris Wilsone61e0f52018-02-21 09:56:36 +00001338 if (!intel_wait_check_request(&wait, rq)) {
1339 intel_engine_remove_wait(rq->engine, &wait);
Chris Wilsond6a22892017-02-23 07:44:17 +00001340 goto restart;
1341 }
Chris Wilson05235c52016-07-20 09:21:08 +01001342 }
Chris Wilson05235c52016-07-20 09:21:08 +01001343
Chris Wilsone61e0f52018-02-21 09:56:36 +00001344 intel_engine_remove_wait(rq->engine, &wait);
Chris Wilson05235c52016-07-20 09:21:08 +01001345complete:
Chris Wilsona49625f2017-02-23 07:44:19 +00001346 __set_current_state(TASK_RUNNING);
Chris Wilson7de53bf2017-02-23 07:44:11 +00001347 if (flags & I915_WAIT_LOCKED)
1348 remove_wait_queue(errq, &reset);
Chris Wilsone61e0f52018-02-21 09:56:36 +00001349 remove_wait_queue(&rq->execute, &exec);
1350 trace_i915_request_wait_end(rq);
Chris Wilson05235c52016-07-20 09:21:08 +01001351
Chris Wilsone95433c2016-10-28 13:58:27 +01001352 return timeout;
Chris Wilson05235c52016-07-20 09:21:08 +01001353}
Chris Wilson4b8de8e2016-08-04 07:52:42 +01001354
Chris Wilson28176ef2016-10-28 13:58:56 +01001355static void engine_retire_requests(struct intel_engine_cs *engine)
Chris Wilson4b8de8e2016-08-04 07:52:42 +01001356{
Chris Wilsone61e0f52018-02-21 09:56:36 +00001357 struct i915_request *request, *next;
Chris Wilson754c9fd2017-02-23 07:44:14 +00001358 u32 seqno = intel_engine_get_seqno(engine);
1359 LIST_HEAD(retire);
Chris Wilson4b8de8e2016-08-04 07:52:42 +01001360
Chris Wilson754c9fd2017-02-23 07:44:14 +00001361 spin_lock_irq(&engine->timeline->lock);
Chris Wilson73cb9702016-10-28 13:58:46 +01001362 list_for_each_entry_safe(request, next,
1363 &engine->timeline->requests, link) {
Chris Wilson754c9fd2017-02-23 07:44:14 +00001364 if (!i915_seqno_passed(seqno, request->global_seqno))
1365 break;
Chris Wilson4b8de8e2016-08-04 07:52:42 +01001366
Chris Wilson754c9fd2017-02-23 07:44:14 +00001367 list_move_tail(&request->link, &retire);
Chris Wilson4b8de8e2016-08-04 07:52:42 +01001368 }
Chris Wilson754c9fd2017-02-23 07:44:14 +00001369 spin_unlock_irq(&engine->timeline->lock);
1370
1371 list_for_each_entry_safe(request, next, &retire, link)
Chris Wilsone61e0f52018-02-21 09:56:36 +00001372 i915_request_retire(request);
Chris Wilson4b8de8e2016-08-04 07:52:42 +01001373}
1374
Chris Wilsone61e0f52018-02-21 09:56:36 +00001375void i915_retire_requests(struct drm_i915_private *i915)
Chris Wilson4b8de8e2016-08-04 07:52:42 +01001376{
1377 struct intel_engine_cs *engine;
Chris Wilson28176ef2016-10-28 13:58:56 +01001378 enum intel_engine_id id;
Chris Wilson4b8de8e2016-08-04 07:52:42 +01001379
Chris Wilsone61e0f52018-02-21 09:56:36 +00001380 lockdep_assert_held(&i915->drm.struct_mutex);
Chris Wilson4b8de8e2016-08-04 07:52:42 +01001381
Chris Wilsone61e0f52018-02-21 09:56:36 +00001382 if (!i915->gt.active_requests)
Chris Wilson4b8de8e2016-08-04 07:52:42 +01001383 return;
1384
Chris Wilsone61e0f52018-02-21 09:56:36 +00001385 for_each_engine(engine, i915, id)
Chris Wilson28176ef2016-10-28 13:58:56 +01001386 engine_retire_requests(engine);
Chris Wilson4b8de8e2016-08-04 07:52:42 +01001387}
Chris Wilsonc835c552017-02-13 17:15:21 +00001388
1389#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
1390#include "selftests/mock_request.c"
Chris Wilsone61e0f52018-02-21 09:56:36 +00001391#include "selftests/i915_request.c"
Chris Wilsonc835c552017-02-13 17:15:21 +00001392#endif