Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1 | /* |
| 2 | * Copyright © 2012 Intel Corporation |
| 3 | * |
| 4 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 5 | * copy of this software and associated documentation files (the "Software"), |
| 6 | * to deal in the Software without restriction, including without limitation |
| 7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 8 | * and/or sell copies of the Software, and to permit persons to whom the |
| 9 | * Software is furnished to do so, subject to the following conditions: |
| 10 | * |
| 11 | * The above copyright notice and this permission notice (including the next |
| 12 | * paragraph) shall be included in all copies or substantial portions of the |
| 13 | * Software. |
| 14 | * |
| 15 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 16 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 17 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 18 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 19 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 20 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS |
| 21 | * IN THE SOFTWARE. |
| 22 | * |
| 23 | * Authors: |
| 24 | * Keith Packard <keithp@keithp.com> |
| 25 | * |
| 26 | */ |
| 27 | |
| 28 | #include <linux/i2c.h> |
| 29 | #include <linux/slab.h> |
| 30 | #include "drmP.h" |
| 31 | #include "drm.h" |
| 32 | #include "drm_crtc.h" |
| 33 | #include "drm_crtc_helper.h" |
| 34 | #include "psb_drv.h" |
| 35 | #include "psb_intel_drv.h" |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 36 | #include "psb_intel_reg.h" |
| 37 | #include "drm_dp_helper.h" |
| 38 | |
Zhao Yakui | d112a81 | 2012-08-08 13:55:55 +0000 | [diff] [blame^] | 39 | #define _wait_for(COND, MS, W) ({ \ |
| 40 | unsigned long timeout__ = jiffies + msecs_to_jiffies(MS); \ |
| 41 | int ret__ = 0; \ |
| 42 | while (! (COND)) { \ |
| 43 | if (time_after(jiffies, timeout__)) { \ |
| 44 | ret__ = -ETIMEDOUT; \ |
| 45 | break; \ |
| 46 | } \ |
| 47 | if (W && !in_dbg_master()) msleep(W); \ |
| 48 | } \ |
| 49 | ret__; \ |
| 50 | }) |
| 51 | |
| 52 | #define wait_for(COND, MS) _wait_for(COND, MS, 1) |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 53 | |
| 54 | #define DP_LINK_STATUS_SIZE 6 |
| 55 | #define DP_LINK_CHECK_TIMEOUT (10 * 1000) |
| 56 | |
| 57 | #define DP_LINK_CONFIGURATION_SIZE 9 |
| 58 | |
| 59 | #define CDV_FAST_LINK_TRAIN 1 |
| 60 | |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 61 | struct cdv_intel_dp { |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 62 | uint32_t output_reg; |
| 63 | uint32_t DP; |
| 64 | uint8_t link_configuration[DP_LINK_CONFIGURATION_SIZE]; |
| 65 | bool has_audio; |
| 66 | int force_audio; |
| 67 | uint32_t color_range; |
| 68 | uint8_t link_bw; |
| 69 | uint8_t lane_count; |
| 70 | uint8_t dpcd[4]; |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 71 | struct psb_intel_encoder *encoder; |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 72 | struct i2c_adapter adapter; |
| 73 | struct i2c_algo_dp_aux_data algo; |
| 74 | uint8_t train_set[4]; |
| 75 | uint8_t link_status[DP_LINK_STATUS_SIZE]; |
Zhao Yakui | d112a81 | 2012-08-08 13:55:55 +0000 | [diff] [blame^] | 76 | int panel_power_up_delay; |
| 77 | int panel_power_down_delay; |
| 78 | int panel_power_cycle_delay; |
| 79 | int backlight_on_delay; |
| 80 | int backlight_off_delay; |
| 81 | struct drm_display_mode *panel_fixed_mode; /* for eDP */ |
| 82 | bool panel_on; |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 83 | }; |
| 84 | |
| 85 | struct ddi_regoff { |
| 86 | uint32_t PreEmph1; |
| 87 | uint32_t PreEmph2; |
| 88 | uint32_t VSwing1; |
| 89 | uint32_t VSwing2; |
| 90 | uint32_t VSwing3; |
| 91 | uint32_t VSwing4; |
| 92 | uint32_t VSwing5; |
| 93 | }; |
| 94 | |
| 95 | static struct ddi_regoff ddi_DP_train_table[] = { |
| 96 | {.PreEmph1 = 0x812c, .PreEmph2 = 0x8124, .VSwing1 = 0x8154, |
| 97 | .VSwing2 = 0x8148, .VSwing3 = 0x814C, .VSwing4 = 0x8150, |
| 98 | .VSwing5 = 0x8158,}, |
| 99 | {.PreEmph1 = 0x822c, .PreEmph2 = 0x8224, .VSwing1 = 0x8254, |
| 100 | .VSwing2 = 0x8248, .VSwing3 = 0x824C, .VSwing4 = 0x8250, |
| 101 | .VSwing5 = 0x8258,}, |
| 102 | }; |
| 103 | |
| 104 | static uint32_t dp_vswing_premph_table[] = { |
| 105 | 0x55338954, 0x4000, |
| 106 | 0x554d8954, 0x2000, |
| 107 | 0x55668954, 0, |
| 108 | 0x559ac0d4, 0x6000, |
| 109 | }; |
| 110 | /** |
| 111 | * is_edp - is the given port attached to an eDP panel (either CPU or PCH) |
| 112 | * @intel_dp: DP struct |
| 113 | * |
| 114 | * If a CPU or PCH DP output is attached to an eDP panel, this function |
| 115 | * will return true, and false otherwise. |
| 116 | */ |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 117 | static bool is_edp(struct psb_intel_encoder *encoder) |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 118 | { |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 119 | return encoder->type == INTEL_OUTPUT_EDP; |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 120 | } |
| 121 | |
| 122 | |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 123 | static void cdv_intel_dp_start_link_train(struct psb_intel_encoder *encoder); |
| 124 | static void cdv_intel_dp_complete_link_train(struct psb_intel_encoder *encoder); |
| 125 | static void cdv_intel_dp_link_down(struct psb_intel_encoder *encoder); |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 126 | |
| 127 | static int |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 128 | cdv_intel_dp_max_lane_count(struct psb_intel_encoder *encoder) |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 129 | { |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 130 | struct cdv_intel_dp *intel_dp = encoder->dev_priv; |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 131 | int max_lane_count = 4; |
| 132 | |
| 133 | if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) { |
| 134 | max_lane_count = intel_dp->dpcd[DP_MAX_LANE_COUNT] & 0x1f; |
| 135 | switch (max_lane_count) { |
| 136 | case 1: case 2: case 4: |
| 137 | break; |
| 138 | default: |
| 139 | max_lane_count = 4; |
| 140 | } |
| 141 | } |
| 142 | return max_lane_count; |
| 143 | } |
| 144 | |
| 145 | static int |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 146 | cdv_intel_dp_max_link_bw(struct psb_intel_encoder *encoder) |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 147 | { |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 148 | struct cdv_intel_dp *intel_dp = encoder->dev_priv; |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 149 | int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE]; |
| 150 | |
| 151 | switch (max_link_bw) { |
| 152 | case DP_LINK_BW_1_62: |
| 153 | case DP_LINK_BW_2_7: |
| 154 | break; |
| 155 | default: |
| 156 | max_link_bw = DP_LINK_BW_1_62; |
| 157 | break; |
| 158 | } |
| 159 | return max_link_bw; |
| 160 | } |
| 161 | |
| 162 | static int |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 163 | cdv_intel_dp_link_clock(uint8_t link_bw) |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 164 | { |
| 165 | if (link_bw == DP_LINK_BW_2_7) |
| 166 | return 270000; |
| 167 | else |
| 168 | return 162000; |
| 169 | } |
| 170 | |
| 171 | static int |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 172 | cdv_intel_dp_link_required(int pixel_clock, int bpp) |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 173 | { |
| 174 | return (pixel_clock * bpp + 7) / 8; |
| 175 | } |
| 176 | |
| 177 | static int |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 178 | cdv_intel_dp_max_data_rate(int max_link_clock, int max_lanes) |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 179 | { |
| 180 | return (max_link_clock * max_lanes * 19) / 20; |
| 181 | } |
| 182 | |
Zhao Yakui | d112a81 | 2012-08-08 13:55:55 +0000 | [diff] [blame^] | 183 | static void cdv_intel_edp_panel_vdd_on(struct psb_intel_encoder *intel_encoder) |
| 184 | { |
| 185 | struct drm_device *dev = intel_encoder->base.dev; |
| 186 | struct cdv_intel_dp *intel_dp = intel_encoder->dev_priv; |
| 187 | u32 pp; |
| 188 | |
| 189 | if (intel_dp->panel_on) { |
| 190 | DRM_DEBUG_KMS("Skip VDD on because of panel on\n"); |
| 191 | return; |
| 192 | } |
| 193 | DRM_DEBUG_KMS("\n"); |
| 194 | |
| 195 | pp = REG_READ(PP_CONTROL); |
| 196 | |
| 197 | pp |= EDP_FORCE_VDD; |
| 198 | REG_WRITE(PP_CONTROL, pp); |
| 199 | REG_READ(PP_CONTROL); |
| 200 | msleep(intel_dp->panel_power_up_delay); |
| 201 | } |
| 202 | |
| 203 | static void cdv_intel_edp_panel_vdd_off(struct psb_intel_encoder *intel_encoder) |
| 204 | { |
| 205 | struct drm_device *dev = intel_encoder->base.dev; |
| 206 | u32 pp; |
| 207 | |
| 208 | DRM_DEBUG_KMS("\n"); |
| 209 | pp = REG_READ(PP_CONTROL); |
| 210 | |
| 211 | pp &= ~EDP_FORCE_VDD; |
| 212 | REG_WRITE(PP_CONTROL, pp); |
| 213 | REG_READ(PP_CONTROL); |
| 214 | |
| 215 | } |
| 216 | |
| 217 | /* Returns true if the panel was already on when called */ |
| 218 | static bool cdv_intel_edp_panel_on(struct psb_intel_encoder *intel_encoder) |
| 219 | { |
| 220 | struct drm_device *dev = intel_encoder->base.dev; |
| 221 | struct cdv_intel_dp *intel_dp = intel_encoder->dev_priv; |
| 222 | u32 pp, idle_on_mask = PP_ON | PP_SEQUENCE_NONE; |
| 223 | |
| 224 | if (intel_dp->panel_on) |
| 225 | return true; |
| 226 | |
| 227 | DRM_DEBUG_KMS("\n"); |
| 228 | pp = REG_READ(PP_CONTROL); |
| 229 | pp &= ~PANEL_UNLOCK_MASK; |
| 230 | |
| 231 | pp |= (PANEL_UNLOCK_REGS | POWER_TARGET_ON); |
| 232 | REG_WRITE(PP_CONTROL, pp); |
| 233 | REG_READ(PP_CONTROL); |
| 234 | |
| 235 | if (wait_for(((REG_READ(PP_STATUS) & idle_on_mask) == idle_on_mask), 1000)) { |
| 236 | DRM_DEBUG_KMS("Error in Powering up eDP panel, status %x\n", REG_READ(PP_STATUS)); |
| 237 | intel_dp->panel_on = false; |
| 238 | } else |
| 239 | intel_dp->panel_on = true; |
| 240 | msleep(intel_dp->panel_power_up_delay); |
| 241 | |
| 242 | return false; |
| 243 | } |
| 244 | |
| 245 | static void cdv_intel_edp_panel_off (struct psb_intel_encoder *intel_encoder) |
| 246 | { |
| 247 | struct drm_device *dev = intel_encoder->base.dev; |
| 248 | u32 pp, idle_off_mask = PP_ON ; |
| 249 | struct cdv_intel_dp *intel_dp = intel_encoder->dev_priv; |
| 250 | |
| 251 | DRM_DEBUG_KMS("\n"); |
| 252 | |
| 253 | pp = REG_READ(PP_CONTROL); |
| 254 | |
| 255 | if ((pp & POWER_TARGET_ON) == 0) |
| 256 | return; |
| 257 | |
| 258 | intel_dp->panel_on = false; |
| 259 | pp &= ~PANEL_UNLOCK_MASK; |
| 260 | /* ILK workaround: disable reset around power sequence */ |
| 261 | |
| 262 | pp &= ~POWER_TARGET_ON; |
| 263 | pp &= ~EDP_FORCE_VDD; |
| 264 | pp &= ~EDP_BLC_ENABLE; |
| 265 | REG_WRITE(PP_CONTROL, pp); |
| 266 | REG_READ(PP_CONTROL); |
| 267 | DRM_DEBUG_KMS("PP_STATUS %x\n", REG_READ(PP_STATUS)); |
| 268 | |
| 269 | if (wait_for((REG_READ(PP_STATUS) & idle_off_mask) == 0, 1000)) { |
| 270 | DRM_DEBUG_KMS("Error in turning off Panel\n"); |
| 271 | } |
| 272 | |
| 273 | msleep(intel_dp->panel_power_cycle_delay); |
| 274 | DRM_DEBUG_KMS("Over\n"); |
| 275 | } |
| 276 | |
| 277 | static void cdv_intel_edp_backlight_on (struct psb_intel_encoder *intel_encoder) |
| 278 | { |
| 279 | struct drm_device *dev = intel_encoder->base.dev; |
| 280 | u32 pp; |
| 281 | |
| 282 | DRM_DEBUG_KMS("\n"); |
| 283 | /* |
| 284 | * If we enable the backlight right away following a panel power |
| 285 | * on, we may see slight flicker as the panel syncs with the eDP |
| 286 | * link. So delay a bit to make sure the image is solid before |
| 287 | * allowing it to appear. |
| 288 | */ |
| 289 | msleep(300); |
| 290 | pp = REG_READ(PP_CONTROL); |
| 291 | |
| 292 | pp |= EDP_BLC_ENABLE; |
| 293 | REG_WRITE(PP_CONTROL, pp); |
| 294 | gma_backlight_enable(dev); |
| 295 | } |
| 296 | |
| 297 | static void cdv_intel_edp_backlight_off (struct psb_intel_encoder *intel_encoder) |
| 298 | { |
| 299 | struct drm_device *dev = intel_encoder->base.dev; |
| 300 | struct cdv_intel_dp *intel_dp = intel_encoder->dev_priv; |
| 301 | u32 pp; |
| 302 | |
| 303 | DRM_DEBUG_KMS("\n"); |
| 304 | gma_backlight_disable(dev); |
| 305 | msleep(10); |
| 306 | pp = REG_READ(PP_CONTROL); |
| 307 | |
| 308 | pp &= ~EDP_BLC_ENABLE; |
| 309 | REG_WRITE(PP_CONTROL, pp); |
| 310 | msleep(intel_dp->backlight_off_delay); |
| 311 | } |
| 312 | |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 313 | static int |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 314 | cdv_intel_dp_mode_valid(struct drm_connector *connector, |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 315 | struct drm_display_mode *mode) |
| 316 | { |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 317 | struct psb_intel_encoder *encoder = psb_intel_attached_encoder(connector); |
Zhao Yakui | d112a81 | 2012-08-08 13:55:55 +0000 | [diff] [blame^] | 318 | struct cdv_intel_dp *intel_dp = encoder->dev_priv; |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 319 | int max_link_clock = cdv_intel_dp_link_clock(cdv_intel_dp_max_link_bw(encoder)); |
| 320 | int max_lanes = cdv_intel_dp_max_lane_count(encoder); |
Zhao Yakui | d112a81 | 2012-08-08 13:55:55 +0000 | [diff] [blame^] | 321 | struct drm_psb_private *dev_priv = connector->dev->dev_private; |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 322 | |
Zhao Yakui | d112a81 | 2012-08-08 13:55:55 +0000 | [diff] [blame^] | 323 | if (is_edp(encoder) && intel_dp->panel_fixed_mode) { |
| 324 | if (mode->hdisplay > intel_dp->panel_fixed_mode->hdisplay) |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 325 | return MODE_PANEL; |
Zhao Yakui | d112a81 | 2012-08-08 13:55:55 +0000 | [diff] [blame^] | 326 | if (mode->vdisplay > intel_dp->panel_fixed_mode->vdisplay) |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 327 | return MODE_PANEL; |
| 328 | } |
| 329 | |
| 330 | /* only refuse the mode on non eDP since we have seen some weird eDP panels |
| 331 | which are outside spec tolerances but somehow work by magic */ |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 332 | if (!is_edp(encoder) && |
Zhao Yakui | d112a81 | 2012-08-08 13:55:55 +0000 | [diff] [blame^] | 333 | (cdv_intel_dp_link_required(mode->clock, dev_priv->edp.bpp) |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 334 | > cdv_intel_dp_max_data_rate(max_link_clock, max_lanes))) |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 335 | return MODE_CLOCK_HIGH; |
| 336 | |
Zhao Yakui | d112a81 | 2012-08-08 13:55:55 +0000 | [diff] [blame^] | 337 | if (is_edp(encoder)) { |
| 338 | if (cdv_intel_dp_link_required(mode->clock, 24) |
| 339 | > cdv_intel_dp_max_data_rate(max_link_clock, max_lanes)) |
| 340 | return MODE_CLOCK_HIGH; |
| 341 | |
| 342 | } |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 343 | if (mode->clock < 10000) |
| 344 | return MODE_CLOCK_LOW; |
| 345 | |
| 346 | return MODE_OK; |
| 347 | } |
| 348 | |
| 349 | static uint32_t |
| 350 | pack_aux(uint8_t *src, int src_bytes) |
| 351 | { |
| 352 | int i; |
| 353 | uint32_t v = 0; |
| 354 | |
| 355 | if (src_bytes > 4) |
| 356 | src_bytes = 4; |
| 357 | for (i = 0; i < src_bytes; i++) |
| 358 | v |= ((uint32_t) src[i]) << ((3-i) * 8); |
| 359 | return v; |
| 360 | } |
| 361 | |
| 362 | static void |
| 363 | unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes) |
| 364 | { |
| 365 | int i; |
| 366 | if (dst_bytes > 4) |
| 367 | dst_bytes = 4; |
| 368 | for (i = 0; i < dst_bytes; i++) |
| 369 | dst[i] = src >> ((3-i) * 8); |
| 370 | } |
| 371 | |
| 372 | static int |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 373 | cdv_intel_dp_aux_ch(struct psb_intel_encoder *encoder, |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 374 | uint8_t *send, int send_bytes, |
| 375 | uint8_t *recv, int recv_size) |
| 376 | { |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 377 | struct cdv_intel_dp *intel_dp = encoder->dev_priv; |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 378 | uint32_t output_reg = intel_dp->output_reg; |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 379 | struct drm_device *dev = encoder->base.dev; |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 380 | uint32_t ch_ctl = output_reg + 0x10; |
| 381 | uint32_t ch_data = ch_ctl + 4; |
| 382 | int i; |
| 383 | int recv_bytes; |
| 384 | uint32_t status; |
| 385 | uint32_t aux_clock_divider; |
| 386 | int try, precharge; |
| 387 | |
| 388 | /* The clock divider is based off the hrawclk, |
| 389 | * and would like to run at 2MHz. So, take the |
| 390 | * hrawclk value and divide by 2 and use that |
| 391 | * On CDV platform it uses 200MHz as hrawclk. |
| 392 | * |
| 393 | */ |
| 394 | aux_clock_divider = 200 / 2; |
| 395 | |
| 396 | precharge = 4; |
Zhao Yakui | d112a81 | 2012-08-08 13:55:55 +0000 | [diff] [blame^] | 397 | if (is_edp(encoder)) |
| 398 | precharge = 10; |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 399 | |
| 400 | if (REG_READ(ch_ctl) & DP_AUX_CH_CTL_SEND_BUSY) { |
| 401 | DRM_ERROR("dp_aux_ch not started status 0x%08x\n", |
| 402 | REG_READ(ch_ctl)); |
| 403 | return -EBUSY; |
| 404 | } |
| 405 | |
| 406 | /* Must try at least 3 times according to DP spec */ |
| 407 | for (try = 0; try < 5; try++) { |
| 408 | /* Load the send data into the aux channel data registers */ |
| 409 | for (i = 0; i < send_bytes; i += 4) |
| 410 | REG_WRITE(ch_data + i, |
| 411 | pack_aux(send + i, send_bytes - i)); |
| 412 | |
| 413 | /* Send the command and wait for it to complete */ |
| 414 | REG_WRITE(ch_ctl, |
| 415 | DP_AUX_CH_CTL_SEND_BUSY | |
| 416 | DP_AUX_CH_CTL_TIME_OUT_400us | |
| 417 | (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) | |
| 418 | (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) | |
| 419 | (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT) | |
| 420 | DP_AUX_CH_CTL_DONE | |
| 421 | DP_AUX_CH_CTL_TIME_OUT_ERROR | |
| 422 | DP_AUX_CH_CTL_RECEIVE_ERROR); |
| 423 | for (;;) { |
| 424 | status = REG_READ(ch_ctl); |
| 425 | if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0) |
| 426 | break; |
| 427 | udelay(100); |
| 428 | } |
| 429 | |
| 430 | /* Clear done status and any errors */ |
| 431 | REG_WRITE(ch_ctl, |
| 432 | status | |
| 433 | DP_AUX_CH_CTL_DONE | |
| 434 | DP_AUX_CH_CTL_TIME_OUT_ERROR | |
| 435 | DP_AUX_CH_CTL_RECEIVE_ERROR); |
| 436 | if (status & DP_AUX_CH_CTL_DONE) |
| 437 | break; |
| 438 | } |
| 439 | |
| 440 | if ((status & DP_AUX_CH_CTL_DONE) == 0) { |
| 441 | DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status); |
| 442 | return -EBUSY; |
| 443 | } |
| 444 | |
| 445 | /* Check for timeout or receive error. |
| 446 | * Timeouts occur when the sink is not connected |
| 447 | */ |
| 448 | if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) { |
| 449 | DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status); |
| 450 | return -EIO; |
| 451 | } |
| 452 | |
| 453 | /* Timeouts occur when the device isn't connected, so they're |
| 454 | * "normal" -- don't fill the kernel log with these */ |
| 455 | if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) { |
| 456 | DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status); |
| 457 | return -ETIMEDOUT; |
| 458 | } |
| 459 | |
| 460 | /* Unload any bytes sent back from the other side */ |
| 461 | recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >> |
| 462 | DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT); |
| 463 | if (recv_bytes > recv_size) |
| 464 | recv_bytes = recv_size; |
| 465 | |
| 466 | for (i = 0; i < recv_bytes; i += 4) |
| 467 | unpack_aux(REG_READ(ch_data + i), |
| 468 | recv + i, recv_bytes - i); |
| 469 | |
| 470 | return recv_bytes; |
| 471 | } |
| 472 | |
| 473 | /* Write data to the aux channel in native mode */ |
| 474 | static int |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 475 | cdv_intel_dp_aux_native_write(struct psb_intel_encoder *encoder, |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 476 | uint16_t address, uint8_t *send, int send_bytes) |
| 477 | { |
| 478 | int ret; |
| 479 | uint8_t msg[20]; |
| 480 | int msg_bytes; |
| 481 | uint8_t ack; |
| 482 | |
| 483 | if (send_bytes > 16) |
| 484 | return -1; |
| 485 | msg[0] = AUX_NATIVE_WRITE << 4; |
| 486 | msg[1] = address >> 8; |
| 487 | msg[2] = address & 0xff; |
| 488 | msg[3] = send_bytes - 1; |
| 489 | memcpy(&msg[4], send, send_bytes); |
| 490 | msg_bytes = send_bytes + 4; |
| 491 | for (;;) { |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 492 | ret = cdv_intel_dp_aux_ch(encoder, msg, msg_bytes, &ack, 1); |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 493 | if (ret < 0) |
| 494 | return ret; |
| 495 | if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK) |
| 496 | break; |
| 497 | else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER) |
| 498 | udelay(100); |
| 499 | else |
| 500 | return -EIO; |
| 501 | } |
| 502 | return send_bytes; |
| 503 | } |
| 504 | |
| 505 | /* Write a single byte to the aux channel in native mode */ |
| 506 | static int |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 507 | cdv_intel_dp_aux_native_write_1(struct psb_intel_encoder *encoder, |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 508 | uint16_t address, uint8_t byte) |
| 509 | { |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 510 | return cdv_intel_dp_aux_native_write(encoder, address, &byte, 1); |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 511 | } |
| 512 | |
| 513 | /* read bytes from a native aux channel */ |
| 514 | static int |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 515 | cdv_intel_dp_aux_native_read(struct psb_intel_encoder *encoder, |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 516 | uint16_t address, uint8_t *recv, int recv_bytes) |
| 517 | { |
| 518 | uint8_t msg[4]; |
| 519 | int msg_bytes; |
| 520 | uint8_t reply[20]; |
| 521 | int reply_bytes; |
| 522 | uint8_t ack; |
| 523 | int ret; |
| 524 | |
| 525 | msg[0] = AUX_NATIVE_READ << 4; |
| 526 | msg[1] = address >> 8; |
| 527 | msg[2] = address & 0xff; |
| 528 | msg[3] = recv_bytes - 1; |
| 529 | |
| 530 | msg_bytes = 4; |
| 531 | reply_bytes = recv_bytes + 1; |
| 532 | |
| 533 | for (;;) { |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 534 | ret = cdv_intel_dp_aux_ch(encoder, msg, msg_bytes, |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 535 | reply, reply_bytes); |
| 536 | if (ret == 0) |
| 537 | return -EPROTO; |
| 538 | if (ret < 0) |
| 539 | return ret; |
| 540 | ack = reply[0]; |
| 541 | if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK) { |
| 542 | memcpy(recv, reply + 1, ret - 1); |
| 543 | return ret - 1; |
| 544 | } |
| 545 | else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER) |
| 546 | udelay(100); |
| 547 | else |
| 548 | return -EIO; |
| 549 | } |
| 550 | } |
| 551 | |
| 552 | static int |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 553 | cdv_intel_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode, |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 554 | uint8_t write_byte, uint8_t *read_byte) |
| 555 | { |
| 556 | struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data; |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 557 | struct cdv_intel_dp *intel_dp = container_of(adapter, |
| 558 | struct cdv_intel_dp, |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 559 | adapter); |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 560 | struct psb_intel_encoder *encoder = intel_dp->encoder; |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 561 | uint16_t address = algo_data->address; |
| 562 | uint8_t msg[5]; |
| 563 | uint8_t reply[2]; |
| 564 | unsigned retry; |
| 565 | int msg_bytes; |
| 566 | int reply_bytes; |
| 567 | int ret; |
| 568 | |
| 569 | /* Set up the command byte */ |
| 570 | if (mode & MODE_I2C_READ) |
| 571 | msg[0] = AUX_I2C_READ << 4; |
| 572 | else |
| 573 | msg[0] = AUX_I2C_WRITE << 4; |
| 574 | |
| 575 | if (!(mode & MODE_I2C_STOP)) |
| 576 | msg[0] |= AUX_I2C_MOT << 4; |
| 577 | |
| 578 | msg[1] = address >> 8; |
| 579 | msg[2] = address; |
| 580 | |
| 581 | switch (mode) { |
| 582 | case MODE_I2C_WRITE: |
| 583 | msg[3] = 0; |
| 584 | msg[4] = write_byte; |
| 585 | msg_bytes = 5; |
| 586 | reply_bytes = 1; |
| 587 | break; |
| 588 | case MODE_I2C_READ: |
| 589 | msg[3] = 0; |
| 590 | msg_bytes = 4; |
| 591 | reply_bytes = 2; |
| 592 | break; |
| 593 | default: |
| 594 | msg_bytes = 3; |
| 595 | reply_bytes = 1; |
| 596 | break; |
| 597 | } |
| 598 | |
| 599 | for (retry = 0; retry < 5; retry++) { |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 600 | ret = cdv_intel_dp_aux_ch(encoder, |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 601 | msg, msg_bytes, |
| 602 | reply, reply_bytes); |
| 603 | if (ret < 0) { |
| 604 | DRM_DEBUG_KMS("aux_ch failed %d\n", ret); |
| 605 | return ret; |
| 606 | } |
| 607 | |
| 608 | switch (reply[0] & AUX_NATIVE_REPLY_MASK) { |
| 609 | case AUX_NATIVE_REPLY_ACK: |
| 610 | /* I2C-over-AUX Reply field is only valid |
| 611 | * when paired with AUX ACK. |
| 612 | */ |
| 613 | break; |
| 614 | case AUX_NATIVE_REPLY_NACK: |
| 615 | DRM_DEBUG_KMS("aux_ch native nack\n"); |
| 616 | return -EREMOTEIO; |
| 617 | case AUX_NATIVE_REPLY_DEFER: |
| 618 | udelay(100); |
| 619 | continue; |
| 620 | default: |
| 621 | DRM_ERROR("aux_ch invalid native reply 0x%02x\n", |
| 622 | reply[0]); |
| 623 | return -EREMOTEIO; |
| 624 | } |
| 625 | |
| 626 | switch (reply[0] & AUX_I2C_REPLY_MASK) { |
| 627 | case AUX_I2C_REPLY_ACK: |
| 628 | if (mode == MODE_I2C_READ) { |
| 629 | *read_byte = reply[1]; |
| 630 | } |
| 631 | return reply_bytes - 1; |
| 632 | case AUX_I2C_REPLY_NACK: |
| 633 | DRM_DEBUG_KMS("aux_i2c nack\n"); |
| 634 | return -EREMOTEIO; |
| 635 | case AUX_I2C_REPLY_DEFER: |
| 636 | DRM_DEBUG_KMS("aux_i2c defer\n"); |
| 637 | udelay(100); |
| 638 | break; |
| 639 | default: |
| 640 | DRM_ERROR("aux_i2c invalid reply 0x%02x\n", reply[0]); |
| 641 | return -EREMOTEIO; |
| 642 | } |
| 643 | } |
| 644 | |
| 645 | DRM_ERROR("too many retries, giving up\n"); |
| 646 | return -EREMOTEIO; |
| 647 | } |
| 648 | |
| 649 | static int |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 650 | cdv_intel_dp_i2c_init(struct psb_intel_connector *connector, struct psb_intel_encoder *encoder, const char *name) |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 651 | { |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 652 | struct cdv_intel_dp *intel_dp = encoder->dev_priv; |
Zhao Yakui | d112a81 | 2012-08-08 13:55:55 +0000 | [diff] [blame^] | 653 | int ret; |
| 654 | |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 655 | DRM_DEBUG_KMS("i2c_init %s\n", name); |
Zhao Yakui | d112a81 | 2012-08-08 13:55:55 +0000 | [diff] [blame^] | 656 | |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 657 | intel_dp->algo.running = false; |
| 658 | intel_dp->algo.address = 0; |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 659 | intel_dp->algo.aux_ch = cdv_intel_dp_i2c_aux_ch; |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 660 | |
| 661 | memset(&intel_dp->adapter, '\0', sizeof (intel_dp->adapter)); |
| 662 | intel_dp->adapter.owner = THIS_MODULE; |
| 663 | intel_dp->adapter.class = I2C_CLASS_DDC; |
| 664 | strncpy (intel_dp->adapter.name, name, sizeof(intel_dp->adapter.name) - 1); |
| 665 | intel_dp->adapter.name[sizeof(intel_dp->adapter.name) - 1] = '\0'; |
| 666 | intel_dp->adapter.algo_data = &intel_dp->algo; |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 667 | intel_dp->adapter.dev.parent = &connector->base.kdev; |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 668 | |
Zhao Yakui | d112a81 | 2012-08-08 13:55:55 +0000 | [diff] [blame^] | 669 | if (is_edp(encoder)) |
| 670 | cdv_intel_edp_panel_vdd_on(encoder); |
| 671 | ret = i2c_dp_aux_add_bus(&intel_dp->adapter); |
| 672 | if (is_edp(encoder)) |
| 673 | cdv_intel_edp_panel_vdd_off(encoder); |
| 674 | |
| 675 | return ret; |
| 676 | } |
| 677 | |
| 678 | void cdv_intel_fixed_panel_mode(struct drm_display_mode *fixed_mode, |
| 679 | struct drm_display_mode *adjusted_mode) |
| 680 | { |
| 681 | adjusted_mode->hdisplay = fixed_mode->hdisplay; |
| 682 | adjusted_mode->hsync_start = fixed_mode->hsync_start; |
| 683 | adjusted_mode->hsync_end = fixed_mode->hsync_end; |
| 684 | adjusted_mode->htotal = fixed_mode->htotal; |
| 685 | |
| 686 | adjusted_mode->vdisplay = fixed_mode->vdisplay; |
| 687 | adjusted_mode->vsync_start = fixed_mode->vsync_start; |
| 688 | adjusted_mode->vsync_end = fixed_mode->vsync_end; |
| 689 | adjusted_mode->vtotal = fixed_mode->vtotal; |
| 690 | |
| 691 | adjusted_mode->clock = fixed_mode->clock; |
| 692 | |
| 693 | drm_mode_set_crtcinfo(adjusted_mode, CRTC_INTERLACE_HALVE_V); |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 694 | } |
| 695 | |
| 696 | static bool |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 697 | cdv_intel_dp_mode_fixup(struct drm_encoder *encoder, const struct drm_display_mode *mode, |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 698 | struct drm_display_mode *adjusted_mode) |
| 699 | { |
Zhao Yakui | d112a81 | 2012-08-08 13:55:55 +0000 | [diff] [blame^] | 700 | struct drm_psb_private *dev_priv = encoder->dev->dev_private; |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 701 | struct psb_intel_encoder *intel_encoder = to_psb_intel_encoder(encoder); |
| 702 | struct cdv_intel_dp *intel_dp = intel_encoder->dev_priv; |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 703 | int lane_count, clock; |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 704 | int max_lane_count = cdv_intel_dp_max_lane_count(intel_encoder); |
| 705 | int max_clock = cdv_intel_dp_max_link_bw(intel_encoder) == DP_LINK_BW_2_7 ? 1 : 0; |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 706 | static int bws[2] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7 }; |
Zhao Yakui | d112a81 | 2012-08-08 13:55:55 +0000 | [diff] [blame^] | 707 | int refclock = mode->clock; |
| 708 | int bpp = 24; |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 709 | |
Zhao Yakui | d112a81 | 2012-08-08 13:55:55 +0000 | [diff] [blame^] | 710 | if (is_edp(intel_encoder) && intel_dp->panel_fixed_mode) { |
| 711 | cdv_intel_fixed_panel_mode(intel_dp->panel_fixed_mode, adjusted_mode); |
| 712 | refclock = intel_dp->panel_fixed_mode->clock; |
| 713 | bpp = dev_priv->edp.bpp; |
| 714 | } |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 715 | |
| 716 | for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) { |
| 717 | for (clock = max_clock; clock >= 0; clock--) { |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 718 | int link_avail = cdv_intel_dp_max_data_rate(cdv_intel_dp_link_clock(bws[clock]), lane_count); |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 719 | |
Zhao Yakui | d112a81 | 2012-08-08 13:55:55 +0000 | [diff] [blame^] | 720 | if (cdv_intel_dp_link_required(refclock, bpp) <= link_avail) { |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 721 | intel_dp->link_bw = bws[clock]; |
| 722 | intel_dp->lane_count = lane_count; |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 723 | adjusted_mode->clock = cdv_intel_dp_link_clock(intel_dp->link_bw); |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 724 | DRM_DEBUG_KMS("Display port link bw %02x lane " |
| 725 | "count %d clock %d\n", |
| 726 | intel_dp->link_bw, intel_dp->lane_count, |
| 727 | adjusted_mode->clock); |
| 728 | return true; |
| 729 | } |
| 730 | } |
| 731 | } |
Zhao Yakui | d112a81 | 2012-08-08 13:55:55 +0000 | [diff] [blame^] | 732 | if (is_edp(intel_encoder)) { |
| 733 | /* okay we failed just pick the highest */ |
| 734 | intel_dp->lane_count = max_lane_count; |
| 735 | intel_dp->link_bw = bws[max_clock]; |
| 736 | adjusted_mode->clock = cdv_intel_dp_link_clock(intel_dp->link_bw); |
| 737 | DRM_DEBUG_KMS("Force picking display port link bw %02x lane " |
| 738 | "count %d clock %d\n", |
| 739 | intel_dp->link_bw, intel_dp->lane_count, |
| 740 | adjusted_mode->clock); |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 741 | |
Zhao Yakui | d112a81 | 2012-08-08 13:55:55 +0000 | [diff] [blame^] | 742 | return true; |
| 743 | } |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 744 | return false; |
| 745 | } |
| 746 | |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 747 | struct cdv_intel_dp_m_n { |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 748 | uint32_t tu; |
| 749 | uint32_t gmch_m; |
| 750 | uint32_t gmch_n; |
| 751 | uint32_t link_m; |
| 752 | uint32_t link_n; |
| 753 | }; |
| 754 | |
| 755 | static void |
Zhao Yakui | d112a81 | 2012-08-08 13:55:55 +0000 | [diff] [blame^] | 756 | cdv_intel_reduce_ratio(uint32_t *num, uint32_t *den) |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 757 | { |
| 758 | /* |
| 759 | while (*num > 0xffffff || *den > 0xffffff) { |
| 760 | *num >>= 1; |
| 761 | *den >>= 1; |
| 762 | }*/ |
| 763 | uint64_t value, m; |
| 764 | m = *num; |
| 765 | value = m * (0x800000); |
| 766 | m = do_div(value, *den); |
| 767 | *num = value; |
| 768 | *den = 0x800000; |
| 769 | } |
| 770 | |
| 771 | static void |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 772 | cdv_intel_dp_compute_m_n(int bpp, |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 773 | int nlanes, |
| 774 | int pixel_clock, |
| 775 | int link_clock, |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 776 | struct cdv_intel_dp_m_n *m_n) |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 777 | { |
| 778 | m_n->tu = 64; |
| 779 | m_n->gmch_m = (pixel_clock * bpp + 7) >> 3; |
| 780 | m_n->gmch_n = link_clock * nlanes; |
Zhao Yakui | d112a81 | 2012-08-08 13:55:55 +0000 | [diff] [blame^] | 781 | cdv_intel_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n); |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 782 | m_n->link_m = pixel_clock; |
| 783 | m_n->link_n = link_clock; |
Zhao Yakui | d112a81 | 2012-08-08 13:55:55 +0000 | [diff] [blame^] | 784 | cdv_intel_reduce_ratio(&m_n->link_m, &m_n->link_n); |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 785 | } |
| 786 | |
| 787 | void |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 788 | cdv_intel_dp_set_m_n(struct drm_crtc *crtc, struct drm_display_mode *mode, |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 789 | struct drm_display_mode *adjusted_mode) |
| 790 | { |
| 791 | struct drm_device *dev = crtc->dev; |
Zhao Yakui | d112a81 | 2012-08-08 13:55:55 +0000 | [diff] [blame^] | 792 | struct drm_psb_private *dev_priv = dev->dev_private; |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 793 | struct drm_mode_config *mode_config = &dev->mode_config; |
| 794 | struct drm_encoder *encoder; |
| 795 | struct psb_intel_crtc *intel_crtc = to_psb_intel_crtc(crtc); |
| 796 | int lane_count = 4, bpp = 24; |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 797 | struct cdv_intel_dp_m_n m_n; |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 798 | int pipe = intel_crtc->pipe; |
| 799 | |
| 800 | /* |
| 801 | * Find the lane count in the intel_encoder private |
| 802 | */ |
| 803 | list_for_each_entry(encoder, &mode_config->encoder_list, head) { |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 804 | struct psb_intel_encoder *intel_encoder; |
| 805 | struct cdv_intel_dp *intel_dp; |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 806 | |
| 807 | if (encoder->crtc != crtc) |
| 808 | continue; |
| 809 | |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 810 | intel_encoder = to_psb_intel_encoder(encoder); |
| 811 | intel_dp = intel_encoder->dev_priv; |
| 812 | if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT) { |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 813 | lane_count = intel_dp->lane_count; |
| 814 | break; |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 815 | } else if (is_edp(intel_encoder)) { |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 816 | lane_count = intel_dp->lane_count; |
Zhao Yakui | d112a81 | 2012-08-08 13:55:55 +0000 | [diff] [blame^] | 817 | bpp = dev_priv->edp.bpp; |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 818 | break; |
| 819 | } |
| 820 | } |
| 821 | |
| 822 | /* |
| 823 | * Compute the GMCH and Link ratios. The '3' here is |
| 824 | * the number of bytes_per_pixel post-LUT, which we always |
| 825 | * set up for 8-bits of R/G/B, or 3 bytes total. |
| 826 | */ |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 827 | cdv_intel_dp_compute_m_n(bpp, lane_count, |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 828 | mode->clock, adjusted_mode->clock, &m_n); |
| 829 | |
| 830 | { |
| 831 | REG_WRITE(PIPE_GMCH_DATA_M(pipe), |
| 832 | ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) | |
| 833 | m_n.gmch_m); |
| 834 | REG_WRITE(PIPE_GMCH_DATA_N(pipe), m_n.gmch_n); |
| 835 | REG_WRITE(PIPE_DP_LINK_M(pipe), m_n.link_m); |
| 836 | REG_WRITE(PIPE_DP_LINK_N(pipe), m_n.link_n); |
| 837 | } |
| 838 | } |
| 839 | |
| 840 | static void |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 841 | cdv_intel_dp_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode, |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 842 | struct drm_display_mode *adjusted_mode) |
| 843 | { |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 844 | struct psb_intel_encoder *intel_encoder = to_psb_intel_encoder(encoder); |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 845 | struct drm_crtc *crtc = encoder->crtc; |
| 846 | struct psb_intel_crtc *intel_crtc = to_psb_intel_crtc(crtc); |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 847 | struct cdv_intel_dp *intel_dp = intel_encoder->dev_priv; |
Zhao Yakui | d112a81 | 2012-08-08 13:55:55 +0000 | [diff] [blame^] | 848 | struct drm_device *dev = encoder->dev; |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 849 | |
| 850 | intel_dp->DP = DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0; |
| 851 | intel_dp->DP |= intel_dp->color_range; |
| 852 | |
| 853 | if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC) |
| 854 | intel_dp->DP |= DP_SYNC_HS_HIGH; |
| 855 | if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC) |
| 856 | intel_dp->DP |= DP_SYNC_VS_HIGH; |
| 857 | |
| 858 | intel_dp->DP |= DP_LINK_TRAIN_OFF; |
| 859 | |
| 860 | switch (intel_dp->lane_count) { |
| 861 | case 1: |
| 862 | intel_dp->DP |= DP_PORT_WIDTH_1; |
| 863 | break; |
| 864 | case 2: |
| 865 | intel_dp->DP |= DP_PORT_WIDTH_2; |
| 866 | break; |
| 867 | case 4: |
| 868 | intel_dp->DP |= DP_PORT_WIDTH_4; |
| 869 | break; |
| 870 | } |
| 871 | if (intel_dp->has_audio) |
| 872 | intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE; |
| 873 | |
| 874 | memset(intel_dp->link_configuration, 0, DP_LINK_CONFIGURATION_SIZE); |
| 875 | intel_dp->link_configuration[0] = intel_dp->link_bw; |
| 876 | intel_dp->link_configuration[1] = intel_dp->lane_count; |
| 877 | |
| 878 | /* |
| 879 | * Check for DPCD version > 1.1 and enhanced framing support |
| 880 | */ |
| 881 | if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 && |
| 882 | (intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_ENHANCED_FRAME_CAP)) { |
| 883 | intel_dp->link_configuration[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN; |
| 884 | intel_dp->DP |= DP_ENHANCED_FRAMING; |
| 885 | } |
| 886 | |
| 887 | /* CPT DP's pipe select is decided in TRANS_DP_CTL */ |
| 888 | if (intel_crtc->pipe == 1) |
| 889 | intel_dp->DP |= DP_PIPEB_SELECT; |
| 890 | |
Zhao Yakui | d112a81 | 2012-08-08 13:55:55 +0000 | [diff] [blame^] | 891 | REG_WRITE(intel_dp->output_reg, (intel_dp->DP | DP_PORT_EN)); |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 892 | DRM_DEBUG_KMS("DP expected reg is %x\n", intel_dp->DP); |
Zhao Yakui | d112a81 | 2012-08-08 13:55:55 +0000 | [diff] [blame^] | 893 | if (is_edp(intel_encoder)) { |
| 894 | uint32_t pfit_control; |
| 895 | cdv_intel_edp_panel_on(intel_encoder); |
| 896 | |
| 897 | if (mode->hdisplay != adjusted_mode->hdisplay || |
| 898 | mode->vdisplay != adjusted_mode->vdisplay) |
| 899 | pfit_control = PFIT_ENABLE; |
| 900 | else |
| 901 | pfit_control = 0; |
| 902 | |
| 903 | pfit_control |= intel_crtc->pipe << PFIT_PIPE_SHIFT; |
| 904 | |
| 905 | REG_WRITE(PFIT_CONTROL, pfit_control); |
| 906 | } |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 907 | } |
| 908 | |
| 909 | |
| 910 | /* If the sink supports it, try to set the power state appropriately */ |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 911 | static void cdv_intel_dp_sink_dpms(struct psb_intel_encoder *encoder, int mode) |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 912 | { |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 913 | struct cdv_intel_dp *intel_dp = encoder->dev_priv; |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 914 | int ret, i; |
| 915 | |
| 916 | /* Should have a valid DPCD by this point */ |
| 917 | if (intel_dp->dpcd[DP_DPCD_REV] < 0x11) |
| 918 | return; |
| 919 | |
| 920 | if (mode != DRM_MODE_DPMS_ON) { |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 921 | ret = cdv_intel_dp_aux_native_write_1(encoder, DP_SET_POWER, |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 922 | DP_SET_POWER_D3); |
| 923 | if (ret != 1) |
| 924 | DRM_DEBUG_DRIVER("failed to write sink power state\n"); |
| 925 | } else { |
| 926 | /* |
| 927 | * When turning on, we need to retry for 1ms to give the sink |
| 928 | * time to wake up. |
| 929 | */ |
| 930 | for (i = 0; i < 3; i++) { |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 931 | ret = cdv_intel_dp_aux_native_write_1(encoder, |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 932 | DP_SET_POWER, |
| 933 | DP_SET_POWER_D0); |
| 934 | if (ret == 1) |
| 935 | break; |
| 936 | udelay(1000); |
| 937 | } |
| 938 | } |
| 939 | } |
| 940 | |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 941 | static void cdv_intel_dp_prepare(struct drm_encoder *encoder) |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 942 | { |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 943 | struct psb_intel_encoder *intel_encoder = to_psb_intel_encoder(encoder); |
Zhao Yakui | d112a81 | 2012-08-08 13:55:55 +0000 | [diff] [blame^] | 944 | int edp = is_edp(intel_encoder); |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 945 | |
Zhao Yakui | d112a81 | 2012-08-08 13:55:55 +0000 | [diff] [blame^] | 946 | if (edp) { |
| 947 | cdv_intel_edp_backlight_off(intel_encoder); |
| 948 | cdv_intel_edp_panel_off(intel_encoder); |
| 949 | cdv_intel_edp_panel_vdd_on(intel_encoder); |
| 950 | } |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 951 | /* Wake up the sink first */ |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 952 | cdv_intel_dp_sink_dpms(intel_encoder, DRM_MODE_DPMS_ON); |
| 953 | cdv_intel_dp_link_down(intel_encoder); |
Zhao Yakui | d112a81 | 2012-08-08 13:55:55 +0000 | [diff] [blame^] | 954 | if (edp) |
| 955 | cdv_intel_edp_panel_vdd_off(intel_encoder); |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 956 | } |
| 957 | |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 958 | static void cdv_intel_dp_commit(struct drm_encoder *encoder) |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 959 | { |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 960 | struct psb_intel_encoder *intel_encoder = to_psb_intel_encoder(encoder); |
Zhao Yakui | d112a81 | 2012-08-08 13:55:55 +0000 | [diff] [blame^] | 961 | int edp = is_edp(intel_encoder); |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 962 | |
Zhao Yakui | d112a81 | 2012-08-08 13:55:55 +0000 | [diff] [blame^] | 963 | if (edp) |
| 964 | cdv_intel_edp_panel_on(intel_encoder); |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 965 | cdv_intel_dp_start_link_train(intel_encoder); |
| 966 | cdv_intel_dp_complete_link_train(intel_encoder); |
Zhao Yakui | d112a81 | 2012-08-08 13:55:55 +0000 | [diff] [blame^] | 967 | if (edp) |
| 968 | cdv_intel_edp_backlight_on(intel_encoder); |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 969 | } |
| 970 | |
| 971 | static void |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 972 | cdv_intel_dp_dpms(struct drm_encoder *encoder, int mode) |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 973 | { |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 974 | struct psb_intel_encoder *intel_encoder = to_psb_intel_encoder(encoder); |
| 975 | struct cdv_intel_dp *intel_dp = intel_encoder->dev_priv; |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 976 | struct drm_device *dev = encoder->dev; |
| 977 | uint32_t dp_reg = REG_READ(intel_dp->output_reg); |
Zhao Yakui | d112a81 | 2012-08-08 13:55:55 +0000 | [diff] [blame^] | 978 | int edp = is_edp(intel_encoder); |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 979 | |
| 980 | if (mode != DRM_MODE_DPMS_ON) { |
Zhao Yakui | d112a81 | 2012-08-08 13:55:55 +0000 | [diff] [blame^] | 981 | if (edp) { |
| 982 | cdv_intel_edp_backlight_off(intel_encoder); |
| 983 | cdv_intel_edp_panel_vdd_on(intel_encoder); |
| 984 | } |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 985 | cdv_intel_dp_sink_dpms(intel_encoder, mode); |
| 986 | cdv_intel_dp_link_down(intel_encoder); |
Zhao Yakui | d112a81 | 2012-08-08 13:55:55 +0000 | [diff] [blame^] | 987 | if (edp) { |
| 988 | cdv_intel_edp_panel_vdd_off(intel_encoder); |
| 989 | cdv_intel_edp_panel_off(intel_encoder); |
| 990 | } |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 991 | } else { |
Zhao Yakui | d112a81 | 2012-08-08 13:55:55 +0000 | [diff] [blame^] | 992 | if (edp) |
| 993 | cdv_intel_edp_panel_on(intel_encoder); |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 994 | cdv_intel_dp_sink_dpms(intel_encoder, mode); |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 995 | if (!(dp_reg & DP_PORT_EN)) { |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 996 | cdv_intel_dp_start_link_train(intel_encoder); |
| 997 | cdv_intel_dp_complete_link_train(intel_encoder); |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 998 | } |
Zhao Yakui | d112a81 | 2012-08-08 13:55:55 +0000 | [diff] [blame^] | 999 | if (edp) |
| 1000 | cdv_intel_edp_backlight_on(intel_encoder); |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1001 | } |
| 1002 | } |
| 1003 | |
| 1004 | /* |
| 1005 | * Native read with retry for link status and receiver capability reads for |
| 1006 | * cases where the sink may still be asleep. |
| 1007 | */ |
| 1008 | static bool |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1009 | cdv_intel_dp_aux_native_read_retry(struct psb_intel_encoder *encoder, uint16_t address, |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1010 | uint8_t *recv, int recv_bytes) |
| 1011 | { |
| 1012 | int ret, i; |
| 1013 | |
| 1014 | /* |
| 1015 | * Sinks are *supposed* to come up within 1ms from an off state, |
| 1016 | * but we're also supposed to retry 3 times per the spec. |
| 1017 | */ |
| 1018 | for (i = 0; i < 3; i++) { |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1019 | ret = cdv_intel_dp_aux_native_read(encoder, address, recv, |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1020 | recv_bytes); |
| 1021 | if (ret == recv_bytes) |
| 1022 | return true; |
| 1023 | udelay(1000); |
| 1024 | } |
| 1025 | |
| 1026 | return false; |
| 1027 | } |
| 1028 | |
| 1029 | /* |
| 1030 | * Fetch AUX CH registers 0x202 - 0x207 which contain |
| 1031 | * link status information |
| 1032 | */ |
| 1033 | static bool |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1034 | cdv_intel_dp_get_link_status(struct psb_intel_encoder *encoder) |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1035 | { |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1036 | struct cdv_intel_dp *intel_dp = encoder->dev_priv; |
| 1037 | return cdv_intel_dp_aux_native_read_retry(encoder, |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1038 | DP_LANE0_1_STATUS, |
| 1039 | intel_dp->link_status, |
| 1040 | DP_LINK_STATUS_SIZE); |
| 1041 | } |
| 1042 | |
| 1043 | static uint8_t |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1044 | cdv_intel_dp_link_status(uint8_t link_status[DP_LINK_STATUS_SIZE], |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1045 | int r) |
| 1046 | { |
| 1047 | return link_status[r - DP_LANE0_1_STATUS]; |
| 1048 | } |
| 1049 | |
| 1050 | static uint8_t |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1051 | cdv_intel_get_adjust_request_voltage(uint8_t link_status[DP_LINK_STATUS_SIZE], |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1052 | int lane) |
| 1053 | { |
| 1054 | int i = DP_ADJUST_REQUEST_LANE0_1 + (lane >> 1); |
| 1055 | int s = ((lane & 1) ? |
| 1056 | DP_ADJUST_VOLTAGE_SWING_LANE1_SHIFT : |
| 1057 | DP_ADJUST_VOLTAGE_SWING_LANE0_SHIFT); |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1058 | uint8_t l = cdv_intel_dp_link_status(link_status, i); |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1059 | |
| 1060 | return ((l >> s) & 3) << DP_TRAIN_VOLTAGE_SWING_SHIFT; |
| 1061 | } |
| 1062 | |
| 1063 | static uint8_t |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1064 | cdv_intel_get_adjust_request_pre_emphasis(uint8_t link_status[DP_LINK_STATUS_SIZE], |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1065 | int lane) |
| 1066 | { |
| 1067 | int i = DP_ADJUST_REQUEST_LANE0_1 + (lane >> 1); |
| 1068 | int s = ((lane & 1) ? |
| 1069 | DP_ADJUST_PRE_EMPHASIS_LANE1_SHIFT : |
| 1070 | DP_ADJUST_PRE_EMPHASIS_LANE0_SHIFT); |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1071 | uint8_t l = cdv_intel_dp_link_status(link_status, i); |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1072 | |
| 1073 | return ((l >> s) & 3) << DP_TRAIN_PRE_EMPHASIS_SHIFT; |
| 1074 | } |
| 1075 | |
| 1076 | |
| 1077 | #if 0 |
| 1078 | static char *voltage_names[] = { |
| 1079 | "0.4V", "0.6V", "0.8V", "1.2V" |
| 1080 | }; |
| 1081 | static char *pre_emph_names[] = { |
| 1082 | "0dB", "3.5dB", "6dB", "9.5dB" |
| 1083 | }; |
| 1084 | static char *link_train_names[] = { |
| 1085 | "pattern 1", "pattern 2", "idle", "off" |
| 1086 | }; |
| 1087 | #endif |
| 1088 | |
| 1089 | #define CDV_DP_VOLTAGE_MAX DP_TRAIN_VOLTAGE_SWING_1200 |
| 1090 | /* |
| 1091 | static uint8_t |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1092 | cdv_intel_dp_pre_emphasis_max(uint8_t voltage_swing) |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1093 | { |
| 1094 | switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) { |
| 1095 | case DP_TRAIN_VOLTAGE_SWING_400: |
| 1096 | return DP_TRAIN_PRE_EMPHASIS_6; |
| 1097 | case DP_TRAIN_VOLTAGE_SWING_600: |
| 1098 | return DP_TRAIN_PRE_EMPHASIS_6; |
| 1099 | case DP_TRAIN_VOLTAGE_SWING_800: |
| 1100 | return DP_TRAIN_PRE_EMPHASIS_3_5; |
| 1101 | case DP_TRAIN_VOLTAGE_SWING_1200: |
| 1102 | default: |
| 1103 | return DP_TRAIN_PRE_EMPHASIS_0; |
| 1104 | } |
| 1105 | } |
| 1106 | */ |
| 1107 | static void |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1108 | cdv_intel_get_adjust_train(struct psb_intel_encoder *encoder) |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1109 | { |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1110 | struct cdv_intel_dp *intel_dp = encoder->dev_priv; |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1111 | uint8_t v = 0; |
| 1112 | uint8_t p = 0; |
| 1113 | int lane; |
| 1114 | |
| 1115 | for (lane = 0; lane < intel_dp->lane_count; lane++) { |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1116 | uint8_t this_v = cdv_intel_get_adjust_request_voltage(intel_dp->link_status, lane); |
| 1117 | uint8_t this_p = cdv_intel_get_adjust_request_pre_emphasis(intel_dp->link_status, lane); |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1118 | |
| 1119 | if (this_v > v) |
| 1120 | v = this_v; |
| 1121 | if (this_p > p) |
| 1122 | p = this_p; |
| 1123 | } |
| 1124 | |
| 1125 | if (v >= CDV_DP_VOLTAGE_MAX) |
| 1126 | v = CDV_DP_VOLTAGE_MAX | DP_TRAIN_MAX_SWING_REACHED; |
| 1127 | |
| 1128 | if (p == DP_TRAIN_PRE_EMPHASIS_MASK) |
| 1129 | p |= DP_TRAIN_MAX_PRE_EMPHASIS_REACHED; |
| 1130 | |
| 1131 | for (lane = 0; lane < 4; lane++) |
| 1132 | intel_dp->train_set[lane] = v | p; |
| 1133 | } |
| 1134 | |
| 1135 | |
| 1136 | static uint8_t |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1137 | cdv_intel_get_lane_status(uint8_t link_status[DP_LINK_STATUS_SIZE], |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1138 | int lane) |
| 1139 | { |
| 1140 | int i = DP_LANE0_1_STATUS + (lane >> 1); |
| 1141 | int s = (lane & 1) * 4; |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1142 | uint8_t l = cdv_intel_dp_link_status(link_status, i); |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1143 | |
| 1144 | return (l >> s) & 0xf; |
| 1145 | } |
| 1146 | |
| 1147 | /* Check for clock recovery is done on all channels */ |
| 1148 | static bool |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1149 | cdv_intel_clock_recovery_ok(uint8_t link_status[DP_LINK_STATUS_SIZE], int lane_count) |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1150 | { |
| 1151 | int lane; |
| 1152 | uint8_t lane_status; |
| 1153 | |
| 1154 | for (lane = 0; lane < lane_count; lane++) { |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1155 | lane_status = cdv_intel_get_lane_status(link_status, lane); |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1156 | if ((lane_status & DP_LANE_CR_DONE) == 0) |
| 1157 | return false; |
| 1158 | } |
| 1159 | return true; |
| 1160 | } |
| 1161 | |
| 1162 | /* Check to see if channel eq is done on all channels */ |
| 1163 | #define CHANNEL_EQ_BITS (DP_LANE_CR_DONE|\ |
| 1164 | DP_LANE_CHANNEL_EQ_DONE|\ |
| 1165 | DP_LANE_SYMBOL_LOCKED) |
| 1166 | static bool |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1167 | cdv_intel_channel_eq_ok(struct psb_intel_encoder *encoder) |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1168 | { |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1169 | struct cdv_intel_dp *intel_dp = encoder->dev_priv; |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1170 | uint8_t lane_align; |
| 1171 | uint8_t lane_status; |
| 1172 | int lane; |
| 1173 | |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1174 | lane_align = cdv_intel_dp_link_status(intel_dp->link_status, |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1175 | DP_LANE_ALIGN_STATUS_UPDATED); |
| 1176 | if ((lane_align & DP_INTERLANE_ALIGN_DONE) == 0) |
| 1177 | return false; |
| 1178 | for (lane = 0; lane < intel_dp->lane_count; lane++) { |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1179 | lane_status = cdv_intel_get_lane_status(intel_dp->link_status, lane); |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1180 | if ((lane_status & CHANNEL_EQ_BITS) != CHANNEL_EQ_BITS) |
| 1181 | return false; |
| 1182 | } |
| 1183 | return true; |
| 1184 | } |
| 1185 | |
| 1186 | static bool |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1187 | cdv_intel_dp_set_link_train(struct psb_intel_encoder *encoder, |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1188 | uint32_t dp_reg_value, |
| 1189 | uint8_t dp_train_pat) |
| 1190 | { |
| 1191 | |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1192 | struct drm_device *dev = encoder->base.dev; |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1193 | int ret; |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1194 | struct cdv_intel_dp *intel_dp = encoder->dev_priv; |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1195 | |
| 1196 | REG_WRITE(intel_dp->output_reg, dp_reg_value); |
| 1197 | REG_READ(intel_dp->output_reg); |
| 1198 | |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1199 | ret = cdv_intel_dp_aux_native_write_1(encoder, |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1200 | DP_TRAINING_PATTERN_SET, |
| 1201 | dp_train_pat); |
| 1202 | |
| 1203 | if (ret != 1) { |
| 1204 | DRM_DEBUG_KMS("Failure in setting link pattern %x\n", |
| 1205 | dp_train_pat); |
| 1206 | return false; |
| 1207 | } |
| 1208 | |
| 1209 | return true; |
| 1210 | } |
| 1211 | |
| 1212 | |
| 1213 | static bool |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1214 | cdv_intel_dplink_set_level(struct psb_intel_encoder *encoder, |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1215 | uint8_t dp_train_pat) |
| 1216 | { |
| 1217 | |
| 1218 | int ret; |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1219 | struct cdv_intel_dp *intel_dp = encoder->dev_priv; |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1220 | |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1221 | ret = cdv_intel_dp_aux_native_write(encoder, |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1222 | DP_TRAINING_LANE0_SET, |
| 1223 | intel_dp->train_set, |
| 1224 | intel_dp->lane_count); |
| 1225 | |
| 1226 | if (ret != intel_dp->lane_count) { |
| 1227 | DRM_DEBUG_KMS("Failure in setting level %d, lane_cnt= %d\n", |
| 1228 | intel_dp->train_set[0], intel_dp->lane_count); |
| 1229 | return false; |
| 1230 | } |
| 1231 | return true; |
| 1232 | } |
| 1233 | |
| 1234 | static void |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1235 | cdv_intel_dp_set_vswing_premph(struct psb_intel_encoder *encoder, uint8_t signal_level) |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1236 | { |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1237 | struct drm_device *dev = encoder->base.dev; |
| 1238 | struct cdv_intel_dp *intel_dp = encoder->dev_priv; |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1239 | struct ddi_regoff *ddi_reg; |
| 1240 | int vswing, premph, index; |
| 1241 | |
| 1242 | if (intel_dp->output_reg == DP_B) |
| 1243 | ddi_reg = &ddi_DP_train_table[0]; |
| 1244 | else |
| 1245 | ddi_reg = &ddi_DP_train_table[1]; |
| 1246 | |
| 1247 | vswing = (signal_level & DP_TRAIN_VOLTAGE_SWING_MASK); |
| 1248 | premph = ((signal_level & DP_TRAIN_PRE_EMPHASIS_MASK)) >> |
| 1249 | DP_TRAIN_PRE_EMPHASIS_SHIFT; |
| 1250 | |
| 1251 | if (vswing + premph > 3) |
| 1252 | return; |
| 1253 | #ifdef CDV_FAST_LINK_TRAIN |
| 1254 | return; |
| 1255 | #endif |
| 1256 | DRM_DEBUG_KMS("Test2\n"); |
| 1257 | //return ; |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1258 | cdv_sb_reset(dev); |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1259 | /* ;Swing voltage programming |
| 1260 | ;gfx_dpio_set_reg(0xc058, 0x0505313A) */ |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1261 | cdv_sb_write(dev, ddi_reg->VSwing5, 0x0505313A); |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1262 | |
| 1263 | /* ;gfx_dpio_set_reg(0x8154, 0x43406055) */ |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1264 | cdv_sb_write(dev, ddi_reg->VSwing1, 0x43406055); |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1265 | |
| 1266 | /* ;gfx_dpio_set_reg(0x8148, 0x55338954) |
| 1267 | * The VSwing_PreEmph table is also considered based on the vswing/premp |
| 1268 | */ |
| 1269 | index = (vswing + premph) * 2; |
| 1270 | if (premph == 1 && vswing == 1) { |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1271 | cdv_sb_write(dev, ddi_reg->VSwing2, 0x055738954); |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1272 | } else |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1273 | cdv_sb_write(dev, ddi_reg->VSwing2, dp_vswing_premph_table[index]); |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1274 | |
| 1275 | /* ;gfx_dpio_set_reg(0x814c, 0x40802040) */ |
| 1276 | if ((vswing + premph) == DP_TRAIN_VOLTAGE_SWING_1200) |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1277 | cdv_sb_write(dev, ddi_reg->VSwing3, 0x70802040); |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1278 | else |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1279 | cdv_sb_write(dev, ddi_reg->VSwing3, 0x40802040); |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1280 | |
| 1281 | /* ;gfx_dpio_set_reg(0x8150, 0x2b405555) */ |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1282 | /* cdv_sb_write(dev, ddi_reg->VSwing4, 0x2b405555); */ |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1283 | |
| 1284 | /* ;gfx_dpio_set_reg(0x8154, 0xc3406055) */ |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1285 | cdv_sb_write(dev, ddi_reg->VSwing1, 0xc3406055); |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1286 | |
| 1287 | /* ;Pre emphasis programming |
| 1288 | * ;gfx_dpio_set_reg(0xc02c, 0x1f030040) |
| 1289 | */ |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1290 | cdv_sb_write(dev, ddi_reg->PreEmph1, 0x1f030040); |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1291 | |
| 1292 | /* ;gfx_dpio_set_reg(0x8124, 0x00004000) */ |
| 1293 | index = 2 * premph + 1; |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1294 | cdv_sb_write(dev, ddi_reg->PreEmph2, dp_vswing_premph_table[index]); |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1295 | return; |
| 1296 | } |
| 1297 | |
| 1298 | |
| 1299 | /* Enable corresponding port and start training pattern 1 */ |
| 1300 | static void |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1301 | cdv_intel_dp_start_link_train(struct psb_intel_encoder *encoder) |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1302 | { |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1303 | struct drm_device *dev = encoder->base.dev; |
| 1304 | struct cdv_intel_dp *intel_dp = encoder->dev_priv; |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1305 | int i; |
| 1306 | uint8_t voltage; |
| 1307 | bool clock_recovery = false; |
| 1308 | int tries; |
| 1309 | u32 reg; |
| 1310 | uint32_t DP = intel_dp->DP; |
| 1311 | |
| 1312 | DP |= DP_PORT_EN; |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1313 | DP &= ~DP_LINK_TRAIN_MASK; |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1314 | |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1315 | reg = DP; |
| 1316 | reg |= DP_LINK_TRAIN_PAT_1; |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1317 | /* Enable output, wait for it to become active */ |
| 1318 | REG_WRITE(intel_dp->output_reg, reg); |
| 1319 | REG_READ(intel_dp->output_reg); |
| 1320 | psb_intel_wait_for_vblank(dev); |
| 1321 | |
| 1322 | DRM_DEBUG_KMS("Link config\n"); |
| 1323 | /* Write the link configuration data */ |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1324 | cdv_intel_dp_aux_native_write(encoder, DP_LINK_BW_SET, |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1325 | intel_dp->link_configuration, |
| 1326 | 2); |
| 1327 | |
| 1328 | memset(intel_dp->train_set, 0, 4); |
| 1329 | voltage = 0; |
| 1330 | tries = 0; |
| 1331 | clock_recovery = false; |
| 1332 | |
| 1333 | DRM_DEBUG_KMS("Start train\n"); |
| 1334 | reg = DP | DP_LINK_TRAIN_PAT_1; |
| 1335 | |
| 1336 | |
| 1337 | for (;;) { |
| 1338 | /* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */ |
Zhao Yakui | d112a81 | 2012-08-08 13:55:55 +0000 | [diff] [blame^] | 1339 | DRM_DEBUG_KMS("DP Link Train Set %x, Link_config %x, %x\n", |
| 1340 | intel_dp->train_set[0], |
| 1341 | intel_dp->link_configuration[0], |
| 1342 | intel_dp->link_configuration[1]); |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1343 | |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1344 | if (!cdv_intel_dp_set_link_train(encoder, reg, DP_TRAINING_PATTERN_1)) { |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1345 | DRM_DEBUG_KMS("Failure in aux-transfer setting pattern 1\n"); |
| 1346 | } |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1347 | cdv_intel_dp_set_vswing_premph(encoder, intel_dp->train_set[0]); |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1348 | /* Set training pattern 1 */ |
| 1349 | |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1350 | cdv_intel_dplink_set_level(encoder, DP_TRAINING_PATTERN_1); |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1351 | |
| 1352 | udelay(200); |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1353 | if (!cdv_intel_dp_get_link_status(encoder)) |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1354 | break; |
| 1355 | |
Zhao Yakui | d112a81 | 2012-08-08 13:55:55 +0000 | [diff] [blame^] | 1356 | DRM_DEBUG_KMS("DP Link status %x, %x, %x, %x, %x, %x\n", |
| 1357 | intel_dp->link_status[0], intel_dp->link_status[1], intel_dp->link_status[2], |
| 1358 | intel_dp->link_status[3], intel_dp->link_status[4], intel_dp->link_status[5]); |
| 1359 | |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1360 | if (cdv_intel_clock_recovery_ok(intel_dp->link_status, intel_dp->lane_count)) { |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1361 | DRM_DEBUG_KMS("PT1 train is done\n"); |
| 1362 | clock_recovery = true; |
| 1363 | break; |
| 1364 | } |
| 1365 | |
| 1366 | /* Check to see if we've tried the max voltage */ |
| 1367 | for (i = 0; i < intel_dp->lane_count; i++) |
| 1368 | if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0) |
| 1369 | break; |
| 1370 | if (i == intel_dp->lane_count) |
| 1371 | break; |
| 1372 | |
| 1373 | /* Check to see if we've tried the same voltage 5 times */ |
| 1374 | if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) { |
| 1375 | ++tries; |
| 1376 | if (tries == 5) |
| 1377 | break; |
| 1378 | } else |
| 1379 | tries = 0; |
| 1380 | voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK; |
| 1381 | |
| 1382 | /* Compute new intel_dp->train_set as requested by target */ |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1383 | cdv_intel_get_adjust_train(encoder); |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1384 | |
| 1385 | } |
| 1386 | |
| 1387 | if (!clock_recovery) { |
| 1388 | DRM_DEBUG_KMS("failure in DP patter 1 training, train set %x\n", intel_dp->train_set[0]); |
| 1389 | } |
| 1390 | |
| 1391 | intel_dp->DP = DP; |
| 1392 | } |
| 1393 | |
| 1394 | static void |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1395 | cdv_intel_dp_complete_link_train(struct psb_intel_encoder *encoder) |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1396 | { |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1397 | struct drm_device *dev = encoder->base.dev; |
| 1398 | struct cdv_intel_dp *intel_dp = encoder->dev_priv; |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1399 | bool channel_eq = false; |
| 1400 | int tries, cr_tries; |
| 1401 | u32 reg; |
| 1402 | uint32_t DP = intel_dp->DP; |
| 1403 | |
| 1404 | /* channel equalization */ |
| 1405 | tries = 0; |
| 1406 | cr_tries = 0; |
| 1407 | channel_eq = false; |
| 1408 | |
| 1409 | DRM_DEBUG_KMS("\n"); |
| 1410 | reg = DP | DP_LINK_TRAIN_PAT_2; |
| 1411 | |
| 1412 | for (;;) { |
Zhao Yakui | d112a81 | 2012-08-08 13:55:55 +0000 | [diff] [blame^] | 1413 | |
| 1414 | DRM_DEBUG_KMS("DP Link Train Set %x, Link_config %x, %x\n", |
| 1415 | intel_dp->train_set[0], |
| 1416 | intel_dp->link_configuration[0], |
| 1417 | intel_dp->link_configuration[1]); |
| 1418 | /* channel eq pattern */ |
| 1419 | |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1420 | if (!cdv_intel_dp_set_link_train(encoder, reg, |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1421 | DP_TRAINING_PATTERN_2)) { |
| 1422 | DRM_DEBUG_KMS("Failure in aux-transfer setting pattern 2\n"); |
| 1423 | } |
| 1424 | /* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */ |
| 1425 | |
| 1426 | if (cr_tries > 5) { |
| 1427 | DRM_ERROR("failed to train DP, aborting\n"); |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1428 | cdv_intel_dp_link_down(encoder); |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1429 | break; |
| 1430 | } |
| 1431 | |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1432 | cdv_intel_dp_set_vswing_premph(encoder, intel_dp->train_set[0]); |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1433 | |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1434 | cdv_intel_dplink_set_level(encoder, DP_TRAINING_PATTERN_2); |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1435 | |
| 1436 | udelay(1000); |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1437 | if (!cdv_intel_dp_get_link_status(encoder)) |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1438 | break; |
| 1439 | |
Zhao Yakui | d112a81 | 2012-08-08 13:55:55 +0000 | [diff] [blame^] | 1440 | DRM_DEBUG_KMS("DP Link status %x, %x, %x, %x, %x, %x\n", |
| 1441 | intel_dp->link_status[0], intel_dp->link_status[1], intel_dp->link_status[2], |
| 1442 | intel_dp->link_status[3], intel_dp->link_status[4], intel_dp->link_status[5]); |
| 1443 | |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1444 | /* Make sure clock is still ok */ |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1445 | if (!cdv_intel_clock_recovery_ok(intel_dp->link_status, intel_dp->lane_count)) { |
| 1446 | cdv_intel_dp_start_link_train(encoder); |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1447 | cr_tries++; |
| 1448 | continue; |
| 1449 | } |
| 1450 | |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1451 | if (cdv_intel_channel_eq_ok(encoder)) { |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1452 | DRM_DEBUG_KMS("PT2 train is done\n"); |
| 1453 | channel_eq = true; |
| 1454 | break; |
| 1455 | } |
| 1456 | |
| 1457 | /* Try 5 times, then try clock recovery if that fails */ |
| 1458 | if (tries > 5) { |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1459 | cdv_intel_dp_link_down(encoder); |
| 1460 | cdv_intel_dp_start_link_train(encoder); |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1461 | tries = 0; |
| 1462 | cr_tries++; |
| 1463 | continue; |
| 1464 | } |
| 1465 | |
| 1466 | /* Compute new intel_dp->train_set as requested by target */ |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1467 | cdv_intel_get_adjust_train(encoder); |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1468 | ++tries; |
| 1469 | |
| 1470 | } |
| 1471 | |
| 1472 | reg = DP | DP_LINK_TRAIN_OFF; |
| 1473 | |
| 1474 | REG_WRITE(intel_dp->output_reg, reg); |
| 1475 | REG_READ(intel_dp->output_reg); |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1476 | cdv_intel_dp_aux_native_write_1(encoder, |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1477 | DP_TRAINING_PATTERN_SET, DP_TRAINING_PATTERN_DISABLE); |
| 1478 | } |
| 1479 | |
| 1480 | static void |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1481 | cdv_intel_dp_link_down(struct psb_intel_encoder *encoder) |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1482 | { |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1483 | struct drm_device *dev = encoder->base.dev; |
| 1484 | struct cdv_intel_dp *intel_dp = encoder->dev_priv; |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1485 | uint32_t DP = intel_dp->DP; |
| 1486 | |
| 1487 | if ((REG_READ(intel_dp->output_reg) & DP_PORT_EN) == 0) |
| 1488 | return; |
| 1489 | |
| 1490 | DRM_DEBUG_KMS("\n"); |
| 1491 | |
| 1492 | |
| 1493 | { |
| 1494 | DP &= ~DP_LINK_TRAIN_MASK; |
| 1495 | REG_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE); |
| 1496 | } |
| 1497 | REG_READ(intel_dp->output_reg); |
| 1498 | |
| 1499 | msleep(17); |
| 1500 | |
| 1501 | REG_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN); |
| 1502 | REG_READ(intel_dp->output_reg); |
| 1503 | } |
| 1504 | |
| 1505 | static enum drm_connector_status |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1506 | cdv_dp_detect(struct psb_intel_encoder *encoder) |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1507 | { |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1508 | struct cdv_intel_dp *intel_dp = encoder->dev_priv; |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1509 | enum drm_connector_status status; |
| 1510 | |
| 1511 | status = connector_status_disconnected; |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1512 | if (cdv_intel_dp_aux_native_read(encoder, 0x000, intel_dp->dpcd, |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1513 | sizeof (intel_dp->dpcd)) == sizeof (intel_dp->dpcd)) |
| 1514 | { |
| 1515 | if (intel_dp->dpcd[DP_DPCD_REV] != 0) |
| 1516 | status = connector_status_connected; |
| 1517 | } |
| 1518 | if (status == connector_status_connected) |
| 1519 | DRM_DEBUG_KMS("DPCD: Rev=%x LN_Rate=%x LN_CNT=%x LN_DOWNSP=%x\n", |
| 1520 | intel_dp->dpcd[0], intel_dp->dpcd[1], |
| 1521 | intel_dp->dpcd[2], intel_dp->dpcd[3]); |
| 1522 | return status; |
| 1523 | } |
| 1524 | |
| 1525 | /** |
| 1526 | * Uses CRT_HOTPLUG_EN and CRT_HOTPLUG_STAT to detect DP connection. |
| 1527 | * |
| 1528 | * \return true if DP port is connected. |
| 1529 | * \return false if DP port is disconnected. |
| 1530 | */ |
| 1531 | static enum drm_connector_status |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1532 | cdv_intel_dp_detect(struct drm_connector *connector, bool force) |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1533 | { |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1534 | struct psb_intel_encoder *encoder = psb_intel_attached_encoder(connector); |
| 1535 | struct cdv_intel_dp *intel_dp = encoder->dev_priv; |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1536 | enum drm_connector_status status; |
| 1537 | struct edid *edid = NULL; |
Zhao Yakui | d112a81 | 2012-08-08 13:55:55 +0000 | [diff] [blame^] | 1538 | int edp = is_edp(encoder); |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1539 | |
| 1540 | intel_dp->has_audio = false; |
| 1541 | |
Zhao Yakui | d112a81 | 2012-08-08 13:55:55 +0000 | [diff] [blame^] | 1542 | if (edp) |
| 1543 | cdv_intel_edp_panel_vdd_on(encoder); |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1544 | status = cdv_dp_detect(encoder); |
Zhao Yakui | d112a81 | 2012-08-08 13:55:55 +0000 | [diff] [blame^] | 1545 | if (status != connector_status_connected) { |
| 1546 | if (edp) |
| 1547 | cdv_intel_edp_panel_vdd_off(encoder); |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1548 | return status; |
Zhao Yakui | d112a81 | 2012-08-08 13:55:55 +0000 | [diff] [blame^] | 1549 | } |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1550 | |
| 1551 | if (intel_dp->force_audio) { |
| 1552 | intel_dp->has_audio = intel_dp->force_audio > 0; |
| 1553 | } else { |
| 1554 | edid = drm_get_edid(connector, &intel_dp->adapter); |
| 1555 | if (edid) { |
| 1556 | intel_dp->has_audio = drm_detect_monitor_audio(edid); |
| 1557 | connector->display_info.raw_edid = NULL; |
| 1558 | kfree(edid); |
| 1559 | } |
| 1560 | } |
Zhao Yakui | d112a81 | 2012-08-08 13:55:55 +0000 | [diff] [blame^] | 1561 | if (edp) |
| 1562 | cdv_intel_edp_panel_vdd_off(encoder); |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1563 | |
| 1564 | return connector_status_connected; |
| 1565 | } |
| 1566 | |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1567 | static int cdv_intel_dp_get_modes(struct drm_connector *connector) |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1568 | { |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1569 | struct psb_intel_encoder *intel_encoder = psb_intel_attached_encoder(connector); |
| 1570 | struct cdv_intel_dp *intel_dp = intel_encoder->dev_priv; |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1571 | struct edid *edid = NULL; |
| 1572 | int ret = 0; |
Zhao Yakui | d112a81 | 2012-08-08 13:55:55 +0000 | [diff] [blame^] | 1573 | int edp = is_edp(intel_encoder); |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1574 | |
| 1575 | |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1576 | edid = drm_get_edid(connector, &intel_dp->adapter); |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1577 | if (edid) { |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1578 | drm_mode_connector_update_edid_property(connector, edid); |
| 1579 | ret = drm_add_edid_modes(connector, edid); |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1580 | kfree(edid); |
| 1581 | } |
| 1582 | |
Zhao Yakui | d112a81 | 2012-08-08 13:55:55 +0000 | [diff] [blame^] | 1583 | if (is_edp(intel_encoder)) { |
| 1584 | struct drm_device *dev = connector->dev; |
| 1585 | struct drm_psb_private *dev_priv = dev->dev_private; |
| 1586 | |
| 1587 | cdv_intel_edp_panel_vdd_off(intel_encoder); |
| 1588 | if (ret) { |
| 1589 | if (edp && !intel_dp->panel_fixed_mode) { |
| 1590 | struct drm_display_mode *newmode; |
| 1591 | list_for_each_entry(newmode, &connector->probed_modes, |
| 1592 | head) { |
| 1593 | if (newmode->type & DRM_MODE_TYPE_PREFERRED) { |
| 1594 | intel_dp->panel_fixed_mode = |
| 1595 | drm_mode_duplicate(dev, newmode); |
| 1596 | break; |
| 1597 | } |
| 1598 | } |
| 1599 | } |
| 1600 | |
| 1601 | return ret; |
| 1602 | } |
| 1603 | if (!intel_dp->panel_fixed_mode && dev_priv->lfp_lvds_vbt_mode) { |
| 1604 | intel_dp->panel_fixed_mode = |
| 1605 | drm_mode_duplicate(dev, dev_priv->lfp_lvds_vbt_mode); |
| 1606 | if (intel_dp->panel_fixed_mode) { |
| 1607 | intel_dp->panel_fixed_mode->type |= |
| 1608 | DRM_MODE_TYPE_PREFERRED; |
| 1609 | } |
| 1610 | } |
| 1611 | if (intel_dp->panel_fixed_mode != NULL) { |
| 1612 | struct drm_display_mode *mode; |
| 1613 | mode = drm_mode_duplicate(dev, intel_dp->panel_fixed_mode); |
| 1614 | drm_mode_probed_add(connector, mode); |
| 1615 | return 1; |
| 1616 | } |
| 1617 | } |
| 1618 | |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1619 | return ret; |
| 1620 | } |
| 1621 | |
| 1622 | static bool |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1623 | cdv_intel_dp_detect_audio(struct drm_connector *connector) |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1624 | { |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1625 | struct psb_intel_encoder *encoder = psb_intel_attached_encoder(connector); |
| 1626 | struct cdv_intel_dp *intel_dp = encoder->dev_priv; |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1627 | struct edid *edid; |
| 1628 | bool has_audio = false; |
Zhao Yakui | d112a81 | 2012-08-08 13:55:55 +0000 | [diff] [blame^] | 1629 | int edp = is_edp(encoder); |
| 1630 | |
| 1631 | if (edp) |
| 1632 | cdv_intel_edp_panel_vdd_on(encoder); |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1633 | |
| 1634 | edid = drm_get_edid(connector, &intel_dp->adapter); |
| 1635 | if (edid) { |
| 1636 | has_audio = drm_detect_monitor_audio(edid); |
| 1637 | |
| 1638 | connector->display_info.raw_edid = NULL; |
| 1639 | kfree(edid); |
| 1640 | } |
Zhao Yakui | d112a81 | 2012-08-08 13:55:55 +0000 | [diff] [blame^] | 1641 | if (edp) |
| 1642 | cdv_intel_edp_panel_vdd_off(encoder); |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1643 | |
| 1644 | return has_audio; |
| 1645 | } |
| 1646 | |
| 1647 | static int |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1648 | cdv_intel_dp_set_property(struct drm_connector *connector, |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1649 | struct drm_property *property, |
| 1650 | uint64_t val) |
| 1651 | { |
| 1652 | struct drm_psb_private *dev_priv = connector->dev->dev_private; |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1653 | struct psb_intel_encoder *encoder = psb_intel_attached_encoder(connector); |
| 1654 | struct cdv_intel_dp *intel_dp = encoder->dev_priv; |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1655 | int ret; |
| 1656 | |
| 1657 | ret = drm_connector_property_set_value(connector, property, val); |
| 1658 | if (ret) |
| 1659 | return ret; |
| 1660 | |
| 1661 | if (property == dev_priv->force_audio_property) { |
| 1662 | int i = val; |
| 1663 | bool has_audio; |
| 1664 | |
| 1665 | if (i == intel_dp->force_audio) |
| 1666 | return 0; |
| 1667 | |
| 1668 | intel_dp->force_audio = i; |
| 1669 | |
| 1670 | if (i == 0) |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1671 | has_audio = cdv_intel_dp_detect_audio(connector); |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1672 | else |
| 1673 | has_audio = i > 0; |
| 1674 | |
| 1675 | if (has_audio == intel_dp->has_audio) |
| 1676 | return 0; |
| 1677 | |
| 1678 | intel_dp->has_audio = has_audio; |
| 1679 | goto done; |
| 1680 | } |
| 1681 | |
| 1682 | if (property == dev_priv->broadcast_rgb_property) { |
| 1683 | if (val == !!intel_dp->color_range) |
| 1684 | return 0; |
| 1685 | |
| 1686 | intel_dp->color_range = val ? DP_COLOR_RANGE_16_235 : 0; |
| 1687 | goto done; |
| 1688 | } |
| 1689 | |
| 1690 | return -EINVAL; |
| 1691 | |
| 1692 | done: |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1693 | if (encoder->base.crtc) { |
| 1694 | struct drm_crtc *crtc = encoder->base.crtc; |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1695 | drm_crtc_helper_set_mode(crtc, &crtc->mode, |
| 1696 | crtc->x, crtc->y, |
| 1697 | crtc->fb); |
| 1698 | } |
| 1699 | |
| 1700 | return 0; |
| 1701 | } |
| 1702 | |
| 1703 | static void |
Zhao Yakui | d112a81 | 2012-08-08 13:55:55 +0000 | [diff] [blame^] | 1704 | cdv_intel_dp_destroy(struct drm_connector *connector) |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1705 | { |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1706 | struct psb_intel_encoder *psb_intel_encoder = |
| 1707 | psb_intel_attached_encoder(connector); |
| 1708 | struct cdv_intel_dp *intel_dp = psb_intel_encoder->dev_priv; |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1709 | |
Zhao Yakui | d112a81 | 2012-08-08 13:55:55 +0000 | [diff] [blame^] | 1710 | if (is_edp(psb_intel_encoder)) { |
| 1711 | /* cdv_intel_panel_destroy_backlight(connector->dev); */ |
| 1712 | if (intel_dp->panel_fixed_mode) { |
| 1713 | kfree(intel_dp->panel_fixed_mode); |
| 1714 | intel_dp->panel_fixed_mode = NULL; |
| 1715 | } |
| 1716 | } |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1717 | i2c_del_adapter(&intel_dp->adapter); |
| 1718 | drm_sysfs_connector_remove(connector); |
| 1719 | drm_connector_cleanup(connector); |
| 1720 | kfree(connector); |
| 1721 | } |
| 1722 | |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1723 | static void cdv_intel_dp_encoder_destroy(struct drm_encoder *encoder) |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1724 | { |
| 1725 | drm_encoder_cleanup(encoder); |
| 1726 | } |
| 1727 | |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1728 | static const struct drm_encoder_helper_funcs cdv_intel_dp_helper_funcs = { |
| 1729 | .dpms = cdv_intel_dp_dpms, |
| 1730 | .mode_fixup = cdv_intel_dp_mode_fixup, |
| 1731 | .prepare = cdv_intel_dp_prepare, |
| 1732 | .mode_set = cdv_intel_dp_mode_set, |
| 1733 | .commit = cdv_intel_dp_commit, |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1734 | }; |
| 1735 | |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1736 | static const struct drm_connector_funcs cdv_intel_dp_connector_funcs = { |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1737 | .dpms = drm_helper_connector_dpms, |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1738 | .detect = cdv_intel_dp_detect, |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1739 | .fill_modes = drm_helper_probe_single_connector_modes, |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1740 | .set_property = cdv_intel_dp_set_property, |
| 1741 | .destroy = cdv_intel_dp_destroy, |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1742 | }; |
| 1743 | |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1744 | static const struct drm_connector_helper_funcs cdv_intel_dp_connector_helper_funcs = { |
| 1745 | .get_modes = cdv_intel_dp_get_modes, |
| 1746 | .mode_valid = cdv_intel_dp_mode_valid, |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1747 | .best_encoder = psb_intel_best_encoder, |
| 1748 | }; |
| 1749 | |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1750 | static const struct drm_encoder_funcs cdv_intel_dp_enc_funcs = { |
| 1751 | .destroy = cdv_intel_dp_encoder_destroy, |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1752 | }; |
| 1753 | |
| 1754 | |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1755 | static void cdv_intel_dp_add_properties(struct drm_connector *connector) |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1756 | { |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1757 | cdv_intel_attach_force_audio_property(connector); |
| 1758 | cdv_intel_attach_broadcast_rgb_property(connector); |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1759 | } |
| 1760 | |
Zhao Yakui | d112a81 | 2012-08-08 13:55:55 +0000 | [diff] [blame^] | 1761 | /* check the VBT to see whether the eDP is on DP-D port */ |
| 1762 | static bool cdv_intel_dpc_is_edp(struct drm_device *dev) |
| 1763 | { |
| 1764 | struct drm_psb_private *dev_priv = dev->dev_private; |
| 1765 | struct child_device_config *p_child; |
| 1766 | int i; |
| 1767 | |
| 1768 | if (!dev_priv->child_dev_num) |
| 1769 | return false; |
| 1770 | |
| 1771 | for (i = 0; i < dev_priv->child_dev_num; i++) { |
| 1772 | p_child = dev_priv->child_dev + i; |
| 1773 | |
| 1774 | if (p_child->dvo_port == PORT_IDPC && |
| 1775 | p_child->device_type == DEVICE_TYPE_eDP) |
| 1776 | return true; |
| 1777 | } |
| 1778 | return false; |
| 1779 | } |
| 1780 | |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1781 | void |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1782 | cdv_intel_dp_init(struct drm_device *dev, struct psb_intel_mode_device *mode_dev, int output_reg) |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1783 | { |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1784 | struct psb_intel_encoder *psb_intel_encoder; |
| 1785 | struct psb_intel_connector *psb_intel_connector; |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1786 | struct drm_connector *connector; |
| 1787 | struct drm_encoder *encoder; |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1788 | struct cdv_intel_dp *intel_dp; |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1789 | const char *name = NULL; |
Zhao Yakui | d112a81 | 2012-08-08 13:55:55 +0000 | [diff] [blame^] | 1790 | int type = DRM_MODE_CONNECTOR_DisplayPort; |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1791 | |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1792 | psb_intel_encoder = kzalloc(sizeof(struct psb_intel_encoder), GFP_KERNEL); |
| 1793 | if (!psb_intel_encoder) |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1794 | return; |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1795 | psb_intel_connector = kzalloc(sizeof(struct psb_intel_connector), GFP_KERNEL); |
| 1796 | if (!psb_intel_connector) |
| 1797 | goto err_connector; |
| 1798 | intel_dp = kzalloc(sizeof(struct cdv_intel_dp), GFP_KERNEL); |
| 1799 | if (!intel_dp) |
| 1800 | goto err_priv; |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1801 | |
Zhao Yakui | d112a81 | 2012-08-08 13:55:55 +0000 | [diff] [blame^] | 1802 | if ((output_reg == DP_C) && cdv_intel_dpc_is_edp(dev)) |
| 1803 | type = DRM_MODE_CONNECTOR_eDP; |
| 1804 | |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1805 | connector = &psb_intel_connector->base; |
| 1806 | encoder = &psb_intel_encoder->base; |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1807 | |
Zhao Yakui | d112a81 | 2012-08-08 13:55:55 +0000 | [diff] [blame^] | 1808 | drm_connector_init(dev, connector, &cdv_intel_dp_connector_funcs, type); |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1809 | drm_encoder_init(dev, encoder, &cdv_intel_dp_enc_funcs, DRM_MODE_ENCODER_TMDS); |
| 1810 | |
| 1811 | psb_intel_connector_attach_encoder(psb_intel_connector, psb_intel_encoder); |
Zhao Yakui | d112a81 | 2012-08-08 13:55:55 +0000 | [diff] [blame^] | 1812 | |
| 1813 | if (type == DRM_MODE_CONNECTOR_DisplayPort) |
| 1814 | psb_intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT; |
| 1815 | else |
| 1816 | psb_intel_encoder->type = INTEL_OUTPUT_EDP; |
| 1817 | |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1818 | |
| 1819 | psb_intel_encoder->dev_priv=intel_dp; |
| 1820 | intel_dp->encoder = psb_intel_encoder; |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1821 | intel_dp->output_reg = output_reg; |
| 1822 | |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1823 | drm_encoder_helper_add(encoder, &cdv_intel_dp_helper_funcs); |
| 1824 | drm_connector_helper_add(connector, &cdv_intel_dp_connector_helper_funcs); |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1825 | |
| 1826 | connector->polled = DRM_CONNECTOR_POLL_HPD; |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1827 | connector->interlace_allowed = false; |
| 1828 | connector->doublescan_allowed = false; |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1829 | |
| 1830 | drm_sysfs_connector_add(connector); |
| 1831 | |
| 1832 | /* Set up the DDC bus. */ |
| 1833 | switch (output_reg) { |
| 1834 | case DP_B: |
| 1835 | name = "DPDDC-B"; |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1836 | psb_intel_encoder->ddi_select = (DP_MASK | DDI0_SELECT); |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1837 | break; |
| 1838 | case DP_C: |
| 1839 | name = "DPDDC-C"; |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1840 | psb_intel_encoder->ddi_select = (DP_MASK | DDI1_SELECT); |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1841 | break; |
| 1842 | } |
| 1843 | |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1844 | cdv_intel_dp_i2c_init(psb_intel_connector, psb_intel_encoder, name); |
| 1845 | /* FIXME:fail check */ |
| 1846 | cdv_intel_dp_add_properties(connector); |
Zhao Yakui | d112a81 | 2012-08-08 13:55:55 +0000 | [diff] [blame^] | 1847 | |
| 1848 | if (is_edp(psb_intel_encoder)) { |
| 1849 | int ret; |
| 1850 | struct edp_power_seq cur; |
| 1851 | u32 pp_on, pp_off, pp_div; |
| 1852 | u32 pwm_ctrl; |
| 1853 | |
| 1854 | pp_on = REG_READ(PP_CONTROL); |
| 1855 | pp_on &= ~PANEL_UNLOCK_MASK; |
| 1856 | pp_on |= PANEL_UNLOCK_REGS; |
| 1857 | |
| 1858 | REG_WRITE(PP_CONTROL, pp_on); |
| 1859 | |
| 1860 | pwm_ctrl = REG_READ(BLC_PWM_CTL2); |
| 1861 | pwm_ctrl |= PWM_PIPE_B; |
| 1862 | REG_WRITE(BLC_PWM_CTL2, pwm_ctrl); |
| 1863 | |
| 1864 | pp_on = REG_READ(PP_ON_DELAYS); |
| 1865 | pp_off = REG_READ(PP_OFF_DELAYS); |
| 1866 | pp_div = REG_READ(PP_DIVISOR); |
| 1867 | |
| 1868 | /* Pull timing values out of registers */ |
| 1869 | cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >> |
| 1870 | PANEL_POWER_UP_DELAY_SHIFT; |
| 1871 | |
| 1872 | cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >> |
| 1873 | PANEL_LIGHT_ON_DELAY_SHIFT; |
| 1874 | |
| 1875 | cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >> |
| 1876 | PANEL_LIGHT_OFF_DELAY_SHIFT; |
| 1877 | |
| 1878 | cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >> |
| 1879 | PANEL_POWER_DOWN_DELAY_SHIFT; |
| 1880 | |
| 1881 | cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >> |
| 1882 | PANEL_POWER_CYCLE_DELAY_SHIFT); |
| 1883 | |
| 1884 | DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n", |
| 1885 | cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12); |
| 1886 | |
| 1887 | |
| 1888 | intel_dp->panel_power_up_delay = cur.t1_t3 / 10; |
| 1889 | intel_dp->backlight_on_delay = cur.t8 / 10; |
| 1890 | intel_dp->backlight_off_delay = cur.t9 / 10; |
| 1891 | intel_dp->panel_power_down_delay = cur.t10 / 10; |
| 1892 | intel_dp->panel_power_cycle_delay = (cur.t11_t12 - 1) * 100; |
| 1893 | |
| 1894 | DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n", |
| 1895 | intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay, |
| 1896 | intel_dp->panel_power_cycle_delay); |
| 1897 | |
| 1898 | DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n", |
| 1899 | intel_dp->backlight_on_delay, intel_dp->backlight_off_delay); |
| 1900 | |
| 1901 | |
| 1902 | cdv_intel_edp_panel_vdd_on(psb_intel_encoder); |
| 1903 | ret = cdv_intel_dp_aux_native_read(psb_intel_encoder, DP_DPCD_REV, |
| 1904 | intel_dp->dpcd, |
| 1905 | sizeof(intel_dp->dpcd)); |
| 1906 | cdv_intel_edp_panel_vdd_off(psb_intel_encoder); |
| 1907 | if (ret == 0) { |
| 1908 | /* if this fails, presume the device is a ghost */ |
| 1909 | DRM_INFO("failed to retrieve link info, disabling eDP\n"); |
| 1910 | cdv_intel_dp_encoder_destroy(encoder); |
| 1911 | cdv_intel_dp_destroy(connector); |
| 1912 | goto err_priv; |
| 1913 | } else { |
| 1914 | DRM_DEBUG_KMS("DPCD: Rev=%x LN_Rate=%x LN_CNT=%x LN_DOWNSP=%x\n", |
| 1915 | intel_dp->dpcd[0], intel_dp->dpcd[1], |
| 1916 | intel_dp->dpcd[2], intel_dp->dpcd[3]); |
| 1917 | |
| 1918 | } |
| 1919 | /* The CDV reference driver moves pnale backlight setup into the displays that |
| 1920 | have a backlight: this is a good idea and one we should probably adopt, however |
| 1921 | we need to migrate all the drivers before we can do that */ |
| 1922 | /*cdv_intel_panel_setup_backlight(dev); */ |
| 1923 | } |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1924 | return; |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1925 | |
Alan Cox | 37e7b18 | 2012-08-08 13:55:03 +0000 | [diff] [blame] | 1926 | err_priv: |
| 1927 | kfree(psb_intel_connector); |
| 1928 | err_connector: |
| 1929 | kfree(psb_intel_encoder); |
Alan Cox | 8695b61 | 2012-08-08 13:54:15 +0000 | [diff] [blame] | 1930 | } |