blob: 21495f917bccbbcf140cc22ba3b07bf8fdf8660a [file] [log] [blame]
Steve Wisecfdda9d2010-04-21 15:30:06 -07001/*
2 * Copyright (c) 2009-2010 Chelsio, Inc. All rights reserved.
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
Paul Gortmakere4dd23d2011-05-27 15:35:46 -040032
33#include <linux/module.h>
34
Steve Wisecfdda9d2010-04-21 15:30:06 -070035#include "iw_cxgb4.h"
36
Vipul Pandya2c974782012-05-18 15:29:28 +053037static int db_delay_usecs = 1;
38module_param(db_delay_usecs, int, 0644);
39MODULE_PARM_DESC(db_delay_usecs, "Usecs to delay awaiting db fifo to drain");
40
Steve Wisea9c77192011-03-11 22:30:11 +000041static int ocqp_support = 1;
Steve Wisec6d7b262010-09-13 11:23:57 -050042module_param(ocqp_support, int, 0644);
Steve Wisea9c77192011-03-11 22:30:11 +000043MODULE_PARM_DESC(ocqp_support, "Support on-chip SQs (default=1)");
Steve Wisec6d7b262010-09-13 11:23:57 -050044
Vipul Pandya3cbdb922013-03-14 05:08:59 +000045int db_fc_threshold = 1000;
Vipul Pandya422eea02012-05-18 15:29:30 +053046module_param(db_fc_threshold, int, 0644);
Vipul Pandya3cbdb922013-03-14 05:08:59 +000047MODULE_PARM_DESC(db_fc_threshold,
48 "QP count/threshold that triggers"
49 " automatic db flow control mode (default = 1000)");
50
51int db_coalescing_threshold;
52module_param(db_coalescing_threshold, int, 0644);
53MODULE_PARM_DESC(db_coalescing_threshold,
54 "QP count/threshold that triggers"
55 " disabling db coalescing (default = 0)");
Vipul Pandya422eea02012-05-18 15:29:30 +053056
Vipul Pandya42b6a942013-03-14 05:09:01 +000057static int max_fr_immd = T4_MAX_FR_IMMD;
58module_param(max_fr_immd, int, 0644);
59MODULE_PARM_DESC(max_fr_immd, "fastreg threshold for using DSGL instead of immedate");
60
Hariprasad Shenai4c2c5762014-07-14 21:34:52 +053061static int alloc_ird(struct c4iw_dev *dev, u32 ird)
62{
63 int ret = 0;
64
65 spin_lock_irq(&dev->lock);
66 if (ird <= dev->avail_ird)
67 dev->avail_ird -= ird;
68 else
69 ret = -ENOMEM;
70 spin_unlock_irq(&dev->lock);
71
72 if (ret)
73 dev_warn(&dev->rdev.lldi.pdev->dev,
74 "device IRD resources exhausted\n");
75
76 return ret;
77}
78
79static void free_ird(struct c4iw_dev *dev, int ird)
80{
81 spin_lock_irq(&dev->lock);
82 dev->avail_ird += ird;
83 spin_unlock_irq(&dev->lock);
84}
85
Steve Wise2f5b48c2010-09-10 11:15:36 -050086static void set_state(struct c4iw_qp *qhp, enum c4iw_qp_state state)
87{
88 unsigned long flag;
89 spin_lock_irqsave(&qhp->lock, flag);
90 qhp->attr.state = state;
91 spin_unlock_irqrestore(&qhp->lock, flag);
92}
93
Steve Wisec6d7b262010-09-13 11:23:57 -050094static void dealloc_oc_sq(struct c4iw_rdev *rdev, struct t4_sq *sq)
95{
96 c4iw_ocqp_pool_free(rdev, sq->dma_addr, sq->memsize);
97}
98
99static void dealloc_host_sq(struct c4iw_rdev *rdev, struct t4_sq *sq)
100{
101 dma_free_coherent(&(rdev->lldi.pdev->dev), sq->memsize, sq->queue,
102 pci_unmap_addr(sq, mapping));
103}
104
105static void dealloc_sq(struct c4iw_rdev *rdev, struct t4_sq *sq)
106{
107 if (t4_sq_onchip(sq))
108 dealloc_oc_sq(rdev, sq);
109 else
110 dealloc_host_sq(rdev, sq);
111}
112
113static int alloc_oc_sq(struct c4iw_rdev *rdev, struct t4_sq *sq)
114{
Vipul Pandyaf079af72013-03-14 05:08:58 +0000115 if (!ocqp_support || !ocqp_supported(&rdev->lldi))
Steve Wisec6d7b262010-09-13 11:23:57 -0500116 return -ENOSYS;
117 sq->dma_addr = c4iw_ocqp_pool_alloc(rdev, sq->memsize);
118 if (!sq->dma_addr)
119 return -ENOMEM;
120 sq->phys_addr = rdev->oc_mw_pa + sq->dma_addr -
121 rdev->lldi.vr->ocq.start;
122 sq->queue = (__force union t4_wr *)(rdev->oc_mw_kva + sq->dma_addr -
123 rdev->lldi.vr->ocq.start);
124 sq->flags |= T4_SQ_ONCHIP;
125 return 0;
126}
127
128static int alloc_host_sq(struct c4iw_rdev *rdev, struct t4_sq *sq)
129{
130 sq->queue = dma_alloc_coherent(&(rdev->lldi.pdev->dev), sq->memsize,
131 &(sq->dma_addr), GFP_KERNEL);
132 if (!sq->queue)
133 return -ENOMEM;
134 sq->phys_addr = virt_to_phys(sq->queue);
135 pci_unmap_addr_set(sq, mapping, sq->dma_addr);
136 return 0;
137}
138
Thadeu Lima de Souza Cascardo5b0c2752013-04-01 20:13:39 +0000139static int alloc_sq(struct c4iw_rdev *rdev, struct t4_sq *sq, int user)
140{
141 int ret = -ENOSYS;
142 if (user)
143 ret = alloc_oc_sq(rdev, sq);
144 if (ret)
145 ret = alloc_host_sq(rdev, sq);
146 return ret;
147}
148
Steve Wisecfdda9d2010-04-21 15:30:06 -0700149static int destroy_qp(struct c4iw_rdev *rdev, struct t4_wq *wq,
150 struct c4iw_dev_ucontext *uctx)
151{
152 /*
153 * uP clears EQ contexts when the connection exits rdma mode,
154 * so no need to post a RESET WR for these EQs.
155 */
156 dma_free_coherent(&(rdev->lldi.pdev->dev),
157 wq->rq.memsize, wq->rq.queue,
FUJITA Tomonorif38926a2010-06-03 05:37:50 +0000158 dma_unmap_addr(&wq->rq, mapping));
Steve Wisec6d7b262010-09-13 11:23:57 -0500159 dealloc_sq(rdev, &wq->sq);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700160 c4iw_rqtpool_free(rdev, wq->rq.rqt_hwaddr, wq->rq.rqt_size);
161 kfree(wq->rq.sw_rq);
162 kfree(wq->sq.sw_sq);
163 c4iw_put_qpid(rdev, wq->rq.qid, uctx);
164 c4iw_put_qpid(rdev, wq->sq.qid, uctx);
165 return 0;
166}
167
Hariprasad S74217d42015-06-09 18:23:12 +0530168/*
169 * Determine the BAR2 virtual address and qid. If pbar2_pa is not NULL,
170 * then this is a user mapping so compute the page-aligned physical address
171 * for mapping.
172 */
173void __iomem *c4iw_bar2_addrs(struct c4iw_rdev *rdev, unsigned int qid,
174 enum cxgb4_bar2_qtype qtype,
175 unsigned int *pbar2_qid, u64 *pbar2_pa)
176{
177 u64 bar2_qoffset;
178 int ret;
179
180 ret = cxgb4_bar2_sge_qregs(rdev->lldi.ports[0], qid, qtype,
181 pbar2_pa ? 1 : 0,
182 &bar2_qoffset, pbar2_qid);
183 if (ret)
184 return NULL;
185
186 if (pbar2_pa)
187 *pbar2_pa = (rdev->bar2_pa + bar2_qoffset) & PAGE_MASK;
Hariprasad S32cc92c2016-04-05 10:23:48 +0530188
189 if (is_t4(rdev->lldi.adapter_type))
190 return NULL;
191
Hariprasad S74217d42015-06-09 18:23:12 +0530192 return rdev->bar2_kva + bar2_qoffset;
193}
194
Steve Wisecfdda9d2010-04-21 15:30:06 -0700195static int create_qp(struct c4iw_rdev *rdev, struct t4_wq *wq,
196 struct t4_cq *rcq, struct t4_cq *scq,
Steve Wise7088a9b2017-09-26 13:11:36 -0700197 struct c4iw_dev_ucontext *uctx,
198 struct c4iw_wr_wait *wr_waitp)
Steve Wisecfdda9d2010-04-21 15:30:06 -0700199{
200 int user = (uctx != &rdev->uctx);
201 struct fw_ri_res_wr *res_wr;
202 struct fw_ri_res *res;
203 int wr_len;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700204 struct sk_buff *skb;
Vipul Pandya9919d5b2013-03-14 05:09:04 +0000205 int ret = 0;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700206 int eqsize;
207
208 wq->sq.qid = c4iw_get_qpid(rdev, uctx);
209 if (!wq->sq.qid)
210 return -ENOMEM;
211
212 wq->rq.qid = c4iw_get_qpid(rdev, uctx);
Emil Goodec079c282012-08-19 17:59:40 +0000213 if (!wq->rq.qid) {
214 ret = -ENOMEM;
215 goto free_sq_qid;
216 }
Steve Wisecfdda9d2010-04-21 15:30:06 -0700217
218 if (!user) {
219 wq->sq.sw_sq = kzalloc(wq->sq.size * sizeof *wq->sq.sw_sq,
220 GFP_KERNEL);
Emil Goodec079c282012-08-19 17:59:40 +0000221 if (!wq->sq.sw_sq) {
222 ret = -ENOMEM;
223 goto free_rq_qid;
224 }
Steve Wisecfdda9d2010-04-21 15:30:06 -0700225
226 wq->rq.sw_rq = kzalloc(wq->rq.size * sizeof *wq->rq.sw_rq,
227 GFP_KERNEL);
Emil Goodec079c282012-08-19 17:59:40 +0000228 if (!wq->rq.sw_rq) {
229 ret = -ENOMEM;
230 goto free_sw_sq;
231 }
Steve Wisecfdda9d2010-04-21 15:30:06 -0700232 }
233
234 /*
Hariprasad Shenai66eb19a2014-07-21 20:55:15 +0530235 * RQT must be a power of 2 and at least 16 deep.
Steve Wisecfdda9d2010-04-21 15:30:06 -0700236 */
Hariprasad Shenai66eb19a2014-07-21 20:55:15 +0530237 wq->rq.rqt_size = roundup_pow_of_two(max_t(u16, wq->rq.size, 16));
Steve Wisecfdda9d2010-04-21 15:30:06 -0700238 wq->rq.rqt_hwaddr = c4iw_rqtpool_alloc(rdev, wq->rq.rqt_size);
Emil Goodec079c282012-08-19 17:59:40 +0000239 if (!wq->rq.rqt_hwaddr) {
240 ret = -ENOMEM;
241 goto free_sw_rq;
242 }
Steve Wisecfdda9d2010-04-21 15:30:06 -0700243
Thadeu Lima de Souza Cascardo5b0c2752013-04-01 20:13:39 +0000244 ret = alloc_sq(rdev, &wq->sq, user);
245 if (ret)
246 goto free_hwaddr;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700247 memset(wq->sq.queue, 0, wq->sq.memsize);
FUJITA Tomonorif38926a2010-06-03 05:37:50 +0000248 dma_unmap_addr_set(&wq->sq, mapping, wq->sq.dma_addr);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700249
250 wq->rq.queue = dma_alloc_coherent(&(rdev->lldi.pdev->dev),
251 wq->rq.memsize, &(wq->rq.dma_addr),
252 GFP_KERNEL);
Wei Yongjun55e57a72013-03-15 09:42:12 +0000253 if (!wq->rq.queue) {
254 ret = -ENOMEM;
Emil Goodec079c282012-08-19 17:59:40 +0000255 goto free_sq;
Wei Yongjun55e57a72013-03-15 09:42:12 +0000256 }
Bharat Potnuri548ddb12017-09-27 13:05:49 +0530257 pr_debug("sq base va 0x%p pa 0x%llx rq base va 0x%p pa 0x%llx\n",
258 wq->sq.queue,
Joe Perchesa9a42882017-02-09 14:23:51 -0800259 (unsigned long long)virt_to_phys(wq->sq.queue),
260 wq->rq.queue,
261 (unsigned long long)virt_to_phys(wq->rq.queue));
Steve Wisecfdda9d2010-04-21 15:30:06 -0700262 memset(wq->rq.queue, 0, wq->rq.memsize);
FUJITA Tomonorif38926a2010-06-03 05:37:50 +0000263 dma_unmap_addr_set(&wq->rq, mapping, wq->rq.dma_addr);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700264
265 wq->db = rdev->lldi.db_reg;
Steve Wisefa658a92014-04-09 09:38:25 -0500266
Hariprasad S74217d42015-06-09 18:23:12 +0530267 wq->sq.bar2_va = c4iw_bar2_addrs(rdev, wq->sq.qid, T4_BAR2_QTYPE_EGRESS,
268 &wq->sq.bar2_qid,
269 user ? &wq->sq.bar2_pa : NULL);
270 wq->rq.bar2_va = c4iw_bar2_addrs(rdev, wq->rq.qid, T4_BAR2_QTYPE_EGRESS,
271 &wq->rq.bar2_qid,
272 user ? &wq->rq.bar2_pa : NULL);
273
274 /*
275 * User mode must have bar2 access.
276 */
Hariprasad S32cc92c2016-04-05 10:23:48 +0530277 if (user && (!wq->sq.bar2_pa || !wq->rq.bar2_pa)) {
Joe Perches700456b2017-02-09 14:23:50 -0800278 pr_warn("%s: sqid %u or rqid %u not in BAR2 range\n",
Hariprasad S74217d42015-06-09 18:23:12 +0530279 pci_name(rdev->lldi.pdev), wq->sq.qid, wq->rq.qid);
280 goto free_dma;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700281 }
Hariprasad S74217d42015-06-09 18:23:12 +0530282
Steve Wisecfdda9d2010-04-21 15:30:06 -0700283 wq->rdev = rdev;
284 wq->rq.msn = 1;
285
286 /* build fw_ri_res_wr */
287 wr_len = sizeof *res_wr + 2 * sizeof *res;
288
David Rientjesd3c814e2010-07-21 02:44:56 +0000289 skb = alloc_skb(wr_len, GFP_KERNEL);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700290 if (!skb) {
291 ret = -ENOMEM;
Emil Goodec079c282012-08-19 17:59:40 +0000292 goto free_dma;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700293 }
294 set_wr_txq(skb, CPL_PRIORITY_CONTROL, 0);
295
yuan linyude77b962017-06-18 22:48:17 +0800296 res_wr = __skb_put_zero(skb, wr_len);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700297 res_wr->op_nres = cpu_to_be32(
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +0530298 FW_WR_OP_V(FW_RI_RES_WR) |
Hariprasad Shenaicf7fe642015-01-16 09:24:48 +0530299 FW_RI_RES_WR_NRES_V(2) |
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +0530300 FW_WR_COMPL_F);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700301 res_wr->len16_pkd = cpu_to_be32(DIV_ROUND_UP(wr_len, 16));
Steve Wise7088a9b2017-09-26 13:11:36 -0700302 res_wr->cookie = (uintptr_t)wr_waitp;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700303 res = res_wr->res;
304 res->u.sqrq.restype = FW_RI_RES_TYPE_SQ;
305 res->u.sqrq.op = FW_RI_RES_OP_WRITE;
306
307 /*
308 * eqsize is the number of 64B entries plus the status page size.
309 */
Hariprasad Shenai04e10e22014-07-14 21:34:51 +0530310 eqsize = wq->sq.size * T4_SQ_NUM_SLOTS +
311 rdev->hw_queue.t4_eq_status_entries;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700312
313 res->u.sqrq.fetchszm_to_iqid = cpu_to_be32(
Hariprasad Shenaicf7fe642015-01-16 09:24:48 +0530314 FW_RI_RES_WR_HOSTFCMODE_V(0) | /* no host cidx updates */
315 FW_RI_RES_WR_CPRIO_V(0) | /* don't keep in chip cache */
316 FW_RI_RES_WR_PCIECHN_V(0) | /* set by uP at ri_init time */
317 (t4_sq_onchip(&wq->sq) ? FW_RI_RES_WR_ONCHIP_F : 0) |
318 FW_RI_RES_WR_IQID_V(scq->cqid));
Steve Wisecfdda9d2010-04-21 15:30:06 -0700319 res->u.sqrq.dcaen_to_eqsize = cpu_to_be32(
Hariprasad Shenaicf7fe642015-01-16 09:24:48 +0530320 FW_RI_RES_WR_DCAEN_V(0) |
321 FW_RI_RES_WR_DCACPU_V(0) |
322 FW_RI_RES_WR_FBMIN_V(2) |
Steve Wiseb414fa02016-12-15 08:09:35 -0800323 (t4_sq_onchip(&wq->sq) ? FW_RI_RES_WR_FBMAX_V(2) :
324 FW_RI_RES_WR_FBMAX_V(3)) |
Hariprasad Shenaicf7fe642015-01-16 09:24:48 +0530325 FW_RI_RES_WR_CIDXFTHRESHO_V(0) |
326 FW_RI_RES_WR_CIDXFTHRESH_V(0) |
327 FW_RI_RES_WR_EQSIZE_V(eqsize));
Steve Wisecfdda9d2010-04-21 15:30:06 -0700328 res->u.sqrq.eqid = cpu_to_be32(wq->sq.qid);
329 res->u.sqrq.eqaddr = cpu_to_be64(wq->sq.dma_addr);
330 res++;
331 res->u.sqrq.restype = FW_RI_RES_TYPE_RQ;
332 res->u.sqrq.op = FW_RI_RES_OP_WRITE;
333
334 /*
335 * eqsize is the number of 64B entries plus the status page size.
336 */
Hariprasad Shenai04e10e22014-07-14 21:34:51 +0530337 eqsize = wq->rq.size * T4_RQ_NUM_SLOTS +
338 rdev->hw_queue.t4_eq_status_entries;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700339 res->u.sqrq.fetchszm_to_iqid = cpu_to_be32(
Hariprasad Shenaicf7fe642015-01-16 09:24:48 +0530340 FW_RI_RES_WR_HOSTFCMODE_V(0) | /* no host cidx updates */
341 FW_RI_RES_WR_CPRIO_V(0) | /* don't keep in chip cache */
342 FW_RI_RES_WR_PCIECHN_V(0) | /* set by uP at ri_init time */
343 FW_RI_RES_WR_IQID_V(rcq->cqid));
Steve Wisecfdda9d2010-04-21 15:30:06 -0700344 res->u.sqrq.dcaen_to_eqsize = cpu_to_be32(
Hariprasad Shenaicf7fe642015-01-16 09:24:48 +0530345 FW_RI_RES_WR_DCAEN_V(0) |
346 FW_RI_RES_WR_DCACPU_V(0) |
347 FW_RI_RES_WR_FBMIN_V(2) |
Steve Wiseb414fa02016-12-15 08:09:35 -0800348 FW_RI_RES_WR_FBMAX_V(3) |
Hariprasad Shenaicf7fe642015-01-16 09:24:48 +0530349 FW_RI_RES_WR_CIDXFTHRESHO_V(0) |
350 FW_RI_RES_WR_CIDXFTHRESH_V(0) |
351 FW_RI_RES_WR_EQSIZE_V(eqsize));
Steve Wisecfdda9d2010-04-21 15:30:06 -0700352 res->u.sqrq.eqid = cpu_to_be32(wq->rq.qid);
353 res->u.sqrq.eqaddr = cpu_to_be64(wq->rq.dma_addr);
354
Steve Wise7088a9b2017-09-26 13:11:36 -0700355 c4iw_init_wr_wait(wr_waitp);
Steve Wise2015f262017-09-26 13:13:17 -0700356 ret = c4iw_ref_send_wait(rdev, skb, wr_waitp, 0, wq->sq.qid, __func__);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700357 if (ret)
Emil Goodec079c282012-08-19 17:59:40 +0000358 goto free_dma;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700359
Bharat Potnuri548ddb12017-09-27 13:05:49 +0530360 pr_debug("sqid 0x%x rqid 0x%x kdb 0x%p sq_bar2_addr %p rq_bar2_addr %p\n",
361 wq->sq.qid, wq->rq.qid, wq->db,
Joe Perchesa9a42882017-02-09 14:23:51 -0800362 wq->sq.bar2_va, wq->rq.bar2_va);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700363
364 return 0;
Emil Goodec079c282012-08-19 17:59:40 +0000365free_dma:
Steve Wisecfdda9d2010-04-21 15:30:06 -0700366 dma_free_coherent(&(rdev->lldi.pdev->dev),
367 wq->rq.memsize, wq->rq.queue,
FUJITA Tomonorif38926a2010-06-03 05:37:50 +0000368 dma_unmap_addr(&wq->rq, mapping));
Emil Goodec079c282012-08-19 17:59:40 +0000369free_sq:
Steve Wisec6d7b262010-09-13 11:23:57 -0500370 dealloc_sq(rdev, &wq->sq);
Emil Goodec079c282012-08-19 17:59:40 +0000371free_hwaddr:
Steve Wisecfdda9d2010-04-21 15:30:06 -0700372 c4iw_rqtpool_free(rdev, wq->rq.rqt_hwaddr, wq->rq.rqt_size);
Emil Goodec079c282012-08-19 17:59:40 +0000373free_sw_rq:
Steve Wisecfdda9d2010-04-21 15:30:06 -0700374 kfree(wq->rq.sw_rq);
Emil Goodec079c282012-08-19 17:59:40 +0000375free_sw_sq:
Steve Wisecfdda9d2010-04-21 15:30:06 -0700376 kfree(wq->sq.sw_sq);
Emil Goodec079c282012-08-19 17:59:40 +0000377free_rq_qid:
Steve Wisecfdda9d2010-04-21 15:30:06 -0700378 c4iw_put_qpid(rdev, wq->rq.qid, uctx);
Emil Goodec079c282012-08-19 17:59:40 +0000379free_sq_qid:
Steve Wisecfdda9d2010-04-21 15:30:06 -0700380 c4iw_put_qpid(rdev, wq->sq.qid, uctx);
Emil Goodec079c282012-08-19 17:59:40 +0000381 return ret;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700382}
383
Steve Wised37ac312010-06-10 19:03:00 +0000384static int build_immd(struct t4_sq *sq, struct fw_ri_immd *immdp,
385 struct ib_send_wr *wr, int max, u32 *plenp)
386{
387 u8 *dstp, *srcp;
388 u32 plen = 0;
389 int i;
390 int rem, len;
391
392 dstp = (u8 *)immdp->data;
393 for (i = 0; i < wr->num_sge; i++) {
394 if ((plen + wr->sg_list[i].length) > max)
395 return -EMSGSIZE;
396 srcp = (u8 *)(unsigned long)wr->sg_list[i].addr;
397 plen += wr->sg_list[i].length;
398 rem = wr->sg_list[i].length;
399 while (rem) {
400 if (dstp == (u8 *)&sq->queue[sq->size])
401 dstp = (u8 *)sq->queue;
402 if (rem <= (u8 *)&sq->queue[sq->size] - dstp)
403 len = rem;
404 else
405 len = (u8 *)&sq->queue[sq->size] - dstp;
406 memcpy(dstp, srcp, len);
407 dstp += len;
408 srcp += len;
409 rem -= len;
410 }
411 }
Steve Wise13fecb82010-09-10 11:14:53 -0500412 len = roundup(plen + sizeof *immdp, 16) - (plen + sizeof *immdp);
413 if (len)
414 memset(dstp, 0, len);
Steve Wised37ac312010-06-10 19:03:00 +0000415 immdp->op = FW_RI_DATA_IMMD;
416 immdp->r1 = 0;
417 immdp->r2 = 0;
418 immdp->immdlen = cpu_to_be32(plen);
419 *plenp = plen;
420 return 0;
421}
422
423static int build_isgl(__be64 *queue_start, __be64 *queue_end,
424 struct fw_ri_isgl *isglp, struct ib_sge *sg_list,
425 int num_sge, u32 *plenp)
426
Steve Wisecfdda9d2010-04-21 15:30:06 -0700427{
428 int i;
Steve Wised37ac312010-06-10 19:03:00 +0000429 u32 plen = 0;
430 __be64 *flitp = (__be64 *)isglp->sge;
431
432 for (i = 0; i < num_sge; i++) {
433 if ((plen + sg_list[i].length) < plen)
434 return -EMSGSIZE;
435 plen += sg_list[i].length;
436 *flitp = cpu_to_be64(((u64)sg_list[i].lkey << 32) |
437 sg_list[i].length);
438 if (++flitp == queue_end)
439 flitp = queue_start;
440 *flitp = cpu_to_be64(sg_list[i].addr);
441 if (++flitp == queue_end)
442 flitp = queue_start;
443 }
Steve Wise13fecb82010-09-10 11:14:53 -0500444 *flitp = (__force __be64)0;
Steve Wised37ac312010-06-10 19:03:00 +0000445 isglp->op = FW_RI_DATA_ISGL;
446 isglp->r1 = 0;
447 isglp->nsge = cpu_to_be16(num_sge);
448 isglp->r2 = 0;
449 if (plenp)
450 *plenp = plen;
451 return 0;
452}
453
454static int build_rdma_send(struct t4_sq *sq, union t4_wr *wqe,
455 struct ib_send_wr *wr, u8 *len16)
456{
Steve Wisecfdda9d2010-04-21 15:30:06 -0700457 u32 plen;
458 int size;
Steve Wised37ac312010-06-10 19:03:00 +0000459 int ret;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700460
461 if (wr->num_sge > T4_MAX_SEND_SGE)
462 return -EINVAL;
463 switch (wr->opcode) {
464 case IB_WR_SEND:
465 if (wr->send_flags & IB_SEND_SOLICITED)
466 wqe->send.sendop_pkd = cpu_to_be32(
Hariprasad Shenaicf7fe642015-01-16 09:24:48 +0530467 FW_RI_SEND_WR_SENDOP_V(FW_RI_SEND_WITH_SE));
Steve Wisecfdda9d2010-04-21 15:30:06 -0700468 else
469 wqe->send.sendop_pkd = cpu_to_be32(
Hariprasad Shenaicf7fe642015-01-16 09:24:48 +0530470 FW_RI_SEND_WR_SENDOP_V(FW_RI_SEND));
Steve Wisecfdda9d2010-04-21 15:30:06 -0700471 wqe->send.stag_inv = 0;
472 break;
473 case IB_WR_SEND_WITH_INV:
474 if (wr->send_flags & IB_SEND_SOLICITED)
475 wqe->send.sendop_pkd = cpu_to_be32(
Hariprasad Shenaicf7fe642015-01-16 09:24:48 +0530476 FW_RI_SEND_WR_SENDOP_V(FW_RI_SEND_WITH_SE_INV));
Steve Wisecfdda9d2010-04-21 15:30:06 -0700477 else
478 wqe->send.sendop_pkd = cpu_to_be32(
Hariprasad Shenaicf7fe642015-01-16 09:24:48 +0530479 FW_RI_SEND_WR_SENDOP_V(FW_RI_SEND_WITH_INV));
Steve Wisecfdda9d2010-04-21 15:30:06 -0700480 wqe->send.stag_inv = cpu_to_be32(wr->ex.invalidate_rkey);
481 break;
482
483 default:
484 return -EINVAL;
485 }
Steve Wisec3f98fa2014-04-09 09:38:27 -0500486 wqe->send.r3 = 0;
487 wqe->send.r4 = 0;
Steve Wised37ac312010-06-10 19:03:00 +0000488
Steve Wisecfdda9d2010-04-21 15:30:06 -0700489 plen = 0;
490 if (wr->num_sge) {
491 if (wr->send_flags & IB_SEND_INLINE) {
Steve Wised37ac312010-06-10 19:03:00 +0000492 ret = build_immd(sq, wqe->send.u.immd_src, wr,
493 T4_MAX_SEND_INLINE, &plen);
494 if (ret)
495 return ret;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700496 size = sizeof wqe->send + sizeof(struct fw_ri_immd) +
497 plen;
498 } else {
Steve Wised37ac312010-06-10 19:03:00 +0000499 ret = build_isgl((__be64 *)sq->queue,
500 (__be64 *)&sq->queue[sq->size],
501 wqe->send.u.isgl_src,
502 wr->sg_list, wr->num_sge, &plen);
503 if (ret)
504 return ret;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700505 size = sizeof wqe->send + sizeof(struct fw_ri_isgl) +
506 wr->num_sge * sizeof(struct fw_ri_sge);
507 }
508 } else {
509 wqe->send.u.immd_src[0].op = FW_RI_DATA_IMMD;
510 wqe->send.u.immd_src[0].r1 = 0;
511 wqe->send.u.immd_src[0].r2 = 0;
512 wqe->send.u.immd_src[0].immdlen = 0;
513 size = sizeof wqe->send + sizeof(struct fw_ri_immd);
Steve Wised37ac312010-06-10 19:03:00 +0000514 plen = 0;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700515 }
516 *len16 = DIV_ROUND_UP(size, 16);
517 wqe->send.plen = cpu_to_be32(plen);
518 return 0;
519}
520
Steve Wised37ac312010-06-10 19:03:00 +0000521static int build_rdma_write(struct t4_sq *sq, union t4_wr *wqe,
522 struct ib_send_wr *wr, u8 *len16)
Steve Wisecfdda9d2010-04-21 15:30:06 -0700523{
Steve Wisecfdda9d2010-04-21 15:30:06 -0700524 u32 plen;
525 int size;
Steve Wised37ac312010-06-10 19:03:00 +0000526 int ret;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700527
Steve Wised37ac312010-06-10 19:03:00 +0000528 if (wr->num_sge > T4_MAX_SEND_SGE)
Steve Wisecfdda9d2010-04-21 15:30:06 -0700529 return -EINVAL;
530 wqe->write.r2 = 0;
Christoph Hellwige622f2f2015-10-08 09:16:33 +0100531 wqe->write.stag_sink = cpu_to_be32(rdma_wr(wr)->rkey);
532 wqe->write.to_sink = cpu_to_be64(rdma_wr(wr)->remote_addr);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700533 if (wr->num_sge) {
534 if (wr->send_flags & IB_SEND_INLINE) {
Steve Wised37ac312010-06-10 19:03:00 +0000535 ret = build_immd(sq, wqe->write.u.immd_src, wr,
536 T4_MAX_WRITE_INLINE, &plen);
537 if (ret)
538 return ret;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700539 size = sizeof wqe->write + sizeof(struct fw_ri_immd) +
540 plen;
541 } else {
Steve Wised37ac312010-06-10 19:03:00 +0000542 ret = build_isgl((__be64 *)sq->queue,
543 (__be64 *)&sq->queue[sq->size],
544 wqe->write.u.isgl_src,
545 wr->sg_list, wr->num_sge, &plen);
546 if (ret)
547 return ret;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700548 size = sizeof wqe->write + sizeof(struct fw_ri_isgl) +
549 wr->num_sge * sizeof(struct fw_ri_sge);
550 }
551 } else {
552 wqe->write.u.immd_src[0].op = FW_RI_DATA_IMMD;
553 wqe->write.u.immd_src[0].r1 = 0;
554 wqe->write.u.immd_src[0].r2 = 0;
555 wqe->write.u.immd_src[0].immdlen = 0;
556 size = sizeof wqe->write + sizeof(struct fw_ri_immd);
Steve Wised37ac312010-06-10 19:03:00 +0000557 plen = 0;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700558 }
559 *len16 = DIV_ROUND_UP(size, 16);
560 wqe->write.plen = cpu_to_be32(plen);
561 return 0;
562}
563
564static int build_rdma_read(union t4_wr *wqe, struct ib_send_wr *wr, u8 *len16)
565{
566 if (wr->num_sge > 1)
567 return -EINVAL;
Ganesh Goudar720336c2017-06-21 19:55:43 +0530568 if (wr->num_sge && wr->sg_list[0].length) {
Christoph Hellwige622f2f2015-10-08 09:16:33 +0100569 wqe->read.stag_src = cpu_to_be32(rdma_wr(wr)->rkey);
570 wqe->read.to_src_hi = cpu_to_be32((u32)(rdma_wr(wr)->remote_addr
Steve Wisecfdda9d2010-04-21 15:30:06 -0700571 >> 32));
Christoph Hellwige622f2f2015-10-08 09:16:33 +0100572 wqe->read.to_src_lo = cpu_to_be32((u32)rdma_wr(wr)->remote_addr);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700573 wqe->read.stag_sink = cpu_to_be32(wr->sg_list[0].lkey);
574 wqe->read.plen = cpu_to_be32(wr->sg_list[0].length);
575 wqe->read.to_sink_hi = cpu_to_be32((u32)(wr->sg_list[0].addr
576 >> 32));
577 wqe->read.to_sink_lo = cpu_to_be32((u32)(wr->sg_list[0].addr));
578 } else {
579 wqe->read.stag_src = cpu_to_be32(2);
580 wqe->read.to_src_hi = 0;
581 wqe->read.to_src_lo = 0;
582 wqe->read.stag_sink = cpu_to_be32(2);
583 wqe->read.plen = 0;
584 wqe->read.to_sink_hi = 0;
585 wqe->read.to_sink_lo = 0;
586 }
587 wqe->read.r2 = 0;
588 wqe->read.r5 = 0;
589 *len16 = DIV_ROUND_UP(sizeof wqe->read, 16);
590 return 0;
591}
592
593static int build_rdma_recv(struct c4iw_qp *qhp, union t4_recv_wr *wqe,
594 struct ib_recv_wr *wr, u8 *len16)
595{
Steve Wised37ac312010-06-10 19:03:00 +0000596 int ret;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700597
Steve Wised37ac312010-06-10 19:03:00 +0000598 ret = build_isgl((__be64 *)qhp->wq.rq.queue,
599 (__be64 *)&qhp->wq.rq.queue[qhp->wq.rq.size],
600 &wqe->recv.isgl, wr->sg_list, wr->num_sge, NULL);
601 if (ret)
602 return ret;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700603 *len16 = DIV_ROUND_UP(sizeof wqe->recv +
604 wr->num_sge * sizeof(struct fw_ri_sge), 16);
605 return 0;
606}
607
Steve Wise49b53a92016-09-16 07:54:52 -0700608static void build_tpte_memreg(struct fw_ri_fr_nsmr_tpte_wr *fr,
609 struct ib_reg_wr *wr, struct c4iw_mr *mhp,
610 u8 *len16)
Sagi Grimberg8376b862015-10-13 19:11:30 +0300611{
Steve Wise49b53a92016-09-16 07:54:52 -0700612 __be64 *p = (__be64 *)fr->pbl;
613
614 fr->r2 = cpu_to_be32(0);
615 fr->stag = cpu_to_be32(mhp->ibmr.rkey);
616
617 fr->tpte.valid_to_pdid = cpu_to_be32(FW_RI_TPTE_VALID_F |
618 FW_RI_TPTE_STAGKEY_V((mhp->ibmr.rkey & FW_RI_TPTE_STAGKEY_M)) |
619 FW_RI_TPTE_STAGSTATE_V(1) |
620 FW_RI_TPTE_STAGTYPE_V(FW_RI_STAG_NSMR) |
621 FW_RI_TPTE_PDID_V(mhp->attr.pdid));
622 fr->tpte.locread_to_qpid = cpu_to_be32(
623 FW_RI_TPTE_PERM_V(c4iw_ib_to_tpt_access(wr->access)) |
624 FW_RI_TPTE_ADDRTYPE_V(FW_RI_VA_BASED_TO) |
625 FW_RI_TPTE_PS_V(ilog2(wr->mr->page_size) - 12));
626 fr->tpte.nosnoop_pbladdr = cpu_to_be32(FW_RI_TPTE_PBLADDR_V(
627 PBL_OFF(&mhp->rhp->rdev, mhp->attr.pbl_addr)>>3));
628 fr->tpte.dca_mwbcnt_pstag = cpu_to_be32(0);
629 fr->tpte.len_hi = cpu_to_be32(0);
630 fr->tpte.len_lo = cpu_to_be32(mhp->ibmr.length);
631 fr->tpte.va_hi = cpu_to_be32(mhp->ibmr.iova >> 32);
632 fr->tpte.va_lo_fbo = cpu_to_be32(mhp->ibmr.iova & 0xffffffff);
633
634 p[0] = cpu_to_be64((u64)mhp->mpl[0]);
635 p[1] = cpu_to_be64((u64)mhp->mpl[1]);
636
637 *len16 = DIV_ROUND_UP(sizeof(*fr), 16);
638}
639
640static int build_memreg(struct t4_sq *sq, union t4_wr *wqe,
641 struct ib_reg_wr *wr, struct c4iw_mr *mhp, u8 *len16,
642 bool dsgl_supported)
643{
Sagi Grimberg8376b862015-10-13 19:11:30 +0300644 struct fw_ri_immd *imdp;
645 __be64 *p;
646 int i;
647 int pbllen = roundup(mhp->mpl_len * sizeof(u64), 32);
648 int rem;
649
Hariprasad See30f7d2016-02-12 16:10:35 +0530650 if (mhp->mpl_len > t4_max_fr_depth(dsgl_supported && use_dsgl))
Sagi Grimberg8376b862015-10-13 19:11:30 +0300651 return -EINVAL;
652
653 wqe->fr.qpbinde_to_dcacpu = 0;
654 wqe->fr.pgsz_shift = ilog2(wr->mr->page_size) - 12;
655 wqe->fr.addr_type = FW_RI_VA_BASED_TO;
656 wqe->fr.mem_perms = c4iw_ib_to_tpt_access(wr->access);
657 wqe->fr.len_hi = 0;
658 wqe->fr.len_lo = cpu_to_be32(mhp->ibmr.length);
659 wqe->fr.stag = cpu_to_be32(wr->key);
660 wqe->fr.va_hi = cpu_to_be32(mhp->ibmr.iova >> 32);
661 wqe->fr.va_lo_fbo = cpu_to_be32(mhp->ibmr.iova &
662 0xffffffff);
663
Hariprasad See30f7d2016-02-12 16:10:35 +0530664 if (dsgl_supported && use_dsgl && (pbllen > max_fr_immd)) {
Sagi Grimberg8376b862015-10-13 19:11:30 +0300665 struct fw_ri_dsgl *sglp;
666
667 for (i = 0; i < mhp->mpl_len; i++)
668 mhp->mpl[i] = (__force u64)cpu_to_be64((u64)mhp->mpl[i]);
669
670 sglp = (struct fw_ri_dsgl *)(&wqe->fr + 1);
671 sglp->op = FW_RI_DATA_DSGL;
672 sglp->r1 = 0;
673 sglp->nsge = cpu_to_be16(1);
674 sglp->addr0 = cpu_to_be64(mhp->mpl_addr);
675 sglp->len0 = cpu_to_be32(pbllen);
676
677 *len16 = DIV_ROUND_UP(sizeof(wqe->fr) + sizeof(*sglp), 16);
678 } else {
679 imdp = (struct fw_ri_immd *)(&wqe->fr + 1);
680 imdp->op = FW_RI_DATA_IMMD;
681 imdp->r1 = 0;
682 imdp->r2 = 0;
683 imdp->immdlen = cpu_to_be32(pbllen);
684 p = (__be64 *)(imdp + 1);
685 rem = pbllen;
686 for (i = 0; i < mhp->mpl_len; i++) {
687 *p = cpu_to_be64((u64)mhp->mpl[i]);
688 rem -= sizeof(*p);
689 if (++p == (__be64 *)&sq->queue[sq->size])
690 p = (__be64 *)sq->queue;
691 }
Sagi Grimberg8376b862015-10-13 19:11:30 +0300692 while (rem) {
693 *p = 0;
694 rem -= sizeof(*p);
695 if (++p == (__be64 *)&sq->queue[sq->size])
696 p = (__be64 *)sq->queue;
697 }
698 *len16 = DIV_ROUND_UP(sizeof(wqe->fr) + sizeof(*imdp)
699 + pbllen, 16);
700 }
701 return 0;
702}
703
Steve Wise5c6b2aa2016-11-03 12:09:38 -0700704static int build_inv_stag(union t4_wr *wqe, struct ib_send_wr *wr, u8 *len16)
Steve Wisecfdda9d2010-04-21 15:30:06 -0700705{
706 wqe->inv.stag_inv = cpu_to_be32(wr->ex.invalidate_rkey);
707 wqe->inv.r2 = 0;
708 *len16 = DIV_ROUND_UP(sizeof wqe->inv, 16);
709 return 0;
710}
711
Steve Wisec12a67f2016-12-22 07:40:36 -0800712static void free_qp_work(struct work_struct *work)
713{
714 struct c4iw_ucontext *ucontext;
715 struct c4iw_qp *qhp;
716 struct c4iw_dev *rhp;
717
718 qhp = container_of(work, struct c4iw_qp, free_work);
719 ucontext = qhp->ucontext;
720 rhp = qhp->rhp;
721
Bharat Potnuri548ddb12017-09-27 13:05:49 +0530722 pr_debug("qhp %p ucontext %p\n", qhp, ucontext);
Steve Wisec12a67f2016-12-22 07:40:36 -0800723 destroy_qp(&rhp->rdev, &qhp->wq,
724 ucontext ? &ucontext->uctx : &rhp->rdev.uctx);
725
726 if (ucontext)
727 c4iw_put_ucontext(ucontext);
Steve Wise2015f262017-09-26 13:13:17 -0700728 c4iw_put_wr_wait(qhp->wr_waitp);
Steve Wisec12a67f2016-12-22 07:40:36 -0800729 kfree(qhp);
730}
731
732static void queue_qp_free(struct kref *kref)
Steve Wisead61a4c2016-07-29 11:00:54 -0700733{
734 struct c4iw_qp *qhp;
735
736 qhp = container_of(kref, struct c4iw_qp, kref);
Bharat Potnuri548ddb12017-09-27 13:05:49 +0530737 pr_debug("qhp %p\n", qhp);
Steve Wisec12a67f2016-12-22 07:40:36 -0800738 queue_work(qhp->rhp->rdev.free_workq, &qhp->free_work);
Steve Wisead61a4c2016-07-29 11:00:54 -0700739}
740
Steve Wisecfdda9d2010-04-21 15:30:06 -0700741void c4iw_qp_add_ref(struct ib_qp *qp)
742{
Bharat Potnuri548ddb12017-09-27 13:05:49 +0530743 pr_debug("ib_qp %p\n", qp);
Steve Wisead61a4c2016-07-29 11:00:54 -0700744 kref_get(&to_c4iw_qp(qp)->kref);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700745}
746
747void c4iw_qp_rem_ref(struct ib_qp *qp)
748{
Bharat Potnuri548ddb12017-09-27 13:05:49 +0530749 pr_debug("ib_qp %p\n", qp);
Steve Wisec12a67f2016-12-22 07:40:36 -0800750 kref_put(&to_c4iw_qp(qp)->kref, queue_qp_free);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700751}
752
Steve Wise05eb2382014-03-14 21:52:08 +0530753static void add_to_fc_list(struct list_head *head, struct list_head *entry)
754{
755 if (list_empty(entry))
756 list_add_tail(entry, head);
757}
758
759static int ring_kernel_sq_db(struct c4iw_qp *qhp, u16 inc)
760{
761 unsigned long flags;
762
763 spin_lock_irqsave(&qhp->rhp->lock, flags);
764 spin_lock(&qhp->lock);
Steve Wisefa658a92014-04-09 09:38:25 -0500765 if (qhp->rhp->db_state == NORMAL)
Hariprasad S963cab52015-09-23 17:19:27 +0530766 t4_ring_sq_db(&qhp->wq, inc, NULL);
Steve Wisefa658a92014-04-09 09:38:25 -0500767 else {
Steve Wise05eb2382014-03-14 21:52:08 +0530768 add_to_fc_list(&qhp->rhp->db_fc_list, &qhp->db_fc_entry);
769 qhp->wq.sq.wq_pidx_inc += inc;
770 }
771 spin_unlock(&qhp->lock);
772 spin_unlock_irqrestore(&qhp->rhp->lock, flags);
773 return 0;
774}
775
776static int ring_kernel_rq_db(struct c4iw_qp *qhp, u16 inc)
777{
778 unsigned long flags;
779
780 spin_lock_irqsave(&qhp->rhp->lock, flags);
781 spin_lock(&qhp->lock);
Steve Wisefa658a92014-04-09 09:38:25 -0500782 if (qhp->rhp->db_state == NORMAL)
Hariprasad S963cab52015-09-23 17:19:27 +0530783 t4_ring_rq_db(&qhp->wq, inc, NULL);
Steve Wisefa658a92014-04-09 09:38:25 -0500784 else {
Steve Wise05eb2382014-03-14 21:52:08 +0530785 add_to_fc_list(&qhp->rhp->db_fc_list, &qhp->db_fc_entry);
786 qhp->wq.rq.wq_pidx_inc += inc;
787 }
788 spin_unlock(&qhp->lock);
789 spin_unlock_irqrestore(&qhp->rhp->lock, flags);
790 return 0;
791}
792
Steve Wise96a236e2017-12-19 10:29:25 -0800793static int ib_to_fw_opcode(int ib_opcode)
794{
795 int opcode;
796
797 switch (ib_opcode) {
798 case IB_WR_SEND_WITH_INV:
799 opcode = FW_RI_SEND_WITH_INV;
800 break;
801 case IB_WR_SEND:
802 opcode = FW_RI_SEND;
803 break;
804 case IB_WR_RDMA_WRITE:
805 opcode = FW_RI_RDMA_WRITE;
806 break;
807 case IB_WR_RDMA_READ:
808 case IB_WR_RDMA_READ_WITH_INV:
809 opcode = FW_RI_READ_REQ;
810 break;
811 case IB_WR_REG_MR:
812 opcode = FW_RI_FAST_REGISTER;
813 break;
814 case IB_WR_LOCAL_INV:
815 opcode = FW_RI_LOCAL_INV;
816 break;
817 default:
818 opcode = -EINVAL;
819 }
820 return opcode;
821}
822
823static int complete_sq_drain_wr(struct c4iw_qp *qhp, struct ib_send_wr *wr)
Steve Wise4fe7c292016-12-22 07:04:59 -0800824{
825 struct t4_cqe cqe = {};
826 struct c4iw_cq *schp;
827 unsigned long flag;
828 struct t4_cq *cq;
Steve Wise96a236e2017-12-19 10:29:25 -0800829 int opcode;
Steve Wise4fe7c292016-12-22 07:04:59 -0800830
831 schp = to_c4iw_cq(qhp->ibqp.send_cq);
832 cq = &schp->cq;
833
Steve Wise96a236e2017-12-19 10:29:25 -0800834 opcode = ib_to_fw_opcode(wr->opcode);
835 if (opcode < 0)
836 return opcode;
837
Steve Wise4fe7c292016-12-22 07:04:59 -0800838 cqe.u.drain_cookie = wr->wr_id;
839 cqe.header = cpu_to_be32(CQE_STATUS_V(T4_ERR_SWFLUSH) |
Steve Wise96a236e2017-12-19 10:29:25 -0800840 CQE_OPCODE_V(opcode) |
Steve Wise4fe7c292016-12-22 07:04:59 -0800841 CQE_TYPE_V(1) |
842 CQE_SWCQE_V(1) |
Steve Wise96a236e2017-12-19 10:29:25 -0800843 CQE_DRAIN_V(1) |
Steve Wise4fe7c292016-12-22 07:04:59 -0800844 CQE_QPID_V(qhp->wq.sq.qid));
845
846 spin_lock_irqsave(&schp->lock, flag);
847 cqe.bits_type_ts = cpu_to_be64(CQE_GENBIT_V((u64)cq->gen));
848 cq->sw_queue[cq->sw_pidx] = cqe;
849 t4_swcq_produce(cq);
850 spin_unlock_irqrestore(&schp->lock, flag);
851
Steve Wisecbb40fa2017-11-09 07:14:43 -0800852 if (t4_clear_cq_armed(&schp->cq)) {
853 spin_lock_irqsave(&schp->comp_handler_lock, flag);
854 (*schp->ibcq.comp_handler)(&schp->ibcq,
855 schp->ibcq.cq_context);
856 spin_unlock_irqrestore(&schp->comp_handler_lock, flag);
857 }
Steve Wise96a236e2017-12-19 10:29:25 -0800858 return 0;
Steve Wise4fe7c292016-12-22 07:04:59 -0800859}
860
861static void complete_rq_drain_wr(struct c4iw_qp *qhp, struct ib_recv_wr *wr)
862{
863 struct t4_cqe cqe = {};
864 struct c4iw_cq *rchp;
865 unsigned long flag;
866 struct t4_cq *cq;
867
868 rchp = to_c4iw_cq(qhp->ibqp.recv_cq);
869 cq = &rchp->cq;
870
871 cqe.u.drain_cookie = wr->wr_id;
872 cqe.header = cpu_to_be32(CQE_STATUS_V(T4_ERR_SWFLUSH) |
Steve Wise96a236e2017-12-19 10:29:25 -0800873 CQE_OPCODE_V(FW_RI_SEND) |
Steve Wise4fe7c292016-12-22 07:04:59 -0800874 CQE_TYPE_V(0) |
875 CQE_SWCQE_V(1) |
Steve Wise96a236e2017-12-19 10:29:25 -0800876 CQE_DRAIN_V(1) |
Steve Wise4fe7c292016-12-22 07:04:59 -0800877 CQE_QPID_V(qhp->wq.sq.qid));
878
879 spin_lock_irqsave(&rchp->lock, flag);
880 cqe.bits_type_ts = cpu_to_be64(CQE_GENBIT_V((u64)cq->gen));
881 cq->sw_queue[cq->sw_pidx] = cqe;
882 t4_swcq_produce(cq);
883 spin_unlock_irqrestore(&rchp->lock, flag);
884
Steve Wisecbb40fa2017-11-09 07:14:43 -0800885 if (t4_clear_cq_armed(&rchp->cq)) {
886 spin_lock_irqsave(&rchp->comp_handler_lock, flag);
887 (*rchp->ibcq.comp_handler)(&rchp->ibcq,
888 rchp->ibcq.cq_context);
889 spin_unlock_irqrestore(&rchp->comp_handler_lock, flag);
890 }
Steve Wise4fe7c292016-12-22 07:04:59 -0800891}
892
Steve Wisecfdda9d2010-04-21 15:30:06 -0700893int c4iw_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
894 struct ib_send_wr **bad_wr)
895{
896 int err = 0;
897 u8 len16 = 0;
898 enum fw_wr_opcodes fw_opcode = 0;
899 enum fw_ri_wr_flags fw_flags;
900 struct c4iw_qp *qhp;
Steve Wisefa658a92014-04-09 09:38:25 -0500901 union t4_wr *wqe = NULL;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700902 u32 num_wrs;
903 struct t4_swsqe *swsqe;
904 unsigned long flag;
905 u16 idx = 0;
906
907 qhp = to_c4iw_qp(ibqp);
908 spin_lock_irqsave(&qhp->lock, flag);
Steve Wisec058ecf2017-11-27 13:16:32 -0800909
910 /*
911 * If the qp has been flushed, then just insert a special
912 * drain cqe.
913 */
914 if (qhp->wq.flushed) {
Steve Wisecfdda9d2010-04-21 15:30:06 -0700915 spin_unlock_irqrestore(&qhp->lock, flag);
Steve Wise96a236e2017-12-19 10:29:25 -0800916 err = complete_sq_drain_wr(qhp, wr);
Steve Wise4fe7c292016-12-22 07:04:59 -0800917 return err;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700918 }
919 num_wrs = t4_sq_avail(&qhp->wq);
920 if (num_wrs == 0) {
921 spin_unlock_irqrestore(&qhp->lock, flag);
Steve Wise4ff522e2016-10-18 14:04:39 -0700922 *bad_wr = wr;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700923 return -ENOMEM;
924 }
925 while (wr) {
926 if (num_wrs == 0) {
927 err = -ENOMEM;
928 *bad_wr = wr;
929 break;
930 }
Steve Wised37ac312010-06-10 19:03:00 +0000931 wqe = (union t4_wr *)((u8 *)qhp->wq.sq.queue +
932 qhp->wq.sq.wq_pidx * T4_EQ_ENTRY_SIZE);
933
Steve Wisecfdda9d2010-04-21 15:30:06 -0700934 fw_flags = 0;
935 if (wr->send_flags & IB_SEND_SOLICITED)
936 fw_flags |= FW_RI_SOLICITED_EVENT_FLAG;
Steve Wiseba32de92014-03-19 17:44:43 +0530937 if (wr->send_flags & IB_SEND_SIGNALED || qhp->sq_sig_all)
Steve Wisecfdda9d2010-04-21 15:30:06 -0700938 fw_flags |= FW_RI_COMPLETION_FLAG;
939 swsqe = &qhp->wq.sq.sw_sq[qhp->wq.sq.pidx];
940 switch (wr->opcode) {
941 case IB_WR_SEND_WITH_INV:
942 case IB_WR_SEND:
943 if (wr->send_flags & IB_SEND_FENCE)
944 fw_flags |= FW_RI_READ_FENCE_FLAG;
945 fw_opcode = FW_RI_SEND_WR;
946 if (wr->opcode == IB_WR_SEND)
947 swsqe->opcode = FW_RI_SEND;
948 else
949 swsqe->opcode = FW_RI_SEND_WITH_INV;
Steve Wised37ac312010-06-10 19:03:00 +0000950 err = build_rdma_send(&qhp->wq.sq, wqe, wr, &len16);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700951 break;
952 case IB_WR_RDMA_WRITE:
953 fw_opcode = FW_RI_RDMA_WRITE_WR;
954 swsqe->opcode = FW_RI_RDMA_WRITE;
Steve Wised37ac312010-06-10 19:03:00 +0000955 err = build_rdma_write(&qhp->wq.sq, wqe, wr, &len16);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700956 break;
957 case IB_WR_RDMA_READ:
Steve Wise2f1fb502010-05-20 16:58:16 -0500958 case IB_WR_RDMA_READ_WITH_INV:
Steve Wisecfdda9d2010-04-21 15:30:06 -0700959 fw_opcode = FW_RI_RDMA_READ_WR;
960 swsqe->opcode = FW_RI_READ_REQ;
Steve Wise5c6b2aa2016-11-03 12:09:38 -0700961 if (wr->opcode == IB_WR_RDMA_READ_WITH_INV) {
962 c4iw_invalidate_mr(qhp->rhp,
963 wr->sg_list[0].lkey);
Steve Wise410ade42010-09-17 15:40:09 -0500964 fw_flags = FW_RI_RDMA_READ_INVALIDATE;
Steve Wise5c6b2aa2016-11-03 12:09:38 -0700965 } else {
Steve Wise2f1fb502010-05-20 16:58:16 -0500966 fw_flags = 0;
Steve Wise5c6b2aa2016-11-03 12:09:38 -0700967 }
Steve Wisecfdda9d2010-04-21 15:30:06 -0700968 err = build_rdma_read(wqe, wr, &len16);
969 if (err)
970 break;
971 swsqe->read_len = wr->sg_list[0].length;
972 if (!qhp->wq.sq.oldest_read)
973 qhp->wq.sq.oldest_read = swsqe;
974 break;
Steve Wise49b53a92016-09-16 07:54:52 -0700975 case IB_WR_REG_MR: {
976 struct c4iw_mr *mhp = to_c4iw_mr(reg_wr(wr)->mr);
977
Sagi Grimberg8376b862015-10-13 19:11:30 +0300978 swsqe->opcode = FW_RI_FAST_REGISTER;
Steve Wise49b53a92016-09-16 07:54:52 -0700979 if (qhp->rhp->rdev.lldi.fr_nsmr_tpte_wr_support &&
980 !mhp->attr.state && mhp->mpl_len <= 2) {
981 fw_opcode = FW_RI_FR_NSMR_TPTE_WR;
982 build_tpte_memreg(&wqe->fr_tpte, reg_wr(wr),
983 mhp, &len16);
984 } else {
985 fw_opcode = FW_RI_FR_NSMR_WR;
986 err = build_memreg(&qhp->wq.sq, wqe, reg_wr(wr),
987 mhp, &len16,
988 qhp->rhp->rdev.lldi.ulptx_memwrite_dsgl);
989 if (err)
990 break;
991 }
992 mhp->attr.state = 1;
Sagi Grimberg8376b862015-10-13 19:11:30 +0300993 break;
Steve Wise49b53a92016-09-16 07:54:52 -0700994 }
Steve Wisecfdda9d2010-04-21 15:30:06 -0700995 case IB_WR_LOCAL_INV:
Steve Wise4ab1eb92010-05-20 16:58:10 -0500996 if (wr->send_flags & IB_SEND_FENCE)
997 fw_flags |= FW_RI_LOCAL_FENCE_FLAG;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700998 fw_opcode = FW_RI_INV_LSTAG_WR;
999 swsqe->opcode = FW_RI_LOCAL_INV;
Steve Wise5c6b2aa2016-11-03 12:09:38 -07001000 err = build_inv_stag(wqe, wr, &len16);
1001 c4iw_invalidate_mr(qhp->rhp, wr->ex.invalidate_rkey);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001002 break;
1003 default:
Bharat Potnuri4d45b752017-09-27 13:05:50 +05301004 pr_warn("%s post of type=%d TBD!\n", __func__,
1005 wr->opcode);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001006 err = -EINVAL;
1007 }
1008 if (err) {
1009 *bad_wr = wr;
1010 break;
1011 }
1012 swsqe->idx = qhp->wq.sq.pidx;
1013 swsqe->complete = 0;
Steve Wiseba32de92014-03-19 17:44:43 +05301014 swsqe->signaled = (wr->send_flags & IB_SEND_SIGNALED) ||
1015 qhp->sq_sig_all;
Steve Wise1cf24dc2013-08-06 21:04:35 +05301016 swsqe->flushed = 0;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001017 swsqe->wr_id = wr->wr_id;
Hariprasad Shenai7730b4c2014-07-14 21:34:54 +05301018 if (c4iw_wr_log) {
1019 swsqe->sge_ts = cxgb4_read_sge_timestamp(
1020 qhp->rhp->rdev.lldi.ports[0]);
1021 getnstimeofday(&swsqe->host_ts);
1022 }
Steve Wisecfdda9d2010-04-21 15:30:06 -07001023
1024 init_wr_hdr(wqe, qhp->wq.sq.pidx, fw_opcode, fw_flags, len16);
1025
Bharat Potnuri548ddb12017-09-27 13:05:49 +05301026 pr_debug("cookie 0x%llx pidx 0x%x opcode 0x%x read_len %u\n",
Joe Perchesa9a42882017-02-09 14:23:51 -08001027 (unsigned long long)wr->wr_id, qhp->wq.sq.pidx,
1028 swsqe->opcode, swsqe->read_len);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001029 wr = wr->next;
1030 num_wrs--;
Steve Wised37ac312010-06-10 19:03:00 +00001031 t4_sq_produce(&qhp->wq, len16);
1032 idx += DIV_ROUND_UP(len16*16, T4_EQ_ENTRY_SIZE);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001033 }
Steve Wise05eb2382014-03-14 21:52:08 +05301034 if (!qhp->rhp->rdev.status_page->db_off) {
Hariprasad S963cab52015-09-23 17:19:27 +05301035 t4_ring_sq_db(&qhp->wq, idx, wqe);
Steve Wise05eb2382014-03-14 21:52:08 +05301036 spin_unlock_irqrestore(&qhp->lock, flag);
1037 } else {
1038 spin_unlock_irqrestore(&qhp->lock, flag);
1039 ring_kernel_sq_db(qhp, idx);
1040 }
Steve Wisecfdda9d2010-04-21 15:30:06 -07001041 return err;
1042}
1043
1044int c4iw_post_receive(struct ib_qp *ibqp, struct ib_recv_wr *wr,
1045 struct ib_recv_wr **bad_wr)
1046{
1047 int err = 0;
1048 struct c4iw_qp *qhp;
Steve Wisefa658a92014-04-09 09:38:25 -05001049 union t4_recv_wr *wqe = NULL;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001050 u32 num_wrs;
1051 u8 len16 = 0;
1052 unsigned long flag;
1053 u16 idx = 0;
1054
1055 qhp = to_c4iw_qp(ibqp);
1056 spin_lock_irqsave(&qhp->lock, flag);
Steve Wisec058ecf2017-11-27 13:16:32 -08001057
1058 /*
1059 * If the qp has been flushed, then just insert a special
1060 * drain cqe.
1061 */
1062 if (qhp->wq.flushed) {
Steve Wisecfdda9d2010-04-21 15:30:06 -07001063 spin_unlock_irqrestore(&qhp->lock, flag);
Steve Wise4fe7c292016-12-22 07:04:59 -08001064 complete_rq_drain_wr(qhp, wr);
1065 return err;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001066 }
1067 num_wrs = t4_rq_avail(&qhp->wq);
1068 if (num_wrs == 0) {
1069 spin_unlock_irqrestore(&qhp->lock, flag);
Steve Wise4ff522e2016-10-18 14:04:39 -07001070 *bad_wr = wr;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001071 return -ENOMEM;
1072 }
1073 while (wr) {
1074 if (wr->num_sge > T4_MAX_RECV_SGE) {
1075 err = -EINVAL;
1076 *bad_wr = wr;
1077 break;
1078 }
Steve Wised37ac312010-06-10 19:03:00 +00001079 wqe = (union t4_recv_wr *)((u8 *)qhp->wq.rq.queue +
1080 qhp->wq.rq.wq_pidx *
1081 T4_EQ_ENTRY_SIZE);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001082 if (num_wrs)
1083 err = build_rdma_recv(qhp, wqe, wr, &len16);
1084 else
1085 err = -ENOMEM;
1086 if (err) {
1087 *bad_wr = wr;
1088 break;
1089 }
1090
1091 qhp->wq.rq.sw_rq[qhp->wq.rq.pidx].wr_id = wr->wr_id;
Hariprasad Shenai7730b4c2014-07-14 21:34:54 +05301092 if (c4iw_wr_log) {
1093 qhp->wq.rq.sw_rq[qhp->wq.rq.pidx].sge_ts =
1094 cxgb4_read_sge_timestamp(
1095 qhp->rhp->rdev.lldi.ports[0]);
1096 getnstimeofday(
1097 &qhp->wq.rq.sw_rq[qhp->wq.rq.pidx].host_ts);
1098 }
Steve Wisecfdda9d2010-04-21 15:30:06 -07001099
1100 wqe->recv.opcode = FW_RI_RECV_WR;
1101 wqe->recv.r1 = 0;
1102 wqe->recv.wrid = qhp->wq.rq.pidx;
1103 wqe->recv.r2[0] = 0;
1104 wqe->recv.r2[1] = 0;
1105 wqe->recv.r2[2] = 0;
1106 wqe->recv.len16 = len16;
Bharat Potnuri548ddb12017-09-27 13:05:49 +05301107 pr_debug("cookie 0x%llx pidx %u\n",
Joe Perchesa9a42882017-02-09 14:23:51 -08001108 (unsigned long long)wr->wr_id, qhp->wq.rq.pidx);
Steve Wised37ac312010-06-10 19:03:00 +00001109 t4_rq_produce(&qhp->wq, len16);
1110 idx += DIV_ROUND_UP(len16*16, T4_EQ_ENTRY_SIZE);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001111 wr = wr->next;
1112 num_wrs--;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001113 }
Steve Wise05eb2382014-03-14 21:52:08 +05301114 if (!qhp->rhp->rdev.status_page->db_off) {
Hariprasad S963cab52015-09-23 17:19:27 +05301115 t4_ring_rq_db(&qhp->wq, idx, wqe);
Steve Wise05eb2382014-03-14 21:52:08 +05301116 spin_unlock_irqrestore(&qhp->lock, flag);
1117 } else {
1118 spin_unlock_irqrestore(&qhp->lock, flag);
1119 ring_kernel_rq_db(qhp, idx);
1120 }
Steve Wisecfdda9d2010-04-21 15:30:06 -07001121 return err;
1122}
1123
Steve Wisecfdda9d2010-04-21 15:30:06 -07001124static inline void build_term_codes(struct t4_cqe *err_cqe, u8 *layer_type,
1125 u8 *ecode)
1126{
1127 int status;
1128 int tagged;
1129 int opcode;
1130 int rqtype;
1131 int send_inv;
1132
1133 if (!err_cqe) {
1134 *layer_type = LAYER_RDMAP|DDP_LOCAL_CATA;
1135 *ecode = 0;
1136 return;
1137 }
1138
1139 status = CQE_STATUS(err_cqe);
1140 opcode = CQE_OPCODE(err_cqe);
1141 rqtype = RQ_TYPE(err_cqe);
1142 send_inv = (opcode == FW_RI_SEND_WITH_INV) ||
1143 (opcode == FW_RI_SEND_WITH_SE_INV);
1144 tagged = (opcode == FW_RI_RDMA_WRITE) ||
1145 (rqtype && (opcode == FW_RI_READ_RESP));
1146
1147 switch (status) {
1148 case T4_ERR_STAG:
1149 if (send_inv) {
1150 *layer_type = LAYER_RDMAP|RDMAP_REMOTE_OP;
1151 *ecode = RDMAP_CANT_INV_STAG;
1152 } else {
1153 *layer_type = LAYER_RDMAP|RDMAP_REMOTE_PROT;
1154 *ecode = RDMAP_INV_STAG;
1155 }
1156 break;
1157 case T4_ERR_PDID:
1158 *layer_type = LAYER_RDMAP|RDMAP_REMOTE_PROT;
1159 if ((opcode == FW_RI_SEND_WITH_INV) ||
1160 (opcode == FW_RI_SEND_WITH_SE_INV))
1161 *ecode = RDMAP_CANT_INV_STAG;
1162 else
1163 *ecode = RDMAP_STAG_NOT_ASSOC;
1164 break;
1165 case T4_ERR_QPID:
1166 *layer_type = LAYER_RDMAP|RDMAP_REMOTE_PROT;
1167 *ecode = RDMAP_STAG_NOT_ASSOC;
1168 break;
1169 case T4_ERR_ACCESS:
1170 *layer_type = LAYER_RDMAP|RDMAP_REMOTE_PROT;
1171 *ecode = RDMAP_ACC_VIOL;
1172 break;
1173 case T4_ERR_WRAP:
1174 *layer_type = LAYER_RDMAP|RDMAP_REMOTE_PROT;
1175 *ecode = RDMAP_TO_WRAP;
1176 break;
1177 case T4_ERR_BOUND:
1178 if (tagged) {
1179 *layer_type = LAYER_DDP|DDP_TAGGED_ERR;
1180 *ecode = DDPT_BASE_BOUNDS;
1181 } else {
1182 *layer_type = LAYER_RDMAP|RDMAP_REMOTE_PROT;
1183 *ecode = RDMAP_BASE_BOUNDS;
1184 }
1185 break;
1186 case T4_ERR_INVALIDATE_SHARED_MR:
1187 case T4_ERR_INVALIDATE_MR_WITH_MW_BOUND:
1188 *layer_type = LAYER_RDMAP|RDMAP_REMOTE_OP;
1189 *ecode = RDMAP_CANT_INV_STAG;
1190 break;
1191 case T4_ERR_ECC:
1192 case T4_ERR_ECC_PSTAG:
1193 case T4_ERR_INTERNAL_ERR:
1194 *layer_type = LAYER_RDMAP|RDMAP_LOCAL_CATA;
1195 *ecode = 0;
1196 break;
1197 case T4_ERR_OUT_OF_RQE:
1198 *layer_type = LAYER_DDP|DDP_UNTAGGED_ERR;
1199 *ecode = DDPU_INV_MSN_NOBUF;
1200 break;
1201 case T4_ERR_PBL_ADDR_BOUND:
1202 *layer_type = LAYER_DDP|DDP_TAGGED_ERR;
1203 *ecode = DDPT_BASE_BOUNDS;
1204 break;
1205 case T4_ERR_CRC:
1206 *layer_type = LAYER_MPA|DDP_LLP;
1207 *ecode = MPA_CRC_ERR;
1208 break;
1209 case T4_ERR_MARKER:
1210 *layer_type = LAYER_MPA|DDP_LLP;
1211 *ecode = MPA_MARKER_ERR;
1212 break;
1213 case T4_ERR_PDU_LEN_ERR:
1214 *layer_type = LAYER_DDP|DDP_UNTAGGED_ERR;
1215 *ecode = DDPU_MSG_TOOBIG;
1216 break;
1217 case T4_ERR_DDP_VERSION:
1218 if (tagged) {
1219 *layer_type = LAYER_DDP|DDP_TAGGED_ERR;
1220 *ecode = DDPT_INV_VERS;
1221 } else {
1222 *layer_type = LAYER_DDP|DDP_UNTAGGED_ERR;
1223 *ecode = DDPU_INV_VERS;
1224 }
1225 break;
1226 case T4_ERR_RDMA_VERSION:
1227 *layer_type = LAYER_RDMAP|RDMAP_REMOTE_OP;
1228 *ecode = RDMAP_INV_VERS;
1229 break;
1230 case T4_ERR_OPCODE:
1231 *layer_type = LAYER_RDMAP|RDMAP_REMOTE_OP;
1232 *ecode = RDMAP_INV_OPCODE;
1233 break;
1234 case T4_ERR_DDP_QUEUE_NUM:
1235 *layer_type = LAYER_DDP|DDP_UNTAGGED_ERR;
1236 *ecode = DDPU_INV_QN;
1237 break;
1238 case T4_ERR_MSN:
1239 case T4_ERR_MSN_GAP:
1240 case T4_ERR_MSN_RANGE:
1241 case T4_ERR_IRD_OVERFLOW:
1242 *layer_type = LAYER_DDP|DDP_UNTAGGED_ERR;
1243 *ecode = DDPU_INV_MSN_RANGE;
1244 break;
1245 case T4_ERR_TBIT:
1246 *layer_type = LAYER_DDP|DDP_LOCAL_CATA;
1247 *ecode = 0;
1248 break;
1249 case T4_ERR_MO:
1250 *layer_type = LAYER_DDP|DDP_UNTAGGED_ERR;
1251 *ecode = DDPU_INV_MO;
1252 break;
1253 default:
1254 *layer_type = LAYER_RDMAP|DDP_LOCAL_CATA;
1255 *ecode = 0;
1256 break;
1257 }
1258}
1259
Roland Dreierbe4c9ba2010-05-05 14:45:40 -07001260static void post_terminate(struct c4iw_qp *qhp, struct t4_cqe *err_cqe,
1261 gfp_t gfp)
Steve Wisecfdda9d2010-04-21 15:30:06 -07001262{
1263 struct fw_ri_wr *wqe;
1264 struct sk_buff *skb;
1265 struct terminate_message *term;
1266
Bharat Potnuri548ddb12017-09-27 13:05:49 +05301267 pr_debug("qhp %p qid 0x%x tid %u\n", qhp, qhp->wq.sq.qid,
Joe Perchesa9a42882017-02-09 14:23:51 -08001268 qhp->ep->hwtid);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001269
Hariprasad S4a740832016-06-10 01:05:15 +05301270 skb = skb_dequeue(&qhp->ep->com.ep_skb_list);
1271 if (WARN_ON(!skb))
Roland Dreierbe4c9ba2010-05-05 14:45:40 -07001272 return;
Hariprasad S4a740832016-06-10 01:05:15 +05301273
Steve Wisecfdda9d2010-04-21 15:30:06 -07001274 set_wr_txq(skb, CPL_PRIORITY_DATA, qhp->ep->txq_idx);
1275
Johannes Berg4df864c2017-06-16 14:29:21 +02001276 wqe = __skb_put(skb, sizeof(*wqe));
Steve Wisecfdda9d2010-04-21 15:30:06 -07001277 memset(wqe, 0, sizeof *wqe);
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +05301278 wqe->op_compl = cpu_to_be32(FW_WR_OP_V(FW_RI_INIT_WR));
Steve Wisecfdda9d2010-04-21 15:30:06 -07001279 wqe->flowid_len16 = cpu_to_be32(
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +05301280 FW_WR_FLOWID_V(qhp->ep->hwtid) |
1281 FW_WR_LEN16_V(DIV_ROUND_UP(sizeof(*wqe), 16)));
Steve Wisecfdda9d2010-04-21 15:30:06 -07001282
1283 wqe->u.terminate.type = FW_RI_TYPE_TERMINATE;
1284 wqe->u.terminate.immdlen = cpu_to_be32(sizeof *term);
1285 term = (struct terminate_message *)wqe->u.terminate.termmsg;
Kumar Sanghvid2fe99e2011-09-25 20:17:44 +05301286 if (qhp->attr.layer_etype == (LAYER_MPA|DDP_LLP)) {
1287 term->layer_etype = qhp->attr.layer_etype;
1288 term->ecode = qhp->attr.ecode;
1289 } else
1290 build_term_codes(err_cqe, &term->layer_etype, &term->ecode);
Roland Dreierbe4c9ba2010-05-05 14:45:40 -07001291 c4iw_ofld_send(&qhp->rhp->rdev, skb);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001292}
1293
1294/*
1295 * Assumes qhp lock is held.
1296 */
1297static void __flush_qp(struct c4iw_qp *qhp, struct c4iw_cq *rchp,
Steve Wise2f5b48c2010-09-10 11:15:36 -05001298 struct c4iw_cq *schp)
Steve Wisecfdda9d2010-04-21 15:30:06 -07001299{
1300 int count;
Steve Wise678ea9b2014-07-31 14:35:43 -05001301 int rq_flushed, sq_flushed;
Steve Wise2f5b48c2010-09-10 11:15:36 -05001302 unsigned long flag;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001303
Bharat Potnuri548ddb12017-09-27 13:05:49 +05301304 pr_debug("qhp %p rchp %p schp %p\n", qhp, rchp, schp);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001305
Steve Wisebc52e9c2017-11-09 07:21:26 -08001306 /* locking hierarchy: cqs lock first, then qp lock. */
Steve Wise2f5b48c2010-09-10 11:15:36 -05001307 spin_lock_irqsave(&rchp->lock, flag);
Steve Wisebc52e9c2017-11-09 07:21:26 -08001308 if (schp != rchp)
1309 spin_lock(&schp->lock);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001310 spin_lock(&qhp->lock);
Steve Wise1cf24dc2013-08-06 21:04:35 +05301311
1312 if (qhp->wq.flushed) {
1313 spin_unlock(&qhp->lock);
Steve Wisebc52e9c2017-11-09 07:21:26 -08001314 if (schp != rchp)
1315 spin_unlock(&schp->lock);
Steve Wise1cf24dc2013-08-06 21:04:35 +05301316 spin_unlock_irqrestore(&rchp->lock, flag);
1317 return;
1318 }
1319 qhp->wq.flushed = 1;
Steve Wisebc52e9c2017-11-09 07:21:26 -08001320 t4_set_wq_in_error(&qhp->wq);
Steve Wise1cf24dc2013-08-06 21:04:35 +05301321
1322 c4iw_flush_hw_cq(rchp);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001323 c4iw_count_rcqes(&rchp->cq, &qhp->wq, &count);
Steve Wise678ea9b2014-07-31 14:35:43 -05001324 rq_flushed = c4iw_flush_rq(&qhp->wq, &rchp->cq, count);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001325
Steve Wise1cf24dc2013-08-06 21:04:35 +05301326 if (schp != rchp)
1327 c4iw_flush_hw_cq(schp);
Steve Wise678ea9b2014-07-31 14:35:43 -05001328 sq_flushed = c4iw_flush_sq(qhp);
Steve Wisebc52e9c2017-11-09 07:21:26 -08001329
Steve Wisecfdda9d2010-04-21 15:30:06 -07001330 spin_unlock(&qhp->lock);
Steve Wisebc52e9c2017-11-09 07:21:26 -08001331 if (schp != rchp)
1332 spin_unlock(&schp->lock);
1333 spin_unlock_irqrestore(&rchp->lock, flag);
Steve Wise678ea9b2014-07-31 14:35:43 -05001334
1335 if (schp == rchp) {
Steve Wise335ebf62017-11-30 09:41:56 -08001336 if ((rq_flushed || sq_flushed) &&
1337 t4_clear_cq_armed(&rchp->cq)) {
Steve Wise678ea9b2014-07-31 14:35:43 -05001338 spin_lock_irqsave(&rchp->comp_handler_lock, flag);
1339 (*rchp->ibcq.comp_handler)(&rchp->ibcq,
1340 rchp->ibcq.cq_context);
1341 spin_unlock_irqrestore(&rchp->comp_handler_lock, flag);
1342 }
1343 } else {
Steve Wise335ebf62017-11-30 09:41:56 -08001344 if (rq_flushed && t4_clear_cq_armed(&rchp->cq)) {
Steve Wise678ea9b2014-07-31 14:35:43 -05001345 spin_lock_irqsave(&rchp->comp_handler_lock, flag);
1346 (*rchp->ibcq.comp_handler)(&rchp->ibcq,
1347 rchp->ibcq.cq_context);
1348 spin_unlock_irqrestore(&rchp->comp_handler_lock, flag);
1349 }
Steve Wise335ebf62017-11-30 09:41:56 -08001350 if (sq_flushed && t4_clear_cq_armed(&schp->cq)) {
Steve Wise678ea9b2014-07-31 14:35:43 -05001351 spin_lock_irqsave(&schp->comp_handler_lock, flag);
1352 (*schp->ibcq.comp_handler)(&schp->ibcq,
1353 schp->ibcq.cq_context);
1354 spin_unlock_irqrestore(&schp->comp_handler_lock, flag);
1355 }
Kumar Sanghvi581bbe22011-10-24 21:20:21 +05301356 }
Steve Wisecfdda9d2010-04-21 15:30:06 -07001357}
1358
Steve Wise2f5b48c2010-09-10 11:15:36 -05001359static void flush_qp(struct c4iw_qp *qhp)
Steve Wisecfdda9d2010-04-21 15:30:06 -07001360{
1361 struct c4iw_cq *rchp, *schp;
Kumar Sanghvi581bbe22011-10-24 21:20:21 +05301362 unsigned long flag;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001363
Steve Wise1cf24dc2013-08-06 21:04:35 +05301364 rchp = to_c4iw_cq(qhp->ibqp.recv_cq);
1365 schp = to_c4iw_cq(qhp->ibqp.send_cq);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001366
1367 if (qhp->ibqp.uobject) {
Steve Wisebc52e9c2017-11-09 07:21:26 -08001368 t4_set_wq_in_error(&qhp->wq);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001369 t4_set_cq_in_error(&rchp->cq);
Kumar Sanghvi581bbe22011-10-24 21:20:21 +05301370 spin_lock_irqsave(&rchp->comp_handler_lock, flag);
Kumar Sanghvi01e7da62011-10-13 13:51:30 +05301371 (*rchp->ibcq.comp_handler)(&rchp->ibcq, rchp->ibcq.cq_context);
Kumar Sanghvi581bbe22011-10-24 21:20:21 +05301372 spin_unlock_irqrestore(&rchp->comp_handler_lock, flag);
Kumar Sanghvi01e7da62011-10-13 13:51:30 +05301373 if (schp != rchp) {
Steve Wisecfdda9d2010-04-21 15:30:06 -07001374 t4_set_cq_in_error(&schp->cq);
Kumar Sanghvi581bbe22011-10-24 21:20:21 +05301375 spin_lock_irqsave(&schp->comp_handler_lock, flag);
Kumar Sanghvi01e7da62011-10-13 13:51:30 +05301376 (*schp->ibcq.comp_handler)(&schp->ibcq,
1377 schp->ibcq.cq_context);
Kumar Sanghvi581bbe22011-10-24 21:20:21 +05301378 spin_unlock_irqrestore(&schp->comp_handler_lock, flag);
Kumar Sanghvi01e7da62011-10-13 13:51:30 +05301379 }
Steve Wisecfdda9d2010-04-21 15:30:06 -07001380 return;
1381 }
Steve Wise2f5b48c2010-09-10 11:15:36 -05001382 __flush_qp(qhp, rchp, schp);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001383}
1384
Steve Wise73d6fca2010-07-23 19:12:27 +00001385static int rdma_fini(struct c4iw_dev *rhp, struct c4iw_qp *qhp,
1386 struct c4iw_ep *ep)
Steve Wisecfdda9d2010-04-21 15:30:06 -07001387{
1388 struct fw_ri_wr *wqe;
1389 int ret;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001390 struct sk_buff *skb;
1391
Bharat Potnuri548ddb12017-09-27 13:05:49 +05301392 pr_debug("qhp %p qid 0x%x tid %u\n", qhp, qhp->wq.sq.qid, ep->hwtid);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001393
Hariprasad S4a740832016-06-10 01:05:15 +05301394 skb = skb_dequeue(&ep->com.ep_skb_list);
1395 if (WARN_ON(!skb))
Steve Wisecfdda9d2010-04-21 15:30:06 -07001396 return -ENOMEM;
Hariprasad S4a740832016-06-10 01:05:15 +05301397
Steve Wise73d6fca2010-07-23 19:12:27 +00001398 set_wr_txq(skb, CPL_PRIORITY_DATA, ep->txq_idx);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001399
Johannes Berg4df864c2017-06-16 14:29:21 +02001400 wqe = __skb_put(skb, sizeof(*wqe));
Steve Wisecfdda9d2010-04-21 15:30:06 -07001401 memset(wqe, 0, sizeof *wqe);
1402 wqe->op_compl = cpu_to_be32(
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +05301403 FW_WR_OP_V(FW_RI_INIT_WR) |
1404 FW_WR_COMPL_F);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001405 wqe->flowid_len16 = cpu_to_be32(
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +05301406 FW_WR_FLOWID_V(ep->hwtid) |
1407 FW_WR_LEN16_V(DIV_ROUND_UP(sizeof(*wqe), 16)));
Steve Wiseef885dc2017-09-26 13:12:16 -07001408 wqe->cookie = (uintptr_t)ep->com.wr_waitp;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001409
1410 wqe->u.fini.type = FW_RI_TYPE_FINI;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001411
Steve Wise2015f262017-09-26 13:13:17 -07001412 ret = c4iw_ref_send_wait(&rhp->rdev, skb, ep->com.wr_waitp,
1413 qhp->ep->hwtid, qhp->wq.sq.qid, __func__);
1414
Bharat Potnuri548ddb12017-09-27 13:05:49 +05301415 pr_debug("ret %d\n", ret);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001416 return ret;
1417}
1418
1419static void build_rtr_msg(u8 p2p_type, struct fw_ri_init *init)
1420{
Bharat Potnuri548ddb12017-09-27 13:05:49 +05301421 pr_debug("p2p_type = %d\n", p2p_type);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001422 memset(&init->u, 0, sizeof init->u);
1423 switch (p2p_type) {
1424 case FW_RI_INIT_P2PTYPE_RDMA_WRITE:
1425 init->u.write.opcode = FW_RI_RDMA_WRITE_WR;
1426 init->u.write.stag_sink = cpu_to_be32(1);
1427 init->u.write.to_sink = cpu_to_be64(1);
1428 init->u.write.u.immd_src[0].op = FW_RI_DATA_IMMD;
1429 init->u.write.len16 = DIV_ROUND_UP(sizeof init->u.write +
1430 sizeof(struct fw_ri_immd),
1431 16);
1432 break;
1433 case FW_RI_INIT_P2PTYPE_READ_REQ:
1434 init->u.write.opcode = FW_RI_RDMA_READ_WR;
1435 init->u.read.stag_src = cpu_to_be32(1);
1436 init->u.read.to_src_lo = cpu_to_be32(1);
1437 init->u.read.stag_sink = cpu_to_be32(1);
1438 init->u.read.to_sink_lo = cpu_to_be32(1);
1439 init->u.read.len16 = DIV_ROUND_UP(sizeof init->u.read, 16);
1440 break;
1441 }
1442}
1443
1444static int rdma_init(struct c4iw_dev *rhp, struct c4iw_qp *qhp)
1445{
1446 struct fw_ri_wr *wqe;
1447 int ret;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001448 struct sk_buff *skb;
1449
Bharat Potnuri548ddb12017-09-27 13:05:49 +05301450 pr_debug("qhp %p qid 0x%x tid %u ird %u ord %u\n", qhp,
Joe Perchesa9a42882017-02-09 14:23:51 -08001451 qhp->wq.sq.qid, qhp->ep->hwtid, qhp->ep->ird, qhp->ep->ord);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001452
David Rientjesd3c814e2010-07-21 02:44:56 +00001453 skb = alloc_skb(sizeof *wqe, GFP_KERNEL);
Hariprasad Shenai4c2c5762014-07-14 21:34:52 +05301454 if (!skb) {
1455 ret = -ENOMEM;
1456 goto out;
1457 }
1458 ret = alloc_ird(rhp, qhp->attr.max_ird);
1459 if (ret) {
1460 qhp->attr.max_ird = 0;
1461 kfree_skb(skb);
1462 goto out;
1463 }
Steve Wisecfdda9d2010-04-21 15:30:06 -07001464 set_wr_txq(skb, CPL_PRIORITY_DATA, qhp->ep->txq_idx);
1465
Johannes Berg4df864c2017-06-16 14:29:21 +02001466 wqe = __skb_put(skb, sizeof(*wqe));
Steve Wisecfdda9d2010-04-21 15:30:06 -07001467 memset(wqe, 0, sizeof *wqe);
1468 wqe->op_compl = cpu_to_be32(
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +05301469 FW_WR_OP_V(FW_RI_INIT_WR) |
1470 FW_WR_COMPL_F);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001471 wqe->flowid_len16 = cpu_to_be32(
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +05301472 FW_WR_FLOWID_V(qhp->ep->hwtid) |
1473 FW_WR_LEN16_V(DIV_ROUND_UP(sizeof(*wqe), 16)));
Steve Wisecfdda9d2010-04-21 15:30:06 -07001474
Steve Wiseef885dc2017-09-26 13:12:16 -07001475 wqe->cookie = (uintptr_t)qhp->ep->com.wr_waitp;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001476
1477 wqe->u.init.type = FW_RI_TYPE_INIT;
1478 wqe->u.init.mpareqbit_p2ptype =
Hariprasad Shenaicf7fe642015-01-16 09:24:48 +05301479 FW_RI_WR_MPAREQBIT_V(qhp->attr.mpa_attr.initiator) |
1480 FW_RI_WR_P2PTYPE_V(qhp->attr.mpa_attr.p2p_type);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001481 wqe->u.init.mpa_attrs = FW_RI_MPA_IETF_ENABLE;
1482 if (qhp->attr.mpa_attr.recv_marker_enabled)
1483 wqe->u.init.mpa_attrs |= FW_RI_MPA_RX_MARKER_ENABLE;
1484 if (qhp->attr.mpa_attr.xmit_marker_enabled)
1485 wqe->u.init.mpa_attrs |= FW_RI_MPA_TX_MARKER_ENABLE;
1486 if (qhp->attr.mpa_attr.crc_enabled)
1487 wqe->u.init.mpa_attrs |= FW_RI_MPA_CRC_ENABLE;
1488
1489 wqe->u.init.qp_caps = FW_RI_QP_RDMA_READ_ENABLE |
1490 FW_RI_QP_RDMA_WRITE_ENABLE |
1491 FW_RI_QP_BIND_ENABLE;
1492 if (!qhp->ibqp.uobject)
1493 wqe->u.init.qp_caps |= FW_RI_QP_FAST_REGISTER_ENABLE |
1494 FW_RI_QP_STAG0_ENABLE;
1495 wqe->u.init.nrqe = cpu_to_be16(t4_rqes_posted(&qhp->wq));
1496 wqe->u.init.pdid = cpu_to_be32(qhp->attr.pd);
1497 wqe->u.init.qpid = cpu_to_be32(qhp->wq.sq.qid);
1498 wqe->u.init.sq_eqid = cpu_to_be32(qhp->wq.sq.qid);
1499 wqe->u.init.rq_eqid = cpu_to_be32(qhp->wq.rq.qid);
1500 wqe->u.init.scqid = cpu_to_be32(qhp->attr.scq);
1501 wqe->u.init.rcqid = cpu_to_be32(qhp->attr.rcq);
1502 wqe->u.init.ord_max = cpu_to_be32(qhp->attr.max_ord);
1503 wqe->u.init.ird_max = cpu_to_be32(qhp->attr.max_ird);
1504 wqe->u.init.iss = cpu_to_be32(qhp->ep->snd_seq);
1505 wqe->u.init.irs = cpu_to_be32(qhp->ep->rcv_seq);
1506 wqe->u.init.hwrqsize = cpu_to_be32(qhp->wq.rq.rqt_size);
1507 wqe->u.init.hwrqaddr = cpu_to_be32(qhp->wq.rq.rqt_hwaddr -
1508 rhp->rdev.lldi.vr->rq.start);
1509 if (qhp->attr.mpa_attr.initiator)
1510 build_rtr_msg(qhp->attr.mpa_attr.p2p_type, &wqe->u.init);
1511
Steve Wise2015f262017-09-26 13:13:17 -07001512 ret = c4iw_ref_send_wait(&rhp->rdev, skb, qhp->ep->com.wr_waitp,
1513 qhp->ep->hwtid, qhp->wq.sq.qid, __func__);
Hariprasad Shenai4c2c5762014-07-14 21:34:52 +05301514 if (!ret)
1515 goto out;
Steve Wise2015f262017-09-26 13:13:17 -07001516
Hariprasad Shenai4c2c5762014-07-14 21:34:52 +05301517 free_ird(rhp, qhp->attr.max_ird);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001518out:
Bharat Potnuri548ddb12017-09-27 13:05:49 +05301519 pr_debug("ret %d\n", ret);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001520 return ret;
1521}
1522
1523int c4iw_modify_qp(struct c4iw_dev *rhp, struct c4iw_qp *qhp,
1524 enum c4iw_qp_attr_mask mask,
1525 struct c4iw_qp_attributes *attrs,
1526 int internal)
1527{
1528 int ret = 0;
1529 struct c4iw_qp_attributes newattr = qhp->attr;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001530 int disconnect = 0;
1531 int terminate = 0;
1532 int abort = 0;
1533 int free = 0;
1534 struct c4iw_ep *ep = NULL;
1535
Bharat Potnuri548ddb12017-09-27 13:05:49 +05301536 pr_debug("qhp %p sqid 0x%x rqid 0x%x ep %p state %d -> %d\n",
Joe Perchesa9a42882017-02-09 14:23:51 -08001537 qhp, qhp->wq.sq.qid, qhp->wq.rq.qid, qhp->ep, qhp->attr.state,
1538 (mask & C4IW_QP_ATTR_NEXT_STATE) ? attrs->next_state : -1);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001539
Steve Wise2f5b48c2010-09-10 11:15:36 -05001540 mutex_lock(&qhp->mutex);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001541
1542 /* Process attr changes if in IDLE */
1543 if (mask & C4IW_QP_ATTR_VALID_MODIFY) {
1544 if (qhp->attr.state != C4IW_QP_STATE_IDLE) {
1545 ret = -EIO;
1546 goto out;
1547 }
1548 if (mask & C4IW_QP_ATTR_ENABLE_RDMA_READ)
1549 newattr.enable_rdma_read = attrs->enable_rdma_read;
1550 if (mask & C4IW_QP_ATTR_ENABLE_RDMA_WRITE)
1551 newattr.enable_rdma_write = attrs->enable_rdma_write;
1552 if (mask & C4IW_QP_ATTR_ENABLE_RDMA_BIND)
1553 newattr.enable_bind = attrs->enable_bind;
1554 if (mask & C4IW_QP_ATTR_MAX_ORD) {
Roland Dreierbe4c9ba2010-05-05 14:45:40 -07001555 if (attrs->max_ord > c4iw_max_read_depth) {
Steve Wisecfdda9d2010-04-21 15:30:06 -07001556 ret = -EINVAL;
1557 goto out;
1558 }
1559 newattr.max_ord = attrs->max_ord;
1560 }
1561 if (mask & C4IW_QP_ATTR_MAX_IRD) {
Hariprasad Shenai4c2c5762014-07-14 21:34:52 +05301562 if (attrs->max_ird > cur_max_read_depth(rhp)) {
Steve Wisecfdda9d2010-04-21 15:30:06 -07001563 ret = -EINVAL;
1564 goto out;
1565 }
1566 newattr.max_ird = attrs->max_ird;
1567 }
1568 qhp->attr = newattr;
1569 }
1570
Vipul Pandya2c974782012-05-18 15:29:28 +05301571 if (mask & C4IW_QP_ATTR_SQ_DB) {
Steve Wise05eb2382014-03-14 21:52:08 +05301572 ret = ring_kernel_sq_db(qhp, attrs->sq_db_inc);
Vipul Pandya2c974782012-05-18 15:29:28 +05301573 goto out;
1574 }
1575 if (mask & C4IW_QP_ATTR_RQ_DB) {
Steve Wise05eb2382014-03-14 21:52:08 +05301576 ret = ring_kernel_rq_db(qhp, attrs->rq_db_inc);
Vipul Pandya2c974782012-05-18 15:29:28 +05301577 goto out;
1578 }
1579
Steve Wisecfdda9d2010-04-21 15:30:06 -07001580 if (!(mask & C4IW_QP_ATTR_NEXT_STATE))
1581 goto out;
1582 if (qhp->attr.state == attrs->next_state)
1583 goto out;
1584
1585 switch (qhp->attr.state) {
1586 case C4IW_QP_STATE_IDLE:
1587 switch (attrs->next_state) {
1588 case C4IW_QP_STATE_RTS:
1589 if (!(mask & C4IW_QP_ATTR_LLP_STREAM_HANDLE)) {
1590 ret = -EINVAL;
1591 goto out;
1592 }
1593 if (!(mask & C4IW_QP_ATTR_MPA_ATTR)) {
1594 ret = -EINVAL;
1595 goto out;
1596 }
1597 qhp->attr.mpa_attr = attrs->mpa_attr;
1598 qhp->attr.llp_stream_handle = attrs->llp_stream_handle;
1599 qhp->ep = qhp->attr.llp_stream_handle;
Steve Wise2f5b48c2010-09-10 11:15:36 -05001600 set_state(qhp, C4IW_QP_STATE_RTS);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001601
1602 /*
1603 * Ref the endpoint here and deref when we
1604 * disassociate the endpoint from the QP. This
1605 * happens in CLOSING->IDLE transition or *->ERROR
1606 * transition.
1607 */
1608 c4iw_get_ep(&qhp->ep->com);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001609 ret = rdma_init(rhp, qhp);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001610 if (ret)
1611 goto err;
1612 break;
1613 case C4IW_QP_STATE_ERROR:
Steve Wise2f5b48c2010-09-10 11:15:36 -05001614 set_state(qhp, C4IW_QP_STATE_ERROR);
1615 flush_qp(qhp);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001616 break;
1617 default:
1618 ret = -EINVAL;
1619 goto out;
1620 }
1621 break;
1622 case C4IW_QP_STATE_RTS:
1623 switch (attrs->next_state) {
1624 case C4IW_QP_STATE_CLOSING:
Steve Wiseb4e29012014-04-09 09:38:26 -05001625 t4_set_wq_in_error(&qhp->wq);
Steve Wise2f5b48c2010-09-10 11:15:36 -05001626 set_state(qhp, C4IW_QP_STATE_CLOSING);
Steve Wise73d6fca2010-07-23 19:12:27 +00001627 ep = qhp->ep;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001628 if (!internal) {
1629 abort = 0;
1630 disconnect = 1;
Steve Wise2f5b48c2010-09-10 11:15:36 -05001631 c4iw_get_ep(&qhp->ep->com);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001632 }
Steve Wise73d6fca2010-07-23 19:12:27 +00001633 ret = rdma_fini(rhp, qhp, ep);
Steve Wise8da7e7a2011-06-14 20:59:27 +00001634 if (ret)
Steve Wisecfdda9d2010-04-21 15:30:06 -07001635 goto err;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001636 break;
1637 case C4IW_QP_STATE_TERMINATE:
Steve Wiseb4e29012014-04-09 09:38:26 -05001638 t4_set_wq_in_error(&qhp->wq);
Steve Wise2f5b48c2010-09-10 11:15:36 -05001639 set_state(qhp, C4IW_QP_STATE_TERMINATE);
Kumar Sanghvid2fe99e2011-09-25 20:17:44 +05301640 qhp->attr.layer_etype = attrs->layer_etype;
1641 qhp->attr.ecode = attrs->ecode;
Roland Dreierbe4c9ba2010-05-05 14:45:40 -07001642 ep = qhp->ep;
Steve Wisecc18b932014-04-24 14:31:53 -05001643 if (!internal) {
1644 c4iw_get_ep(&qhp->ep->com);
Steve Wise0e42c1f2010-09-10 11:15:09 -05001645 terminate = 1;
Steve Wisecc18b932014-04-24 14:31:53 -05001646 disconnect = 1;
1647 } else {
1648 terminate = qhp->attr.send_term;
Steve Wise09992572013-08-06 21:04:40 +05301649 ret = rdma_fini(rhp, qhp, ep);
1650 if (ret)
1651 goto err;
1652 }
Steve Wisecfdda9d2010-04-21 15:30:06 -07001653 break;
1654 case C4IW_QP_STATE_ERROR:
Steve Wise1cf24dc2013-08-06 21:04:35 +05301655 t4_set_wq_in_error(&qhp->wq);
Steve Wiseb4e29012014-04-09 09:38:26 -05001656 set_state(qhp, C4IW_QP_STATE_ERROR);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001657 if (!internal) {
1658 abort = 1;
1659 disconnect = 1;
1660 ep = qhp->ep;
Steve Wise2f5b48c2010-09-10 11:15:36 -05001661 c4iw_get_ep(&qhp->ep->com);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001662 }
1663 goto err;
1664 break;
1665 default:
1666 ret = -EINVAL;
1667 goto out;
1668 }
1669 break;
1670 case C4IW_QP_STATE_CLOSING:
Steve Wise4fe7c292016-12-22 07:04:59 -08001671
1672 /*
1673 * Allow kernel users to move to ERROR for qp draining.
1674 */
1675 if (!internal && (qhp->ibqp.uobject || attrs->next_state !=
1676 C4IW_QP_STATE_ERROR)) {
Steve Wisecfdda9d2010-04-21 15:30:06 -07001677 ret = -EINVAL;
1678 goto out;
1679 }
1680 switch (attrs->next_state) {
1681 case C4IW_QP_STATE_IDLE:
Steve Wise2f5b48c2010-09-10 11:15:36 -05001682 flush_qp(qhp);
1683 set_state(qhp, C4IW_QP_STATE_IDLE);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001684 qhp->attr.llp_stream_handle = NULL;
1685 c4iw_put_ep(&qhp->ep->com);
1686 qhp->ep = NULL;
1687 wake_up(&qhp->wait);
1688 break;
1689 case C4IW_QP_STATE_ERROR:
1690 goto err;
1691 default:
1692 ret = -EINVAL;
1693 goto err;
1694 }
1695 break;
1696 case C4IW_QP_STATE_ERROR:
1697 if (attrs->next_state != C4IW_QP_STATE_IDLE) {
1698 ret = -EINVAL;
1699 goto out;
1700 }
1701 if (!t4_sq_empty(&qhp->wq) || !t4_rq_empty(&qhp->wq)) {
1702 ret = -EINVAL;
1703 goto out;
1704 }
Steve Wise2f5b48c2010-09-10 11:15:36 -05001705 set_state(qhp, C4IW_QP_STATE_IDLE);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001706 break;
1707 case C4IW_QP_STATE_TERMINATE:
1708 if (!internal) {
1709 ret = -EINVAL;
1710 goto out;
1711 }
1712 goto err;
1713 break;
1714 default:
Joe Perches700456b2017-02-09 14:23:50 -08001715 pr_err("%s in a bad state %d\n", __func__, qhp->attr.state);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001716 ret = -EINVAL;
1717 goto err;
1718 break;
1719 }
1720 goto out;
1721err:
Bharat Potnuri548ddb12017-09-27 13:05:49 +05301722 pr_debug("disassociating ep %p qpid 0x%x\n", qhp->ep,
Joe Perchesa9a42882017-02-09 14:23:51 -08001723 qhp->wq.sq.qid);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001724
1725 /* disassociate the LLP connection */
1726 qhp->attr.llp_stream_handle = NULL;
Steve Wiseaf93fb52010-09-10 11:14:48 -05001727 if (!ep)
1728 ep = qhp->ep;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001729 qhp->ep = NULL;
Steve Wise2f5b48c2010-09-10 11:15:36 -05001730 set_state(qhp, C4IW_QP_STATE_ERROR);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001731 free = 1;
Vipul Pandya91e9c0712013-01-07 13:11:51 +00001732 abort = 1;
Steve Wise2f5b48c2010-09-10 11:15:36 -05001733 flush_qp(qhp);
Steve Wise5b3418082014-11-21 09:36:36 -06001734 wake_up(&qhp->wait);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001735out:
Steve Wise2f5b48c2010-09-10 11:15:36 -05001736 mutex_unlock(&qhp->mutex);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001737
1738 if (terminate)
Roland Dreierbe4c9ba2010-05-05 14:45:40 -07001739 post_terminate(qhp, NULL, internal ? GFP_ATOMIC : GFP_KERNEL);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001740
1741 /*
1742 * If disconnect is 1, then we need to initiate a disconnect
1743 * on the EP. This can be a normal close (RTS->CLOSING) or
1744 * an abnormal close (RTS/CLOSING->ERROR).
1745 */
1746 if (disconnect) {
Roland Dreierbe4c9ba2010-05-05 14:45:40 -07001747 c4iw_ep_disconnect(ep, abort, internal ? GFP_ATOMIC :
1748 GFP_KERNEL);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001749 c4iw_put_ep(&ep->com);
1750 }
1751
1752 /*
1753 * If free is 1, then we've disassociated the EP from the QP
1754 * and we need to dereference the EP.
1755 */
1756 if (free)
1757 c4iw_put_ep(&ep->com);
Bharat Potnuri548ddb12017-09-27 13:05:49 +05301758 pr_debug("exit state %d\n", qhp->attr.state);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001759 return ret;
1760}
1761
1762int c4iw_destroy_qp(struct ib_qp *ib_qp)
1763{
1764 struct c4iw_dev *rhp;
1765 struct c4iw_qp *qhp;
1766 struct c4iw_qp_attributes attrs;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001767
1768 qhp = to_c4iw_qp(ib_qp);
1769 rhp = qhp->rhp;
1770
1771 attrs.next_state = C4IW_QP_STATE_ERROR;
Kumar Sanghvid2fe99e2011-09-25 20:17:44 +05301772 if (qhp->attr.state == C4IW_QP_STATE_TERMINATE)
1773 c4iw_modify_qp(rhp, qhp, C4IW_QP_ATTR_NEXT_STATE, &attrs, 1);
1774 else
1775 c4iw_modify_qp(rhp, qhp, C4IW_QP_ATTR_NEXT_STATE, &attrs, 0);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001776 wait_event(qhp->wait, !qhp->ep);
1777
Steve Wise05eb2382014-03-14 21:52:08 +05301778 remove_handle(rhp, &rhp->qpidr, qhp->wq.sq.qid);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001779
Steve Wise05eb2382014-03-14 21:52:08 +05301780 spin_lock_irq(&rhp->lock);
1781 if (!list_empty(&qhp->db_fc_entry))
1782 list_del_init(&qhp->db_fc_entry);
1783 spin_unlock_irq(&rhp->lock);
Hariprasad Shenai4c2c5762014-07-14 21:34:52 +05301784 free_ird(rhp, qhp->attr.max_ird);
Steve Wise05eb2382014-03-14 21:52:08 +05301785
Steve Wisead61a4c2016-07-29 11:00:54 -07001786 c4iw_qp_rem_ref(ib_qp);
1787
Bharat Potnuri548ddb12017-09-27 13:05:49 +05301788 pr_debug("ib_qp %p qpid 0x%0x\n", ib_qp, qhp->wq.sq.qid);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001789 return 0;
1790}
1791
1792struct ib_qp *c4iw_create_qp(struct ib_pd *pd, struct ib_qp_init_attr *attrs,
1793 struct ib_udata *udata)
1794{
1795 struct c4iw_dev *rhp;
1796 struct c4iw_qp *qhp;
1797 struct c4iw_pd *php;
1798 struct c4iw_cq *schp;
1799 struct c4iw_cq *rchp;
1800 struct c4iw_create_qp_resp uresp;
Dan Carpenterff1706f2013-10-19 12:14:12 +03001801 unsigned int sqsize, rqsize;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001802 struct c4iw_ucontext *ucontext;
1803 int ret;
Hariprasad Sa6054df2016-02-05 11:43:28 +05301804 struct c4iw_mm_entry *sq_key_mm, *rq_key_mm = NULL, *sq_db_key_mm;
1805 struct c4iw_mm_entry *rq_db_key_mm = NULL, *ma_sync_key_mm = NULL;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001806
Bharat Potnuri548ddb12017-09-27 13:05:49 +05301807 pr_debug("ib_pd %p\n", pd);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001808
1809 if (attrs->qp_type != IB_QPT_RC)
1810 return ERR_PTR(-EINVAL);
1811
1812 php = to_c4iw_pd(pd);
1813 rhp = php->rhp;
1814 schp = get_chp(rhp, ((struct c4iw_cq *)attrs->send_cq)->cq.cqid);
1815 rchp = get_chp(rhp, ((struct c4iw_cq *)attrs->recv_cq)->cq.cqid);
1816 if (!schp || !rchp)
1817 return ERR_PTR(-EINVAL);
1818
1819 if (attrs->cap.max_inline_data > T4_MAX_SEND_INLINE)
1820 return ERR_PTR(-EINVAL);
1821
Hariprasad Shenai66eb19a2014-07-21 20:55:15 +05301822 if (attrs->cap.max_recv_wr > rhp->rdev.hw_queue.t4_max_rq_size)
Steve Wisecfdda9d2010-04-21 15:30:06 -07001823 return ERR_PTR(-E2BIG);
Hariprasad Shenai66eb19a2014-07-21 20:55:15 +05301824 rqsize = attrs->cap.max_recv_wr + 1;
1825 if (rqsize < 8)
1826 rqsize = 8;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001827
Hariprasad Shenai66eb19a2014-07-21 20:55:15 +05301828 if (attrs->cap.max_send_wr > rhp->rdev.hw_queue.t4_max_sq_size)
Steve Wisecfdda9d2010-04-21 15:30:06 -07001829 return ERR_PTR(-E2BIG);
Hariprasad Shenai66eb19a2014-07-21 20:55:15 +05301830 sqsize = attrs->cap.max_send_wr + 1;
1831 if (sqsize < 8)
1832 sqsize = 8;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001833
1834 ucontext = pd->uobject ? to_c4iw_ucontext(pd->uobject->context) : NULL;
1835
Steve Wisecfdda9d2010-04-21 15:30:06 -07001836 qhp = kzalloc(sizeof(*qhp), GFP_KERNEL);
1837 if (!qhp)
1838 return ERR_PTR(-ENOMEM);
Steve Wise7088a9b2017-09-26 13:11:36 -07001839
Steve Wise2015f262017-09-26 13:13:17 -07001840 qhp->wr_waitp = c4iw_alloc_wr_wait(GFP_KERNEL);
Steve Wise7088a9b2017-09-26 13:11:36 -07001841 if (!qhp->wr_waitp) {
1842 ret = -ENOMEM;
1843 goto err_free_qhp;
1844 }
1845
Steve Wisecfdda9d2010-04-21 15:30:06 -07001846 qhp->wq.sq.size = sqsize;
Hariprasad Shenai66eb19a2014-07-21 20:55:15 +05301847 qhp->wq.sq.memsize =
1848 (sqsize + rhp->rdev.hw_queue.t4_eq_status_entries) *
1849 sizeof(*qhp->wq.sq.queue) + 16 * sizeof(__be64);
Steve Wise1cf24dc2013-08-06 21:04:35 +05301850 qhp->wq.sq.flush_cidx = -1;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001851 qhp->wq.rq.size = rqsize;
Hariprasad Shenai66eb19a2014-07-21 20:55:15 +05301852 qhp->wq.rq.memsize =
1853 (rqsize + rhp->rdev.hw_queue.t4_eq_status_entries) *
1854 sizeof(*qhp->wq.rq.queue);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001855
1856 if (ucontext) {
1857 qhp->wq.sq.memsize = roundup(qhp->wq.sq.memsize, PAGE_SIZE);
1858 qhp->wq.rq.memsize = roundup(qhp->wq.rq.memsize, PAGE_SIZE);
1859 }
1860
Steve Wisecfdda9d2010-04-21 15:30:06 -07001861 ret = create_qp(&rhp->rdev, &qhp->wq, &schp->cq, &rchp->cq,
Steve Wise7088a9b2017-09-26 13:11:36 -07001862 ucontext ? &ucontext->uctx : &rhp->rdev.uctx,
1863 qhp->wr_waitp);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001864 if (ret)
Steve Wise7088a9b2017-09-26 13:11:36 -07001865 goto err_free_wr_wait;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001866
1867 attrs->cap.max_recv_wr = rqsize - 1;
1868 attrs->cap.max_send_wr = sqsize - 1;
1869 attrs->cap.max_inline_data = T4_MAX_SEND_INLINE;
1870
1871 qhp->rhp = rhp;
1872 qhp->attr.pd = php->pdid;
1873 qhp->attr.scq = ((struct c4iw_cq *) attrs->send_cq)->cq.cqid;
1874 qhp->attr.rcq = ((struct c4iw_cq *) attrs->recv_cq)->cq.cqid;
1875 qhp->attr.sq_num_entries = attrs->cap.max_send_wr;
1876 qhp->attr.rq_num_entries = attrs->cap.max_recv_wr;
1877 qhp->attr.sq_max_sges = attrs->cap.max_send_sge;
1878 qhp->attr.sq_max_sges_rdma_write = attrs->cap.max_send_sge;
1879 qhp->attr.rq_max_sges = attrs->cap.max_recv_sge;
1880 qhp->attr.state = C4IW_QP_STATE_IDLE;
1881 qhp->attr.next_state = C4IW_QP_STATE_IDLE;
1882 qhp->attr.enable_rdma_read = 1;
1883 qhp->attr.enable_rdma_write = 1;
1884 qhp->attr.enable_bind = 1;
Hariprasad Shenai4c2c5762014-07-14 21:34:52 +05301885 qhp->attr.max_ord = 0;
1886 qhp->attr.max_ird = 0;
Steve Wiseba32de92014-03-19 17:44:43 +05301887 qhp->sq_sig_all = attrs->sq_sig_type == IB_SIGNAL_ALL_WR;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001888 spin_lock_init(&qhp->lock);
Steve Wise2f5b48c2010-09-10 11:15:36 -05001889 mutex_init(&qhp->mutex);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001890 init_waitqueue_head(&qhp->wait);
Steve Wisead61a4c2016-07-29 11:00:54 -07001891 kref_init(&qhp->kref);
Steve Wisec12a67f2016-12-22 07:40:36 -08001892 INIT_WORK(&qhp->free_work, free_qp_work);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001893
Steve Wise05eb2382014-03-14 21:52:08 +05301894 ret = insert_handle(rhp, &rhp->qpidr, qhp, qhp->wq.sq.qid);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001895 if (ret)
Steve Wise7088a9b2017-09-26 13:11:36 -07001896 goto err_destroy_qp;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001897
Leon Romanovsky9950acf2017-10-29 21:34:35 +02001898 if (udata && ucontext) {
Hariprasad Sa6054df2016-02-05 11:43:28 +05301899 sq_key_mm = kmalloc(sizeof(*sq_key_mm), GFP_KERNEL);
1900 if (!sq_key_mm) {
Steve Wisecfdda9d2010-04-21 15:30:06 -07001901 ret = -ENOMEM;
Steve Wise7088a9b2017-09-26 13:11:36 -07001902 goto err_remove_handle;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001903 }
Hariprasad Sa6054df2016-02-05 11:43:28 +05301904 rq_key_mm = kmalloc(sizeof(*rq_key_mm), GFP_KERNEL);
1905 if (!rq_key_mm) {
Steve Wisecfdda9d2010-04-21 15:30:06 -07001906 ret = -ENOMEM;
Steve Wise7088a9b2017-09-26 13:11:36 -07001907 goto err_free_sq_key;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001908 }
Hariprasad Sa6054df2016-02-05 11:43:28 +05301909 sq_db_key_mm = kmalloc(sizeof(*sq_db_key_mm), GFP_KERNEL);
1910 if (!sq_db_key_mm) {
Steve Wisecfdda9d2010-04-21 15:30:06 -07001911 ret = -ENOMEM;
Steve Wise7088a9b2017-09-26 13:11:36 -07001912 goto err_free_rq_key;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001913 }
Hariprasad Sa6054df2016-02-05 11:43:28 +05301914 rq_db_key_mm = kmalloc(sizeof(*rq_db_key_mm), GFP_KERNEL);
1915 if (!rq_db_key_mm) {
Steve Wisecfdda9d2010-04-21 15:30:06 -07001916 ret = -ENOMEM;
Steve Wise7088a9b2017-09-26 13:11:36 -07001917 goto err_free_sq_db_key;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001918 }
Steve Wisec6d7b262010-09-13 11:23:57 -05001919 if (t4_sq_onchip(&qhp->wq.sq)) {
Hariprasad Sa6054df2016-02-05 11:43:28 +05301920 ma_sync_key_mm = kmalloc(sizeof(*ma_sync_key_mm),
1921 GFP_KERNEL);
1922 if (!ma_sync_key_mm) {
Steve Wisec6d7b262010-09-13 11:23:57 -05001923 ret = -ENOMEM;
Steve Wise7088a9b2017-09-26 13:11:36 -07001924 goto err_free_rq_db_key;
Steve Wisec6d7b262010-09-13 11:23:57 -05001925 }
1926 uresp.flags = C4IW_QPF_ONCHIP;
1927 } else
1928 uresp.flags = 0;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001929 uresp.qid_mask = rhp->rdev.qpmask;
1930 uresp.sqid = qhp->wq.sq.qid;
1931 uresp.sq_size = qhp->wq.sq.size;
1932 uresp.sq_memsize = qhp->wq.sq.memsize;
1933 uresp.rqid = qhp->wq.rq.qid;
1934 uresp.rq_size = qhp->wq.rq.size;
1935 uresp.rq_memsize = qhp->wq.rq.memsize;
1936 spin_lock(&ucontext->mmap_lock);
Hariprasad Sa6054df2016-02-05 11:43:28 +05301937 if (ma_sync_key_mm) {
Steve Wisec6d7b262010-09-13 11:23:57 -05001938 uresp.ma_sync_key = ucontext->key;
1939 ucontext->key += PAGE_SIZE;
Dan Carpenterae1fe072013-07-25 19:48:32 +03001940 } else {
1941 uresp.ma_sync_key = 0;
Steve Wisec6d7b262010-09-13 11:23:57 -05001942 }
Steve Wisecfdda9d2010-04-21 15:30:06 -07001943 uresp.sq_key = ucontext->key;
1944 ucontext->key += PAGE_SIZE;
1945 uresp.rq_key = ucontext->key;
1946 ucontext->key += PAGE_SIZE;
1947 uresp.sq_db_gts_key = ucontext->key;
1948 ucontext->key += PAGE_SIZE;
1949 uresp.rq_db_gts_key = ucontext->key;
1950 ucontext->key += PAGE_SIZE;
1951 spin_unlock(&ucontext->mmap_lock);
1952 ret = ib_copy_to_udata(udata, &uresp, sizeof uresp);
1953 if (ret)
Steve Wise7088a9b2017-09-26 13:11:36 -07001954 goto err_free_ma_sync_key;
Hariprasad Sa6054df2016-02-05 11:43:28 +05301955 sq_key_mm->key = uresp.sq_key;
1956 sq_key_mm->addr = qhp->wq.sq.phys_addr;
1957 sq_key_mm->len = PAGE_ALIGN(qhp->wq.sq.memsize);
1958 insert_mmap(ucontext, sq_key_mm);
1959 rq_key_mm->key = uresp.rq_key;
1960 rq_key_mm->addr = virt_to_phys(qhp->wq.rq.queue);
1961 rq_key_mm->len = PAGE_ALIGN(qhp->wq.rq.memsize);
1962 insert_mmap(ucontext, rq_key_mm);
1963 sq_db_key_mm->key = uresp.sq_db_gts_key;
1964 sq_db_key_mm->addr = (u64)(unsigned long)qhp->wq.sq.bar2_pa;
1965 sq_db_key_mm->len = PAGE_SIZE;
1966 insert_mmap(ucontext, sq_db_key_mm);
1967 rq_db_key_mm->key = uresp.rq_db_gts_key;
1968 rq_db_key_mm->addr = (u64)(unsigned long)qhp->wq.rq.bar2_pa;
1969 rq_db_key_mm->len = PAGE_SIZE;
1970 insert_mmap(ucontext, rq_db_key_mm);
1971 if (ma_sync_key_mm) {
1972 ma_sync_key_mm->key = uresp.ma_sync_key;
1973 ma_sync_key_mm->addr =
1974 (pci_resource_start(rhp->rdev.lldi.pdev, 0) +
1975 PCIE_MA_SYNC_A) & PAGE_MASK;
1976 ma_sync_key_mm->len = PAGE_SIZE;
1977 insert_mmap(ucontext, ma_sync_key_mm);
Steve Wisec6d7b262010-09-13 11:23:57 -05001978 }
Steve Wisec12a67f2016-12-22 07:40:36 -08001979
1980 c4iw_get_ucontext(ucontext);
1981 qhp->ucontext = ucontext;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001982 }
1983 qhp->ibqp.qp_num = qhp->wq.sq.qid;
Steve Wise05eb2382014-03-14 21:52:08 +05301984 INIT_LIST_HEAD(&qhp->db_fc_entry);
Bharat Potnuri548ddb12017-09-27 13:05:49 +05301985 pr_debug("sq id %u size %u memsize %zu num_entries %u rq id %u size %u memsize %zu num_entries %u\n",
Joe Perchesa9a42882017-02-09 14:23:51 -08001986 qhp->wq.sq.qid, qhp->wq.sq.size, qhp->wq.sq.memsize,
1987 attrs->cap.max_send_wr, qhp->wq.rq.qid, qhp->wq.rq.size,
1988 qhp->wq.rq.memsize, attrs->cap.max_recv_wr);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001989 return &qhp->ibqp;
Steve Wise7088a9b2017-09-26 13:11:36 -07001990err_free_ma_sync_key:
Hariprasad Sa6054df2016-02-05 11:43:28 +05301991 kfree(ma_sync_key_mm);
Steve Wise7088a9b2017-09-26 13:11:36 -07001992err_free_rq_db_key:
Hariprasad Sa6054df2016-02-05 11:43:28 +05301993 kfree(rq_db_key_mm);
Steve Wise7088a9b2017-09-26 13:11:36 -07001994err_free_sq_db_key:
Hariprasad Sa6054df2016-02-05 11:43:28 +05301995 kfree(sq_db_key_mm);
Steve Wise7088a9b2017-09-26 13:11:36 -07001996err_free_rq_key:
Hariprasad Sa6054df2016-02-05 11:43:28 +05301997 kfree(rq_key_mm);
Steve Wise7088a9b2017-09-26 13:11:36 -07001998err_free_sq_key:
Hariprasad Sa6054df2016-02-05 11:43:28 +05301999 kfree(sq_key_mm);
Steve Wise7088a9b2017-09-26 13:11:36 -07002000err_remove_handle:
Steve Wisecfdda9d2010-04-21 15:30:06 -07002001 remove_handle(rhp, &rhp->qpidr, qhp->wq.sq.qid);
Steve Wise7088a9b2017-09-26 13:11:36 -07002002err_destroy_qp:
Steve Wisecfdda9d2010-04-21 15:30:06 -07002003 destroy_qp(&rhp->rdev, &qhp->wq,
2004 ucontext ? &ucontext->uctx : &rhp->rdev.uctx);
Steve Wise7088a9b2017-09-26 13:11:36 -07002005err_free_wr_wait:
Steve Wise2015f262017-09-26 13:13:17 -07002006 c4iw_put_wr_wait(qhp->wr_waitp);
Steve Wise7088a9b2017-09-26 13:11:36 -07002007err_free_qhp:
Steve Wisecfdda9d2010-04-21 15:30:06 -07002008 kfree(qhp);
2009 return ERR_PTR(ret);
2010}
2011
2012int c4iw_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
2013 int attr_mask, struct ib_udata *udata)
2014{
2015 struct c4iw_dev *rhp;
2016 struct c4iw_qp *qhp;
2017 enum c4iw_qp_attr_mask mask = 0;
2018 struct c4iw_qp_attributes attrs;
2019
Bharat Potnuri548ddb12017-09-27 13:05:49 +05302020 pr_debug("ib_qp %p\n", ibqp);
Steve Wisecfdda9d2010-04-21 15:30:06 -07002021
2022 /* iwarp does not support the RTR state */
2023 if ((attr_mask & IB_QP_STATE) && (attr->qp_state == IB_QPS_RTR))
2024 attr_mask &= ~IB_QP_STATE;
2025
2026 /* Make sure we still have something left to do */
2027 if (!attr_mask)
2028 return 0;
2029
2030 memset(&attrs, 0, sizeof attrs);
2031 qhp = to_c4iw_qp(ibqp);
2032 rhp = qhp->rhp;
2033
2034 attrs.next_state = c4iw_convert_state(attr->qp_state);
2035 attrs.enable_rdma_read = (attr->qp_access_flags &
2036 IB_ACCESS_REMOTE_READ) ? 1 : 0;
2037 attrs.enable_rdma_write = (attr->qp_access_flags &
2038 IB_ACCESS_REMOTE_WRITE) ? 1 : 0;
2039 attrs.enable_bind = (attr->qp_access_flags & IB_ACCESS_MW_BIND) ? 1 : 0;
2040
2041
2042 mask |= (attr_mask & IB_QP_STATE) ? C4IW_QP_ATTR_NEXT_STATE : 0;
2043 mask |= (attr_mask & IB_QP_ACCESS_FLAGS) ?
2044 (C4IW_QP_ATTR_ENABLE_RDMA_READ |
2045 C4IW_QP_ATTR_ENABLE_RDMA_WRITE |
2046 C4IW_QP_ATTR_ENABLE_RDMA_BIND) : 0;
2047
Vipul Pandya2c974782012-05-18 15:29:28 +05302048 /*
2049 * Use SQ_PSN and RQ_PSN to pass in IDX_INC values for
2050 * ringing the queue db when we're in DB_FULL mode.
Steve Wisec2f9da92014-04-24 14:32:04 -05002051 * Only allow this on T4 devices.
Vipul Pandya2c974782012-05-18 15:29:28 +05302052 */
2053 attrs.sq_db_inc = attr->sq_psn;
2054 attrs.rq_db_inc = attr->rq_psn;
2055 mask |= (attr_mask & IB_QP_SQ_PSN) ? C4IW_QP_ATTR_SQ_DB : 0;
2056 mask |= (attr_mask & IB_QP_RQ_PSN) ? C4IW_QP_ATTR_RQ_DB : 0;
Hariprasad S963cab52015-09-23 17:19:27 +05302057 if (!is_t4(to_c4iw_qp(ibqp)->rhp->rdev.lldi.adapter_type) &&
Steve Wisec2f9da92014-04-24 14:32:04 -05002058 (mask & (C4IW_QP_ATTR_SQ_DB|C4IW_QP_ATTR_RQ_DB)))
2059 return -EINVAL;
Vipul Pandya2c974782012-05-18 15:29:28 +05302060
Steve Wisecfdda9d2010-04-21 15:30:06 -07002061 return c4iw_modify_qp(rhp, qhp, mask, &attrs, 0);
2062}
2063
2064struct ib_qp *c4iw_get_qp(struct ib_device *dev, int qpn)
2065{
Bharat Potnuri548ddb12017-09-27 13:05:49 +05302066 pr_debug("ib_dev %p qpn 0x%x\n", dev, qpn);
Steve Wisecfdda9d2010-04-21 15:30:06 -07002067 return (struct ib_qp *)get_qhp(to_c4iw_dev(dev), qpn);
2068}
Vipul Pandya67bbc052012-05-18 15:29:33 +05302069
2070int c4iw_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
2071 int attr_mask, struct ib_qp_init_attr *init_attr)
2072{
2073 struct c4iw_qp *qhp = to_c4iw_qp(ibqp);
2074
2075 memset(attr, 0, sizeof *attr);
2076 memset(init_attr, 0, sizeof *init_attr);
2077 attr->qp_state = to_ib_qp_state(qhp->attr.state);
Hariprasad Shenai3e5c02c2014-07-21 20:55:14 +05302078 init_attr->cap.max_send_wr = qhp->attr.sq_num_entries;
2079 init_attr->cap.max_recv_wr = qhp->attr.rq_num_entries;
2080 init_attr->cap.max_send_sge = qhp->attr.sq_max_sges;
2081 init_attr->cap.max_recv_sge = qhp->attr.sq_max_sges;
2082 init_attr->cap.max_inline_data = T4_MAX_SEND_INLINE;
2083 init_attr->sq_sig_type = qhp->sq_sig_all ? IB_SIGNAL_ALL_WR : 0;
Vipul Pandya67bbc052012-05-18 15:29:33 +05302084 return 0;
2085}