blob: edc28842b9fdb5cb4c937e3919c5bd89937d7e04 [file] [log] [blame]
Mythri P Kc3198a52011-03-12 12:04:27 +05301/*
2 * hdmi.c
3 *
4 * HDMI interface DSS driver setting for TI's OMAP4 family of processor.
5 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com/
6 * Authors: Yong Zhi
7 * Mythri pk <mythripk@ti.com>
8 *
9 * This program is free software; you can redistribute it and/or modify it
10 * under the terms of the GNU General Public License version 2 as published by
11 * the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but WITHOUT
14 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
15 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
16 * more details.
17 *
18 * You should have received a copy of the GNU General Public License along with
19 * this program. If not, see <http://www.gnu.org/licenses/>.
20 */
21
22#define DSS_SUBSYS_NAME "HDMI"
23
24#include <linux/kernel.h>
25#include <linux/module.h>
26#include <linux/err.h>
27#include <linux/io.h>
28#include <linux/interrupt.h>
29#include <linux/mutex.h>
30#include <linux/delay.h>
31#include <linux/string.h>
Tomi Valkeinen24e62892011-05-23 11:51:18 +030032#include <linux/platform_device.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030033#include <linux/pm_runtime.h>
34#include <linux/clk.h>
Tomi Valkeinencca35012012-04-26 14:48:32 +030035#include <linux/gpio.h>
Tomi Valkeinen17486942012-08-15 15:55:04 +030036#include <linux/regulator/consumer.h>
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030037#include <video/omapdss.h>
Mythri P Kc3198a52011-03-12 12:04:27 +053038
Mythri P K94c52982011-09-08 19:06:21 +053039#include "ti_hdmi.h"
Mythri P Kc3198a52011-03-12 12:04:27 +053040#include "dss.h"
Ricardo Neriad44cc32011-05-18 22:31:56 -050041#include "dss_features.h"
Mythri P Kc3198a52011-03-12 12:04:27 +053042
Mythri P K95a8aeb2011-09-08 19:06:18 +053043#define HDMI_WP 0x0
44#define HDMI_CORE_SYS 0x400
45#define HDMI_CORE_AV 0x900
46#define HDMI_PLLCTRL 0x200
47#define HDMI_PHY 0x300
48
Mythri P K7c1f1ec2011-09-08 19:06:22 +053049/* HDMI EDID Length move this */
50#define HDMI_EDID_MAX_LENGTH 256
51#define EDID_TIMING_DESCRIPTOR_SIZE 0x12
52#define EDID_DESCRIPTOR_BLOCK0_ADDRESS 0x36
53#define EDID_DESCRIPTOR_BLOCK1_ADDRESS 0x80
54#define EDID_SIZE_BLOCK0_TIMING_DESCRIPTOR 4
55#define EDID_SIZE_BLOCK1_TIMING_DESCRIPTOR 4
56
Tomi Valkeinenb44e4582011-08-22 13:16:24 +030057#define HDMI_DEFAULT_REGN 16
Tomi Valkeinen8d88767a2011-08-22 13:02:52 +030058#define HDMI_DEFAULT_REGM2 1
59
Mythri P Kc3198a52011-03-12 12:04:27 +053060static struct {
61 struct mutex lock;
Mythri P Kc3198a52011-03-12 12:04:27 +053062 struct platform_device *pdev;
Ricardo Neri66a06b02012-11-06 00:19:14 -060063
Mythri P K95a8aeb2011-09-08 19:06:18 +053064 struct hdmi_ip_data ip_data;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030065
66 struct clk *sys_clk;
Tomi Valkeinen17486942012-08-15 15:55:04 +030067 struct regulator *vdda_hdmi_dac_reg;
Tomi Valkeinencca35012012-04-26 14:48:32 +030068
69 int ct_cp_hpd_gpio;
70 int ls_oe_gpio;
71 int hpd_gpio;
Archit Taneja81b87f52012-09-26 16:30:49 +053072
73 struct omap_dss_output output;
Mythri P Kc3198a52011-03-12 12:04:27 +053074} hdmi;
75
76/*
77 * Logic for the below structure :
78 * user enters the CEA or VESA timings by specifying the HDMI/DVI code.
79 * There is a correspondence between CEA/VESA timing and code, please
80 * refer to section 6.3 in HDMI 1.3 specification for timing code.
81 *
82 * In the below structure, cea_vesa_timings corresponds to all OMAP4
83 * supported CEA and VESA timing values.code_cea corresponds to the CEA
84 * code, It is used to get the timing from cea_vesa_timing array.Similarly
85 * with code_vesa. Code_index is used for back mapping, that is once EDID
86 * is read from the TV, EDID is parsed to find the timing values and then
87 * map it to corresponding CEA or VESA index.
88 */
89
Mythri P K46095b22012-01-06 17:52:09 +053090static const struct hdmi_config cea_timings[] = {
Archit Tanejacc937e52012-06-24 13:08:10 +053091 {
92 { 640, 480, 25200, 96, 16, 48, 2, 10, 33,
93 OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
94 false, },
95 { 1, HDMI_HDMI },
96 },
97 {
98 { 720, 480, 27027, 62, 16, 60, 6, 9, 30,
99 OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
100 false, },
101 { 2, HDMI_HDMI },
102 },
103 {
104 { 1280, 720, 74250, 40, 110, 220, 5, 5, 20,
105 OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
106 false, },
107 { 4, HDMI_HDMI },
108 },
109 {
110 { 1920, 540, 74250, 44, 88, 148, 5, 2, 15,
111 OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
112 true, },
113 { 5, HDMI_HDMI },
114 },
115 {
116 { 1440, 240, 27027, 124, 38, 114, 3, 4, 15,
117 OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
118 true, },
119 { 6, HDMI_HDMI },
120 },
121 {
122 { 1920, 1080, 148500, 44, 88, 148, 5, 4, 36,
123 OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
124 false, },
125 { 16, HDMI_HDMI },
126 },
127 {
128 { 720, 576, 27000, 64, 12, 68, 5, 5, 39,
129 OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
130 false, },
131 { 17, HDMI_HDMI },
132 },
133 {
134 { 1280, 720, 74250, 40, 440, 220, 5, 5, 20,
135 OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
136 false, },
137 { 19, HDMI_HDMI },
138 },
139 {
140 { 1920, 540, 74250, 44, 528, 148, 5, 2, 15,
141 OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
142 true, },
143 { 20, HDMI_HDMI },
144 },
145 {
146 { 1440, 288, 27000, 126, 24, 138, 3, 2, 19,
147 OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
148 true, },
149 { 21, HDMI_HDMI },
150 },
151 {
152 { 1440, 576, 54000, 128, 24, 136, 5, 5, 39,
153 OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
154 false, },
155 { 29, HDMI_HDMI },
156 },
157 {
158 { 1920, 1080, 148500, 44, 528, 148, 5, 4, 36,
159 OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
160 false, },
161 { 31, HDMI_HDMI },
162 },
163 {
164 { 1920, 1080, 74250, 44, 638, 148, 5, 4, 36,
165 OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
166 false, },
167 { 32, HDMI_HDMI },
168 },
169 {
170 { 2880, 480, 108108, 248, 64, 240, 6, 9, 30,
171 OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
172 false, },
173 { 35, HDMI_HDMI },
174 },
175 {
176 { 2880, 576, 108000, 256, 48, 272, 5, 5, 39,
177 OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
178 false, },
179 { 37, HDMI_HDMI },
180 },
Mythri P K46095b22012-01-06 17:52:09 +0530181};
Archit Tanejacc937e52012-06-24 13:08:10 +0530182
Mythri P K46095b22012-01-06 17:52:09 +0530183static const struct hdmi_config vesa_timings[] = {
Mythri P Ka05ce782012-01-06 17:52:08 +0530184/* VESA From Here */
Archit Tanejacc937e52012-06-24 13:08:10 +0530185 {
186 { 640, 480, 25175, 96, 16, 48, 2, 11, 31,
187 OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
188 false, },
189 { 4, HDMI_DVI },
190 },
191 {
192 { 800, 600, 40000, 128, 40, 88, 4, 1, 23,
193 OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
194 false, },
195 { 9, HDMI_DVI },
196 },
197 {
198 { 848, 480, 33750, 112, 16, 112, 8, 6, 23,
199 OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
200 false, },
201 { 0xE, HDMI_DVI },
202 },
203 {
204 { 1280, 768, 79500, 128, 64, 192, 7, 3, 20,
205 OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_LOW,
206 false, },
207 { 0x17, HDMI_DVI },
208 },
209 {
210 { 1280, 800, 83500, 128, 72, 200, 6, 3, 22,
211 OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_LOW,
212 false, },
213 { 0x1C, HDMI_DVI },
214 },
215 {
216 { 1360, 768, 85500, 112, 64, 256, 6, 3, 18,
217 OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
218 false, },
219 { 0x27, HDMI_DVI },
220 },
221 {
222 { 1280, 960, 108000, 112, 96, 312, 3, 1, 36,
223 OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
224 false, },
225 { 0x20, HDMI_DVI },
226 },
227 {
228 { 1280, 1024, 108000, 112, 48, 248, 3, 1, 38,
229 OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
230 false, },
231 { 0x23, HDMI_DVI },
232 },
233 {
234 { 1024, 768, 65000, 136, 24, 160, 6, 3, 29,
235 OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
236 false, },
237 { 0x10, HDMI_DVI },
238 },
239 {
240 { 1400, 1050, 121750, 144, 88, 232, 4, 3, 32,
241 OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_LOW,
242 false, },
243 { 0x2A, HDMI_DVI },
244 },
245 {
246 { 1440, 900, 106500, 152, 80, 232, 6, 3, 25,
247 OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_LOW,
248 false, },
249 { 0x2F, HDMI_DVI },
250 },
251 {
252 { 1680, 1050, 146250, 176 , 104, 280, 6, 3, 30,
253 OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_LOW,
254 false, },
255 { 0x3A, HDMI_DVI },
256 },
257 {
258 { 1366, 768, 85500, 143, 70, 213, 3, 3, 24,
259 OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
260 false, },
261 { 0x51, HDMI_DVI },
262 },
263 {
264 { 1920, 1080, 148500, 44, 148, 80, 5, 4, 36,
265 OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
266 false, },
267 { 0x52, HDMI_DVI },
268 },
269 {
270 { 1280, 768, 68250, 32, 48, 80, 7, 3, 12,
271 OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_HIGH,
272 false, },
273 { 0x16, HDMI_DVI },
274 },
275 {
276 { 1400, 1050, 101000, 32, 48, 80, 4, 3, 23,
277 OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_HIGH,
278 false, },
279 { 0x29, HDMI_DVI },
280 },
281 {
282 { 1680, 1050, 119000, 32, 48, 80, 6, 3, 21,
283 OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_HIGH,
284 false, },
285 { 0x39, HDMI_DVI },
286 },
287 {
288 { 1280, 800, 79500, 32, 48, 80, 6, 3, 14,
289 OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_HIGH,
290 false, },
291 { 0x1B, HDMI_DVI },
292 },
293 {
294 { 1280, 720, 74250, 40, 110, 220, 5, 5, 20,
295 OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
296 false, },
297 { 0x55, HDMI_DVI },
298 },
Tomi Valkeinen7a7ce2c2012-10-24 11:55:39 +0300299 {
300 { 1920, 1200, 154000, 32, 48, 80, 6, 3, 26,
301 OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_HIGH,
302 false, },
303 { 0x44, HDMI_DVI },
304 },
Mythri P Kc3198a52011-03-12 12:04:27 +0530305};
306
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300307static int hdmi_runtime_get(void)
308{
309 int r;
310
311 DSSDBG("hdmi_runtime_get\n");
312
313 r = pm_runtime_get_sync(&hdmi.pdev->dev);
314 WARN_ON(r < 0);
Archit Tanejaa247ce782012-02-10 11:45:52 +0530315 if (r < 0)
Tomi Valkeinen852f0832012-02-17 17:58:04 +0200316 return r;
Archit Tanejaa247ce782012-02-10 11:45:52 +0530317
318 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300319}
320
321static void hdmi_runtime_put(void)
322{
323 int r;
324
325 DSSDBG("hdmi_runtime_put\n");
326
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +0200327 r = pm_runtime_put_sync(&hdmi.pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +0300328 WARN_ON(r < 0 && r != -ENOSYS);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300329}
330
Tomi Valkeinen9d8232a2012-03-01 16:58:39 +0200331static int __init hdmi_init_display(struct omap_dss_device *dssdev)
Mythri P Kc3198a52011-03-12 12:04:27 +0530332{
Tomi Valkeinencca35012012-04-26 14:48:32 +0300333 int r;
334
335 struct gpio gpios[] = {
336 { hdmi.ct_cp_hpd_gpio, GPIOF_OUT_INIT_LOW, "hdmi_ct_cp_hpd" },
337 { hdmi.ls_oe_gpio, GPIOF_OUT_INIT_LOW, "hdmi_ls_oe" },
338 { hdmi.hpd_gpio, GPIOF_DIR_IN, "hdmi_hpd" },
339 };
340
Mythri P Kc3198a52011-03-12 12:04:27 +0530341 DSSDBG("init_display\n");
342
Tomi Valkeinenb2c7d542012-10-18 13:46:29 +0300343 dss_init_hdmi_ip_ops(&hdmi.ip_data, omapdss_get_version());
Tomi Valkeinencca35012012-04-26 14:48:32 +0300344
Tomi Valkeinen17486942012-08-15 15:55:04 +0300345 if (hdmi.vdda_hdmi_dac_reg == NULL) {
346 struct regulator *reg;
347
348 reg = devm_regulator_get(&hdmi.pdev->dev, "vdda_hdmi_dac");
349
350 if (IS_ERR(reg)) {
351 DSSERR("can't get VDDA_HDMI_DAC regulator\n");
352 return PTR_ERR(reg);
353 }
354
355 hdmi.vdda_hdmi_dac_reg = reg;
356 }
357
Tomi Valkeinencca35012012-04-26 14:48:32 +0300358 r = gpio_request_array(gpios, ARRAY_SIZE(gpios));
359 if (r)
360 return r;
361
Mythri P Kc3198a52011-03-12 12:04:27 +0530362 return 0;
363}
364
Tomi Valkeinencca35012012-04-26 14:48:32 +0300365static void __exit hdmi_uninit_display(struct omap_dss_device *dssdev)
366{
367 DSSDBG("uninit_display\n");
368
369 gpio_free(hdmi.ct_cp_hpd_gpio);
370 gpio_free(hdmi.ls_oe_gpio);
371 gpio_free(hdmi.hpd_gpio);
372}
373
Mythri P K46095b22012-01-06 17:52:09 +0530374static const struct hdmi_config *hdmi_find_timing(
375 const struct hdmi_config *timings_arr,
376 int len)
Mythri P Kc3198a52011-03-12 12:04:27 +0530377{
Mythri P K46095b22012-01-06 17:52:09 +0530378 int i;
Mythri P Kc3198a52011-03-12 12:04:27 +0530379
Mythri P K46095b22012-01-06 17:52:09 +0530380 for (i = 0; i < len; i++) {
Mythri P K9e4ed602012-01-06 17:52:10 +0530381 if (timings_arr[i].cm.code == hdmi.ip_data.cfg.cm.code)
Mythri P K46095b22012-01-06 17:52:09 +0530382 return &timings_arr[i];
Mythri P Kc3198a52011-03-12 12:04:27 +0530383 }
Mythri P K46095b22012-01-06 17:52:09 +0530384 return NULL;
385}
386
387static const struct hdmi_config *hdmi_get_timings(void)
388{
389 const struct hdmi_config *arr;
390 int len;
391
Mythri P K9e4ed602012-01-06 17:52:10 +0530392 if (hdmi.ip_data.cfg.cm.mode == HDMI_DVI) {
Mythri P K46095b22012-01-06 17:52:09 +0530393 arr = vesa_timings;
394 len = ARRAY_SIZE(vesa_timings);
395 } else {
396 arr = cea_timings;
397 len = ARRAY_SIZE(cea_timings);
398 }
399
400 return hdmi_find_timing(arr, len);
401}
402
403static bool hdmi_timings_compare(struct omap_video_timings *timing1,
Archit Tanejacc937e52012-06-24 13:08:10 +0530404 const struct omap_video_timings *timing2)
Mythri P K46095b22012-01-06 17:52:09 +0530405{
406 int timing1_vsync, timing1_hsync, timing2_vsync, timing2_hsync;
407
Tomi Valkeinenf236b892012-10-24 11:55:54 +0300408 if ((DIV_ROUND_CLOSEST(timing2->pixel_clock, 1000) ==
409 DIV_ROUND_CLOSEST(timing1->pixel_clock, 1000)) &&
Mythri P K46095b22012-01-06 17:52:09 +0530410 (timing2->x_res == timing1->x_res) &&
411 (timing2->y_res == timing1->y_res)) {
412
413 timing2_hsync = timing2->hfp + timing2->hsw + timing2->hbp;
414 timing1_hsync = timing1->hfp + timing1->hsw + timing1->hbp;
415 timing2_vsync = timing2->vfp + timing2->vsw + timing2->vbp;
416 timing1_vsync = timing2->vfp + timing2->vsw + timing2->vbp;
417
418 DSSDBG("timing1_hsync = %d timing1_vsync = %d"\
419 "timing2_hsync = %d timing2_vsync = %d\n",
420 timing1_hsync, timing1_vsync,
421 timing2_hsync, timing2_vsync);
422
423 if ((timing1_hsync == timing2_hsync) &&
424 (timing1_vsync == timing2_vsync)) {
425 return true;
426 }
427 }
428 return false;
Mythri P Kc3198a52011-03-12 12:04:27 +0530429}
430
431static struct hdmi_cm hdmi_get_code(struct omap_video_timings *timing)
432{
Mythri P K46095b22012-01-06 17:52:09 +0530433 int i;
Mythri P Kc3198a52011-03-12 12:04:27 +0530434 struct hdmi_cm cm = {-1};
435 DSSDBG("hdmi_get_code\n");
436
Mythri P K46095b22012-01-06 17:52:09 +0530437 for (i = 0; i < ARRAY_SIZE(cea_timings); i++) {
438 if (hdmi_timings_compare(timing, &cea_timings[i].timings)) {
439 cm = cea_timings[i].cm;
440 goto end;
441 }
442 }
443 for (i = 0; i < ARRAY_SIZE(vesa_timings); i++) {
444 if (hdmi_timings_compare(timing, &vesa_timings[i].timings)) {
445 cm = vesa_timings[i].cm;
446 goto end;
Mythri P Kc3198a52011-03-12 12:04:27 +0530447 }
448 }
449
Mythri P K46095b22012-01-06 17:52:09 +0530450end: return cm;
Mythri P Kc3198a52011-03-12 12:04:27 +0530451
Mythri P Kc3198a52011-03-12 12:04:27 +0530452}
453
Archit Tanejac3dc6a72011-09-13 18:28:41 +0530454unsigned long hdmi_get_pixel_clock(void)
455{
456 /* HDMI Pixel Clock in Mhz */
Mythri P Ka05ce782012-01-06 17:52:08 +0530457 return hdmi.ip_data.cfg.timings.pixel_clock * 1000;
Archit Tanejac3dc6a72011-09-13 18:28:41 +0530458}
459
Archit Taneja6cb07b22011-04-12 13:52:25 +0530460static void hdmi_compute_pll(struct omap_dss_device *dssdev, int phy,
461 struct hdmi_pll_info *pi)
Mythri P Kc3198a52011-03-12 12:04:27 +0530462{
Archit Taneja6cb07b22011-04-12 13:52:25 +0530463 unsigned long clkin, refclk;
Mythri P Kc3198a52011-03-12 12:04:27 +0530464 u32 mf;
465
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300466 clkin = clk_get_rate(hdmi.sys_clk) / 10000;
Mythri P Kc3198a52011-03-12 12:04:27 +0530467 /*
468 * Input clock is predivided by N + 1
469 * out put of which is reference clk
470 */
Tomi Valkeinen8d88767a2011-08-22 13:02:52 +0300471 if (dssdev->clocks.hdmi.regn == 0)
472 pi->regn = HDMI_DEFAULT_REGN;
473 else
474 pi->regn = dssdev->clocks.hdmi.regn;
475
Tomi Valkeinenb44e4582011-08-22 13:16:24 +0300476 refclk = clkin / pi->regn;
Mythri P Kc3198a52011-03-12 12:04:27 +0530477
Tomi Valkeinen8d88767a2011-08-22 13:02:52 +0300478 if (dssdev->clocks.hdmi.regm2 == 0)
479 pi->regm2 = HDMI_DEFAULT_REGM2;
480 else
481 pi->regm2 = dssdev->clocks.hdmi.regm2;
Mythri P Kc3198a52011-03-12 12:04:27 +0530482
483 /*
Mythri P Kdd2116a2012-02-21 12:10:58 +0530484 * multiplier is pixel_clk/ref_clk
485 * Multiplying by 100 to avoid fractional part removal
486 */
487 pi->regm = phy * pi->regm2 / refclk;
488
489 /*
Mythri P Kc3198a52011-03-12 12:04:27 +0530490 * fractional multiplier is remainder of the difference between
491 * multiplier and actual phy(required pixel clock thus should be
492 * multiplied by 2^18(262144) divided by the reference clock
493 */
Mythri P Kdd2116a2012-02-21 12:10:58 +0530494 mf = (phy - pi->regm / pi->regm2 * refclk) * 262144;
495 pi->regmf = pi->regm2 * mf / refclk;
Mythri P Kc3198a52011-03-12 12:04:27 +0530496
497 /*
498 * Dcofreq should be set to 1 if required pixel clock
499 * is greater than 1000MHz
500 */
501 pi->dcofreq = phy > 1000 * 100;
Tomi Valkeinenb44e4582011-08-22 13:16:24 +0300502 pi->regsd = ((pi->regm * clkin / 10) / (pi->regn * 250) + 5) / 10;
Mythri P Kc3198a52011-03-12 12:04:27 +0530503
Mythri P K7b27da52011-09-08 19:06:19 +0530504 /* Set the reference clock to sysclk reference */
505 pi->refsel = HDMI_REFSEL_SYSCLK;
506
Mythri P Kc3198a52011-03-12 12:04:27 +0530507 DSSDBG("M = %d Mf = %d\n", pi->regm, pi->regmf);
508 DSSDBG("range = %d sd = %d\n", pi->dcofreq, pi->regsd);
509}
510
Tomi Valkeinenbb426fc92012-10-19 17:42:10 +0300511static int hdmi_power_on_core(struct omap_dss_device *dssdev)
Mythri P Kc3198a52011-03-12 12:04:27 +0530512{
Mythri P K46095b22012-01-06 17:52:09 +0530513 int r;
Mythri P Kc3198a52011-03-12 12:04:27 +0530514
Tomi Valkeinencca35012012-04-26 14:48:32 +0300515 gpio_set_value(hdmi.ct_cp_hpd_gpio, 1);
516 gpio_set_value(hdmi.ls_oe_gpio, 1);
517
Tomi Valkeinena84b20654b2012-04-26 14:58:41 +0300518 /* wait 300us after CT_CP_HPD for the 5V power output to reach 90% */
519 udelay(300);
520
Tomi Valkeinen17486942012-08-15 15:55:04 +0300521 r = regulator_enable(hdmi.vdda_hdmi_dac_reg);
522 if (r)
523 goto err_vdac_enable;
524
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300525 r = hdmi_runtime_get();
526 if (r)
Tomi Valkeinencca35012012-04-26 14:48:32 +0300527 goto err_runtime_get;
Mythri P Kc3198a52011-03-12 12:04:27 +0530528
Tomi Valkeinenbb426fc92012-10-19 17:42:10 +0300529 /* Make selection of HDMI in DSS */
530 dss_select_hdmi_venc_clk_source(DSS_HDMI_M_PCLK);
531
Tomi Valkeinenbb426fc92012-10-19 17:42:10 +0300532 return 0;
533
534err_runtime_get:
535 regulator_disable(hdmi.vdda_hdmi_dac_reg);
536err_vdac_enable:
537 gpio_set_value(hdmi.ct_cp_hpd_gpio, 0);
538 gpio_set_value(hdmi.ls_oe_gpio, 0);
539 return r;
540}
541
542static void hdmi_power_off_core(struct omap_dss_device *dssdev)
543{
544 hdmi_runtime_put();
545 regulator_disable(hdmi.vdda_hdmi_dac_reg);
546 gpio_set_value(hdmi.ct_cp_hpd_gpio, 0);
547 gpio_set_value(hdmi.ls_oe_gpio, 0);
548}
549
550static int hdmi_power_on_full(struct omap_dss_device *dssdev)
551{
552 int r;
553 struct omap_video_timings *p;
554 struct omap_overlay_manager *mgr = dssdev->output->manager;
555 unsigned long phy;
556
557 r = hdmi_power_on_core(dssdev);
558 if (r)
559 return r;
560
Archit Tanejacea87b92012-09-07 17:56:20 +0530561 dss_mgr_disable(mgr);
Mythri P Kc3198a52011-03-12 12:04:27 +0530562
Archit Taneja78493982012-08-08 16:50:42 +0530563 p = &hdmi.ip_data.cfg.timings;
Mythri P Kc3198a52011-03-12 12:04:27 +0530564
Archit Taneja78493982012-08-08 16:50:42 +0530565 DSSDBG("hdmi_power_on x_res= %d y_res = %d\n", p->x_res, p->y_res);
Mythri P Kc3198a52011-03-12 12:04:27 +0530566
Mythri P Kc3198a52011-03-12 12:04:27 +0530567 phy = p->pixel_clock;
568
Mythri P K7b27da52011-09-08 19:06:19 +0530569 hdmi_compute_pll(dssdev, phy, &hdmi.ip_data.pll_data);
Mythri P Kc3198a52011-03-12 12:04:27 +0530570
Ricardo Neric0456be2012-04-27 13:48:45 -0500571 hdmi.ip_data.ops->video_disable(&hdmi.ip_data);
Mythri P Kc3198a52011-03-12 12:04:27 +0530572
Mythri P K95a8aeb2011-09-08 19:06:18 +0530573 /* config the PLL and PHY hdmi_set_pll_pwrfirst */
Mythri P K60634a22011-09-08 19:06:26 +0530574 r = hdmi.ip_data.ops->pll_enable(&hdmi.ip_data);
Mythri P Kc3198a52011-03-12 12:04:27 +0530575 if (r) {
576 DSSDBG("Failed to lock PLL\n");
Tomi Valkeinencca35012012-04-26 14:48:32 +0300577 goto err_pll_enable;
Mythri P Kc3198a52011-03-12 12:04:27 +0530578 }
579
Mythri P K60634a22011-09-08 19:06:26 +0530580 r = hdmi.ip_data.ops->phy_enable(&hdmi.ip_data);
Mythri P Kc3198a52011-03-12 12:04:27 +0530581 if (r) {
582 DSSDBG("Failed to start PHY\n");
Ricardo Nerid3b4aa52012-07-30 19:12:02 -0500583 goto err_phy_enable;
Mythri P Kc3198a52011-03-12 12:04:27 +0530584 }
585
Mythri P K60634a22011-09-08 19:06:26 +0530586 hdmi.ip_data.ops->video_configure(&hdmi.ip_data);
Mythri P Kc3198a52011-03-12 12:04:27 +0530587
Mythri P Kc3198a52011-03-12 12:04:27 +0530588 /* bypass TV gamma table */
589 dispc_enable_gamma_table(0);
590
591 /* tv size */
Archit Tanejacea87b92012-09-07 17:56:20 +0530592 dss_mgr_set_timings(mgr, p);
Mythri P Kc3198a52011-03-12 12:04:27 +0530593
Ricardo Neric0456be2012-04-27 13:48:45 -0500594 r = hdmi.ip_data.ops->video_enable(&hdmi.ip_data);
595 if (r)
596 goto err_vid_enable;
Mythri P Kc3198a52011-03-12 12:04:27 +0530597
Archit Tanejacea87b92012-09-07 17:56:20 +0530598 r = dss_mgr_enable(mgr);
Tomi Valkeinen33ca2372011-11-21 13:42:58 +0200599 if (r)
600 goto err_mgr_enable;
Tomi Valkeinen3870c902011-08-31 14:47:11 +0300601
Mythri P Kc3198a52011-03-12 12:04:27 +0530602 return 0;
Tomi Valkeinen33ca2372011-11-21 13:42:58 +0200603
604err_mgr_enable:
Ricardo Neric0456be2012-04-27 13:48:45 -0500605 hdmi.ip_data.ops->video_disable(&hdmi.ip_data);
606err_vid_enable:
Tomi Valkeinen33ca2372011-11-21 13:42:58 +0200607 hdmi.ip_data.ops->phy_disable(&hdmi.ip_data);
Ricardo Nerid3b4aa52012-07-30 19:12:02 -0500608err_phy_enable:
Tomi Valkeinen33ca2372011-11-21 13:42:58 +0200609 hdmi.ip_data.ops->pll_disable(&hdmi.ip_data);
Tomi Valkeinencca35012012-04-26 14:48:32 +0300610err_pll_enable:
Tomi Valkeinenbb426fc92012-10-19 17:42:10 +0300611 hdmi_power_off_core(dssdev);
Mythri P Kc3198a52011-03-12 12:04:27 +0530612 return -EIO;
613}
614
Tomi Valkeinenbb426fc92012-10-19 17:42:10 +0300615static void hdmi_power_off_full(struct omap_dss_device *dssdev)
Mythri P Kc3198a52011-03-12 12:04:27 +0530616{
Archit Tanejacea87b92012-09-07 17:56:20 +0530617 struct omap_overlay_manager *mgr = dssdev->output->manager;
618
619 dss_mgr_disable(mgr);
Mythri P Kc3198a52011-03-12 12:04:27 +0530620
Ricardo Neric0456be2012-04-27 13:48:45 -0500621 hdmi.ip_data.ops->video_disable(&hdmi.ip_data);
Mythri P K60634a22011-09-08 19:06:26 +0530622 hdmi.ip_data.ops->phy_disable(&hdmi.ip_data);
623 hdmi.ip_data.ops->pll_disable(&hdmi.ip_data);
Tomi Valkeinencca35012012-04-26 14:48:32 +0300624
Tomi Valkeinenbb426fc92012-10-19 17:42:10 +0300625 hdmi_power_off_core(dssdev);
Mythri P Kc3198a52011-03-12 12:04:27 +0530626}
627
628int omapdss_hdmi_display_check_timing(struct omap_dss_device *dssdev,
629 struct omap_video_timings *timings)
630{
631 struct hdmi_cm cm;
632
633 cm = hdmi_get_code(timings);
634 if (cm.code == -1) {
Mythri P Kc3198a52011-03-12 12:04:27 +0530635 return -EINVAL;
636 }
637
638 return 0;
639
640}
641
Archit Taneja78493982012-08-08 16:50:42 +0530642void omapdss_hdmi_display_set_timing(struct omap_dss_device *dssdev,
643 struct omap_video_timings *timings)
Mythri P Kc3198a52011-03-12 12:04:27 +0530644{
645 struct hdmi_cm cm;
Archit Taneja78493982012-08-08 16:50:42 +0530646 const struct hdmi_config *t;
Mythri P Kc3198a52011-03-12 12:04:27 +0530647
Archit Tanejaed1aa902012-08-15 00:40:31 +0530648 mutex_lock(&hdmi.lock);
649
Archit Taneja78493982012-08-08 16:50:42 +0530650 cm = hdmi_get_code(timings);
651 hdmi.ip_data.cfg.cm = cm;
652
653 t = hdmi_get_timings();
654 if (t != NULL)
655 hdmi.ip_data.cfg = *t;
Tomi Valkeinenfa70dc52011-08-22 14:57:33 +0300656
Archit Tanejaed1aa902012-08-15 00:40:31 +0530657 mutex_unlock(&hdmi.lock);
Mythri P Kc3198a52011-03-12 12:04:27 +0530658}
659
Tomi Valkeinene40402c2012-03-02 18:01:07 +0200660static void hdmi_dump_regs(struct seq_file *s)
Mythri P K162874d2011-09-22 13:37:45 +0530661{
662 mutex_lock(&hdmi.lock);
663
Wei Yongjunf8fb7d72012-10-21 20:54:26 +0800664 if (hdmi_runtime_get()) {
665 mutex_unlock(&hdmi.lock);
Mythri P K162874d2011-09-22 13:37:45 +0530666 return;
Wei Yongjunf8fb7d72012-10-21 20:54:26 +0800667 }
Mythri P K162874d2011-09-22 13:37:45 +0530668
669 hdmi.ip_data.ops->dump_wrapper(&hdmi.ip_data, s);
670 hdmi.ip_data.ops->dump_pll(&hdmi.ip_data, s);
671 hdmi.ip_data.ops->dump_phy(&hdmi.ip_data, s);
672 hdmi.ip_data.ops->dump_core(&hdmi.ip_data, s);
673
674 hdmi_runtime_put();
675 mutex_unlock(&hdmi.lock);
676}
677
Tomi Valkeinen47024562011-08-25 17:12:56 +0300678int omapdss_hdmi_read_edid(u8 *buf, int len)
679{
680 int r;
681
682 mutex_lock(&hdmi.lock);
683
684 r = hdmi_runtime_get();
685 BUG_ON(r);
686
687 r = hdmi.ip_data.ops->read_edid(&hdmi.ip_data, buf, len);
688
689 hdmi_runtime_put();
690 mutex_unlock(&hdmi.lock);
691
692 return r;
693}
694
Tomi Valkeinen759593f2011-08-29 18:10:20 +0300695bool omapdss_hdmi_detect(void)
696{
697 int r;
698
699 mutex_lock(&hdmi.lock);
700
701 r = hdmi_runtime_get();
702 BUG_ON(r);
703
704 r = hdmi.ip_data.ops->detect(&hdmi.ip_data);
705
706 hdmi_runtime_put();
707 mutex_unlock(&hdmi.lock);
708
709 return r == 1;
710}
711
Mythri P Kc3198a52011-03-12 12:04:27 +0530712int omapdss_hdmi_display_enable(struct omap_dss_device *dssdev)
713{
Archit Tanejacea87b92012-09-07 17:56:20 +0530714 struct omap_dss_output *out = dssdev->output;
Mythri P Kc3198a52011-03-12 12:04:27 +0530715 int r = 0;
716
717 DSSDBG("ENTER hdmi_display_enable\n");
718
719 mutex_lock(&hdmi.lock);
720
Archit Tanejacea87b92012-09-07 17:56:20 +0530721 if (out == NULL || out->manager == NULL) {
722 DSSERR("failed to enable display: no output/manager\n");
Tomi Valkeinen05e1d602011-06-23 16:38:21 +0300723 r = -ENODEV;
724 goto err0;
725 }
726
Tomi Valkeinencca35012012-04-26 14:48:32 +0300727 hdmi.ip_data.hpd_gpio = hdmi.hpd_gpio;
Tomi Valkeinenc49d0052012-01-17 11:09:57 +0200728
Mythri P Kc3198a52011-03-12 12:04:27 +0530729 r = omap_dss_start_device(dssdev);
730 if (r) {
731 DSSERR("failed to start device\n");
732 goto err0;
733 }
734
Tomi Valkeinenbb426fc92012-10-19 17:42:10 +0300735 r = hdmi_power_on_full(dssdev);
Mythri P Kc3198a52011-03-12 12:04:27 +0530736 if (r) {
737 DSSERR("failed to power on device\n");
Tomi Valkeinencca35012012-04-26 14:48:32 +0300738 goto err1;
Mythri P Kc3198a52011-03-12 12:04:27 +0530739 }
740
741 mutex_unlock(&hdmi.lock);
742 return 0;
743
Mythri P Kc3198a52011-03-12 12:04:27 +0530744err1:
745 omap_dss_stop_device(dssdev);
746err0:
747 mutex_unlock(&hdmi.lock);
748 return r;
749}
750
751void omapdss_hdmi_display_disable(struct omap_dss_device *dssdev)
752{
753 DSSDBG("Enter hdmi_display_disable\n");
754
755 mutex_lock(&hdmi.lock);
756
Tomi Valkeinenbb426fc92012-10-19 17:42:10 +0300757 hdmi_power_off_full(dssdev);
Mythri P Kc3198a52011-03-12 12:04:27 +0530758
Mythri P Kc3198a52011-03-12 12:04:27 +0530759 omap_dss_stop_device(dssdev);
760
761 mutex_unlock(&hdmi.lock);
762}
763
Tomi Valkeinen44898232012-10-19 17:42:27 +0300764int omapdss_hdmi_core_enable(struct omap_dss_device *dssdev)
765{
766 int r = 0;
767
768 DSSDBG("ENTER omapdss_hdmi_core_enable\n");
769
770 mutex_lock(&hdmi.lock);
771
772 hdmi.ip_data.hpd_gpio = hdmi.hpd_gpio;
773
774 r = hdmi_power_on_core(dssdev);
775 if (r) {
776 DSSERR("failed to power on device\n");
777 goto err0;
778 }
779
780 mutex_unlock(&hdmi.lock);
781 return 0;
782
783err0:
784 mutex_unlock(&hdmi.lock);
785 return r;
786}
787
788void omapdss_hdmi_core_disable(struct omap_dss_device *dssdev)
789{
790 DSSDBG("Enter omapdss_hdmi_core_disable\n");
791
792 mutex_lock(&hdmi.lock);
793
794 hdmi_power_off_core(dssdev);
795
796 mutex_unlock(&hdmi.lock);
797}
798
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300799static int hdmi_get_clocks(struct platform_device *pdev)
800{
801 struct clk *clk;
802
803 clk = clk_get(&pdev->dev, "sys_clk");
804 if (IS_ERR(clk)) {
805 DSSERR("can't get sys_clk\n");
806 return PTR_ERR(clk);
807 }
808
809 hdmi.sys_clk = clk;
810
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300811 return 0;
812}
813
814static void hdmi_put_clocks(void)
815{
816 if (hdmi.sys_clk)
817 clk_put(hdmi.sys_clk);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300818}
819
Ricardo Neri35547622012-03-20 21:02:01 -0600820#if defined(CONFIG_OMAP4_DSS_HDMI_AUDIO)
821int hdmi_compute_acr(u32 sample_freq, u32 *n, u32 *cts)
822{
823 u32 deep_color;
Ricardo Neri25a65352012-03-23 15:49:02 -0600824 bool deep_color_correct = false;
Ricardo Neri35547622012-03-20 21:02:01 -0600825 u32 pclk = hdmi.ip_data.cfg.timings.pixel_clock;
826
827 if (n == NULL || cts == NULL)
828 return -EINVAL;
829
830 /* TODO: When implemented, query deep color mode here. */
831 deep_color = 100;
832
Ricardo Neri25a65352012-03-23 15:49:02 -0600833 /*
834 * When using deep color, the default N value (as in the HDMI
835 * specification) yields to an non-integer CTS. Hence, we
836 * modify it while keeping the restrictions described in
837 * section 7.2.1 of the HDMI 1.4a specification.
838 */
Ricardo Neri35547622012-03-20 21:02:01 -0600839 switch (sample_freq) {
840 case 32000:
Ricardo Neri25a65352012-03-23 15:49:02 -0600841 case 48000:
842 case 96000:
843 case 192000:
844 if (deep_color == 125)
845 if (pclk == 27027 || pclk == 74250)
846 deep_color_correct = true;
847 if (deep_color == 150)
848 if (pclk == 27027)
849 deep_color_correct = true;
Ricardo Neri35547622012-03-20 21:02:01 -0600850 break;
851 case 44100:
Ricardo Neri25a65352012-03-23 15:49:02 -0600852 case 88200:
853 case 176400:
854 if (deep_color == 125)
855 if (pclk == 27027)
856 deep_color_correct = true;
Ricardo Neri35547622012-03-20 21:02:01 -0600857 break;
858 default:
Ricardo Neri35547622012-03-20 21:02:01 -0600859 return -EINVAL;
860 }
861
Ricardo Neri25a65352012-03-23 15:49:02 -0600862 if (deep_color_correct) {
863 switch (sample_freq) {
864 case 32000:
865 *n = 8192;
866 break;
867 case 44100:
868 *n = 12544;
869 break;
870 case 48000:
871 *n = 8192;
872 break;
873 case 88200:
874 *n = 25088;
875 break;
876 case 96000:
877 *n = 16384;
878 break;
879 case 176400:
880 *n = 50176;
881 break;
882 case 192000:
883 *n = 32768;
884 break;
885 default:
886 return -EINVAL;
887 }
888 } else {
889 switch (sample_freq) {
890 case 32000:
891 *n = 4096;
892 break;
893 case 44100:
894 *n = 6272;
895 break;
896 case 48000:
897 *n = 6144;
898 break;
899 case 88200:
900 *n = 12544;
901 break;
902 case 96000:
903 *n = 12288;
904 break;
905 case 176400:
906 *n = 25088;
907 break;
908 case 192000:
909 *n = 24576;
910 break;
911 default:
912 return -EINVAL;
913 }
914 }
Ricardo Neri35547622012-03-20 21:02:01 -0600915 /* Calculate CTS. See HDMI 1.3a or 1.4a specifications */
916 *cts = pclk * (*n / 128) * deep_color / (sample_freq / 10);
917
918 return 0;
919}
Ricardo Nerif3a974912012-05-09 21:09:50 -0500920
921int hdmi_audio_enable(void)
922{
923 DSSDBG("audio_enable\n");
924
925 return hdmi.ip_data.ops->audio_enable(&hdmi.ip_data);
926}
927
928void hdmi_audio_disable(void)
929{
930 DSSDBG("audio_disable\n");
931
932 hdmi.ip_data.ops->audio_disable(&hdmi.ip_data);
933}
934
935int hdmi_audio_start(void)
936{
937 DSSDBG("audio_start\n");
938
939 return hdmi.ip_data.ops->audio_start(&hdmi.ip_data);
940}
941
942void hdmi_audio_stop(void)
943{
944 DSSDBG("audio_stop\n");
945
946 hdmi.ip_data.ops->audio_stop(&hdmi.ip_data);
947}
948
949bool hdmi_mode_has_audio(void)
950{
951 if (hdmi.ip_data.cfg.cm.mode == HDMI_HDMI)
952 return true;
953 else
954 return false;
955}
956
957int hdmi_audio_config(struct omap_dss_audio *audio)
958{
959 return hdmi.ip_data.ops->audio_config(&hdmi.ip_data, audio);
960}
961
Ricardo Neri35547622012-03-20 21:02:01 -0600962#endif
963
Tomi Valkeinen15216532012-09-06 14:29:31 +0300964static struct omap_dss_device * __init hdmi_find_dssdev(struct platform_device *pdev)
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +0300965{
966 struct omap_dss_board_info *pdata = pdev->dev.platform_data;
Tomi Valkeinen2bbcce52012-10-29 12:40:46 +0200967 const char *def_disp_name = omapdss_get_default_display_name();
Tomi Valkeinen15216532012-09-06 14:29:31 +0300968 struct omap_dss_device *def_dssdev;
969 int i;
970
971 def_dssdev = NULL;
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +0300972
973 for (i = 0; i < pdata->num_devices; ++i) {
974 struct omap_dss_device *dssdev = pdata->devices[i];
975
976 if (dssdev->type != OMAP_DISPLAY_TYPE_HDMI)
977 continue;
978
Tomi Valkeinen15216532012-09-06 14:29:31 +0300979 if (def_dssdev == NULL)
980 def_dssdev = dssdev;
Tomi Valkeinencca35012012-04-26 14:48:32 +0300981
Tomi Valkeinen15216532012-09-06 14:29:31 +0300982 if (def_disp_name != NULL &&
983 strcmp(dssdev->name, def_disp_name) == 0) {
984 def_dssdev = dssdev;
985 break;
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +0300986 }
Tomi Valkeinen15216532012-09-06 14:29:31 +0300987 }
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +0300988
Tomi Valkeinen15216532012-09-06 14:29:31 +0300989 return def_dssdev;
990}
991
992static void __init hdmi_probe_pdata(struct platform_device *pdev)
993{
Tomi Valkeinen52744842012-09-10 13:58:29 +0300994 struct omap_dss_device *plat_dssdev;
Tomi Valkeinen15216532012-09-06 14:29:31 +0300995 struct omap_dss_device *dssdev;
996 struct omap_dss_hdmi_data *priv;
997 int r;
998
Tomi Valkeinen52744842012-09-10 13:58:29 +0300999 plat_dssdev = hdmi_find_dssdev(pdev);
Tomi Valkeinen15216532012-09-06 14:29:31 +03001000
Tomi Valkeinen52744842012-09-10 13:58:29 +03001001 if (!plat_dssdev)
1002 return;
1003
1004 dssdev = dss_alloc_and_init_device(&pdev->dev);
Tomi Valkeinen15216532012-09-06 14:29:31 +03001005 if (!dssdev)
1006 return;
1007
Tomi Valkeinen52744842012-09-10 13:58:29 +03001008 dss_copy_device_pdata(dssdev, plat_dssdev);
1009
Tomi Valkeinen15216532012-09-06 14:29:31 +03001010 priv = dssdev->data;
1011
1012 hdmi.ct_cp_hpd_gpio = priv->ct_cp_hpd_gpio;
1013 hdmi.ls_oe_gpio = priv->ls_oe_gpio;
1014 hdmi.hpd_gpio = priv->hpd_gpio;
1015
Tomi Valkeinenbcb226a2012-09-07 15:21:36 +03001016 dssdev->channel = OMAP_DSS_CHANNEL_DIGIT;
1017
Tomi Valkeinen15216532012-09-06 14:29:31 +03001018 r = hdmi_init_display(dssdev);
1019 if (r) {
1020 DSSERR("device %s init failed: %d\n", dssdev->name, r);
Tomi Valkeinen52744842012-09-10 13:58:29 +03001021 dss_put_device(dssdev);
Tomi Valkeinen15216532012-09-06 14:29:31 +03001022 return;
1023 }
1024
Tomi Valkeinen52744842012-09-10 13:58:29 +03001025 r = dss_add_device(dssdev);
Tomi Valkeinen15216532012-09-06 14:29:31 +03001026 if (r) {
1027 DSSERR("device %s register failed: %d\n", dssdev->name, r);
Ricardo Nerid18bc452012-11-06 00:19:15 -06001028 hdmi_uninit_display(dssdev);
Tomi Valkeinen52744842012-09-10 13:58:29 +03001029 dss_put_device(dssdev);
Tomi Valkeinen15216532012-09-06 14:29:31 +03001030 return;
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +03001031 }
1032}
1033
Archit Taneja81b87f52012-09-26 16:30:49 +05301034static void __init hdmi_init_output(struct platform_device *pdev)
1035{
1036 struct omap_dss_output *out = &hdmi.output;
1037
1038 out->pdev = pdev;
1039 out->id = OMAP_DSS_OUTPUT_HDMI;
1040 out->type = OMAP_DISPLAY_TYPE_HDMI;
1041
1042 dss_register_output(out);
1043}
1044
1045static void __exit hdmi_uninit_output(struct platform_device *pdev)
1046{
1047 struct omap_dss_output *out = &hdmi.output;
1048
1049 dss_unregister_output(out);
1050}
1051
Mythri P Kc3198a52011-03-12 12:04:27 +05301052/* HDMI HW IP initialisation */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02001053static int __init omapdss_hdmihw_probe(struct platform_device *pdev)
Mythri P Kc3198a52011-03-12 12:04:27 +05301054{
Ricardo Neriaf23cb32012-11-06 00:19:11 -06001055 struct resource *res;
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +03001056 int r;
Mythri P Kc3198a52011-03-12 12:04:27 +05301057
Mythri P Kc3198a52011-03-12 12:04:27 +05301058 hdmi.pdev = pdev;
1059
1060 mutex_init(&hdmi.lock);
Ricardo Neri66a06b02012-11-06 00:19:14 -06001061 mutex_init(&hdmi.ip_data.lock);
Mythri P Kc3198a52011-03-12 12:04:27 +05301062
Ricardo Neriaf23cb32012-11-06 00:19:11 -06001063 res = platform_get_resource(hdmi.pdev, IORESOURCE_MEM, 0);
1064 if (!res) {
Mythri P Kc3198a52011-03-12 12:04:27 +05301065 DSSERR("can't get IORESOURCE_MEM HDMI\n");
1066 return -EINVAL;
1067 }
1068
1069 /* Base address taken from platform */
Ricardo Neri47e443b2012-11-06 00:19:12 -06001070 hdmi.ip_data.base_wp = devm_request_and_ioremap(&pdev->dev, res);
Mythri P K95a8aeb2011-09-08 19:06:18 +05301071 if (!hdmi.ip_data.base_wp) {
Mythri P Kc3198a52011-03-12 12:04:27 +05301072 DSSERR("can't ioremap WP\n");
1073 return -ENOMEM;
1074 }
1075
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001076 r = hdmi_get_clocks(pdev);
1077 if (r) {
Ricardo Neri47e443b2012-11-06 00:19:12 -06001078 DSSERR("can't get clocks\n");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001079 return r;
1080 }
1081
1082 pm_runtime_enable(&pdev->dev);
1083
Mythri P K95a8aeb2011-09-08 19:06:18 +05301084 hdmi.ip_data.core_sys_offset = HDMI_CORE_SYS;
1085 hdmi.ip_data.core_av_offset = HDMI_CORE_AV;
1086 hdmi.ip_data.pll_offset = HDMI_PLLCTRL;
1087 hdmi.ip_data.phy_offset = HDMI_PHY;
Archit Taneja78493982012-08-08 16:50:42 +05301088
Ricardo Neri66a06b02012-11-06 00:19:14 -06001089 r = hdmi_panel_init();
1090 if (r) {
1091 DSSERR("can't init panel\n");
1092 goto err_panel_init;
1093 }
Mythri P Kc3198a52011-03-12 12:04:27 +05301094
Tomi Valkeinene40402c2012-03-02 18:01:07 +02001095 dss_debugfs_create_file("hdmi", hdmi_dump_regs);
1096
Archit Taneja81b87f52012-09-26 16:30:49 +05301097 hdmi_init_output(pdev);
1098
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +03001099 hdmi_probe_pdata(pdev);
Tomi Valkeinen35deca32012-03-01 15:45:53 +02001100
Mythri P Kc3198a52011-03-12 12:04:27 +05301101 return 0;
Ricardo Neri66a06b02012-11-06 00:19:14 -06001102
1103err_panel_init:
1104 hdmi_put_clocks();
1105 return r;
Mythri P Kc3198a52011-03-12 12:04:27 +05301106}
1107
Tomi Valkeinencca35012012-04-26 14:48:32 +03001108static int __exit hdmi_remove_child(struct device *dev, void *data)
1109{
1110 struct omap_dss_device *dssdev = to_dss_device(dev);
1111 hdmi_uninit_display(dssdev);
1112 return 0;
1113}
1114
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02001115static int __exit omapdss_hdmihw_remove(struct platform_device *pdev)
Mythri P Kc3198a52011-03-12 12:04:27 +05301116{
Tomi Valkeinencca35012012-04-26 14:48:32 +03001117 device_for_each_child(&pdev->dev, NULL, hdmi_remove_child);
1118
Tomi Valkeinen52744842012-09-10 13:58:29 +03001119 dss_unregister_child_devices(&pdev->dev);
Tomi Valkeinen35deca32012-03-01 15:45:53 +02001120
Mythri P Kc3198a52011-03-12 12:04:27 +05301121 hdmi_panel_exit();
1122
Archit Taneja81b87f52012-09-26 16:30:49 +05301123 hdmi_uninit_output(pdev);
1124
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001125 pm_runtime_disable(&pdev->dev);
1126
1127 hdmi_put_clocks();
1128
Mythri P Kc3198a52011-03-12 12:04:27 +05301129 return 0;
1130}
1131
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001132static int hdmi_runtime_suspend(struct device *dev)
1133{
Rajendra Nayakf11766d2012-06-27 14:21:26 +05301134 clk_disable_unprepare(hdmi.sys_clk);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001135
1136 dispc_runtime_put();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001137
1138 return 0;
1139}
1140
1141static int hdmi_runtime_resume(struct device *dev)
1142{
1143 int r;
1144
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001145 r = dispc_runtime_get();
1146 if (r < 0)
Tomi Valkeinen852f0832012-02-17 17:58:04 +02001147 return r;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001148
Rajendra Nayakf11766d2012-06-27 14:21:26 +05301149 clk_prepare_enable(hdmi.sys_clk);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001150
1151 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001152}
1153
1154static const struct dev_pm_ops hdmi_pm_ops = {
1155 .runtime_suspend = hdmi_runtime_suspend,
1156 .runtime_resume = hdmi_runtime_resume,
1157};
1158
Mythri P Kc3198a52011-03-12 12:04:27 +05301159static struct platform_driver omapdss_hdmihw_driver = {
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02001160 .remove = __exit_p(omapdss_hdmihw_remove),
Mythri P Kc3198a52011-03-12 12:04:27 +05301161 .driver = {
1162 .name = "omapdss_hdmi",
1163 .owner = THIS_MODULE,
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001164 .pm = &hdmi_pm_ops,
Mythri P Kc3198a52011-03-12 12:04:27 +05301165 },
1166};
1167
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02001168int __init hdmi_init_platform_driver(void)
Mythri P Kc3198a52011-03-12 12:04:27 +05301169{
Tomi Valkeinen61055d42012-03-07 12:53:38 +02001170 return platform_driver_probe(&omapdss_hdmihw_driver, omapdss_hdmihw_probe);
Mythri P Kc3198a52011-03-12 12:04:27 +05301171}
1172
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02001173void __exit hdmi_uninit_platform_driver(void)
Mythri P Kc3198a52011-03-12 12:04:27 +05301174{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02001175 platform_driver_unregister(&omapdss_hdmihw_driver);
Mythri P Kc3198a52011-03-12 12:04:27 +05301176}