Michael Ellerman | ce21b3c | 2007-07-20 21:39:28 +0200 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2007, Michael Ellerman, IBM Corporation. |
| 3 | * |
| 4 | * This program is free software; you can redistribute it and/or |
| 5 | * modify it under the terms of the GNU General Public License |
| 6 | * as published by the Free Software Foundation; either version |
| 7 | * 2 of the License, or (at your option) any later version. |
| 8 | */ |
| 9 | |
| 10 | |
| 11 | #include <linux/interrupt.h> |
| 12 | #include <linux/irq.h> |
| 13 | #include <linux/kernel.h> |
| 14 | #include <linux/pci.h> |
| 15 | #include <linux/msi.h> |
Michael Ellerman | e4347df | 2008-01-25 16:59:14 +1100 | [diff] [blame] | 16 | #include <linux/of_platform.h> |
Michael Ellerman | 72cac21 | 2008-05-23 14:21:30 +1000 | [diff] [blame] | 17 | #include <linux/debugfs.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 18 | #include <linux/slab.h> |
Michael Ellerman | ce21b3c | 2007-07-20 21:39:28 +0200 | [diff] [blame] | 19 | |
| 20 | #include <asm/dcr.h> |
| 21 | #include <asm/machdep.h> |
| 22 | #include <asm/prom.h> |
| 23 | |
| 24 | |
| 25 | /* |
| 26 | * MSIC registers, specified as offsets from dcr_base |
| 27 | */ |
| 28 | #define MSIC_CTRL_REG 0x0 |
| 29 | |
| 30 | /* Base Address registers specify FIFO location in BE memory */ |
| 31 | #define MSIC_BASE_ADDR_HI_REG 0x3 |
| 32 | #define MSIC_BASE_ADDR_LO_REG 0x4 |
| 33 | |
| 34 | /* Hold the read/write offsets into the FIFO */ |
| 35 | #define MSIC_READ_OFFSET_REG 0x5 |
| 36 | #define MSIC_WRITE_OFFSET_REG 0x6 |
| 37 | |
| 38 | |
| 39 | /* MSIC control register flags */ |
| 40 | #define MSIC_CTRL_ENABLE 0x0001 |
| 41 | #define MSIC_CTRL_FIFO_FULL_ENABLE 0x0002 |
| 42 | #define MSIC_CTRL_IRQ_ENABLE 0x0008 |
| 43 | #define MSIC_CTRL_FULL_STOP_ENABLE 0x0010 |
| 44 | |
| 45 | /* |
| 46 | * The MSIC can be configured to use a FIFO of 32KB, 64KB, 128KB or 256KB. |
| 47 | * Currently we're using a 64KB FIFO size. |
| 48 | */ |
| 49 | #define MSIC_FIFO_SIZE_SHIFT 16 |
| 50 | #define MSIC_FIFO_SIZE_BYTES (1 << MSIC_FIFO_SIZE_SHIFT) |
| 51 | |
| 52 | /* |
| 53 | * To configure the FIFO size as (1 << n) bytes, we write (n - 15) into bits |
| 54 | * 8-9 of the MSIC control reg. |
| 55 | */ |
| 56 | #define MSIC_CTRL_FIFO_SIZE (((MSIC_FIFO_SIZE_SHIFT - 15) << 8) & 0x300) |
| 57 | |
| 58 | /* |
| 59 | * We need to mask the read/write offsets to make sure they stay within |
| 60 | * the bounds of the FIFO. Also they should always be 16-byte aligned. |
| 61 | */ |
| 62 | #define MSIC_FIFO_SIZE_MASK ((MSIC_FIFO_SIZE_BYTES - 1) & ~0xFu) |
| 63 | |
| 64 | /* Each entry in the FIFO is 16 bytes, the first 4 bytes hold the irq # */ |
| 65 | #define MSIC_FIFO_ENTRY_SIZE 0x10 |
| 66 | |
| 67 | |
| 68 | struct axon_msic { |
Michael Ellerman | ce21b3c | 2007-07-20 21:39:28 +0200 | [diff] [blame] | 69 | struct irq_host *irq_host; |
Michael Ellerman | de4c928 | 2008-01-25 16:59:14 +1100 | [diff] [blame] | 70 | __le32 *fifo_virt; |
| 71 | dma_addr_t fifo_phys; |
Michael Ellerman | ce21b3c | 2007-07-20 21:39:28 +0200 | [diff] [blame] | 72 | dcr_host_t dcr_host; |
Michael Ellerman | ce21b3c | 2007-07-20 21:39:28 +0200 | [diff] [blame] | 73 | u32 read_offset; |
Michael Ellerman | 72cac21 | 2008-05-23 14:21:30 +1000 | [diff] [blame] | 74 | #ifdef DEBUG |
| 75 | u32 __iomem *trigger; |
| 76 | #endif |
Michael Ellerman | ce21b3c | 2007-07-20 21:39:28 +0200 | [diff] [blame] | 77 | }; |
| 78 | |
Michael Ellerman | 72cac21 | 2008-05-23 14:21:30 +1000 | [diff] [blame] | 79 | #ifdef DEBUG |
| 80 | void axon_msi_debug_setup(struct device_node *dn, struct axon_msic *msic); |
| 81 | #else |
| 82 | static inline void axon_msi_debug_setup(struct device_node *dn, |
| 83 | struct axon_msic *msic) { } |
| 84 | #endif |
| 85 | |
| 86 | |
Michael Ellerman | ce21b3c | 2007-07-20 21:39:28 +0200 | [diff] [blame] | 87 | static void msic_dcr_write(struct axon_msic *msic, unsigned int dcr_n, u32 val) |
| 88 | { |
Michael Ellerman | 33875f0 | 2009-06-17 18:13:53 +0000 | [diff] [blame] | 89 | pr_devel("axon_msi: dcr_write(0x%x, 0x%x)\n", val, dcr_n); |
Michael Ellerman | ce21b3c | 2007-07-20 21:39:28 +0200 | [diff] [blame] | 90 | |
Michael Ellerman | 83f34df | 2007-10-15 19:34:36 +1000 | [diff] [blame] | 91 | dcr_write(msic->dcr_host, dcr_n, val); |
Michael Ellerman | ce21b3c | 2007-07-20 21:39:28 +0200 | [diff] [blame] | 92 | } |
| 93 | |
Michael Ellerman | ce21b3c | 2007-07-20 21:39:28 +0200 | [diff] [blame] | 94 | static void axon_msi_cascade(unsigned int irq, struct irq_desc *desc) |
| 95 | { |
Lennert Buytenhek | d1ae63d | 2011-03-07 13:59:28 +0000 | [diff] [blame^] | 96 | struct irq_chip *chip = get_irq_desc_chip(desc); |
Michael Ellerman | ce21b3c | 2007-07-20 21:39:28 +0200 | [diff] [blame] | 97 | struct axon_msic *msic = get_irq_data(irq); |
| 98 | u32 write_offset, msi; |
| 99 | int idx; |
Arnd Bergmann | d015fe9 | 2008-11-28 09:51:22 +0000 | [diff] [blame] | 100 | int retry = 0; |
Michael Ellerman | ce21b3c | 2007-07-20 21:39:28 +0200 | [diff] [blame] | 101 | |
Michael Ellerman | 2843e7f | 2007-10-15 19:34:38 +1000 | [diff] [blame] | 102 | write_offset = dcr_read(msic->dcr_host, MSIC_WRITE_OFFSET_REG); |
Michael Ellerman | 33875f0 | 2009-06-17 18:13:53 +0000 | [diff] [blame] | 103 | pr_devel("axon_msi: original write_offset 0x%x\n", write_offset); |
Michael Ellerman | ce21b3c | 2007-07-20 21:39:28 +0200 | [diff] [blame] | 104 | |
| 105 | /* write_offset doesn't wrap properly, so we have to mask it */ |
| 106 | write_offset &= MSIC_FIFO_SIZE_MASK; |
| 107 | |
Arnd Bergmann | d015fe9 | 2008-11-28 09:51:22 +0000 | [diff] [blame] | 108 | while (msic->read_offset != write_offset && retry < 100) { |
Michael Ellerman | ce21b3c | 2007-07-20 21:39:28 +0200 | [diff] [blame] | 109 | idx = msic->read_offset / sizeof(__le32); |
Michael Ellerman | de4c928 | 2008-01-25 16:59:14 +1100 | [diff] [blame] | 110 | msi = le32_to_cpu(msic->fifo_virt[idx]); |
Michael Ellerman | ce21b3c | 2007-07-20 21:39:28 +0200 | [diff] [blame] | 111 | msi &= 0xFFFF; |
| 112 | |
Michael Ellerman | 33875f0 | 2009-06-17 18:13:53 +0000 | [diff] [blame] | 113 | pr_devel("axon_msi: woff %x roff %x msi %x\n", |
Michael Ellerman | ce21b3c | 2007-07-20 21:39:28 +0200 | [diff] [blame] | 114 | write_offset, msic->read_offset, msi); |
| 115 | |
Arnd Bergmann | d015fe9 | 2008-11-28 09:51:22 +0000 | [diff] [blame] | 116 | if (msi < NR_IRQS && irq_map[msi].host == msic->irq_host) { |
| 117 | generic_handle_irq(msi); |
| 118 | msic->fifo_virt[idx] = cpu_to_le32(0xffffffff); |
| 119 | } else { |
| 120 | /* |
| 121 | * Reading the MSIC_WRITE_OFFSET_REG does not |
| 122 | * reliably flush the outstanding DMA to the |
| 123 | * FIFO buffer. Here we were reading stale |
| 124 | * data, so we need to retry. |
| 125 | */ |
| 126 | udelay(1); |
| 127 | retry++; |
Michael Ellerman | 33875f0 | 2009-06-17 18:13:53 +0000 | [diff] [blame] | 128 | pr_devel("axon_msi: invalid irq 0x%x!\n", msi); |
Arnd Bergmann | d015fe9 | 2008-11-28 09:51:22 +0000 | [diff] [blame] | 129 | continue; |
| 130 | } |
| 131 | |
| 132 | if (retry) { |
Michael Ellerman | 33875f0 | 2009-06-17 18:13:53 +0000 | [diff] [blame] | 133 | pr_devel("axon_msi: late irq 0x%x, retry %d\n", |
Arnd Bergmann | d015fe9 | 2008-11-28 09:51:22 +0000 | [diff] [blame] | 134 | msi, retry); |
| 135 | retry = 0; |
| 136 | } |
| 137 | |
Michael Ellerman | ce21b3c | 2007-07-20 21:39:28 +0200 | [diff] [blame] | 138 | msic->read_offset += MSIC_FIFO_ENTRY_SIZE; |
| 139 | msic->read_offset &= MSIC_FIFO_SIZE_MASK; |
Arnd Bergmann | d015fe9 | 2008-11-28 09:51:22 +0000 | [diff] [blame] | 140 | } |
Michael Ellerman | ce21b3c | 2007-07-20 21:39:28 +0200 | [diff] [blame] | 141 | |
Arnd Bergmann | d015fe9 | 2008-11-28 09:51:22 +0000 | [diff] [blame] | 142 | if (retry) { |
| 143 | printk(KERN_WARNING "axon_msi: irq timed out\n"); |
| 144 | |
| 145 | msic->read_offset += MSIC_FIFO_ENTRY_SIZE; |
| 146 | msic->read_offset &= MSIC_FIFO_SIZE_MASK; |
Michael Ellerman | ce21b3c | 2007-07-20 21:39:28 +0200 | [diff] [blame] | 147 | } |
| 148 | |
Lennert Buytenhek | d1ae63d | 2011-03-07 13:59:28 +0000 | [diff] [blame^] | 149 | chip->irq_eoi(&desc->irq_data); |
Michael Ellerman | ce21b3c | 2007-07-20 21:39:28 +0200 | [diff] [blame] | 150 | } |
| 151 | |
| 152 | static struct axon_msic *find_msi_translator(struct pci_dev *dev) |
| 153 | { |
| 154 | struct irq_host *irq_host; |
| 155 | struct device_node *dn, *tmp; |
| 156 | const phandle *ph; |
| 157 | struct axon_msic *msic = NULL; |
| 158 | |
Michael Ellerman | db220b2 | 2007-09-17 16:03:45 +1000 | [diff] [blame] | 159 | dn = of_node_get(pci_device_to_OF_node(dev)); |
Michael Ellerman | ce21b3c | 2007-07-20 21:39:28 +0200 | [diff] [blame] | 160 | if (!dn) { |
| 161 | dev_dbg(&dev->dev, "axon_msi: no pci_dn found\n"); |
| 162 | return NULL; |
| 163 | } |
| 164 | |
Michael Ellerman | 988479e | 2008-04-24 12:08:54 +1000 | [diff] [blame] | 165 | for (; dn; dn = of_get_next_parent(dn)) { |
Michael Ellerman | ce21b3c | 2007-07-20 21:39:28 +0200 | [diff] [blame] | 166 | ph = of_get_property(dn, "msi-translator", NULL); |
| 167 | if (ph) |
| 168 | break; |
| 169 | } |
| 170 | |
| 171 | if (!ph) { |
| 172 | dev_dbg(&dev->dev, |
| 173 | "axon_msi: no msi-translator property found\n"); |
| 174 | goto out_error; |
| 175 | } |
| 176 | |
| 177 | tmp = dn; |
| 178 | dn = of_find_node_by_phandle(*ph); |
Stephen Rothwell | c6d0117 | 2008-02-05 13:13:15 +1100 | [diff] [blame] | 179 | of_node_put(tmp); |
Michael Ellerman | ce21b3c | 2007-07-20 21:39:28 +0200 | [diff] [blame] | 180 | if (!dn) { |
| 181 | dev_dbg(&dev->dev, |
| 182 | "axon_msi: msi-translator doesn't point to a node\n"); |
| 183 | goto out_error; |
| 184 | } |
| 185 | |
| 186 | irq_host = irq_find_host(dn); |
| 187 | if (!irq_host) { |
| 188 | dev_dbg(&dev->dev, "axon_msi: no irq_host found for node %s\n", |
| 189 | dn->full_name); |
| 190 | goto out_error; |
| 191 | } |
| 192 | |
| 193 | msic = irq_host->host_data; |
| 194 | |
| 195 | out_error: |
| 196 | of_node_put(dn); |
Michael Ellerman | ce21b3c | 2007-07-20 21:39:28 +0200 | [diff] [blame] | 197 | |
| 198 | return msic; |
| 199 | } |
| 200 | |
| 201 | static int axon_msi_check_device(struct pci_dev *dev, int nvec, int type) |
| 202 | { |
| 203 | if (!find_msi_translator(dev)) |
| 204 | return -ENODEV; |
| 205 | |
| 206 | return 0; |
| 207 | } |
| 208 | |
| 209 | static int setup_msi_msg_address(struct pci_dev *dev, struct msi_msg *msg) |
| 210 | { |
Michael Ellerman | 988479e | 2008-04-24 12:08:54 +1000 | [diff] [blame] | 211 | struct device_node *dn; |
Michael Ellerman | ce21b3c | 2007-07-20 21:39:28 +0200 | [diff] [blame] | 212 | struct msi_desc *entry; |
| 213 | int len; |
| 214 | const u32 *prop; |
| 215 | |
Michael Ellerman | db220b2 | 2007-09-17 16:03:45 +1000 | [diff] [blame] | 216 | dn = of_node_get(pci_device_to_OF_node(dev)); |
Michael Ellerman | ce21b3c | 2007-07-20 21:39:28 +0200 | [diff] [blame] | 217 | if (!dn) { |
| 218 | dev_dbg(&dev->dev, "axon_msi: no pci_dn found\n"); |
| 219 | return -ENODEV; |
| 220 | } |
| 221 | |
| 222 | entry = list_first_entry(&dev->msi_list, struct msi_desc, list); |
| 223 | |
Michael Ellerman | 988479e | 2008-04-24 12:08:54 +1000 | [diff] [blame] | 224 | for (; dn; dn = of_get_next_parent(dn)) { |
Michael Ellerman | ce21b3c | 2007-07-20 21:39:28 +0200 | [diff] [blame] | 225 | if (entry->msi_attrib.is_64) { |
| 226 | prop = of_get_property(dn, "msi-address-64", &len); |
| 227 | if (prop) |
| 228 | break; |
| 229 | } |
| 230 | |
| 231 | prop = of_get_property(dn, "msi-address-32", &len); |
| 232 | if (prop) |
| 233 | break; |
| 234 | } |
| 235 | |
| 236 | if (!prop) { |
| 237 | dev_dbg(&dev->dev, |
| 238 | "axon_msi: no msi-address-(32|64) properties found\n"); |
| 239 | return -ENOENT; |
| 240 | } |
| 241 | |
| 242 | switch (len) { |
| 243 | case 8: |
| 244 | msg->address_hi = prop[0]; |
| 245 | msg->address_lo = prop[1]; |
| 246 | break; |
| 247 | case 4: |
| 248 | msg->address_hi = 0; |
| 249 | msg->address_lo = prop[0]; |
| 250 | break; |
| 251 | default: |
| 252 | dev_dbg(&dev->dev, |
| 253 | "axon_msi: malformed msi-address-(32|64) property\n"); |
| 254 | of_node_put(dn); |
| 255 | return -EINVAL; |
| 256 | } |
| 257 | |
| 258 | of_node_put(dn); |
| 259 | |
| 260 | return 0; |
| 261 | } |
| 262 | |
| 263 | static int axon_msi_setup_msi_irqs(struct pci_dev *dev, int nvec, int type) |
| 264 | { |
| 265 | unsigned int virq, rc; |
| 266 | struct msi_desc *entry; |
| 267 | struct msi_msg msg; |
| 268 | struct axon_msic *msic; |
| 269 | |
| 270 | msic = find_msi_translator(dev); |
| 271 | if (!msic) |
| 272 | return -ENODEV; |
| 273 | |
| 274 | rc = setup_msi_msg_address(dev, &msg); |
| 275 | if (rc) |
| 276 | return rc; |
| 277 | |
| 278 | /* We rely on being able to stash a virq in a u16 */ |
| 279 | BUILD_BUG_ON(NR_IRQS > 65536); |
| 280 | |
| 281 | list_for_each_entry(entry, &dev->msi_list, list) { |
| 282 | virq = irq_create_direct_mapping(msic->irq_host); |
| 283 | if (virq == NO_IRQ) { |
| 284 | dev_warn(&dev->dev, |
| 285 | "axon_msi: virq allocation failed!\n"); |
| 286 | return -1; |
| 287 | } |
| 288 | dev_dbg(&dev->dev, "axon_msi: allocated virq 0x%x\n", virq); |
| 289 | |
| 290 | set_irq_msi(virq, entry); |
| 291 | msg.data = virq; |
| 292 | write_msi_msg(virq, &msg); |
| 293 | } |
| 294 | |
| 295 | return 0; |
| 296 | } |
| 297 | |
| 298 | static void axon_msi_teardown_msi_irqs(struct pci_dev *dev) |
| 299 | { |
| 300 | struct msi_desc *entry; |
| 301 | |
| 302 | dev_dbg(&dev->dev, "axon_msi: tearing down msi irqs\n"); |
| 303 | |
| 304 | list_for_each_entry(entry, &dev->msi_list, list) { |
| 305 | if (entry->irq == NO_IRQ) |
| 306 | continue; |
| 307 | |
| 308 | set_irq_msi(entry->irq, NULL); |
| 309 | irq_dispose_mapping(entry->irq); |
| 310 | } |
| 311 | } |
| 312 | |
| 313 | static struct irq_chip msic_irq_chip = { |
Thomas Gleixner | 1c9db52 | 2010-09-28 16:46:51 +0200 | [diff] [blame] | 314 | .irq_mask = mask_msi_irq, |
| 315 | .irq_unmask = unmask_msi_irq, |
| 316 | .irq_shutdown = mask_msi_irq, |
Thomas Gleixner | b27df67 | 2009-11-18 23:44:21 +0000 | [diff] [blame] | 317 | .name = "AXON-MSI", |
Michael Ellerman | ce21b3c | 2007-07-20 21:39:28 +0200 | [diff] [blame] | 318 | }; |
| 319 | |
| 320 | static int msic_host_map(struct irq_host *h, unsigned int virq, |
| 321 | irq_hw_number_t hw) |
| 322 | { |
| 323 | set_irq_chip_and_handler(virq, &msic_irq_chip, handle_simple_irq); |
| 324 | |
| 325 | return 0; |
| 326 | } |
| 327 | |
Michael Ellerman | ce21b3c | 2007-07-20 21:39:28 +0200 | [diff] [blame] | 328 | static struct irq_host_ops msic_host_ops = { |
Michael Ellerman | ce21b3c | 2007-07-20 21:39:28 +0200 | [diff] [blame] | 329 | .map = msic_host_map, |
| 330 | }; |
| 331 | |
Grant Likely | a454dc5 | 2010-07-22 15:52:34 -0600 | [diff] [blame] | 332 | static int axon_msi_shutdown(struct platform_device *device) |
Michael Ellerman | ce21b3c | 2007-07-20 21:39:28 +0200 | [diff] [blame] | 333 | { |
Michael Ellerman | 86c2765 | 2009-06-10 19:06:34 +0000 | [diff] [blame] | 334 | struct axon_msic *msic = dev_get_drvdata(&device->dev); |
Michael Ellerman | ce21b3c | 2007-07-20 21:39:28 +0200 | [diff] [blame] | 335 | u32 tmp; |
| 336 | |
Michael Ellerman | 33875f0 | 2009-06-17 18:13:53 +0000 | [diff] [blame] | 337 | pr_devel("axon_msi: disabling %s\n", |
Michael Ellerman | e4347df | 2008-01-25 16:59:14 +1100 | [diff] [blame] | 338 | msic->irq_host->of_node->full_name); |
| 339 | tmp = dcr_read(msic->dcr_host, MSIC_CTRL_REG); |
| 340 | tmp &= ~MSIC_CTRL_ENABLE & ~MSIC_CTRL_IRQ_ENABLE; |
| 341 | msic_dcr_write(msic, MSIC_CTRL_REG, tmp); |
Michael Ellerman | ce21b3c | 2007-07-20 21:39:28 +0200 | [diff] [blame] | 342 | |
| 343 | return 0; |
| 344 | } |
| 345 | |
Grant Likely | a454dc5 | 2010-07-22 15:52:34 -0600 | [diff] [blame] | 346 | static int axon_msi_probe(struct platform_device *device, |
Michael Ellerman | e4347df | 2008-01-25 16:59:14 +1100 | [diff] [blame] | 347 | const struct of_device_id *device_id) |
Michael Ellerman | ce21b3c | 2007-07-20 21:39:28 +0200 | [diff] [blame] | 348 | { |
Grant Likely | 61c7a08 | 2010-04-13 16:12:29 -0700 | [diff] [blame] | 349 | struct device_node *dn = device->dev.of_node; |
Michael Ellerman | ce21b3c | 2007-07-20 21:39:28 +0200 | [diff] [blame] | 350 | struct axon_msic *msic; |
| 351 | unsigned int virq; |
Michael Ellerman | 4acb8896 | 2007-09-17 16:05:02 +1000 | [diff] [blame] | 352 | int dcr_base, dcr_len; |
Michael Ellerman | ce21b3c | 2007-07-20 21:39:28 +0200 | [diff] [blame] | 353 | |
Michael Ellerman | 33875f0 | 2009-06-17 18:13:53 +0000 | [diff] [blame] | 354 | pr_devel("axon_msi: setting up dn %s\n", dn->full_name); |
Michael Ellerman | ce21b3c | 2007-07-20 21:39:28 +0200 | [diff] [blame] | 355 | |
| 356 | msic = kzalloc(sizeof(struct axon_msic), GFP_KERNEL); |
| 357 | if (!msic) { |
| 358 | printk(KERN_ERR "axon_msi: couldn't allocate msic for %s\n", |
| 359 | dn->full_name); |
| 360 | goto out; |
| 361 | } |
| 362 | |
Michael Ellerman | 4acb8896 | 2007-09-17 16:05:02 +1000 | [diff] [blame] | 363 | dcr_base = dcr_resource_start(dn, 0); |
Michael Ellerman | ce21b3c | 2007-07-20 21:39:28 +0200 | [diff] [blame] | 364 | dcr_len = dcr_resource_len(dn, 0); |
| 365 | |
Michael Ellerman | 4acb8896 | 2007-09-17 16:05:02 +1000 | [diff] [blame] | 366 | if (dcr_base == 0 || dcr_len == 0) { |
Michael Ellerman | ce21b3c | 2007-07-20 21:39:28 +0200 | [diff] [blame] | 367 | printk(KERN_ERR |
| 368 | "axon_msi: couldn't parse dcr properties on %s\n", |
| 369 | dn->full_name); |
Michael Ellerman | aee7a28 | 2009-10-12 14:29:40 +0000 | [diff] [blame] | 370 | goto out_free_msic; |
Michael Ellerman | ce21b3c | 2007-07-20 21:39:28 +0200 | [diff] [blame] | 371 | } |
| 372 | |
Michael Ellerman | 4acb8896 | 2007-09-17 16:05:02 +1000 | [diff] [blame] | 373 | msic->dcr_host = dcr_map(dn, dcr_base, dcr_len); |
Michael Ellerman | ce21b3c | 2007-07-20 21:39:28 +0200 | [diff] [blame] | 374 | if (!DCR_MAP_OK(msic->dcr_host)) { |
| 375 | printk(KERN_ERR "axon_msi: dcr_map failed for %s\n", |
| 376 | dn->full_name); |
| 377 | goto out_free_msic; |
| 378 | } |
| 379 | |
Michael Ellerman | de4c928 | 2008-01-25 16:59:14 +1100 | [diff] [blame] | 380 | msic->fifo_virt = dma_alloc_coherent(&device->dev, MSIC_FIFO_SIZE_BYTES, |
| 381 | &msic->fifo_phys, GFP_KERNEL); |
| 382 | if (!msic->fifo_virt) { |
Michael Ellerman | ce21b3c | 2007-07-20 21:39:28 +0200 | [diff] [blame] | 383 | printk(KERN_ERR "axon_msi: couldn't allocate fifo for %s\n", |
| 384 | dn->full_name); |
| 385 | goto out_free_msic; |
| 386 | } |
| 387 | |
Michael Ellerman | 997526d | 2008-05-26 12:12:30 +1000 | [diff] [blame] | 388 | virq = irq_of_parse_and_map(dn, 0); |
| 389 | if (virq == NO_IRQ) { |
| 390 | printk(KERN_ERR "axon_msi: irq parse and map failed for %s\n", |
| 391 | dn->full_name); |
| 392 | goto out_free_fifo; |
| 393 | } |
Arnd Bergmann | d015fe9 | 2008-11-28 09:51:22 +0000 | [diff] [blame] | 394 | memset(msic->fifo_virt, 0xff, MSIC_FIFO_SIZE_BYTES); |
Michael Ellerman | 997526d | 2008-05-26 12:12:30 +1000 | [diff] [blame] | 395 | |
Michael Ellerman | 19fc65b | 2008-05-26 12:12:32 +1000 | [diff] [blame] | 396 | msic->irq_host = irq_alloc_host(dn, IRQ_HOST_MAP_NOMAP, |
Michael Ellerman | 52964f8 | 2007-08-28 18:47:54 +1000 | [diff] [blame] | 397 | NR_IRQS, &msic_host_ops, 0); |
Michael Ellerman | ce21b3c | 2007-07-20 21:39:28 +0200 | [diff] [blame] | 398 | if (!msic->irq_host) { |
| 399 | printk(KERN_ERR "axon_msi: couldn't allocate irq_host for %s\n", |
| 400 | dn->full_name); |
| 401 | goto out_free_fifo; |
| 402 | } |
| 403 | |
| 404 | msic->irq_host->host_data = msic; |
| 405 | |
Michael Ellerman | ce21b3c | 2007-07-20 21:39:28 +0200 | [diff] [blame] | 406 | set_irq_data(virq, msic); |
| 407 | set_irq_chained_handler(virq, axon_msi_cascade); |
Michael Ellerman | 33875f0 | 2009-06-17 18:13:53 +0000 | [diff] [blame] | 408 | pr_devel("axon_msi: irq 0x%x setup for axon_msi\n", virq); |
Michael Ellerman | ce21b3c | 2007-07-20 21:39:28 +0200 | [diff] [blame] | 409 | |
| 410 | /* Enable the MSIC hardware */ |
Michael Ellerman | de4c928 | 2008-01-25 16:59:14 +1100 | [diff] [blame] | 411 | msic_dcr_write(msic, MSIC_BASE_ADDR_HI_REG, msic->fifo_phys >> 32); |
Michael Ellerman | ce21b3c | 2007-07-20 21:39:28 +0200 | [diff] [blame] | 412 | msic_dcr_write(msic, MSIC_BASE_ADDR_LO_REG, |
Michael Ellerman | de4c928 | 2008-01-25 16:59:14 +1100 | [diff] [blame] | 413 | msic->fifo_phys & 0xFFFFFFFF); |
Michael Ellerman | ce21b3c | 2007-07-20 21:39:28 +0200 | [diff] [blame] | 414 | msic_dcr_write(msic, MSIC_CTRL_REG, |
| 415 | MSIC_CTRL_IRQ_ENABLE | MSIC_CTRL_ENABLE | |
| 416 | MSIC_CTRL_FIFO_SIZE); |
| 417 | |
Arnd Bergmann | 23e0e8a | 2008-12-12 09:19:50 +0000 | [diff] [blame] | 418 | msic->read_offset = dcr_read(msic->dcr_host, MSIC_WRITE_OFFSET_REG) |
| 419 | & MSIC_FIFO_SIZE_MASK; |
| 420 | |
Michael Ellerman | 86c2765 | 2009-06-10 19:06:34 +0000 | [diff] [blame] | 421 | dev_set_drvdata(&device->dev, msic); |
Michael Ellerman | e4347df | 2008-01-25 16:59:14 +1100 | [diff] [blame] | 422 | |
| 423 | ppc_md.setup_msi_irqs = axon_msi_setup_msi_irqs; |
| 424 | ppc_md.teardown_msi_irqs = axon_msi_teardown_msi_irqs; |
| 425 | ppc_md.msi_check_device = axon_msi_check_device; |
Michael Ellerman | ce21b3c | 2007-07-20 21:39:28 +0200 | [diff] [blame] | 426 | |
Michael Ellerman | 72cac21 | 2008-05-23 14:21:30 +1000 | [diff] [blame] | 427 | axon_msi_debug_setup(dn, msic); |
| 428 | |
Michael Ellerman | ce21b3c | 2007-07-20 21:39:28 +0200 | [diff] [blame] | 429 | printk(KERN_DEBUG "axon_msi: setup MSIC on %s\n", dn->full_name); |
| 430 | |
| 431 | return 0; |
| 432 | |
Michael Ellerman | ce21b3c | 2007-07-20 21:39:28 +0200 | [diff] [blame] | 433 | out_free_fifo: |
Michael Ellerman | de4c928 | 2008-01-25 16:59:14 +1100 | [diff] [blame] | 434 | dma_free_coherent(&device->dev, MSIC_FIFO_SIZE_BYTES, msic->fifo_virt, |
| 435 | msic->fifo_phys); |
Michael Ellerman | ce21b3c | 2007-07-20 21:39:28 +0200 | [diff] [blame] | 436 | out_free_msic: |
| 437 | kfree(msic); |
| 438 | out: |
| 439 | |
| 440 | return -1; |
| 441 | } |
| 442 | |
Michael Ellerman | e4347df | 2008-01-25 16:59:14 +1100 | [diff] [blame] | 443 | static const struct of_device_id axon_msi_device_id[] = { |
| 444 | { |
| 445 | .compatible = "ibm,axon-msic" |
| 446 | }, |
| 447 | {} |
| 448 | }; |
| 449 | |
| 450 | static struct of_platform_driver axon_msi_driver = { |
Michael Ellerman | e4347df | 2008-01-25 16:59:14 +1100 | [diff] [blame] | 451 | .probe = axon_msi_probe, |
| 452 | .shutdown = axon_msi_shutdown, |
Grant Likely | 4018294 | 2010-04-13 16:13:02 -0700 | [diff] [blame] | 453 | .driver = { |
| 454 | .name = "axon-msi", |
| 455 | .owner = THIS_MODULE, |
| 456 | .of_match_table = axon_msi_device_id, |
Michael Ellerman | e4347df | 2008-01-25 16:59:14 +1100 | [diff] [blame] | 457 | }, |
| 458 | }; |
| 459 | |
| 460 | static int __init axon_msi_init(void) |
Michael Ellerman | ce21b3c | 2007-07-20 21:39:28 +0200 | [diff] [blame] | 461 | { |
Michael Ellerman | e4347df | 2008-01-25 16:59:14 +1100 | [diff] [blame] | 462 | return of_register_platform_driver(&axon_msi_driver); |
Michael Ellerman | ce21b3c | 2007-07-20 21:39:28 +0200 | [diff] [blame] | 463 | } |
Michael Ellerman | e4347df | 2008-01-25 16:59:14 +1100 | [diff] [blame] | 464 | subsys_initcall(axon_msi_init); |
Michael Ellerman | 72cac21 | 2008-05-23 14:21:30 +1000 | [diff] [blame] | 465 | |
| 466 | |
| 467 | #ifdef DEBUG |
| 468 | static int msic_set(void *data, u64 val) |
| 469 | { |
| 470 | struct axon_msic *msic = data; |
| 471 | out_le32(msic->trigger, val); |
| 472 | return 0; |
| 473 | } |
| 474 | |
| 475 | static int msic_get(void *data, u64 *val) |
| 476 | { |
| 477 | *val = 0; |
| 478 | return 0; |
| 479 | } |
| 480 | |
| 481 | DEFINE_SIMPLE_ATTRIBUTE(fops_msic, msic_get, msic_set, "%llu\n"); |
| 482 | |
| 483 | void axon_msi_debug_setup(struct device_node *dn, struct axon_msic *msic) |
| 484 | { |
| 485 | char name[8]; |
| 486 | u64 addr; |
| 487 | |
| 488 | addr = of_translate_address(dn, of_get_property(dn, "reg", NULL)); |
| 489 | if (addr == OF_BAD_ADDR) { |
Michael Ellerman | 33875f0 | 2009-06-17 18:13:53 +0000 | [diff] [blame] | 490 | pr_devel("axon_msi: couldn't translate reg property\n"); |
Michael Ellerman | 72cac21 | 2008-05-23 14:21:30 +1000 | [diff] [blame] | 491 | return; |
| 492 | } |
| 493 | |
| 494 | msic->trigger = ioremap(addr, 0x4); |
| 495 | if (!msic->trigger) { |
Michael Ellerman | 33875f0 | 2009-06-17 18:13:53 +0000 | [diff] [blame] | 496 | pr_devel("axon_msi: ioremap failed\n"); |
Michael Ellerman | 72cac21 | 2008-05-23 14:21:30 +1000 | [diff] [blame] | 497 | return; |
| 498 | } |
| 499 | |
| 500 | snprintf(name, sizeof(name), "msic_%d", of_node_to_nid(dn)); |
| 501 | |
| 502 | if (!debugfs_create_file(name, 0600, powerpc_debugfs_root, |
| 503 | msic, &fops_msic)) { |
Michael Ellerman | 33875f0 | 2009-06-17 18:13:53 +0000 | [diff] [blame] | 504 | pr_devel("axon_msi: debugfs_create_file failed!\n"); |
Michael Ellerman | 72cac21 | 2008-05-23 14:21:30 +1000 | [diff] [blame] | 505 | return; |
| 506 | } |
| 507 | } |
| 508 | #endif /* DEBUG */ |