blob: 6d66314d16bdaf13e668d9290764fc66adcfde8c [file] [log] [blame]
Ben Skeggs6ee73862009-12-11 19:24:15 +10001/*
2 * Copyright 2007 Dave Airlied
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 */
24/*
25 * Authors: Dave Airlied <airlied@linux.ie>
26 * Ben Skeggs <darktama@iinet.net.au>
27 * Jeremy Kolb <jkolb@brandeis.edu>
28 */
29
30#include "drmP.h"
Jerome Glisseb1e5f172011-11-02 23:59:28 -040031#include "ttm/ttm_page_alloc.h"
Ben Skeggs6ee73862009-12-11 19:24:15 +100032
33#include "nouveau_drm.h"
34#include "nouveau_drv.h"
35#include "nouveau_dma.h"
Ben Skeggsf869ef82010-11-15 11:53:16 +100036#include "nouveau_mm.h"
37#include "nouveau_vm.h"
Ben Skeggsd375e7d52012-04-30 13:30:00 +100038#include "nouveau_fence.h"
Ben Skeggs6ee73862009-12-11 19:24:15 +100039
Maarten Maathuisa5106042009-12-26 21:46:36 +010040#include <linux/log2.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090041#include <linux/slab.h>
Maarten Maathuisa5106042009-12-26 21:46:36 +010042
Ben Skeggs6ee73862009-12-11 19:24:15 +100043static void
44nouveau_bo_del_ttm(struct ttm_buffer_object *bo)
45{
46 struct drm_nouveau_private *dev_priv = nouveau_bdev(bo->bdev);
Francisco Jereza0af9ad2009-12-11 16:51:09 +010047 struct drm_device *dev = dev_priv->dev;
Ben Skeggs6ee73862009-12-11 19:24:15 +100048 struct nouveau_bo *nvbo = nouveau_bo(bo);
49
Ben Skeggs6ee73862009-12-11 19:24:15 +100050 if (unlikely(nvbo->gem))
51 DRM_ERROR("bo %p still attached to GEM object\n", bo);
52
Francisco Jereza5cf68b2010-10-24 16:14:41 +020053 nv10_mem_put_tile_region(dev, nvbo->tile, NULL);
Ben Skeggs6ee73862009-12-11 19:24:15 +100054 kfree(nvbo);
55}
56
Francisco Jereza0af9ad2009-12-11 16:51:09 +010057static void
Ben Skeggsdb5c8e22011-02-10 13:41:01 +100058nouveau_bo_fixup_align(struct nouveau_bo *nvbo, u32 flags,
Ben Skeggsf91bac52011-06-06 14:15:46 +100059 int *align, int *size)
Francisco Jereza0af9ad2009-12-11 16:51:09 +010060{
Ben Skeggsbfd83ac2010-11-12 15:12:51 +100061 struct drm_nouveau_private *dev_priv = nouveau_bdev(nvbo->bo.bdev);
Francisco Jereza0af9ad2009-12-11 16:51:09 +010062
Ben Skeggs573a2a32010-08-25 15:26:04 +100063 if (dev_priv->card_type < NV_50) {
Ben Skeggsbfd83ac2010-11-12 15:12:51 +100064 if (nvbo->tile_mode) {
Francisco Jereza0af9ad2009-12-11 16:51:09 +010065 if (dev_priv->chipset >= 0x40) {
66 *align = 65536;
Ben Skeggsbfd83ac2010-11-12 15:12:51 +100067 *size = roundup(*size, 64 * nvbo->tile_mode);
Francisco Jereza0af9ad2009-12-11 16:51:09 +010068
69 } else if (dev_priv->chipset >= 0x30) {
70 *align = 32768;
Ben Skeggsbfd83ac2010-11-12 15:12:51 +100071 *size = roundup(*size, 64 * nvbo->tile_mode);
Francisco Jereza0af9ad2009-12-11 16:51:09 +010072
73 } else if (dev_priv->chipset >= 0x20) {
74 *align = 16384;
Ben Skeggsbfd83ac2010-11-12 15:12:51 +100075 *size = roundup(*size, 64 * nvbo->tile_mode);
Francisco Jereza0af9ad2009-12-11 16:51:09 +010076
77 } else if (dev_priv->chipset >= 0x10) {
78 *align = 16384;
Ben Skeggsbfd83ac2010-11-12 15:12:51 +100079 *size = roundup(*size, 32 * nvbo->tile_mode);
Francisco Jereza0af9ad2009-12-11 16:51:09 +010080 }
81 }
Ben Skeggsbfd83ac2010-11-12 15:12:51 +100082 } else {
Ben Skeggsf91bac52011-06-06 14:15:46 +100083 *size = roundup(*size, (1 << nvbo->page_shift));
84 *align = max((1 << nvbo->page_shift), *align);
Francisco Jereza0af9ad2009-12-11 16:51:09 +010085 }
86
Maarten Maathuis1c7059e2009-12-25 18:51:17 +010087 *size = roundup(*size, PAGE_SIZE);
Francisco Jereza0af9ad2009-12-11 16:51:09 +010088}
89
Ben Skeggs6ee73862009-12-11 19:24:15 +100090int
Ben Skeggs7375c952011-06-07 14:21:29 +100091nouveau_bo_new(struct drm_device *dev, int size, int align,
92 uint32_t flags, uint32_t tile_mode, uint32_t tile_flags,
Dave Airlie22b33e82012-04-02 11:53:06 +010093 struct sg_table *sg,
Ben Skeggs7375c952011-06-07 14:21:29 +100094 struct nouveau_bo **pnvbo)
Ben Skeggs6ee73862009-12-11 19:24:15 +100095{
96 struct drm_nouveau_private *dev_priv = dev->dev_private;
97 struct nouveau_bo *nvbo;
Jerome Glisse57de4ba2011-11-11 15:42:57 -050098 size_t acc_size;
Ben Skeggsf91bac52011-06-06 14:15:46 +100099 int ret;
Dave Airlie22b33e82012-04-02 11:53:06 +0100100 int type = ttm_bo_type_device;
101
102 if (sg)
103 type = ttm_bo_type_sg;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000104
105 nvbo = kzalloc(sizeof(struct nouveau_bo), GFP_KERNEL);
106 if (!nvbo)
107 return -ENOMEM;
108 INIT_LIST_HEAD(&nvbo->head);
109 INIT_LIST_HEAD(&nvbo->entry);
Ben Skeggsfd2871a2011-06-06 14:07:04 +1000110 INIT_LIST_HEAD(&nvbo->vma_list);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000111 nvbo->tile_mode = tile_mode;
112 nvbo->tile_flags = tile_flags;
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200113 nvbo->bo.bdev = &dev_priv->ttm.bdev;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000114
Ben Skeggsf91bac52011-06-06 14:15:46 +1000115 nvbo->page_shift = 12;
116 if (dev_priv->bar1_vm) {
117 if (!(flags & TTM_PL_FLAG_TT) && size > 256 * 1024)
118 nvbo->page_shift = dev_priv->bar1_vm->lpg_shift;
119 }
120
121 nouveau_bo_fixup_align(nvbo, flags, &align, &size);
Ben Skeggsfd2871a2011-06-06 14:07:04 +1000122 nvbo->bo.mem.num_pages = size >> PAGE_SHIFT;
123 nouveau_bo_placement_set(nvbo, flags, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000124
Jerome Glisse57de4ba2011-11-11 15:42:57 -0500125 acc_size = ttm_bo_dma_acc_size(&dev_priv->ttm.bdev, size,
126 sizeof(struct nouveau_bo));
127
Ben Skeggs6ee73862009-12-11 19:24:15 +1000128 ret = ttm_bo_init(&dev_priv->ttm.bdev, &nvbo->bo, size,
Dave Airlie22b33e82012-04-02 11:53:06 +0100129 type, &nvbo->placement,
130 align >> PAGE_SHIFT, 0, false, NULL, acc_size, sg,
Ben Skeggsfd2871a2011-06-06 14:07:04 +1000131 nouveau_bo_del_ttm);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000132 if (ret) {
133 /* ttm will call nouveau_bo_del_ttm if it fails.. */
134 return ret;
135 }
136
Ben Skeggs6ee73862009-12-11 19:24:15 +1000137 *pnvbo = nvbo;
138 return 0;
139}
140
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100141static void
142set_placement_list(uint32_t *pl, unsigned *n, uint32_t type, uint32_t flags)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000143{
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100144 *n = 0;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000145
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100146 if (type & TTM_PL_FLAG_VRAM)
147 pl[(*n)++] = TTM_PL_FLAG_VRAM | flags;
148 if (type & TTM_PL_FLAG_TT)
149 pl[(*n)++] = TTM_PL_FLAG_TT | flags;
150 if (type & TTM_PL_FLAG_SYSTEM)
151 pl[(*n)++] = TTM_PL_FLAG_SYSTEM | flags;
152}
Ben Skeggs37cb3e082009-12-16 16:22:42 +1000153
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200154static void
155set_placement_range(struct nouveau_bo *nvbo, uint32_t type)
156{
157 struct drm_nouveau_private *dev_priv = nouveau_bdev(nvbo->bo.bdev);
Francisco Jerez812f2192011-02-03 01:49:33 +0100158 int vram_pages = dev_priv->vram_size >> PAGE_SHIFT;
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200159
160 if (dev_priv->card_type == NV_10 &&
Francisco Jerez812f2192011-02-03 01:49:33 +0100161 nvbo->tile_mode && (type & TTM_PL_FLAG_VRAM) &&
Francisco Jerez4beb1162011-11-06 21:21:28 +0100162 nvbo->bo.mem.num_pages < vram_pages / 4) {
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200163 /*
164 * Make sure that the color and depth buffers are handled
165 * by independent memory controller units. Up to a 9x
166 * speed up when alpha-blending and depth-test are enabled
167 * at the same time.
168 */
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200169 if (nvbo->tile_flags & NOUVEAU_GEM_TILE_ZETA) {
170 nvbo->placement.fpfn = vram_pages / 2;
171 nvbo->placement.lpfn = ~0;
172 } else {
173 nvbo->placement.fpfn = 0;
174 nvbo->placement.lpfn = vram_pages / 2;
175 }
176 }
177}
178
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100179void
180nouveau_bo_placement_set(struct nouveau_bo *nvbo, uint32_t type, uint32_t busy)
181{
182 struct ttm_placement *pl = &nvbo->placement;
183 uint32_t flags = TTM_PL_MASK_CACHING |
184 (nvbo->pin_refcnt ? TTM_PL_FLAG_NO_EVICT : 0);
185
186 pl->placement = nvbo->placements;
187 set_placement_list(nvbo->placements, &pl->num_placement,
188 type, flags);
189
190 pl->busy_placement = nvbo->busy_placements;
191 set_placement_list(nvbo->busy_placements, &pl->num_busy_placement,
192 type | busy, flags);
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200193
194 set_placement_range(nvbo, type);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000195}
196
197int
198nouveau_bo_pin(struct nouveau_bo *nvbo, uint32_t memtype)
199{
200 struct drm_nouveau_private *dev_priv = nouveau_bdev(nvbo->bo.bdev);
201 struct ttm_buffer_object *bo = &nvbo->bo;
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100202 int ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000203
204 if (nvbo->pin_refcnt && !(memtype & (1 << bo->mem.mem_type))) {
205 NV_ERROR(nouveau_bdev(bo->bdev)->dev,
206 "bo %p pinned elsewhere: 0x%08x vs 0x%08x\n", bo,
207 1 << bo->mem.mem_type, memtype);
208 return -EINVAL;
209 }
210
211 if (nvbo->pin_refcnt++)
212 return 0;
213
214 ret = ttm_bo_reserve(bo, false, false, false, 0);
215 if (ret)
216 goto out;
217
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100218 nouveau_bo_placement_set(nvbo, memtype, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000219
Ben Skeggs7a45d762010-11-22 08:50:27 +1000220 ret = nouveau_bo_validate(nvbo, false, false, false);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000221 if (ret == 0) {
222 switch (bo->mem.mem_type) {
223 case TTM_PL_VRAM:
224 dev_priv->fb_aper_free -= bo->mem.size;
225 break;
226 case TTM_PL_TT:
227 dev_priv->gart_info.aper_free -= bo->mem.size;
228 break;
229 default:
230 break;
231 }
232 }
233 ttm_bo_unreserve(bo);
234out:
235 if (unlikely(ret))
236 nvbo->pin_refcnt--;
237 return ret;
238}
239
240int
241nouveau_bo_unpin(struct nouveau_bo *nvbo)
242{
243 struct drm_nouveau_private *dev_priv = nouveau_bdev(nvbo->bo.bdev);
244 struct ttm_buffer_object *bo = &nvbo->bo;
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100245 int ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000246
247 if (--nvbo->pin_refcnt)
248 return 0;
249
250 ret = ttm_bo_reserve(bo, false, false, false, 0);
251 if (ret)
252 return ret;
253
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100254 nouveau_bo_placement_set(nvbo, bo->mem.placement, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000255
Ben Skeggs7a45d762010-11-22 08:50:27 +1000256 ret = nouveau_bo_validate(nvbo, false, false, false);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000257 if (ret == 0) {
258 switch (bo->mem.mem_type) {
259 case TTM_PL_VRAM:
260 dev_priv->fb_aper_free += bo->mem.size;
261 break;
262 case TTM_PL_TT:
263 dev_priv->gart_info.aper_free += bo->mem.size;
264 break;
265 default:
266 break;
267 }
268 }
269
270 ttm_bo_unreserve(bo);
271 return ret;
272}
273
274int
275nouveau_bo_map(struct nouveau_bo *nvbo)
276{
277 int ret;
278
279 ret = ttm_bo_reserve(&nvbo->bo, false, false, false, 0);
280 if (ret)
281 return ret;
282
283 ret = ttm_bo_kmap(&nvbo->bo, 0, nvbo->bo.mem.num_pages, &nvbo->kmap);
284 ttm_bo_unreserve(&nvbo->bo);
285 return ret;
286}
287
288void
289nouveau_bo_unmap(struct nouveau_bo *nvbo)
290{
Ben Skeggs9d59e8a2010-08-27 13:04:41 +1000291 if (nvbo)
292 ttm_bo_kunmap(&nvbo->kmap);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000293}
294
Ben Skeggs7a45d762010-11-22 08:50:27 +1000295int
296nouveau_bo_validate(struct nouveau_bo *nvbo, bool interruptible,
297 bool no_wait_reserve, bool no_wait_gpu)
298{
299 int ret;
300
301 ret = ttm_bo_validate(&nvbo->bo, &nvbo->placement, interruptible,
302 no_wait_reserve, no_wait_gpu);
303 if (ret)
304 return ret;
305
306 return 0;
307}
308
Ben Skeggs6ee73862009-12-11 19:24:15 +1000309u16
310nouveau_bo_rd16(struct nouveau_bo *nvbo, unsigned index)
311{
312 bool is_iomem;
313 u16 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
314 mem = &mem[index];
315 if (is_iomem)
316 return ioread16_native((void __force __iomem *)mem);
317 else
318 return *mem;
319}
320
321void
322nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val)
323{
324 bool is_iomem;
325 u16 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
326 mem = &mem[index];
327 if (is_iomem)
328 iowrite16_native(val, (void __force __iomem *)mem);
329 else
330 *mem = val;
331}
332
333u32
334nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index)
335{
336 bool is_iomem;
337 u32 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
338 mem = &mem[index];
339 if (is_iomem)
340 return ioread32_native((void __force __iomem *)mem);
341 else
342 return *mem;
343}
344
345void
346nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val)
347{
348 bool is_iomem;
349 u32 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
350 mem = &mem[index];
351 if (is_iomem)
352 iowrite32_native(val, (void __force __iomem *)mem);
353 else
354 *mem = val;
355}
356
Jerome Glisse649bf3c2011-11-01 20:46:13 -0400357static struct ttm_tt *
358nouveau_ttm_tt_create(struct ttm_bo_device *bdev,
359 unsigned long size, uint32_t page_flags,
360 struct page *dummy_read_page)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000361{
362 struct drm_nouveau_private *dev_priv = nouveau_bdev(bdev);
363 struct drm_device *dev = dev_priv->dev;
364
365 switch (dev_priv->gart_info.type) {
Ben Skeggsb694dfb2009-12-15 10:38:32 +1000366#if __OS_HAS_AGP
Ben Skeggs6ee73862009-12-11 19:24:15 +1000367 case NOUVEAU_GART_AGP:
Jerome Glisse649bf3c2011-11-01 20:46:13 -0400368 return ttm_agp_tt_create(bdev, dev->agp->bridge,
369 size, page_flags, dummy_read_page);
Ben Skeggsb694dfb2009-12-15 10:38:32 +1000370#endif
Ben Skeggs58e6c7a2011-01-11 14:10:09 +1000371 case NOUVEAU_GART_PDMA:
372 case NOUVEAU_GART_HW:
Jerome Glisse649bf3c2011-11-01 20:46:13 -0400373 return nouveau_sgdma_create_ttm(bdev, size, page_flags,
374 dummy_read_page);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000375 default:
376 NV_ERROR(dev, "Unknown GART type %d\n",
377 dev_priv->gart_info.type);
378 break;
379 }
380
381 return NULL;
382}
383
384static int
385nouveau_bo_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
386{
387 /* We'll do this from user space. */
388 return 0;
389}
390
391static int
392nouveau_bo_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
393 struct ttm_mem_type_manager *man)
394{
395 struct drm_nouveau_private *dev_priv = nouveau_bdev(bdev);
396 struct drm_device *dev = dev_priv->dev;
397
398 switch (type) {
399 case TTM_PL_SYSTEM:
400 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
401 man->available_caching = TTM_PL_MASK_CACHING;
402 man->default_caching = TTM_PL_FLAG_CACHED;
403 break;
404 case TTM_PL_VRAM:
Ben Skeggs8984e042010-11-15 11:48:33 +1000405 if (dev_priv->card_type >= NV_50) {
Ben Skeggs573a2a32010-08-25 15:26:04 +1000406 man->func = &nouveau_vram_manager;
Ben Skeggsf869ef82010-11-15 11:53:16 +1000407 man->io_reserve_fastpath = false;
408 man->use_io_reserve_lru = true;
409 } else {
Ben Skeggs573a2a32010-08-25 15:26:04 +1000410 man->func = &ttm_bo_manager_func;
Ben Skeggsf869ef82010-11-15 11:53:16 +1000411 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000412 man->flags = TTM_MEMTYPE_FLAG_FIXED |
Jerome Glissef32f02f2010-04-09 14:39:25 +0200413 TTM_MEMTYPE_FLAG_MAPPABLE;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000414 man->available_caching = TTM_PL_FLAG_UNCACHED |
415 TTM_PL_FLAG_WC;
416 man->default_caching = TTM_PL_FLAG_WC;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000417 break;
418 case TTM_PL_TT:
Ben Skeggs26c0c9e2011-02-10 12:59:51 +1000419 if (dev_priv->card_type >= NV_50)
420 man->func = &nouveau_gart_manager;
421 else
422 man->func = &ttm_bo_manager_func;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000423 switch (dev_priv->gart_info.type) {
424 case NOUVEAU_GART_AGP:
Jerome Glissef32f02f2010-04-09 14:39:25 +0200425 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
Francisco Jereza3d487e2010-11-20 22:11:22 +0100426 man->available_caching = TTM_PL_FLAG_UNCACHED |
427 TTM_PL_FLAG_WC;
428 man->default_caching = TTM_PL_FLAG_WC;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000429 break;
Ben Skeggs58e6c7a2011-01-11 14:10:09 +1000430 case NOUVEAU_GART_PDMA:
431 case NOUVEAU_GART_HW:
Ben Skeggs6ee73862009-12-11 19:24:15 +1000432 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE |
433 TTM_MEMTYPE_FLAG_CMA;
434 man->available_caching = TTM_PL_MASK_CACHING;
435 man->default_caching = TTM_PL_FLAG_CACHED;
436 break;
437 default:
438 NV_ERROR(dev, "Unknown GART type: %d\n",
439 dev_priv->gart_info.type);
440 return -EINVAL;
441 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000442 break;
443 default:
444 NV_ERROR(dev, "Unsupported memory type %u\n", (unsigned)type);
445 return -EINVAL;
446 }
447 return 0;
448}
449
450static void
451nouveau_bo_evict_flags(struct ttm_buffer_object *bo, struct ttm_placement *pl)
452{
453 struct nouveau_bo *nvbo = nouveau_bo(bo);
454
455 switch (bo->mem.mem_type) {
Francisco Jerez22fbd532009-12-11 18:40:17 +0100456 case TTM_PL_VRAM:
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100457 nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_TT,
458 TTM_PL_FLAG_SYSTEM);
Francisco Jerez22fbd532009-12-11 18:40:17 +0100459 break;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000460 default:
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100461 nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_SYSTEM, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000462 break;
463 }
Francisco Jerez22fbd532009-12-11 18:40:17 +0100464
465 *pl = nvbo->placement;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000466}
467
468
469/* GPU-assisted copy using NV_MEMORY_TO_MEMORY_FORMAT, can access
470 * TTM_PL_{VRAM,TT} directly.
471 */
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100472
Ben Skeggs6ee73862009-12-11 19:24:15 +1000473static int
474nouveau_bo_move_accel_cleanup(struct nouveau_channel *chan,
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000475 struct nouveau_bo *nvbo, bool evict,
476 bool no_wait_reserve, bool no_wait_gpu,
Ben Skeggs6ee73862009-12-11 19:24:15 +1000477 struct ttm_mem_reg *new_mem)
478{
479 struct nouveau_fence *fence = NULL;
480 int ret;
481
Ben Skeggsd375e7d52012-04-30 13:30:00 +1000482 ret = nouveau_fence_new(chan, &fence);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000483 if (ret)
484 return ret;
485
Francisco Jerez64798812010-09-21 19:02:01 +0200486 ret = ttm_bo_move_accel_cleanup(&nvbo->bo, fence, NULL, evict,
Francisco Jerez311ab692010-07-04 12:54:23 +0200487 no_wait_reserve, no_wait_gpu, new_mem);
Marcin Slusarz382d62e2010-10-20 21:50:24 +0200488 nouveau_fence_unref(&fence);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000489 return ret;
490}
491
Ben Skeggs6ee73862009-12-11 19:24:15 +1000492static int
Ben Skeggsc6b7e892012-03-20 14:36:04 +1000493nve0_bo_move_copy(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
494 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
495{
496 struct nouveau_mem *node = old_mem->mm_node;
497 int ret = RING_SPACE(chan, 10);
498 if (ret == 0) {
Ben Skeggs6d597022012-04-01 21:09:13 +1000499 BEGIN_NVC0(chan, NvSubCopy, 0x0400, 8);
Ben Skeggsc6b7e892012-03-20 14:36:04 +1000500 OUT_RING (chan, upper_32_bits(node->vma[0].offset));
501 OUT_RING (chan, lower_32_bits(node->vma[0].offset));
502 OUT_RING (chan, upper_32_bits(node->vma[1].offset));
503 OUT_RING (chan, lower_32_bits(node->vma[1].offset));
504 OUT_RING (chan, PAGE_SIZE);
505 OUT_RING (chan, PAGE_SIZE);
506 OUT_RING (chan, PAGE_SIZE);
507 OUT_RING (chan, new_mem->num_pages);
Ben Skeggs6d597022012-04-01 21:09:13 +1000508 BEGIN_IMC0(chan, NvSubCopy, 0x0300, 0x0386);
Ben Skeggsc6b7e892012-03-20 14:36:04 +1000509 }
510 return ret;
511}
512
513static int
Ben Skeggs183720b2010-12-09 15:17:10 +1000514nvc0_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
515 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
516{
Ben Skeggsd2f966662011-06-06 20:54:42 +1000517 struct nouveau_mem *node = old_mem->mm_node;
518 u64 src_offset = node->vma[0].offset;
519 u64 dst_offset = node->vma[1].offset;
Ben Skeggs183720b2010-12-09 15:17:10 +1000520 u32 page_count = new_mem->num_pages;
521 int ret;
522
Ben Skeggs183720b2010-12-09 15:17:10 +1000523 page_count = new_mem->num_pages;
524 while (page_count) {
525 int line_count = (page_count > 2047) ? 2047 : page_count;
526
527 ret = RING_SPACE(chan, 12);
528 if (ret)
529 return ret;
530
Ben Skeggs6d597022012-04-01 21:09:13 +1000531 BEGIN_NVC0(chan, NvSubM2MF, 0x0238, 2);
Ben Skeggs183720b2010-12-09 15:17:10 +1000532 OUT_RING (chan, upper_32_bits(dst_offset));
533 OUT_RING (chan, lower_32_bits(dst_offset));
Ben Skeggs6d597022012-04-01 21:09:13 +1000534 BEGIN_NVC0(chan, NvSubM2MF, 0x030c, 6);
Ben Skeggs183720b2010-12-09 15:17:10 +1000535 OUT_RING (chan, upper_32_bits(src_offset));
536 OUT_RING (chan, lower_32_bits(src_offset));
537 OUT_RING (chan, PAGE_SIZE); /* src_pitch */
538 OUT_RING (chan, PAGE_SIZE); /* dst_pitch */
539 OUT_RING (chan, PAGE_SIZE); /* line_length */
540 OUT_RING (chan, line_count);
Ben Skeggs6d597022012-04-01 21:09:13 +1000541 BEGIN_NVC0(chan, NvSubM2MF, 0x0300, 1);
Ben Skeggs183720b2010-12-09 15:17:10 +1000542 OUT_RING (chan, 0x00100110);
543
544 page_count -= line_count;
545 src_offset += (PAGE_SIZE * line_count);
546 dst_offset += (PAGE_SIZE * line_count);
547 }
548
549 return 0;
550}
551
552static int
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000553nv50_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
554 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000555{
Ben Skeggsd2f966662011-06-06 20:54:42 +1000556 struct nouveau_mem *node = old_mem->mm_node;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000557 struct nouveau_bo *nvbo = nouveau_bo(bo);
558 u64 length = (new_mem->num_pages << PAGE_SHIFT);
Ben Skeggsd2f966662011-06-06 20:54:42 +1000559 u64 src_offset = node->vma[0].offset;
560 u64 dst_offset = node->vma[1].offset;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000561 int ret;
562
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000563 while (length) {
564 u32 amount, stride, height;
565
Ben Skeggs5220b3c2010-09-23 15:21:17 +1000566 amount = min(length, (u64)(4 * 1024 * 1024));
567 stride = 16 * 4;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000568 height = amount / stride;
569
Francisco Jerezf13b3262010-10-10 06:01:08 +0200570 if (new_mem->mem_type == TTM_PL_VRAM &&
571 nouveau_bo_tile_layout(nvbo)) {
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000572 ret = RING_SPACE(chan, 8);
573 if (ret)
574 return ret;
575
Ben Skeggs6d597022012-04-01 21:09:13 +1000576 BEGIN_NV04(chan, NvSubM2MF, 0x0200, 7);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000577 OUT_RING (chan, 0);
Ben Skeggs5220b3c2010-09-23 15:21:17 +1000578 OUT_RING (chan, 0);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000579 OUT_RING (chan, stride);
580 OUT_RING (chan, height);
581 OUT_RING (chan, 1);
582 OUT_RING (chan, 0);
583 OUT_RING (chan, 0);
584 } else {
585 ret = RING_SPACE(chan, 2);
586 if (ret)
587 return ret;
588
Ben Skeggs6d597022012-04-01 21:09:13 +1000589 BEGIN_NV04(chan, NvSubM2MF, 0x0200, 1);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000590 OUT_RING (chan, 1);
591 }
Francisco Jerezf13b3262010-10-10 06:01:08 +0200592 if (old_mem->mem_type == TTM_PL_VRAM &&
593 nouveau_bo_tile_layout(nvbo)) {
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000594 ret = RING_SPACE(chan, 8);
595 if (ret)
596 return ret;
597
Ben Skeggs6d597022012-04-01 21:09:13 +1000598 BEGIN_NV04(chan, NvSubM2MF, 0x021c, 7);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000599 OUT_RING (chan, 0);
Ben Skeggs5220b3c2010-09-23 15:21:17 +1000600 OUT_RING (chan, 0);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000601 OUT_RING (chan, stride);
602 OUT_RING (chan, height);
603 OUT_RING (chan, 1);
604 OUT_RING (chan, 0);
605 OUT_RING (chan, 0);
606 } else {
607 ret = RING_SPACE(chan, 2);
608 if (ret)
609 return ret;
610
Ben Skeggs6d597022012-04-01 21:09:13 +1000611 BEGIN_NV04(chan, NvSubM2MF, 0x021c, 1);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000612 OUT_RING (chan, 1);
613 }
614
615 ret = RING_SPACE(chan, 14);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000616 if (ret)
617 return ret;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000618
Ben Skeggs6d597022012-04-01 21:09:13 +1000619 BEGIN_NV04(chan, NvSubM2MF, 0x0238, 2);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000620 OUT_RING (chan, upper_32_bits(src_offset));
621 OUT_RING (chan, upper_32_bits(dst_offset));
Ben Skeggs6d597022012-04-01 21:09:13 +1000622 BEGIN_NV04(chan, NvSubM2MF, 0x030c, 8);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000623 OUT_RING (chan, lower_32_bits(src_offset));
624 OUT_RING (chan, lower_32_bits(dst_offset));
625 OUT_RING (chan, stride);
626 OUT_RING (chan, stride);
627 OUT_RING (chan, stride);
628 OUT_RING (chan, height);
629 OUT_RING (chan, 0x00000101);
630 OUT_RING (chan, 0x00000000);
Ben Skeggs6d597022012-04-01 21:09:13 +1000631 BEGIN_NV04(chan, NvSubM2MF, NV_MEMORY_TO_MEMORY_FORMAT_NOP, 1);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000632 OUT_RING (chan, 0);
633
634 length -= amount;
635 src_offset += amount;
636 dst_offset += amount;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000637 }
638
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000639 return 0;
640}
641
Ben Skeggsa6704782011-02-16 09:10:20 +1000642static inline uint32_t
643nouveau_bo_mem_ctxdma(struct ttm_buffer_object *bo,
644 struct nouveau_channel *chan, struct ttm_mem_reg *mem)
645{
646 if (mem->mem_type == TTM_PL_TT)
647 return chan->gart_handle;
648 return chan->vram_handle;
649}
650
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000651static int
652nv04_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
653 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
654{
Ben Skeggsd961db72010-08-05 10:48:18 +1000655 u32 src_offset = old_mem->start << PAGE_SHIFT;
656 u32 dst_offset = new_mem->start << PAGE_SHIFT;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000657 u32 page_count = new_mem->num_pages;
658 int ret;
659
660 ret = RING_SPACE(chan, 3);
661 if (ret)
662 return ret;
663
Ben Skeggs6d597022012-04-01 21:09:13 +1000664 BEGIN_NV04(chan, NvSubM2MF, NV_MEMORY_TO_MEMORY_FORMAT_DMA_SOURCE, 2);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000665 OUT_RING (chan, nouveau_bo_mem_ctxdma(bo, chan, old_mem));
666 OUT_RING (chan, nouveau_bo_mem_ctxdma(bo, chan, new_mem));
667
Ben Skeggs6ee73862009-12-11 19:24:15 +1000668 page_count = new_mem->num_pages;
669 while (page_count) {
670 int line_count = (page_count > 2047) ? 2047 : page_count;
671
Ben Skeggs6ee73862009-12-11 19:24:15 +1000672 ret = RING_SPACE(chan, 11);
673 if (ret)
674 return ret;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000675
Ben Skeggs6d597022012-04-01 21:09:13 +1000676 BEGIN_NV04(chan, NvSubM2MF,
Ben Skeggs6ee73862009-12-11 19:24:15 +1000677 NV_MEMORY_TO_MEMORY_FORMAT_OFFSET_IN, 8);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000678 OUT_RING (chan, src_offset);
679 OUT_RING (chan, dst_offset);
680 OUT_RING (chan, PAGE_SIZE); /* src_pitch */
681 OUT_RING (chan, PAGE_SIZE); /* dst_pitch */
682 OUT_RING (chan, PAGE_SIZE); /* line_length */
683 OUT_RING (chan, line_count);
684 OUT_RING (chan, 0x00000101);
685 OUT_RING (chan, 0x00000000);
Ben Skeggs6d597022012-04-01 21:09:13 +1000686 BEGIN_NV04(chan, NvSubM2MF, NV_MEMORY_TO_MEMORY_FORMAT_NOP, 1);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000687 OUT_RING (chan, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000688
689 page_count -= line_count;
690 src_offset += (PAGE_SIZE * line_count);
691 dst_offset += (PAGE_SIZE * line_count);
692 }
693
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000694 return 0;
695}
696
697static int
Ben Skeggsd2f966662011-06-06 20:54:42 +1000698nouveau_vma_getmap(struct nouveau_channel *chan, struct nouveau_bo *nvbo,
699 struct ttm_mem_reg *mem, struct nouveau_vma *vma)
700{
701 struct nouveau_mem *node = mem->mm_node;
702 int ret;
703
704 ret = nouveau_vm_get(chan->vm, mem->num_pages << PAGE_SHIFT,
705 node->page_shift, NV_MEM_ACCESS_RO, vma);
706 if (ret)
707 return ret;
708
709 if (mem->mem_type == TTM_PL_VRAM)
710 nouveau_vm_map(vma, node);
711 else
Ben Skeggsf7b24c42011-12-22 15:20:21 +1000712 nouveau_vm_map_sg(vma, 0, mem->num_pages << PAGE_SHIFT, node);
Ben Skeggsd2f966662011-06-06 20:54:42 +1000713
714 return 0;
715}
716
717static int
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000718nouveau_bo_move_m2mf(struct ttm_buffer_object *bo, int evict, bool intr,
719 bool no_wait_reserve, bool no_wait_gpu,
720 struct ttm_mem_reg *new_mem)
721{
722 struct drm_nouveau_private *dev_priv = nouveau_bdev(bo->bdev);
Ben Skeggsaccf9492012-03-16 12:40:17 +1000723 struct nouveau_channel *chan = chan = dev_priv->channel;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000724 struct nouveau_bo *nvbo = nouveau_bo(bo);
Ben Skeggs3425df42011-02-10 11:22:12 +1000725 struct ttm_mem_reg *old_mem = &bo->mem;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000726 int ret;
727
Ben Skeggsaccf9492012-03-16 12:40:17 +1000728 mutex_lock_nested(&chan->mutex, NOUVEAU_KCHANNEL_MUTEX);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000729
Ben Skeggsd2f966662011-06-06 20:54:42 +1000730 /* create temporary vmas for the transfer and attach them to the
731 * old nouveau_mem node, these will get cleaned up after ttm has
732 * destroyed the ttm_mem_reg
Ben Skeggs3425df42011-02-10 11:22:12 +1000733 */
Ben Skeggs26c0c9e2011-02-10 12:59:51 +1000734 if (dev_priv->card_type >= NV_50) {
Ben Skeggsd5f42392011-02-10 12:22:52 +1000735 struct nouveau_mem *node = old_mem->mm_node;
Ben Skeggs3425df42011-02-10 11:22:12 +1000736
Ben Skeggsd2f966662011-06-06 20:54:42 +1000737 ret = nouveau_vma_getmap(chan, nvbo, old_mem, &node->vma[0]);
738 if (ret)
739 goto out;
Ben Skeggs3425df42011-02-10 11:22:12 +1000740
Ben Skeggsd2f966662011-06-06 20:54:42 +1000741 ret = nouveau_vma_getmap(chan, nvbo, new_mem, &node->vma[1]);
742 if (ret)
743 goto out;
Ben Skeggs3425df42011-02-10 11:22:12 +1000744 }
745
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000746 if (dev_priv->card_type < NV_50)
747 ret = nv04_bo_move_m2mf(chan, bo, &bo->mem, new_mem);
748 else
Ben Skeggs183720b2010-12-09 15:17:10 +1000749 if (dev_priv->card_type < NV_C0)
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000750 ret = nv50_bo_move_m2mf(chan, bo, &bo->mem, new_mem);
Ben Skeggs183720b2010-12-09 15:17:10 +1000751 else
Ben Skeggsc6b7e892012-03-20 14:36:04 +1000752 if (dev_priv->card_type < NV_E0)
Ben Skeggs183720b2010-12-09 15:17:10 +1000753 ret = nvc0_bo_move_m2mf(chan, bo, &bo->mem, new_mem);
Ben Skeggsc6b7e892012-03-20 14:36:04 +1000754 else
755 ret = nve0_bo_move_copy(chan, bo, &bo->mem, new_mem);
Ben Skeggs6a6b73f2010-10-05 16:53:48 +1000756 if (ret == 0) {
757 ret = nouveau_bo_move_accel_cleanup(chan, nvbo, evict,
758 no_wait_reserve,
759 no_wait_gpu, new_mem);
760 }
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000761
Ben Skeggs3425df42011-02-10 11:22:12 +1000762out:
Ben Skeggsaccf9492012-03-16 12:40:17 +1000763 mutex_unlock(&chan->mutex);
Ben Skeggs6a6b73f2010-10-05 16:53:48 +1000764 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000765}
766
767static int
768nouveau_bo_move_flipd(struct ttm_buffer_object *bo, bool evict, bool intr,
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000769 bool no_wait_reserve, bool no_wait_gpu,
770 struct ttm_mem_reg *new_mem)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000771{
772 u32 placement_memtype = TTM_PL_FLAG_TT | TTM_PL_MASK_CACHING;
773 struct ttm_placement placement;
774 struct ttm_mem_reg tmp_mem;
775 int ret;
776
777 placement.fpfn = placement.lpfn = 0;
778 placement.num_placement = placement.num_busy_placement = 1;
Francisco Jerez77e2b5e2009-12-16 19:05:00 +0100779 placement.placement = placement.busy_placement = &placement_memtype;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000780
781 tmp_mem = *new_mem;
782 tmp_mem.mm_node = NULL;
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000783 ret = ttm_bo_mem_space(bo, &placement, &tmp_mem, intr, no_wait_reserve, no_wait_gpu);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000784 if (ret)
785 return ret;
786
787 ret = ttm_tt_bind(bo->ttm, &tmp_mem);
788 if (ret)
789 goto out;
790
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000791 ret = nouveau_bo_move_m2mf(bo, true, intr, no_wait_reserve, no_wait_gpu, &tmp_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000792 if (ret)
793 goto out;
794
Ben Skeggsb8884da2011-02-14 13:51:28 +1000795 ret = ttm_bo_move_ttm(bo, true, no_wait_reserve, no_wait_gpu, new_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000796out:
Ben Skeggs42311ff2010-08-04 12:07:08 +1000797 ttm_bo_mem_put(bo, &tmp_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000798 return ret;
799}
800
801static int
802nouveau_bo_move_flips(struct ttm_buffer_object *bo, bool evict, bool intr,
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000803 bool no_wait_reserve, bool no_wait_gpu,
804 struct ttm_mem_reg *new_mem)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000805{
806 u32 placement_memtype = TTM_PL_FLAG_TT | TTM_PL_MASK_CACHING;
807 struct ttm_placement placement;
808 struct ttm_mem_reg tmp_mem;
809 int ret;
810
811 placement.fpfn = placement.lpfn = 0;
812 placement.num_placement = placement.num_busy_placement = 1;
Francisco Jerez77e2b5e2009-12-16 19:05:00 +0100813 placement.placement = placement.busy_placement = &placement_memtype;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000814
815 tmp_mem = *new_mem;
816 tmp_mem.mm_node = NULL;
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000817 ret = ttm_bo_mem_space(bo, &placement, &tmp_mem, intr, no_wait_reserve, no_wait_gpu);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000818 if (ret)
819 return ret;
820
Ben Skeggsb8884da2011-02-14 13:51:28 +1000821 ret = ttm_bo_move_ttm(bo, true, no_wait_reserve, no_wait_gpu, &tmp_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000822 if (ret)
823 goto out;
824
Ben Skeggsb8884da2011-02-14 13:51:28 +1000825 ret = nouveau_bo_move_m2mf(bo, true, intr, no_wait_reserve, no_wait_gpu, new_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000826 if (ret)
827 goto out;
828
829out:
Ben Skeggs42311ff2010-08-04 12:07:08 +1000830 ttm_bo_mem_put(bo, &tmp_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000831 return ret;
832}
833
Ben Skeggsa4154bb2011-02-10 10:35:16 +1000834static void
835nouveau_bo_move_ntfy(struct ttm_buffer_object *bo, struct ttm_mem_reg *new_mem)
836{
Ben Skeggsa4154bb2011-02-10 10:35:16 +1000837 struct nouveau_bo *nvbo = nouveau_bo(bo);
Ben Skeggsfd2871a2011-06-06 14:07:04 +1000838 struct nouveau_vma *vma;
Ben Skeggsa4154bb2011-02-10 10:35:16 +1000839
Ben Skeggs9f1feed2012-01-25 15:34:22 +1000840 /* ttm can now (stupidly) pass the driver bos it didn't create... */
841 if (bo->destroy != nouveau_bo_del_ttm)
842 return;
843
Ben Skeggsfd2871a2011-06-06 14:07:04 +1000844 list_for_each_entry(vma, &nvbo->vma_list, head) {
Jerome Glissedc97b342011-11-18 11:47:03 -0500845 if (new_mem && new_mem->mem_type == TTM_PL_VRAM) {
Ben Skeggsfd2871a2011-06-06 14:07:04 +1000846 nouveau_vm_map(vma, new_mem->mm_node);
847 } else
Jerome Glissedc97b342011-11-18 11:47:03 -0500848 if (new_mem && new_mem->mem_type == TTM_PL_TT &&
Ben Skeggsfd2871a2011-06-06 14:07:04 +1000849 nvbo->page_shift == vma->vm->spg_shift) {
Dave Airlie22b33e82012-04-02 11:53:06 +0100850 if (((struct nouveau_mem *)new_mem->mm_node)->sg)
851 nouveau_vm_map_sg_table(vma, 0, new_mem->
852 num_pages << PAGE_SHIFT,
853 new_mem->mm_node);
854 else
855 nouveau_vm_map_sg(vma, 0, new_mem->
856 num_pages << PAGE_SHIFT,
857 new_mem->mm_node);
Ben Skeggsfd2871a2011-06-06 14:07:04 +1000858 } else {
859 nouveau_vm_unmap(vma);
860 }
Ben Skeggsa4154bb2011-02-10 10:35:16 +1000861 }
862}
863
Ben Skeggs6ee73862009-12-11 19:24:15 +1000864static int
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100865nouveau_bo_vm_bind(struct ttm_buffer_object *bo, struct ttm_mem_reg *new_mem,
866 struct nouveau_tile_reg **new_tile)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000867{
868 struct drm_nouveau_private *dev_priv = nouveau_bdev(bo->bdev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000869 struct drm_device *dev = dev_priv->dev;
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100870 struct nouveau_bo *nvbo = nouveau_bo(bo);
Ben Skeggsa4154bb2011-02-10 10:35:16 +1000871 u64 offset = new_mem->start << PAGE_SHIFT;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000872
Ben Skeggsa4154bb2011-02-10 10:35:16 +1000873 *new_tile = NULL;
874 if (new_mem->mem_type != TTM_PL_VRAM)
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100875 return 0;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000876
Ben Skeggsa4154bb2011-02-10 10:35:16 +1000877 if (dev_priv->card_type >= NV_10) {
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100878 *new_tile = nv10_mem_set_tiling(dev, offset, new_mem->size,
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200879 nvbo->tile_mode,
880 nvbo->tile_flags);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000881 }
882
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100883 return 0;
884}
Ben Skeggs6ee73862009-12-11 19:24:15 +1000885
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100886static void
887nouveau_bo_vm_cleanup(struct ttm_buffer_object *bo,
888 struct nouveau_tile_reg *new_tile,
889 struct nouveau_tile_reg **old_tile)
890{
891 struct drm_nouveau_private *dev_priv = nouveau_bdev(bo->bdev);
892 struct drm_device *dev = dev_priv->dev;
893
Ben Skeggsa4154bb2011-02-10 10:35:16 +1000894 nv10_mem_put_tile_region(dev, *old_tile, bo->sync_obj);
895 *old_tile = new_tile;
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100896}
897
898static int
899nouveau_bo_move(struct ttm_buffer_object *bo, bool evict, bool intr,
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000900 bool no_wait_reserve, bool no_wait_gpu,
901 struct ttm_mem_reg *new_mem)
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100902{
903 struct drm_nouveau_private *dev_priv = nouveau_bdev(bo->bdev);
904 struct nouveau_bo *nvbo = nouveau_bo(bo);
905 struct ttm_mem_reg *old_mem = &bo->mem;
906 struct nouveau_tile_reg *new_tile = NULL;
907 int ret = 0;
908
Ben Skeggsa4154bb2011-02-10 10:35:16 +1000909 if (dev_priv->card_type < NV_50) {
910 ret = nouveau_bo_vm_bind(bo, new_mem, &new_tile);
911 if (ret)
912 return ret;
913 }
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100914
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100915 /* Fake bo copy. */
Ben Skeggs6ee73862009-12-11 19:24:15 +1000916 if (old_mem->mem_type == TTM_PL_SYSTEM && !bo->ttm) {
917 BUG_ON(bo->mem.mm_node != NULL);
918 bo->mem = *new_mem;
919 new_mem->mm_node = NULL;
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100920 goto out;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000921 }
922
Ben Skeggsb8a6a802010-08-27 11:55:43 +1000923 /* Software copy if the card isn't up and running yet. */
Ben Skeggs183720b2010-12-09 15:17:10 +1000924 if (!dev_priv->channel) {
Ben Skeggsb8a6a802010-08-27 11:55:43 +1000925 ret = ttm_bo_move_memcpy(bo, evict, no_wait_reserve, no_wait_gpu, new_mem);
926 goto out;
927 }
928
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100929 /* Hardware assisted copy. */
930 if (new_mem->mem_type == TTM_PL_SYSTEM)
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000931 ret = nouveau_bo_move_flipd(bo, evict, intr, no_wait_reserve, no_wait_gpu, new_mem);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100932 else if (old_mem->mem_type == TTM_PL_SYSTEM)
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000933 ret = nouveau_bo_move_flips(bo, evict, intr, no_wait_reserve, no_wait_gpu, new_mem);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100934 else
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000935 ret = nouveau_bo_move_m2mf(bo, evict, intr, no_wait_reserve, no_wait_gpu, new_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000936
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100937 if (!ret)
938 goto out;
939
940 /* Fallback to software copy. */
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000941 ret = ttm_bo_move_memcpy(bo, evict, no_wait_reserve, no_wait_gpu, new_mem);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100942
943out:
Ben Skeggsa4154bb2011-02-10 10:35:16 +1000944 if (dev_priv->card_type < NV_50) {
945 if (ret)
946 nouveau_bo_vm_cleanup(bo, NULL, &new_tile);
947 else
948 nouveau_bo_vm_cleanup(bo, new_tile, &nvbo->tile);
949 }
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100950
951 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000952}
953
954static int
955nouveau_bo_verify_access(struct ttm_buffer_object *bo, struct file *filp)
956{
957 return 0;
958}
959
Jerome Glissef32f02f2010-04-09 14:39:25 +0200960static int
961nouveau_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
962{
963 struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
964 struct drm_nouveau_private *dev_priv = nouveau_bdev(bdev);
965 struct drm_device *dev = dev_priv->dev;
Ben Skeggsf869ef82010-11-15 11:53:16 +1000966 int ret;
Jerome Glissef32f02f2010-04-09 14:39:25 +0200967
968 mem->bus.addr = NULL;
969 mem->bus.offset = 0;
970 mem->bus.size = mem->num_pages << PAGE_SHIFT;
971 mem->bus.base = 0;
972 mem->bus.is_iomem = false;
973 if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
974 return -EINVAL;
975 switch (mem->mem_type) {
976 case TTM_PL_SYSTEM:
977 /* System memory */
978 return 0;
979 case TTM_PL_TT:
980#if __OS_HAS_AGP
981 if (dev_priv->gart_info.type == NOUVEAU_GART_AGP) {
Ben Skeggsd961db72010-08-05 10:48:18 +1000982 mem->bus.offset = mem->start << PAGE_SHIFT;
Jerome Glissef32f02f2010-04-09 14:39:25 +0200983 mem->bus.base = dev_priv->gart_info.aper_base;
984 mem->bus.is_iomem = true;
985 }
986#endif
987 break;
988 case TTM_PL_VRAM:
Ben Skeggsf869ef82010-11-15 11:53:16 +1000989 {
Ben Skeggsd5f42392011-02-10 12:22:52 +1000990 struct nouveau_mem *node = mem->mm_node;
Ben Skeggs8984e042010-11-15 11:48:33 +1000991 u8 page_shift;
Ben Skeggsf869ef82010-11-15 11:53:16 +1000992
993 if (!dev_priv->bar1_vm) {
994 mem->bus.offset = mem->start << PAGE_SHIFT;
995 mem->bus.base = pci_resource_start(dev->pdev, 1);
996 mem->bus.is_iomem = true;
997 break;
998 }
999
Ben Skeggs2e9733f2011-07-02 20:28:49 +10001000 if (dev_priv->card_type >= NV_C0)
Ben Skeggsd5f42392011-02-10 12:22:52 +10001001 page_shift = node->page_shift;
Ben Skeggs8984e042010-11-15 11:48:33 +10001002 else
1003 page_shift = 12;
1004
Ben Skeggs4c74eb72010-11-10 14:10:04 +10001005 ret = nouveau_vm_get(dev_priv->bar1_vm, mem->bus.size,
Ben Skeggs8984e042010-11-15 11:48:33 +10001006 page_shift, NV_MEM_ACCESS_RW,
Ben Skeggsd5f42392011-02-10 12:22:52 +10001007 &node->bar_vma);
Ben Skeggsf869ef82010-11-15 11:53:16 +10001008 if (ret)
1009 return ret;
1010
Ben Skeggsd5f42392011-02-10 12:22:52 +10001011 nouveau_vm_map(&node->bar_vma, node);
Ben Skeggsf869ef82010-11-15 11:53:16 +10001012 if (ret) {
Ben Skeggsd5f42392011-02-10 12:22:52 +10001013 nouveau_vm_put(&node->bar_vma);
Ben Skeggsf869ef82010-11-15 11:53:16 +10001014 return ret;
1015 }
1016
Ben Skeggsd5f42392011-02-10 12:22:52 +10001017 mem->bus.offset = node->bar_vma.offset;
Ben Skeggs8984e042010-11-15 11:48:33 +10001018 if (dev_priv->card_type == NV_50) /*XXX*/
1019 mem->bus.offset -= 0x0020000000ULL;
Jordan Crouse01d73a62010-05-27 13:40:24 -06001020 mem->bus.base = pci_resource_start(dev->pdev, 1);
Jerome Glissef32f02f2010-04-09 14:39:25 +02001021 mem->bus.is_iomem = true;
Ben Skeggsf869ef82010-11-15 11:53:16 +10001022 }
Jerome Glissef32f02f2010-04-09 14:39:25 +02001023 break;
1024 default:
1025 return -EINVAL;
1026 }
1027 return 0;
1028}
1029
1030static void
1031nouveau_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
1032{
Ben Skeggsf869ef82010-11-15 11:53:16 +10001033 struct drm_nouveau_private *dev_priv = nouveau_bdev(bdev);
Ben Skeggsd5f42392011-02-10 12:22:52 +10001034 struct nouveau_mem *node = mem->mm_node;
Ben Skeggsf869ef82010-11-15 11:53:16 +10001035
1036 if (!dev_priv->bar1_vm || mem->mem_type != TTM_PL_VRAM)
1037 return;
1038
Ben Skeggsd5f42392011-02-10 12:22:52 +10001039 if (!node->bar_vma.node)
Ben Skeggsf869ef82010-11-15 11:53:16 +10001040 return;
1041
Ben Skeggsd5f42392011-02-10 12:22:52 +10001042 nouveau_vm_unmap(&node->bar_vma);
1043 nouveau_vm_put(&node->bar_vma);
Jerome Glissef32f02f2010-04-09 14:39:25 +02001044}
1045
1046static int
1047nouveau_ttm_fault_reserve_notify(struct ttm_buffer_object *bo)
1048{
Ben Skeggse1429b42010-09-10 11:12:25 +10001049 struct drm_nouveau_private *dev_priv = nouveau_bdev(bo->bdev);
1050 struct nouveau_bo *nvbo = nouveau_bo(bo);
1051
1052 /* as long as the bo isn't in vram, and isn't tiled, we've got
1053 * nothing to do here.
1054 */
1055 if (bo->mem.mem_type != TTM_PL_VRAM) {
Francisco Jerezf13b3262010-10-10 06:01:08 +02001056 if (dev_priv->card_type < NV_50 ||
1057 !nouveau_bo_tile_layout(nvbo))
Ben Skeggse1429b42010-09-10 11:12:25 +10001058 return 0;
1059 }
1060
1061 /* make sure bo is in mappable vram */
Ben Skeggsd961db72010-08-05 10:48:18 +10001062 if (bo->mem.start + bo->mem.num_pages < dev_priv->fb_mappable_pages)
Ben Skeggse1429b42010-09-10 11:12:25 +10001063 return 0;
1064
1065
1066 nvbo->placement.fpfn = 0;
1067 nvbo->placement.lpfn = dev_priv->fb_mappable_pages;
Dave Airliec2848152012-05-18 15:31:12 +01001068 nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_VRAM, 0);
Ben Skeggs7a45d762010-11-22 08:50:27 +10001069 return nouveau_bo_validate(nvbo, false, true, false);
Jerome Glissef32f02f2010-04-09 14:39:25 +02001070}
1071
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001072static int
1073nouveau_ttm_tt_populate(struct ttm_tt *ttm)
1074{
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001075 struct ttm_dma_tt *ttm_dma = (void *)ttm;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001076 struct drm_nouveau_private *dev_priv;
1077 struct drm_device *dev;
1078 unsigned i;
1079 int r;
Dave Airlie22b33e82012-04-02 11:53:06 +01001080 bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001081
1082 if (ttm->state != tt_unpopulated)
1083 return 0;
1084
Dave Airlie22b33e82012-04-02 11:53:06 +01001085 if (slave && ttm->sg) {
1086 /* make userspace faulting work */
1087 drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
1088 ttm_dma->dma_address, ttm->num_pages);
1089 ttm->state = tt_unbound;
1090 return 0;
1091 }
1092
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001093 dev_priv = nouveau_bdev(ttm->bdev);
1094 dev = dev_priv->dev;
1095
Jerome Glissedea7e0a2012-01-03 17:37:37 -05001096#if __OS_HAS_AGP
1097 if (dev_priv->gart_info.type == NOUVEAU_GART_AGP) {
1098 return ttm_agp_tt_populate(ttm);
1099 }
1100#endif
1101
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001102#ifdef CONFIG_SWIOTLB
1103 if (swiotlb_nr_tbl()) {
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001104 return ttm_dma_populate((void *)ttm, dev->dev);
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001105 }
1106#endif
1107
1108 r = ttm_pool_populate(ttm);
1109 if (r) {
1110 return r;
1111 }
1112
1113 for (i = 0; i < ttm->num_pages; i++) {
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001114 ttm_dma->dma_address[i] = pci_map_page(dev->pdev, ttm->pages[i],
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001115 0, PAGE_SIZE,
1116 PCI_DMA_BIDIRECTIONAL);
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001117 if (pci_dma_mapping_error(dev->pdev, ttm_dma->dma_address[i])) {
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001118 while (--i) {
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001119 pci_unmap_page(dev->pdev, ttm_dma->dma_address[i],
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001120 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001121 ttm_dma->dma_address[i] = 0;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001122 }
1123 ttm_pool_unpopulate(ttm);
1124 return -EFAULT;
1125 }
1126 }
1127 return 0;
1128}
1129
1130static void
1131nouveau_ttm_tt_unpopulate(struct ttm_tt *ttm)
1132{
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001133 struct ttm_dma_tt *ttm_dma = (void *)ttm;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001134 struct drm_nouveau_private *dev_priv;
1135 struct drm_device *dev;
1136 unsigned i;
Dave Airlie22b33e82012-04-02 11:53:06 +01001137 bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
1138
1139 if (slave)
1140 return;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001141
1142 dev_priv = nouveau_bdev(ttm->bdev);
1143 dev = dev_priv->dev;
1144
Jerome Glissedea7e0a2012-01-03 17:37:37 -05001145#if __OS_HAS_AGP
1146 if (dev_priv->gart_info.type == NOUVEAU_GART_AGP) {
1147 ttm_agp_tt_unpopulate(ttm);
1148 return;
1149 }
1150#endif
1151
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001152#ifdef CONFIG_SWIOTLB
1153 if (swiotlb_nr_tbl()) {
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001154 ttm_dma_unpopulate((void *)ttm, dev->dev);
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001155 return;
1156 }
1157#endif
1158
1159 for (i = 0; i < ttm->num_pages; i++) {
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001160 if (ttm_dma->dma_address[i]) {
1161 pci_unmap_page(dev->pdev, ttm_dma->dma_address[i],
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001162 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
1163 }
1164 }
1165
1166 ttm_pool_unpopulate(ttm);
1167}
1168
Ben Skeggs875ac342012-04-30 12:51:48 +10001169void
1170nouveau_bo_fence(struct nouveau_bo *nvbo, struct nouveau_fence *fence)
1171{
1172 struct nouveau_fence *old_fence = NULL;
1173
1174 if (likely(fence))
1175 nouveau_fence_ref(fence);
1176
1177 spin_lock(&nvbo->bo.bdev->fence_lock);
1178 old_fence = nvbo->bo.sync_obj;
1179 nvbo->bo.sync_obj = fence;
1180 spin_unlock(&nvbo->bo.bdev->fence_lock);
1181
1182 nouveau_fence_unref(&old_fence);
1183}
1184
1185static void
1186nouveau_bo_fence_unref(void **sync_obj)
1187{
1188 nouveau_fence_unref((struct nouveau_fence **)sync_obj);
1189}
1190
1191static void *
1192nouveau_bo_fence_ref(void *sync_obj)
1193{
1194 return nouveau_fence_ref(sync_obj);
1195}
1196
1197static bool
1198nouveau_bo_fence_signalled(void *sync_obj, void *sync_arg)
1199{
Ben Skeggsd375e7d52012-04-30 13:30:00 +10001200 return nouveau_fence_done(sync_obj);
Ben Skeggs875ac342012-04-30 12:51:48 +10001201}
1202
1203static int
1204nouveau_bo_fence_wait(void *sync_obj, void *sync_arg, bool lazy, bool intr)
1205{
1206 return nouveau_fence_wait(sync_obj, lazy, intr);
1207}
1208
1209static int
1210nouveau_bo_fence_flush(void *sync_obj, void *sync_arg)
1211{
1212 return 0;
1213}
1214
Ben Skeggs6ee73862009-12-11 19:24:15 +10001215struct ttm_bo_driver nouveau_bo_driver = {
Jerome Glisse649bf3c2011-11-01 20:46:13 -04001216 .ttm_tt_create = &nouveau_ttm_tt_create,
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001217 .ttm_tt_populate = &nouveau_ttm_tt_populate,
1218 .ttm_tt_unpopulate = &nouveau_ttm_tt_unpopulate,
Ben Skeggs6ee73862009-12-11 19:24:15 +10001219 .invalidate_caches = nouveau_bo_invalidate_caches,
1220 .init_mem_type = nouveau_bo_init_mem_type,
1221 .evict_flags = nouveau_bo_evict_flags,
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001222 .move_notify = nouveau_bo_move_ntfy,
Ben Skeggs6ee73862009-12-11 19:24:15 +10001223 .move = nouveau_bo_move,
1224 .verify_access = nouveau_bo_verify_access,
Ben Skeggs875ac342012-04-30 12:51:48 +10001225 .sync_obj_signaled = nouveau_bo_fence_signalled,
1226 .sync_obj_wait = nouveau_bo_fence_wait,
1227 .sync_obj_flush = nouveau_bo_fence_flush,
1228 .sync_obj_unref = nouveau_bo_fence_unref,
1229 .sync_obj_ref = nouveau_bo_fence_ref,
Jerome Glissef32f02f2010-04-09 14:39:25 +02001230 .fault_reserve_notify = &nouveau_ttm_fault_reserve_notify,
1231 .io_mem_reserve = &nouveau_ttm_io_mem_reserve,
1232 .io_mem_free = &nouveau_ttm_io_mem_free,
Ben Skeggs6ee73862009-12-11 19:24:15 +10001233};
1234
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001235struct nouveau_vma *
1236nouveau_bo_vma_find(struct nouveau_bo *nvbo, struct nouveau_vm *vm)
1237{
1238 struct nouveau_vma *vma;
1239 list_for_each_entry(vma, &nvbo->vma_list, head) {
1240 if (vma->vm == vm)
1241 return vma;
1242 }
1243
1244 return NULL;
1245}
1246
1247int
1248nouveau_bo_vma_add(struct nouveau_bo *nvbo, struct nouveau_vm *vm,
1249 struct nouveau_vma *vma)
1250{
1251 const u32 size = nvbo->bo.mem.num_pages << PAGE_SHIFT;
1252 struct nouveau_mem *node = nvbo->bo.mem.mm_node;
1253 int ret;
1254
1255 ret = nouveau_vm_get(vm, size, nvbo->page_shift,
1256 NV_MEM_ACCESS_RW, vma);
1257 if (ret)
1258 return ret;
1259
1260 if (nvbo->bo.mem.mem_type == TTM_PL_VRAM)
1261 nouveau_vm_map(vma, nvbo->bo.mem.mm_node);
Dave Airlie22b33e82012-04-02 11:53:06 +01001262 else if (nvbo->bo.mem.mem_type == TTM_PL_TT) {
1263 if (node->sg)
1264 nouveau_vm_map_sg_table(vma, 0, size, node);
1265 else
1266 nouveau_vm_map_sg(vma, 0, size, node);
1267 }
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001268
1269 list_add_tail(&vma->head, &nvbo->vma_list);
Ben Skeggs2fd3db62011-06-07 15:25:12 +10001270 vma->refcount = 1;
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001271 return 0;
1272}
1273
1274void
1275nouveau_bo_vma_del(struct nouveau_bo *nvbo, struct nouveau_vma *vma)
1276{
1277 if (vma->node) {
1278 if (nvbo->bo.mem.mem_type != TTM_PL_SYSTEM) {
1279 spin_lock(&nvbo->bo.bdev->fence_lock);
Dave Airlie1717c0e2011-10-27 18:28:37 +02001280 ttm_bo_wait(&nvbo->bo, false, false, false);
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001281 spin_unlock(&nvbo->bo.bdev->fence_lock);
1282 nouveau_vm_unmap(vma);
1283 }
1284
1285 nouveau_vm_put(vma);
1286 list_del(&vma->head);
1287 }
1288}