blob: 71d01ce6598ecbaa593a802445d63c557af9ccb9 [file] [log] [blame]
Ben Skeggs6ee73862009-12-11 19:24:15 +10001/*
2 * Copyright 2007 Dave Airlied
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 */
24/*
25 * Authors: Dave Airlied <airlied@linux.ie>
26 * Ben Skeggs <darktama@iinet.net.au>
27 * Jeremy Kolb <jkolb@brandeis.edu>
28 */
29
30#include "drmP.h"
31
32#include "nouveau_drm.h"
33#include "nouveau_drv.h"
34#include "nouveau_dma.h"
Ben Skeggsf869ef82010-11-15 11:53:16 +100035#include "nouveau_mm.h"
36#include "nouveau_vm.h"
Ben Skeggs6ee73862009-12-11 19:24:15 +100037
Maarten Maathuisa5106042009-12-26 21:46:36 +010038#include <linux/log2.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090039#include <linux/slab.h>
Maarten Maathuisa5106042009-12-26 21:46:36 +010040
Ben Skeggs6ee73862009-12-11 19:24:15 +100041static void
42nouveau_bo_del_ttm(struct ttm_buffer_object *bo)
43{
44 struct drm_nouveau_private *dev_priv = nouveau_bdev(bo->bdev);
Francisco Jereza0af9ad2009-12-11 16:51:09 +010045 struct drm_device *dev = dev_priv->dev;
Ben Skeggs6ee73862009-12-11 19:24:15 +100046 struct nouveau_bo *nvbo = nouveau_bo(bo);
47
Ben Skeggs6ee73862009-12-11 19:24:15 +100048 if (unlikely(nvbo->gem))
49 DRM_ERROR("bo %p still attached to GEM object\n", bo);
50
Francisco Jereza5cf68b2010-10-24 16:14:41 +020051 nv10_mem_put_tile_region(dev, nvbo->tile, NULL);
Ben Skeggs7db26622011-02-28 14:22:12 +100052 if (nvbo->vma.node) {
53 nouveau_vm_unmap(&nvbo->vma);
54 nouveau_vm_put(&nvbo->vma);
55 }
Ben Skeggs6ee73862009-12-11 19:24:15 +100056 kfree(nvbo);
57}
58
Francisco Jereza0af9ad2009-12-11 16:51:09 +010059static void
Ben Skeggsdb5c8e22011-02-10 13:41:01 +100060nouveau_bo_fixup_align(struct nouveau_bo *nvbo, u32 flags,
Ben Skeggsf91bac52011-06-06 14:15:46 +100061 int *align, int *size)
Francisco Jereza0af9ad2009-12-11 16:51:09 +010062{
Ben Skeggsbfd83ac2010-11-12 15:12:51 +100063 struct drm_nouveau_private *dev_priv = nouveau_bdev(nvbo->bo.bdev);
Francisco Jereza0af9ad2009-12-11 16:51:09 +010064
Ben Skeggs573a2a32010-08-25 15:26:04 +100065 if (dev_priv->card_type < NV_50) {
Ben Skeggsbfd83ac2010-11-12 15:12:51 +100066 if (nvbo->tile_mode) {
Francisco Jereza0af9ad2009-12-11 16:51:09 +010067 if (dev_priv->chipset >= 0x40) {
68 *align = 65536;
Ben Skeggsbfd83ac2010-11-12 15:12:51 +100069 *size = roundup(*size, 64 * nvbo->tile_mode);
Francisco Jereza0af9ad2009-12-11 16:51:09 +010070
71 } else if (dev_priv->chipset >= 0x30) {
72 *align = 32768;
Ben Skeggsbfd83ac2010-11-12 15:12:51 +100073 *size = roundup(*size, 64 * nvbo->tile_mode);
Francisco Jereza0af9ad2009-12-11 16:51:09 +010074
75 } else if (dev_priv->chipset >= 0x20) {
76 *align = 16384;
Ben Skeggsbfd83ac2010-11-12 15:12:51 +100077 *size = roundup(*size, 64 * nvbo->tile_mode);
Francisco Jereza0af9ad2009-12-11 16:51:09 +010078
79 } else if (dev_priv->chipset >= 0x10) {
80 *align = 16384;
Ben Skeggsbfd83ac2010-11-12 15:12:51 +100081 *size = roundup(*size, 32 * nvbo->tile_mode);
Francisco Jereza0af9ad2009-12-11 16:51:09 +010082 }
83 }
Ben Skeggsbfd83ac2010-11-12 15:12:51 +100084 } else {
Ben Skeggsf91bac52011-06-06 14:15:46 +100085 *size = roundup(*size, (1 << nvbo->page_shift));
86 *align = max((1 << nvbo->page_shift), *align);
Francisco Jereza0af9ad2009-12-11 16:51:09 +010087 }
88
Maarten Maathuis1c7059e2009-12-25 18:51:17 +010089 *size = roundup(*size, PAGE_SIZE);
Francisco Jereza0af9ad2009-12-11 16:51:09 +010090}
91
Ben Skeggs6ee73862009-12-11 19:24:15 +100092int
93nouveau_bo_new(struct drm_device *dev, struct nouveau_channel *chan,
94 int size, int align, uint32_t flags, uint32_t tile_mode,
Ben Skeggsd550c412011-02-16 08:41:56 +100095 uint32_t tile_flags, struct nouveau_bo **pnvbo)
Ben Skeggs6ee73862009-12-11 19:24:15 +100096{
97 struct drm_nouveau_private *dev_priv = dev->dev_private;
98 struct nouveau_bo *nvbo;
Ben Skeggsf91bac52011-06-06 14:15:46 +100099 int ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000100
101 nvbo = kzalloc(sizeof(struct nouveau_bo), GFP_KERNEL);
102 if (!nvbo)
103 return -ENOMEM;
104 INIT_LIST_HEAD(&nvbo->head);
105 INIT_LIST_HEAD(&nvbo->entry);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000106 nvbo->tile_mode = tile_mode;
107 nvbo->tile_flags = tile_flags;
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200108 nvbo->bo.bdev = &dev_priv->ttm.bdev;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000109
Ben Skeggsf91bac52011-06-06 14:15:46 +1000110 nvbo->page_shift = 12;
111 if (dev_priv->bar1_vm) {
112 if (!(flags & TTM_PL_FLAG_TT) && size > 256 * 1024)
113 nvbo->page_shift = dev_priv->bar1_vm->lpg_shift;
114 }
115
116 nouveau_bo_fixup_align(nvbo, flags, &align, &size);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000117 align >>= PAGE_SHIFT;
118
Ben Skeggsd550c412011-02-16 08:41:56 +1000119 if (dev_priv->chan_vm) {
Ben Skeggsf91bac52011-06-06 14:15:46 +1000120 ret = nouveau_vm_get(dev_priv->chan_vm, size, nvbo->page_shift,
Ben Skeggs4c1361422010-11-15 11:54:21 +1000121 NV_MEM_ACCESS_RW, &nvbo->vma);
122 if (ret) {
123 kfree(nvbo);
124 return ret;
125 }
126 }
127
Francisco Jerez812f2192011-02-03 01:49:33 +0100128 nvbo->bo.mem.num_pages = size >> PAGE_SHIFT;
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100129 nouveau_bo_placement_set(nvbo, flags, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000130
131 nvbo->channel = chan;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000132 ret = ttm_bo_init(&dev_priv->ttm.bdev, &nvbo->bo, size,
133 ttm_bo_type_device, &nvbo->placement, align, 0,
134 false, NULL, size, nouveau_bo_del_ttm);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000135 if (ret) {
136 /* ttm will call nouveau_bo_del_ttm if it fails.. */
137 return ret;
138 }
Ben Skeggs90af89b2010-04-15 14:42:34 +1000139 nvbo->channel = NULL;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000140
Ben Skeggs26c0c9e2011-02-10 12:59:51 +1000141 if (nvbo->vma.node)
142 nvbo->bo.offset = nvbo->vma.offset;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000143 *pnvbo = nvbo;
144 return 0;
145}
146
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100147static void
148set_placement_list(uint32_t *pl, unsigned *n, uint32_t type, uint32_t flags)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000149{
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100150 *n = 0;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000151
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100152 if (type & TTM_PL_FLAG_VRAM)
153 pl[(*n)++] = TTM_PL_FLAG_VRAM | flags;
154 if (type & TTM_PL_FLAG_TT)
155 pl[(*n)++] = TTM_PL_FLAG_TT | flags;
156 if (type & TTM_PL_FLAG_SYSTEM)
157 pl[(*n)++] = TTM_PL_FLAG_SYSTEM | flags;
158}
Ben Skeggs37cb3e082009-12-16 16:22:42 +1000159
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200160static void
161set_placement_range(struct nouveau_bo *nvbo, uint32_t type)
162{
163 struct drm_nouveau_private *dev_priv = nouveau_bdev(nvbo->bo.bdev);
Francisco Jerez812f2192011-02-03 01:49:33 +0100164 int vram_pages = dev_priv->vram_size >> PAGE_SHIFT;
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200165
166 if (dev_priv->card_type == NV_10 &&
Francisco Jerez812f2192011-02-03 01:49:33 +0100167 nvbo->tile_mode && (type & TTM_PL_FLAG_VRAM) &&
168 nvbo->bo.mem.num_pages < vram_pages / 2) {
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200169 /*
170 * Make sure that the color and depth buffers are handled
171 * by independent memory controller units. Up to a 9x
172 * speed up when alpha-blending and depth-test are enabled
173 * at the same time.
174 */
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200175 if (nvbo->tile_flags & NOUVEAU_GEM_TILE_ZETA) {
176 nvbo->placement.fpfn = vram_pages / 2;
177 nvbo->placement.lpfn = ~0;
178 } else {
179 nvbo->placement.fpfn = 0;
180 nvbo->placement.lpfn = vram_pages / 2;
181 }
182 }
183}
184
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100185void
186nouveau_bo_placement_set(struct nouveau_bo *nvbo, uint32_t type, uint32_t busy)
187{
188 struct ttm_placement *pl = &nvbo->placement;
189 uint32_t flags = TTM_PL_MASK_CACHING |
190 (nvbo->pin_refcnt ? TTM_PL_FLAG_NO_EVICT : 0);
191
192 pl->placement = nvbo->placements;
193 set_placement_list(nvbo->placements, &pl->num_placement,
194 type, flags);
195
196 pl->busy_placement = nvbo->busy_placements;
197 set_placement_list(nvbo->busy_placements, &pl->num_busy_placement,
198 type | busy, flags);
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200199
200 set_placement_range(nvbo, type);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000201}
202
203int
204nouveau_bo_pin(struct nouveau_bo *nvbo, uint32_t memtype)
205{
206 struct drm_nouveau_private *dev_priv = nouveau_bdev(nvbo->bo.bdev);
207 struct ttm_buffer_object *bo = &nvbo->bo;
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100208 int ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000209
210 if (nvbo->pin_refcnt && !(memtype & (1 << bo->mem.mem_type))) {
211 NV_ERROR(nouveau_bdev(bo->bdev)->dev,
212 "bo %p pinned elsewhere: 0x%08x vs 0x%08x\n", bo,
213 1 << bo->mem.mem_type, memtype);
214 return -EINVAL;
215 }
216
217 if (nvbo->pin_refcnt++)
218 return 0;
219
220 ret = ttm_bo_reserve(bo, false, false, false, 0);
221 if (ret)
222 goto out;
223
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100224 nouveau_bo_placement_set(nvbo, memtype, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000225
Ben Skeggs7a45d762010-11-22 08:50:27 +1000226 ret = nouveau_bo_validate(nvbo, false, false, false);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000227 if (ret == 0) {
228 switch (bo->mem.mem_type) {
229 case TTM_PL_VRAM:
230 dev_priv->fb_aper_free -= bo->mem.size;
231 break;
232 case TTM_PL_TT:
233 dev_priv->gart_info.aper_free -= bo->mem.size;
234 break;
235 default:
236 break;
237 }
238 }
239 ttm_bo_unreserve(bo);
240out:
241 if (unlikely(ret))
242 nvbo->pin_refcnt--;
243 return ret;
244}
245
246int
247nouveau_bo_unpin(struct nouveau_bo *nvbo)
248{
249 struct drm_nouveau_private *dev_priv = nouveau_bdev(nvbo->bo.bdev);
250 struct ttm_buffer_object *bo = &nvbo->bo;
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100251 int ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000252
253 if (--nvbo->pin_refcnt)
254 return 0;
255
256 ret = ttm_bo_reserve(bo, false, false, false, 0);
257 if (ret)
258 return ret;
259
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100260 nouveau_bo_placement_set(nvbo, bo->mem.placement, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000261
Ben Skeggs7a45d762010-11-22 08:50:27 +1000262 ret = nouveau_bo_validate(nvbo, false, false, false);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000263 if (ret == 0) {
264 switch (bo->mem.mem_type) {
265 case TTM_PL_VRAM:
266 dev_priv->fb_aper_free += bo->mem.size;
267 break;
268 case TTM_PL_TT:
269 dev_priv->gart_info.aper_free += bo->mem.size;
270 break;
271 default:
272 break;
273 }
274 }
275
276 ttm_bo_unreserve(bo);
277 return ret;
278}
279
280int
281nouveau_bo_map(struct nouveau_bo *nvbo)
282{
283 int ret;
284
285 ret = ttm_bo_reserve(&nvbo->bo, false, false, false, 0);
286 if (ret)
287 return ret;
288
289 ret = ttm_bo_kmap(&nvbo->bo, 0, nvbo->bo.mem.num_pages, &nvbo->kmap);
290 ttm_bo_unreserve(&nvbo->bo);
291 return ret;
292}
293
294void
295nouveau_bo_unmap(struct nouveau_bo *nvbo)
296{
Ben Skeggs9d59e8a2010-08-27 13:04:41 +1000297 if (nvbo)
298 ttm_bo_kunmap(&nvbo->kmap);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000299}
300
Ben Skeggs7a45d762010-11-22 08:50:27 +1000301int
302nouveau_bo_validate(struct nouveau_bo *nvbo, bool interruptible,
303 bool no_wait_reserve, bool no_wait_gpu)
304{
305 int ret;
306
307 ret = ttm_bo_validate(&nvbo->bo, &nvbo->placement, interruptible,
308 no_wait_reserve, no_wait_gpu);
309 if (ret)
310 return ret;
311
312 return 0;
313}
314
Ben Skeggs6ee73862009-12-11 19:24:15 +1000315u16
316nouveau_bo_rd16(struct nouveau_bo *nvbo, unsigned index)
317{
318 bool is_iomem;
319 u16 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
320 mem = &mem[index];
321 if (is_iomem)
322 return ioread16_native((void __force __iomem *)mem);
323 else
324 return *mem;
325}
326
327void
328nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val)
329{
330 bool is_iomem;
331 u16 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
332 mem = &mem[index];
333 if (is_iomem)
334 iowrite16_native(val, (void __force __iomem *)mem);
335 else
336 *mem = val;
337}
338
339u32
340nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index)
341{
342 bool is_iomem;
343 u32 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
344 mem = &mem[index];
345 if (is_iomem)
346 return ioread32_native((void __force __iomem *)mem);
347 else
348 return *mem;
349}
350
351void
352nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val)
353{
354 bool is_iomem;
355 u32 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
356 mem = &mem[index];
357 if (is_iomem)
358 iowrite32_native(val, (void __force __iomem *)mem);
359 else
360 *mem = val;
361}
362
363static struct ttm_backend *
364nouveau_bo_create_ttm_backend_entry(struct ttm_bo_device *bdev)
365{
366 struct drm_nouveau_private *dev_priv = nouveau_bdev(bdev);
367 struct drm_device *dev = dev_priv->dev;
368
369 switch (dev_priv->gart_info.type) {
Ben Skeggsb694dfb2009-12-15 10:38:32 +1000370#if __OS_HAS_AGP
Ben Skeggs6ee73862009-12-11 19:24:15 +1000371 case NOUVEAU_GART_AGP:
372 return ttm_agp_backend_init(bdev, dev->agp->bridge);
Ben Skeggsb694dfb2009-12-15 10:38:32 +1000373#endif
Ben Skeggs58e6c7a2011-01-11 14:10:09 +1000374 case NOUVEAU_GART_PDMA:
375 case NOUVEAU_GART_HW:
Ben Skeggs6ee73862009-12-11 19:24:15 +1000376 return nouveau_sgdma_init_ttm(dev);
377 default:
378 NV_ERROR(dev, "Unknown GART type %d\n",
379 dev_priv->gart_info.type);
380 break;
381 }
382
383 return NULL;
384}
385
386static int
387nouveau_bo_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
388{
389 /* We'll do this from user space. */
390 return 0;
391}
392
393static int
394nouveau_bo_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
395 struct ttm_mem_type_manager *man)
396{
397 struct drm_nouveau_private *dev_priv = nouveau_bdev(bdev);
398 struct drm_device *dev = dev_priv->dev;
399
400 switch (type) {
401 case TTM_PL_SYSTEM:
402 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
403 man->available_caching = TTM_PL_MASK_CACHING;
404 man->default_caching = TTM_PL_FLAG_CACHED;
405 break;
406 case TTM_PL_VRAM:
Ben Skeggs8984e042010-11-15 11:48:33 +1000407 if (dev_priv->card_type >= NV_50) {
Ben Skeggs573a2a32010-08-25 15:26:04 +1000408 man->func = &nouveau_vram_manager;
Ben Skeggsf869ef82010-11-15 11:53:16 +1000409 man->io_reserve_fastpath = false;
410 man->use_io_reserve_lru = true;
411 } else {
Ben Skeggs573a2a32010-08-25 15:26:04 +1000412 man->func = &ttm_bo_manager_func;
Ben Skeggsf869ef82010-11-15 11:53:16 +1000413 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000414 man->flags = TTM_MEMTYPE_FLAG_FIXED |
Jerome Glissef32f02f2010-04-09 14:39:25 +0200415 TTM_MEMTYPE_FLAG_MAPPABLE;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000416 man->available_caching = TTM_PL_FLAG_UNCACHED |
417 TTM_PL_FLAG_WC;
418 man->default_caching = TTM_PL_FLAG_WC;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000419 break;
420 case TTM_PL_TT:
Ben Skeggs26c0c9e2011-02-10 12:59:51 +1000421 if (dev_priv->card_type >= NV_50)
422 man->func = &nouveau_gart_manager;
423 else
424 man->func = &ttm_bo_manager_func;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000425 switch (dev_priv->gart_info.type) {
426 case NOUVEAU_GART_AGP:
Jerome Glissef32f02f2010-04-09 14:39:25 +0200427 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
Francisco Jereza3d487e2010-11-20 22:11:22 +0100428 man->available_caching = TTM_PL_FLAG_UNCACHED |
429 TTM_PL_FLAG_WC;
430 man->default_caching = TTM_PL_FLAG_WC;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000431 break;
Ben Skeggs58e6c7a2011-01-11 14:10:09 +1000432 case NOUVEAU_GART_PDMA:
433 case NOUVEAU_GART_HW:
Ben Skeggs6ee73862009-12-11 19:24:15 +1000434 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE |
435 TTM_MEMTYPE_FLAG_CMA;
436 man->available_caching = TTM_PL_MASK_CACHING;
437 man->default_caching = TTM_PL_FLAG_CACHED;
Ben Skeggsb571fe22010-11-16 10:13:05 +1000438 man->gpu_offset = dev_priv->gart_info.aper_base;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000439 break;
440 default:
441 NV_ERROR(dev, "Unknown GART type: %d\n",
442 dev_priv->gart_info.type);
443 return -EINVAL;
444 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000445 break;
446 default:
447 NV_ERROR(dev, "Unsupported memory type %u\n", (unsigned)type);
448 return -EINVAL;
449 }
450 return 0;
451}
452
453static void
454nouveau_bo_evict_flags(struct ttm_buffer_object *bo, struct ttm_placement *pl)
455{
456 struct nouveau_bo *nvbo = nouveau_bo(bo);
457
458 switch (bo->mem.mem_type) {
Francisco Jerez22fbd532009-12-11 18:40:17 +0100459 case TTM_PL_VRAM:
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100460 nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_TT,
461 TTM_PL_FLAG_SYSTEM);
Francisco Jerez22fbd532009-12-11 18:40:17 +0100462 break;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000463 default:
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100464 nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_SYSTEM, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000465 break;
466 }
Francisco Jerez22fbd532009-12-11 18:40:17 +0100467
468 *pl = nvbo->placement;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000469}
470
471
472/* GPU-assisted copy using NV_MEMORY_TO_MEMORY_FORMAT, can access
473 * TTM_PL_{VRAM,TT} directly.
474 */
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100475
Ben Skeggs6ee73862009-12-11 19:24:15 +1000476static int
477nouveau_bo_move_accel_cleanup(struct nouveau_channel *chan,
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000478 struct nouveau_bo *nvbo, bool evict,
479 bool no_wait_reserve, bool no_wait_gpu,
Ben Skeggs6ee73862009-12-11 19:24:15 +1000480 struct ttm_mem_reg *new_mem)
481{
482 struct nouveau_fence *fence = NULL;
483 int ret;
484
485 ret = nouveau_fence_new(chan, &fence, true);
486 if (ret)
487 return ret;
488
Francisco Jerez64798812010-09-21 19:02:01 +0200489 ret = ttm_bo_move_accel_cleanup(&nvbo->bo, fence, NULL, evict,
Francisco Jerez311ab692010-07-04 12:54:23 +0200490 no_wait_reserve, no_wait_gpu, new_mem);
Marcin Slusarz382d62e2010-10-20 21:50:24 +0200491 nouveau_fence_unref(&fence);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000492 return ret;
493}
494
Ben Skeggs6ee73862009-12-11 19:24:15 +1000495static int
Ben Skeggs183720b2010-12-09 15:17:10 +1000496nvc0_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
497 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
498{
Ben Skeggs26c0c9e2011-02-10 12:59:51 +1000499 struct nouveau_mem *old_node = old_mem->mm_node;
500 struct nouveau_mem *new_node = new_mem->mm_node;
Ben Skeggs183720b2010-12-09 15:17:10 +1000501 struct nouveau_bo *nvbo = nouveau_bo(bo);
Ben Skeggs183720b2010-12-09 15:17:10 +1000502 u32 page_count = new_mem->num_pages;
Ben Skeggsd550c412011-02-16 08:41:56 +1000503 u64 src_offset, dst_offset;
Ben Skeggs183720b2010-12-09 15:17:10 +1000504 int ret;
505
Ben Skeggs26c0c9e2011-02-10 12:59:51 +1000506 src_offset = old_node->tmp_vma.offset;
507 if (new_node->tmp_vma.node)
508 dst_offset = new_node->tmp_vma.offset;
Ben Skeggsd550c412011-02-16 08:41:56 +1000509 else
Ben Skeggs26c0c9e2011-02-10 12:59:51 +1000510 dst_offset = nvbo->vma.offset;
Ben Skeggs183720b2010-12-09 15:17:10 +1000511
512 page_count = new_mem->num_pages;
513 while (page_count) {
514 int line_count = (page_count > 2047) ? 2047 : page_count;
515
516 ret = RING_SPACE(chan, 12);
517 if (ret)
518 return ret;
519
520 BEGIN_NVC0(chan, 2, NvSubM2MF, 0x0238, 2);
521 OUT_RING (chan, upper_32_bits(dst_offset));
522 OUT_RING (chan, lower_32_bits(dst_offset));
523 BEGIN_NVC0(chan, 2, NvSubM2MF, 0x030c, 6);
524 OUT_RING (chan, upper_32_bits(src_offset));
525 OUT_RING (chan, lower_32_bits(src_offset));
526 OUT_RING (chan, PAGE_SIZE); /* src_pitch */
527 OUT_RING (chan, PAGE_SIZE); /* dst_pitch */
528 OUT_RING (chan, PAGE_SIZE); /* line_length */
529 OUT_RING (chan, line_count);
530 BEGIN_NVC0(chan, 2, NvSubM2MF, 0x0300, 1);
531 OUT_RING (chan, 0x00100110);
532
533 page_count -= line_count;
534 src_offset += (PAGE_SIZE * line_count);
535 dst_offset += (PAGE_SIZE * line_count);
536 }
537
538 return 0;
539}
540
541static int
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000542nv50_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
543 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000544{
Ben Skeggs26c0c9e2011-02-10 12:59:51 +1000545 struct nouveau_mem *old_node = old_mem->mm_node;
546 struct nouveau_mem *new_node = new_mem->mm_node;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000547 struct nouveau_bo *nvbo = nouveau_bo(bo);
548 u64 length = (new_mem->num_pages << PAGE_SHIFT);
549 u64 src_offset, dst_offset;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000550 int ret;
551
Ben Skeggs26c0c9e2011-02-10 12:59:51 +1000552 src_offset = old_node->tmp_vma.offset;
553 if (new_node->tmp_vma.node)
554 dst_offset = new_node->tmp_vma.offset;
Ben Skeggsd550c412011-02-16 08:41:56 +1000555 else
Ben Skeggs26c0c9e2011-02-10 12:59:51 +1000556 dst_offset = nvbo->vma.offset;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000557
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000558 while (length) {
559 u32 amount, stride, height;
560
Ben Skeggs5220b3c2010-09-23 15:21:17 +1000561 amount = min(length, (u64)(4 * 1024 * 1024));
562 stride = 16 * 4;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000563 height = amount / stride;
564
Francisco Jerezf13b3262010-10-10 06:01:08 +0200565 if (new_mem->mem_type == TTM_PL_VRAM &&
566 nouveau_bo_tile_layout(nvbo)) {
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000567 ret = RING_SPACE(chan, 8);
568 if (ret)
569 return ret;
570
571 BEGIN_RING(chan, NvSubM2MF, 0x0200, 7);
572 OUT_RING (chan, 0);
Ben Skeggs5220b3c2010-09-23 15:21:17 +1000573 OUT_RING (chan, 0);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000574 OUT_RING (chan, stride);
575 OUT_RING (chan, height);
576 OUT_RING (chan, 1);
577 OUT_RING (chan, 0);
578 OUT_RING (chan, 0);
579 } else {
580 ret = RING_SPACE(chan, 2);
581 if (ret)
582 return ret;
583
584 BEGIN_RING(chan, NvSubM2MF, 0x0200, 1);
585 OUT_RING (chan, 1);
586 }
Francisco Jerezf13b3262010-10-10 06:01:08 +0200587 if (old_mem->mem_type == TTM_PL_VRAM &&
588 nouveau_bo_tile_layout(nvbo)) {
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000589 ret = RING_SPACE(chan, 8);
590 if (ret)
591 return ret;
592
593 BEGIN_RING(chan, NvSubM2MF, 0x021c, 7);
594 OUT_RING (chan, 0);
Ben Skeggs5220b3c2010-09-23 15:21:17 +1000595 OUT_RING (chan, 0);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000596 OUT_RING (chan, stride);
597 OUT_RING (chan, height);
598 OUT_RING (chan, 1);
599 OUT_RING (chan, 0);
600 OUT_RING (chan, 0);
601 } else {
602 ret = RING_SPACE(chan, 2);
603 if (ret)
604 return ret;
605
606 BEGIN_RING(chan, NvSubM2MF, 0x021c, 1);
607 OUT_RING (chan, 1);
608 }
609
610 ret = RING_SPACE(chan, 14);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000611 if (ret)
612 return ret;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000613
614 BEGIN_RING(chan, NvSubM2MF, 0x0238, 2);
615 OUT_RING (chan, upper_32_bits(src_offset));
616 OUT_RING (chan, upper_32_bits(dst_offset));
617 BEGIN_RING(chan, NvSubM2MF, 0x030c, 8);
618 OUT_RING (chan, lower_32_bits(src_offset));
619 OUT_RING (chan, lower_32_bits(dst_offset));
620 OUT_RING (chan, stride);
621 OUT_RING (chan, stride);
622 OUT_RING (chan, stride);
623 OUT_RING (chan, height);
624 OUT_RING (chan, 0x00000101);
625 OUT_RING (chan, 0x00000000);
626 BEGIN_RING(chan, NvSubM2MF, NV_MEMORY_TO_MEMORY_FORMAT_NOP, 1);
627 OUT_RING (chan, 0);
628
629 length -= amount;
630 src_offset += amount;
631 dst_offset += amount;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000632 }
633
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000634 return 0;
635}
636
Ben Skeggsa6704782011-02-16 09:10:20 +1000637static inline uint32_t
638nouveau_bo_mem_ctxdma(struct ttm_buffer_object *bo,
639 struct nouveau_channel *chan, struct ttm_mem_reg *mem)
640{
641 if (mem->mem_type == TTM_PL_TT)
642 return chan->gart_handle;
643 return chan->vram_handle;
644}
645
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000646static int
647nv04_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
648 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
649{
Ben Skeggsd961db72010-08-05 10:48:18 +1000650 u32 src_offset = old_mem->start << PAGE_SHIFT;
651 u32 dst_offset = new_mem->start << PAGE_SHIFT;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000652 u32 page_count = new_mem->num_pages;
653 int ret;
654
655 ret = RING_SPACE(chan, 3);
656 if (ret)
657 return ret;
658
659 BEGIN_RING(chan, NvSubM2MF, NV_MEMORY_TO_MEMORY_FORMAT_DMA_SOURCE, 2);
660 OUT_RING (chan, nouveau_bo_mem_ctxdma(bo, chan, old_mem));
661 OUT_RING (chan, nouveau_bo_mem_ctxdma(bo, chan, new_mem));
662
Ben Skeggs6ee73862009-12-11 19:24:15 +1000663 page_count = new_mem->num_pages;
664 while (page_count) {
665 int line_count = (page_count > 2047) ? 2047 : page_count;
666
Ben Skeggs6ee73862009-12-11 19:24:15 +1000667 ret = RING_SPACE(chan, 11);
668 if (ret)
669 return ret;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000670
Ben Skeggs6ee73862009-12-11 19:24:15 +1000671 BEGIN_RING(chan, NvSubM2MF,
672 NV_MEMORY_TO_MEMORY_FORMAT_OFFSET_IN, 8);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000673 OUT_RING (chan, src_offset);
674 OUT_RING (chan, dst_offset);
675 OUT_RING (chan, PAGE_SIZE); /* src_pitch */
676 OUT_RING (chan, PAGE_SIZE); /* dst_pitch */
677 OUT_RING (chan, PAGE_SIZE); /* line_length */
678 OUT_RING (chan, line_count);
679 OUT_RING (chan, 0x00000101);
680 OUT_RING (chan, 0x00000000);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000681 BEGIN_RING(chan, NvSubM2MF, NV_MEMORY_TO_MEMORY_FORMAT_NOP, 1);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000682 OUT_RING (chan, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000683
684 page_count -= line_count;
685 src_offset += (PAGE_SIZE * line_count);
686 dst_offset += (PAGE_SIZE * line_count);
687 }
688
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000689 return 0;
690}
691
692static int
693nouveau_bo_move_m2mf(struct ttm_buffer_object *bo, int evict, bool intr,
694 bool no_wait_reserve, bool no_wait_gpu,
695 struct ttm_mem_reg *new_mem)
696{
697 struct drm_nouveau_private *dev_priv = nouveau_bdev(bo->bdev);
698 struct nouveau_bo *nvbo = nouveau_bo(bo);
Ben Skeggs3425df42011-02-10 11:22:12 +1000699 struct ttm_mem_reg *old_mem = &bo->mem;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000700 struct nouveau_channel *chan;
701 int ret;
702
703 chan = nvbo->channel;
Ben Skeggsd550c412011-02-16 08:41:56 +1000704 if (!chan) {
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000705 chan = dev_priv->channel;
Francisco Jereze419cf02010-10-25 23:38:59 +0200706 mutex_lock_nested(&chan->mutex, NOUVEAU_KCHANNEL_MUTEX);
Ben Skeggs6a6b73f2010-10-05 16:53:48 +1000707 }
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000708
Ben Skeggs3425df42011-02-10 11:22:12 +1000709 /* create temporary vma for old memory, this will get cleaned
710 * up after ttm destroys the ttm_mem_reg
711 */
Ben Skeggs26c0c9e2011-02-10 12:59:51 +1000712 if (dev_priv->card_type >= NV_50) {
Ben Skeggsd5f42392011-02-10 12:22:52 +1000713 struct nouveau_mem *node = old_mem->mm_node;
Ben Skeggs26c0c9e2011-02-10 12:59:51 +1000714 if (!node->tmp_vma.node) {
715 u32 page_shift = nvbo->vma.node->type;
716 if (old_mem->mem_type == TTM_PL_TT)
717 page_shift = nvbo->vma.vm->spg_shift;
Ben Skeggs3425df42011-02-10 11:22:12 +1000718
Ben Skeggs26c0c9e2011-02-10 12:59:51 +1000719 ret = nouveau_vm_get(chan->vm,
720 old_mem->num_pages << PAGE_SHIFT,
721 page_shift, NV_MEM_ACCESS_RO,
722 &node->tmp_vma);
723 if (ret)
724 goto out;
725 }
Ben Skeggs3425df42011-02-10 11:22:12 +1000726
Ben Skeggs26c0c9e2011-02-10 12:59:51 +1000727 if (old_mem->mem_type == TTM_PL_VRAM)
728 nouveau_vm_map(&node->tmp_vma, node);
729 else {
730 nouveau_vm_map_sg(&node->tmp_vma, 0,
731 old_mem->num_pages << PAGE_SHIFT,
732 node, node->pages);
733 }
Ben Skeggs3425df42011-02-10 11:22:12 +1000734 }
735
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000736 if (dev_priv->card_type < NV_50)
737 ret = nv04_bo_move_m2mf(chan, bo, &bo->mem, new_mem);
738 else
Ben Skeggs183720b2010-12-09 15:17:10 +1000739 if (dev_priv->card_type < NV_C0)
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000740 ret = nv50_bo_move_m2mf(chan, bo, &bo->mem, new_mem);
Ben Skeggs183720b2010-12-09 15:17:10 +1000741 else
742 ret = nvc0_bo_move_m2mf(chan, bo, &bo->mem, new_mem);
Ben Skeggs6a6b73f2010-10-05 16:53:48 +1000743 if (ret == 0) {
744 ret = nouveau_bo_move_accel_cleanup(chan, nvbo, evict,
745 no_wait_reserve,
746 no_wait_gpu, new_mem);
747 }
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000748
Ben Skeggs3425df42011-02-10 11:22:12 +1000749out:
Ben Skeggs6a6b73f2010-10-05 16:53:48 +1000750 if (chan == dev_priv->channel)
751 mutex_unlock(&chan->mutex);
752 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000753}
754
755static int
756nouveau_bo_move_flipd(struct ttm_buffer_object *bo, bool evict, bool intr,
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000757 bool no_wait_reserve, bool no_wait_gpu,
758 struct ttm_mem_reg *new_mem)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000759{
Ben Skeggs26c0c9e2011-02-10 12:59:51 +1000760 struct drm_nouveau_private *dev_priv = nouveau_bdev(bo->bdev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000761 u32 placement_memtype = TTM_PL_FLAG_TT | TTM_PL_MASK_CACHING;
762 struct ttm_placement placement;
763 struct ttm_mem_reg tmp_mem;
764 int ret;
765
766 placement.fpfn = placement.lpfn = 0;
767 placement.num_placement = placement.num_busy_placement = 1;
Francisco Jerez77e2b5e2009-12-16 19:05:00 +0100768 placement.placement = placement.busy_placement = &placement_memtype;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000769
770 tmp_mem = *new_mem;
771 tmp_mem.mm_node = NULL;
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000772 ret = ttm_bo_mem_space(bo, &placement, &tmp_mem, intr, no_wait_reserve, no_wait_gpu);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000773 if (ret)
774 return ret;
775
776 ret = ttm_tt_bind(bo->ttm, &tmp_mem);
777 if (ret)
778 goto out;
779
Ben Skeggs26c0c9e2011-02-10 12:59:51 +1000780 if (dev_priv->card_type >= NV_50) {
781 struct nouveau_bo *nvbo = nouveau_bo(bo);
782 struct nouveau_mem *node = tmp_mem.mm_node;
783 struct nouveau_vma *vma = &nvbo->vma;
784 if (vma->node->type != vma->vm->spg_shift)
785 vma = &node->tmp_vma;
786 nouveau_vm_map_sg(vma, 0, tmp_mem.num_pages << PAGE_SHIFT,
787 node, node->pages);
788 }
789
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000790 ret = nouveau_bo_move_m2mf(bo, true, intr, no_wait_reserve, no_wait_gpu, &tmp_mem);
Ben Skeggs26c0c9e2011-02-10 12:59:51 +1000791
792 if (dev_priv->card_type >= NV_50) {
793 struct nouveau_bo *nvbo = nouveau_bo(bo);
794 nouveau_vm_unmap(&nvbo->vma);
795 }
796
Ben Skeggs6ee73862009-12-11 19:24:15 +1000797 if (ret)
798 goto out;
799
Ben Skeggsb8884da2011-02-14 13:51:28 +1000800 ret = ttm_bo_move_ttm(bo, true, no_wait_reserve, no_wait_gpu, new_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000801out:
Ben Skeggs42311ff2010-08-04 12:07:08 +1000802 ttm_bo_mem_put(bo, &tmp_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000803 return ret;
804}
805
806static int
807nouveau_bo_move_flips(struct ttm_buffer_object *bo, bool evict, bool intr,
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000808 bool no_wait_reserve, bool no_wait_gpu,
809 struct ttm_mem_reg *new_mem)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000810{
811 u32 placement_memtype = TTM_PL_FLAG_TT | TTM_PL_MASK_CACHING;
812 struct ttm_placement placement;
813 struct ttm_mem_reg tmp_mem;
814 int ret;
815
816 placement.fpfn = placement.lpfn = 0;
817 placement.num_placement = placement.num_busy_placement = 1;
Francisco Jerez77e2b5e2009-12-16 19:05:00 +0100818 placement.placement = placement.busy_placement = &placement_memtype;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000819
820 tmp_mem = *new_mem;
821 tmp_mem.mm_node = NULL;
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000822 ret = ttm_bo_mem_space(bo, &placement, &tmp_mem, intr, no_wait_reserve, no_wait_gpu);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000823 if (ret)
824 return ret;
825
Ben Skeggsb8884da2011-02-14 13:51:28 +1000826 ret = ttm_bo_move_ttm(bo, true, no_wait_reserve, no_wait_gpu, &tmp_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000827 if (ret)
828 goto out;
829
Ben Skeggsb8884da2011-02-14 13:51:28 +1000830 ret = nouveau_bo_move_m2mf(bo, true, intr, no_wait_reserve, no_wait_gpu, new_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000831 if (ret)
832 goto out;
833
834out:
Ben Skeggs42311ff2010-08-04 12:07:08 +1000835 ttm_bo_mem_put(bo, &tmp_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000836 return ret;
837}
838
Ben Skeggsa4154bb2011-02-10 10:35:16 +1000839static void
840nouveau_bo_move_ntfy(struct ttm_buffer_object *bo, struct ttm_mem_reg *new_mem)
841{
Ben Skeggs26c0c9e2011-02-10 12:59:51 +1000842 struct nouveau_mem *node = new_mem->mm_node;
Ben Skeggsa4154bb2011-02-10 10:35:16 +1000843 struct nouveau_bo *nvbo = nouveau_bo(bo);
Ben Skeggs26c0c9e2011-02-10 12:59:51 +1000844 struct nouveau_vma *vma = &nvbo->vma;
Ben Skeggsa4154bb2011-02-10 10:35:16 +1000845
Ben Skeggs111af5c2011-06-03 14:55:39 +1000846 if (!vma->vm)
Ben Skeggsa4154bb2011-02-10 10:35:16 +1000847 return;
848
849 switch (new_mem->mem_type) {
850 case TTM_PL_VRAM:
Ben Skeggs26c0c9e2011-02-10 12:59:51 +1000851 nouveau_vm_map(vma, node);
Ben Skeggsa4154bb2011-02-10 10:35:16 +1000852 break;
853 case TTM_PL_TT:
Ben Skeggs111af5c2011-06-03 14:55:39 +1000854 if (vma->node->type != vma->vm->spg_shift) {
Ben Skeggs26c0c9e2011-02-10 12:59:51 +1000855 nouveau_vm_unmap(vma);
856 vma = &node->tmp_vma;
857 }
858 nouveau_vm_map_sg(vma, 0, new_mem->num_pages << PAGE_SHIFT,
859 node, node->pages);
860 break;
Ben Skeggsa4154bb2011-02-10 10:35:16 +1000861 default:
Ben Skeggs3425df42011-02-10 11:22:12 +1000862 nouveau_vm_unmap(&nvbo->vma);
Ben Skeggsa4154bb2011-02-10 10:35:16 +1000863 break;
864 }
865}
866
Ben Skeggs6ee73862009-12-11 19:24:15 +1000867static int
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100868nouveau_bo_vm_bind(struct ttm_buffer_object *bo, struct ttm_mem_reg *new_mem,
869 struct nouveau_tile_reg **new_tile)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000870{
871 struct drm_nouveau_private *dev_priv = nouveau_bdev(bo->bdev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000872 struct drm_device *dev = dev_priv->dev;
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100873 struct nouveau_bo *nvbo = nouveau_bo(bo);
Ben Skeggsa4154bb2011-02-10 10:35:16 +1000874 u64 offset = new_mem->start << PAGE_SHIFT;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000875
Ben Skeggsa4154bb2011-02-10 10:35:16 +1000876 *new_tile = NULL;
877 if (new_mem->mem_type != TTM_PL_VRAM)
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100878 return 0;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000879
Ben Skeggsa4154bb2011-02-10 10:35:16 +1000880 if (dev_priv->card_type >= NV_10) {
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100881 *new_tile = nv10_mem_set_tiling(dev, offset, new_mem->size,
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200882 nvbo->tile_mode,
883 nvbo->tile_flags);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000884 }
885
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100886 return 0;
887}
Ben Skeggs6ee73862009-12-11 19:24:15 +1000888
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100889static void
890nouveau_bo_vm_cleanup(struct ttm_buffer_object *bo,
891 struct nouveau_tile_reg *new_tile,
892 struct nouveau_tile_reg **old_tile)
893{
894 struct drm_nouveau_private *dev_priv = nouveau_bdev(bo->bdev);
895 struct drm_device *dev = dev_priv->dev;
896
Ben Skeggsa4154bb2011-02-10 10:35:16 +1000897 nv10_mem_put_tile_region(dev, *old_tile, bo->sync_obj);
898 *old_tile = new_tile;
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100899}
900
901static int
902nouveau_bo_move(struct ttm_buffer_object *bo, bool evict, bool intr,
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000903 bool no_wait_reserve, bool no_wait_gpu,
904 struct ttm_mem_reg *new_mem)
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100905{
906 struct drm_nouveau_private *dev_priv = nouveau_bdev(bo->bdev);
907 struct nouveau_bo *nvbo = nouveau_bo(bo);
908 struct ttm_mem_reg *old_mem = &bo->mem;
909 struct nouveau_tile_reg *new_tile = NULL;
910 int ret = 0;
911
Ben Skeggsa4154bb2011-02-10 10:35:16 +1000912 if (dev_priv->card_type < NV_50) {
913 ret = nouveau_bo_vm_bind(bo, new_mem, &new_tile);
914 if (ret)
915 return ret;
916 }
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100917
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100918 /* Fake bo copy. */
Ben Skeggs6ee73862009-12-11 19:24:15 +1000919 if (old_mem->mem_type == TTM_PL_SYSTEM && !bo->ttm) {
920 BUG_ON(bo->mem.mm_node != NULL);
921 bo->mem = *new_mem;
922 new_mem->mm_node = NULL;
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100923 goto out;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000924 }
925
Ben Skeggsb8a6a802010-08-27 11:55:43 +1000926 /* Software copy if the card isn't up and running yet. */
Ben Skeggs183720b2010-12-09 15:17:10 +1000927 if (!dev_priv->channel) {
Ben Skeggsb8a6a802010-08-27 11:55:43 +1000928 ret = ttm_bo_move_memcpy(bo, evict, no_wait_reserve, no_wait_gpu, new_mem);
929 goto out;
930 }
931
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100932 /* Hardware assisted copy. */
933 if (new_mem->mem_type == TTM_PL_SYSTEM)
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000934 ret = nouveau_bo_move_flipd(bo, evict, intr, no_wait_reserve, no_wait_gpu, new_mem);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100935 else if (old_mem->mem_type == TTM_PL_SYSTEM)
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000936 ret = nouveau_bo_move_flips(bo, evict, intr, no_wait_reserve, no_wait_gpu, new_mem);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100937 else
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000938 ret = nouveau_bo_move_m2mf(bo, evict, intr, no_wait_reserve, no_wait_gpu, new_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000939
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100940 if (!ret)
941 goto out;
942
943 /* Fallback to software copy. */
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000944 ret = ttm_bo_move_memcpy(bo, evict, no_wait_reserve, no_wait_gpu, new_mem);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100945
946out:
Ben Skeggsa4154bb2011-02-10 10:35:16 +1000947 if (dev_priv->card_type < NV_50) {
948 if (ret)
949 nouveau_bo_vm_cleanup(bo, NULL, &new_tile);
950 else
951 nouveau_bo_vm_cleanup(bo, new_tile, &nvbo->tile);
952 }
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100953
954 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000955}
956
957static int
958nouveau_bo_verify_access(struct ttm_buffer_object *bo, struct file *filp)
959{
960 return 0;
961}
962
Jerome Glissef32f02f2010-04-09 14:39:25 +0200963static int
964nouveau_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
965{
966 struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
967 struct drm_nouveau_private *dev_priv = nouveau_bdev(bdev);
968 struct drm_device *dev = dev_priv->dev;
Ben Skeggsf869ef82010-11-15 11:53:16 +1000969 int ret;
Jerome Glissef32f02f2010-04-09 14:39:25 +0200970
971 mem->bus.addr = NULL;
972 mem->bus.offset = 0;
973 mem->bus.size = mem->num_pages << PAGE_SHIFT;
974 mem->bus.base = 0;
975 mem->bus.is_iomem = false;
976 if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
977 return -EINVAL;
978 switch (mem->mem_type) {
979 case TTM_PL_SYSTEM:
980 /* System memory */
981 return 0;
982 case TTM_PL_TT:
983#if __OS_HAS_AGP
984 if (dev_priv->gart_info.type == NOUVEAU_GART_AGP) {
Ben Skeggsd961db72010-08-05 10:48:18 +1000985 mem->bus.offset = mem->start << PAGE_SHIFT;
Jerome Glissef32f02f2010-04-09 14:39:25 +0200986 mem->bus.base = dev_priv->gart_info.aper_base;
987 mem->bus.is_iomem = true;
988 }
989#endif
990 break;
991 case TTM_PL_VRAM:
Ben Skeggsf869ef82010-11-15 11:53:16 +1000992 {
Ben Skeggsd5f42392011-02-10 12:22:52 +1000993 struct nouveau_mem *node = mem->mm_node;
Ben Skeggs8984e042010-11-15 11:48:33 +1000994 u8 page_shift;
Ben Skeggsf869ef82010-11-15 11:53:16 +1000995
996 if (!dev_priv->bar1_vm) {
997 mem->bus.offset = mem->start << PAGE_SHIFT;
998 mem->bus.base = pci_resource_start(dev->pdev, 1);
999 mem->bus.is_iomem = true;
1000 break;
1001 }
1002
Ben Skeggs8984e042010-11-15 11:48:33 +10001003 if (dev_priv->card_type == NV_C0)
Ben Skeggsd5f42392011-02-10 12:22:52 +10001004 page_shift = node->page_shift;
Ben Skeggs8984e042010-11-15 11:48:33 +10001005 else
1006 page_shift = 12;
1007
Ben Skeggs4c74eb72010-11-10 14:10:04 +10001008 ret = nouveau_vm_get(dev_priv->bar1_vm, mem->bus.size,
Ben Skeggs8984e042010-11-15 11:48:33 +10001009 page_shift, NV_MEM_ACCESS_RW,
Ben Skeggsd5f42392011-02-10 12:22:52 +10001010 &node->bar_vma);
Ben Skeggsf869ef82010-11-15 11:53:16 +10001011 if (ret)
1012 return ret;
1013
Ben Skeggsd5f42392011-02-10 12:22:52 +10001014 nouveau_vm_map(&node->bar_vma, node);
Ben Skeggsf869ef82010-11-15 11:53:16 +10001015 if (ret) {
Ben Skeggsd5f42392011-02-10 12:22:52 +10001016 nouveau_vm_put(&node->bar_vma);
Ben Skeggsf869ef82010-11-15 11:53:16 +10001017 return ret;
1018 }
1019
Ben Skeggsd5f42392011-02-10 12:22:52 +10001020 mem->bus.offset = node->bar_vma.offset;
Ben Skeggs8984e042010-11-15 11:48:33 +10001021 if (dev_priv->card_type == NV_50) /*XXX*/
1022 mem->bus.offset -= 0x0020000000ULL;
Jordan Crouse01d73a62010-05-27 13:40:24 -06001023 mem->bus.base = pci_resource_start(dev->pdev, 1);
Jerome Glissef32f02f2010-04-09 14:39:25 +02001024 mem->bus.is_iomem = true;
Ben Skeggsf869ef82010-11-15 11:53:16 +10001025 }
Jerome Glissef32f02f2010-04-09 14:39:25 +02001026 break;
1027 default:
1028 return -EINVAL;
1029 }
1030 return 0;
1031}
1032
1033static void
1034nouveau_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
1035{
Ben Skeggsf869ef82010-11-15 11:53:16 +10001036 struct drm_nouveau_private *dev_priv = nouveau_bdev(bdev);
Ben Skeggsd5f42392011-02-10 12:22:52 +10001037 struct nouveau_mem *node = mem->mm_node;
Ben Skeggsf869ef82010-11-15 11:53:16 +10001038
1039 if (!dev_priv->bar1_vm || mem->mem_type != TTM_PL_VRAM)
1040 return;
1041
Ben Skeggsd5f42392011-02-10 12:22:52 +10001042 if (!node->bar_vma.node)
Ben Skeggsf869ef82010-11-15 11:53:16 +10001043 return;
1044
Ben Skeggsd5f42392011-02-10 12:22:52 +10001045 nouveau_vm_unmap(&node->bar_vma);
1046 nouveau_vm_put(&node->bar_vma);
Jerome Glissef32f02f2010-04-09 14:39:25 +02001047}
1048
1049static int
1050nouveau_ttm_fault_reserve_notify(struct ttm_buffer_object *bo)
1051{
Ben Skeggse1429b42010-09-10 11:12:25 +10001052 struct drm_nouveau_private *dev_priv = nouveau_bdev(bo->bdev);
1053 struct nouveau_bo *nvbo = nouveau_bo(bo);
1054
1055 /* as long as the bo isn't in vram, and isn't tiled, we've got
1056 * nothing to do here.
1057 */
1058 if (bo->mem.mem_type != TTM_PL_VRAM) {
Francisco Jerezf13b3262010-10-10 06:01:08 +02001059 if (dev_priv->card_type < NV_50 ||
1060 !nouveau_bo_tile_layout(nvbo))
Ben Skeggse1429b42010-09-10 11:12:25 +10001061 return 0;
1062 }
1063
1064 /* make sure bo is in mappable vram */
Ben Skeggsd961db72010-08-05 10:48:18 +10001065 if (bo->mem.start + bo->mem.num_pages < dev_priv->fb_mappable_pages)
Ben Skeggse1429b42010-09-10 11:12:25 +10001066 return 0;
1067
1068
1069 nvbo->placement.fpfn = 0;
1070 nvbo->placement.lpfn = dev_priv->fb_mappable_pages;
1071 nouveau_bo_placement_set(nvbo, TTM_PL_VRAM, 0);
Ben Skeggs7a45d762010-11-22 08:50:27 +10001072 return nouveau_bo_validate(nvbo, false, true, false);
Jerome Glissef32f02f2010-04-09 14:39:25 +02001073}
1074
Francisco Jerez332b2422010-10-20 23:35:40 +02001075void
1076nouveau_bo_fence(struct nouveau_bo *nvbo, struct nouveau_fence *fence)
1077{
Francisco Jerez23c45e82010-10-28 23:10:29 +02001078 struct nouveau_fence *old_fence;
Francisco Jerez332b2422010-10-20 23:35:40 +02001079
1080 if (likely(fence))
Francisco Jerez23c45e82010-10-28 23:10:29 +02001081 nouveau_fence_ref(fence);
Francisco Jerez332b2422010-10-20 23:35:40 +02001082
Francisco Jerez23c45e82010-10-28 23:10:29 +02001083 spin_lock(&nvbo->bo.bdev->fence_lock);
1084 old_fence = nvbo->bo.sync_obj;
1085 nvbo->bo.sync_obj = fence;
Francisco Jerez332b2422010-10-20 23:35:40 +02001086 spin_unlock(&nvbo->bo.bdev->fence_lock);
Francisco Jerez23c45e82010-10-28 23:10:29 +02001087
1088 nouveau_fence_unref(&old_fence);
Francisco Jerez332b2422010-10-20 23:35:40 +02001089}
1090
Ben Skeggs6ee73862009-12-11 19:24:15 +10001091struct ttm_bo_driver nouveau_bo_driver = {
1092 .create_ttm_backend_entry = nouveau_bo_create_ttm_backend_entry,
1093 .invalidate_caches = nouveau_bo_invalidate_caches,
1094 .init_mem_type = nouveau_bo_init_mem_type,
1095 .evict_flags = nouveau_bo_evict_flags,
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001096 .move_notify = nouveau_bo_move_ntfy,
Ben Skeggs6ee73862009-12-11 19:24:15 +10001097 .move = nouveau_bo_move,
1098 .verify_access = nouveau_bo_verify_access,
Marcin Slusarz382d62e2010-10-20 21:50:24 +02001099 .sync_obj_signaled = __nouveau_fence_signalled,
1100 .sync_obj_wait = __nouveau_fence_wait,
1101 .sync_obj_flush = __nouveau_fence_flush,
1102 .sync_obj_unref = __nouveau_fence_unref,
1103 .sync_obj_ref = __nouveau_fence_ref,
Jerome Glissef32f02f2010-04-09 14:39:25 +02001104 .fault_reserve_notify = &nouveau_ttm_fault_reserve_notify,
1105 .io_mem_reserve = &nouveau_ttm_io_mem_reserve,
1106 .io_mem_free = &nouveau_ttm_io_mem_free,
Ben Skeggs6ee73862009-12-11 19:24:15 +10001107};
1108