Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
Russell King | 4baa992 | 2008-08-02 10:55:55 +0100 | [diff] [blame] | 2 | * arch/arm/include/asm/assembler.h |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3 | * |
| 4 | * Copyright (C) 1996-2000 Russell King |
| 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify |
| 7 | * it under the terms of the GNU General Public License version 2 as |
| 8 | * published by the Free Software Foundation. |
| 9 | * |
| 10 | * This file contains arm architecture specific defines |
| 11 | * for the different processors. |
| 12 | * |
| 13 | * Do not include any C declarations in this file - it is included by |
| 14 | * assembler source. |
| 15 | */ |
Magnus Damm | 2bc58a6 | 2011-06-13 06:46:44 +0100 | [diff] [blame] | 16 | #ifndef __ASM_ASSEMBLER_H__ |
| 17 | #define __ASM_ASSEMBLER_H__ |
| 18 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 19 | #ifndef __ASSEMBLY__ |
| 20 | #error "Only include this from assembly code" |
| 21 | #endif |
| 22 | |
| 23 | #include <asm/ptrace.h> |
Catalin Marinas | 247055a | 2010-09-13 16:03:21 +0100 | [diff] [blame] | 24 | #include <asm/domain.h> |
Dave Martin | 80c59da | 2012-02-09 08:47:17 -0800 | [diff] [blame] | 25 | #include <asm/opcodes-virt.h> |
Catalin Marinas | 0b1f68e | 2014-04-02 10:57:49 +0100 | [diff] [blame] | 26 | #include <asm/asm-offsets.h> |
Andrey Ryabinin | 9a2b51b | 2014-06-18 16:12:40 +0100 | [diff] [blame] | 27 | #include <asm/page.h> |
| 28 | #include <asm/thread_info.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 29 | |
Rob Herring | 6f6f6a7 | 2012-03-10 10:30:31 -0600 | [diff] [blame] | 30 | #define IOMEM(x) (x) |
| 31 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 32 | /* |
| 33 | * Endian independent macros for shifting bytes within registers. |
| 34 | */ |
| 35 | #ifndef __ARMEB__ |
Victor Kamensky | d98b90e | 2014-02-25 08:41:09 +0100 | [diff] [blame] | 36 | #define lspull lsr |
| 37 | #define lspush lsl |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 38 | #define get_byte_0 lsl #0 |
| 39 | #define get_byte_1 lsr #8 |
| 40 | #define get_byte_2 lsr #16 |
| 41 | #define get_byte_3 lsr #24 |
| 42 | #define put_byte_0 lsl #0 |
| 43 | #define put_byte_1 lsl #8 |
| 44 | #define put_byte_2 lsl #16 |
| 45 | #define put_byte_3 lsl #24 |
| 46 | #else |
Victor Kamensky | d98b90e | 2014-02-25 08:41:09 +0100 | [diff] [blame] | 47 | #define lspull lsl |
| 48 | #define lspush lsr |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 49 | #define get_byte_0 lsr #24 |
| 50 | #define get_byte_1 lsr #16 |
| 51 | #define get_byte_2 lsr #8 |
| 52 | #define get_byte_3 lsl #0 |
| 53 | #define put_byte_0 lsl #24 |
| 54 | #define put_byte_1 lsl #16 |
| 55 | #define put_byte_2 lsl #8 |
| 56 | #define put_byte_3 lsl #0 |
| 57 | #endif |
| 58 | |
Ben Dooks | 457c240 | 2013-02-12 18:59:57 +0000 | [diff] [blame] | 59 | /* Select code for any configuration running in BE8 mode */ |
| 60 | #ifdef CONFIG_CPU_ENDIAN_BE8 |
| 61 | #define ARM_BE8(code...) code |
| 62 | #else |
| 63 | #define ARM_BE8(code...) |
| 64 | #endif |
| 65 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 66 | /* |
| 67 | * Data preload for architectures that support it |
| 68 | */ |
| 69 | #if __LINUX_ARM_ARCH__ >= 5 |
| 70 | #define PLD(code...) code |
| 71 | #else |
| 72 | #define PLD(code...) |
| 73 | #endif |
| 74 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 75 | /* |
Nicolas Pitre | 2239aff | 2008-03-31 12:38:31 -0400 | [diff] [blame] | 76 | * This can be used to enable code to cacheline align the destination |
| 77 | * pointer when bulk writing to memory. Experiments on StrongARM and |
| 78 | * XScale didn't show this a worthwhile thing to do when the cache is not |
| 79 | * set to write-allocate (this would need further testing on XScale when WA |
| 80 | * is used). |
| 81 | * |
| 82 | * On Feroceon there is much to gain however, regardless of cache mode. |
| 83 | */ |
| 84 | #ifdef CONFIG_CPU_FEROCEON |
| 85 | #define CALGN(code...) code |
| 86 | #else |
| 87 | #define CALGN(code...) |
| 88 | #endif |
| 89 | |
| 90 | /* |
Russell King | 9c42954 | 2006-03-23 16:59:37 +0000 | [diff] [blame] | 91 | * Enable and disable interrupts |
| 92 | */ |
| 93 | #if __LINUX_ARM_ARCH__ >= 6 |
Uwe Kleine-König | 0d928b0 | 2009-08-13 20:38:17 +0200 | [diff] [blame] | 94 | .macro disable_irq_notrace |
Russell King | 9c42954 | 2006-03-23 16:59:37 +0000 | [diff] [blame] | 95 | cpsid i |
| 96 | .endm |
| 97 | |
Uwe Kleine-König | 0d928b0 | 2009-08-13 20:38:17 +0200 | [diff] [blame] | 98 | .macro enable_irq_notrace |
Russell King | 9c42954 | 2006-03-23 16:59:37 +0000 | [diff] [blame] | 99 | cpsie i |
| 100 | .endm |
| 101 | #else |
Uwe Kleine-König | 0d928b0 | 2009-08-13 20:38:17 +0200 | [diff] [blame] | 102 | .macro disable_irq_notrace |
Russell King | 9c42954 | 2006-03-23 16:59:37 +0000 | [diff] [blame] | 103 | msr cpsr_c, #PSR_I_BIT | SVC_MODE |
| 104 | .endm |
| 105 | |
Uwe Kleine-König | 0d928b0 | 2009-08-13 20:38:17 +0200 | [diff] [blame] | 106 | .macro enable_irq_notrace |
Russell King | 9c42954 | 2006-03-23 16:59:37 +0000 | [diff] [blame] | 107 | msr cpsr_c, #SVC_MODE |
| 108 | .endm |
| 109 | #endif |
| 110 | |
Russell King | 3302cad | 2015-08-20 16:13:37 +0100 | [diff] [blame] | 111 | .macro asm_trace_hardirqs_off, save=1 |
Uwe Kleine-König | 0d928b0 | 2009-08-13 20:38:17 +0200 | [diff] [blame] | 112 | #if defined(CONFIG_TRACE_IRQFLAGS) |
Russell King | 3302cad | 2015-08-20 16:13:37 +0100 | [diff] [blame] | 113 | .if \save |
Uwe Kleine-König | 0d928b0 | 2009-08-13 20:38:17 +0200 | [diff] [blame] | 114 | stmdb sp!, {r0-r3, ip, lr} |
Russell King | 3302cad | 2015-08-20 16:13:37 +0100 | [diff] [blame] | 115 | .endif |
Uwe Kleine-König | 0d928b0 | 2009-08-13 20:38:17 +0200 | [diff] [blame] | 116 | bl trace_hardirqs_off |
Russell King | 3302cad | 2015-08-20 16:13:37 +0100 | [diff] [blame] | 117 | .if \save |
Uwe Kleine-König | 0d928b0 | 2009-08-13 20:38:17 +0200 | [diff] [blame] | 118 | ldmia sp!, {r0-r3, ip, lr} |
Russell King | 3302cad | 2015-08-20 16:13:37 +0100 | [diff] [blame] | 119 | .endif |
Uwe Kleine-König | 0d928b0 | 2009-08-13 20:38:17 +0200 | [diff] [blame] | 120 | #endif |
| 121 | .endm |
| 122 | |
Russell King | 3302cad | 2015-08-20 16:13:37 +0100 | [diff] [blame] | 123 | .macro asm_trace_hardirqs_on, cond=al, save=1 |
Uwe Kleine-König | 0d928b0 | 2009-08-13 20:38:17 +0200 | [diff] [blame] | 124 | #if defined(CONFIG_TRACE_IRQFLAGS) |
| 125 | /* |
| 126 | * actually the registers should be pushed and pop'd conditionally, but |
| 127 | * after bl the flags are certainly clobbered |
| 128 | */ |
Russell King | 3302cad | 2015-08-20 16:13:37 +0100 | [diff] [blame] | 129 | .if \save |
Uwe Kleine-König | 0d928b0 | 2009-08-13 20:38:17 +0200 | [diff] [blame] | 130 | stmdb sp!, {r0-r3, ip, lr} |
Russell King | 3302cad | 2015-08-20 16:13:37 +0100 | [diff] [blame] | 131 | .endif |
Uwe Kleine-König | 0d928b0 | 2009-08-13 20:38:17 +0200 | [diff] [blame] | 132 | bl\cond trace_hardirqs_on |
Russell King | 3302cad | 2015-08-20 16:13:37 +0100 | [diff] [blame] | 133 | .if \save |
Uwe Kleine-König | 0d928b0 | 2009-08-13 20:38:17 +0200 | [diff] [blame] | 134 | ldmia sp!, {r0-r3, ip, lr} |
Russell King | 3302cad | 2015-08-20 16:13:37 +0100 | [diff] [blame] | 135 | .endif |
Uwe Kleine-König | 0d928b0 | 2009-08-13 20:38:17 +0200 | [diff] [blame] | 136 | #endif |
| 137 | .endm |
| 138 | |
Russell King | 3302cad | 2015-08-20 16:13:37 +0100 | [diff] [blame] | 139 | .macro disable_irq, save=1 |
Uwe Kleine-König | 0d928b0 | 2009-08-13 20:38:17 +0200 | [diff] [blame] | 140 | disable_irq_notrace |
Russell King | 3302cad | 2015-08-20 16:13:37 +0100 | [diff] [blame] | 141 | asm_trace_hardirqs_off \save |
Uwe Kleine-König | 0d928b0 | 2009-08-13 20:38:17 +0200 | [diff] [blame] | 142 | .endm |
| 143 | |
| 144 | .macro enable_irq |
| 145 | asm_trace_hardirqs_on |
| 146 | enable_irq_notrace |
| 147 | .endm |
Russell King | 9c42954 | 2006-03-23 16:59:37 +0000 | [diff] [blame] | 148 | /* |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 149 | * Save the current IRQ state and disable IRQs. Note that this macro |
| 150 | * assumes FIQs are enabled, and that the processor is in SVC mode. |
| 151 | */ |
Russell King | 59d1ff3 | 2005-11-09 15:04:22 +0000 | [diff] [blame] | 152 | .macro save_and_disable_irqs, oldcpsr |
Catalin Marinas | 55bdd69 | 2010-05-21 18:06:41 +0100 | [diff] [blame] | 153 | #ifdef CONFIG_CPU_V7M |
| 154 | mrs \oldcpsr, primask |
| 155 | #else |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 156 | mrs \oldcpsr, cpsr |
Catalin Marinas | 55bdd69 | 2010-05-21 18:06:41 +0100 | [diff] [blame] | 157 | #endif |
Russell King | 9c42954 | 2006-03-23 16:59:37 +0000 | [diff] [blame] | 158 | disable_irq |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 159 | .endm |
| 160 | |
Rabin Vincent | 8e43a90 | 2012-02-15 16:01:42 +0100 | [diff] [blame] | 161 | .macro save_and_disable_irqs_notrace, oldcpsr |
| 162 | mrs \oldcpsr, cpsr |
| 163 | disable_irq_notrace |
| 164 | .endm |
| 165 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 166 | /* |
| 167 | * Restore interrupt state previously stored in a register. We don't |
| 168 | * guarantee that this will preserve the flags. |
| 169 | */ |
Uwe Kleine-König | 0d928b0 | 2009-08-13 20:38:17 +0200 | [diff] [blame] | 170 | .macro restore_irqs_notrace, oldcpsr |
Catalin Marinas | 55bdd69 | 2010-05-21 18:06:41 +0100 | [diff] [blame] | 171 | #ifdef CONFIG_CPU_V7M |
| 172 | msr primask, \oldcpsr |
| 173 | #else |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 174 | msr cpsr_c, \oldcpsr |
Catalin Marinas | 55bdd69 | 2010-05-21 18:06:41 +0100 | [diff] [blame] | 175 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 176 | .endm |
| 177 | |
Uwe Kleine-König | 0d928b0 | 2009-08-13 20:38:17 +0200 | [diff] [blame] | 178 | .macro restore_irqs, oldcpsr |
| 179 | tst \oldcpsr, #PSR_I_BIT |
Russell King | 01e09a2 | 2015-08-20 14:22:48 +0100 | [diff] [blame] | 180 | asm_trace_hardirqs_on cond=eq |
Uwe Kleine-König | 0d928b0 | 2009-08-13 20:38:17 +0200 | [diff] [blame] | 181 | restore_irqs_notrace \oldcpsr |
| 182 | .endm |
| 183 | |
Catalin Marinas | 39ad04c | 2014-04-02 10:57:48 +0100 | [diff] [blame] | 184 | /* |
Russell King | 14327c6 | 2015-04-21 14:17:25 +0100 | [diff] [blame] | 185 | * Assembly version of "adr rd, BSYM(sym)". This should only be used to |
| 186 | * reference local symbols in the same assembly file which are to be |
| 187 | * resolved by the assembler. Other usage is undefined. |
| 188 | */ |
| 189 | .irp c,,eq,ne,cs,cc,mi,pl,vs,vc,hi,ls,ge,lt,gt,le,hs,lo |
| 190 | .macro badr\c, rd, sym |
| 191 | #ifdef CONFIG_THUMB2_KERNEL |
| 192 | adr\c \rd, \sym + 1 |
| 193 | #else |
| 194 | adr\c \rd, \sym |
| 195 | #endif |
| 196 | .endm |
| 197 | .endr |
| 198 | |
| 199 | /* |
Catalin Marinas | 39ad04c | 2014-04-02 10:57:48 +0100 | [diff] [blame] | 200 | * Get current thread_info. |
| 201 | */ |
| 202 | .macro get_thread_info, rd |
Andrey Ryabinin | 9a2b51b | 2014-06-18 16:12:40 +0100 | [diff] [blame] | 203 | ARM( mov \rd, sp, lsr #THREAD_SIZE_ORDER + PAGE_SHIFT ) |
Catalin Marinas | 39ad04c | 2014-04-02 10:57:48 +0100 | [diff] [blame] | 204 | THUMB( mov \rd, sp ) |
Andrey Ryabinin | 9a2b51b | 2014-06-18 16:12:40 +0100 | [diff] [blame] | 205 | THUMB( lsr \rd, \rd, #THREAD_SIZE_ORDER + PAGE_SHIFT ) |
| 206 | mov \rd, \rd, lsl #THREAD_SIZE_ORDER + PAGE_SHIFT |
Catalin Marinas | 39ad04c | 2014-04-02 10:57:48 +0100 | [diff] [blame] | 207 | .endm |
| 208 | |
Catalin Marinas | 0b1f68e | 2014-04-02 10:57:49 +0100 | [diff] [blame] | 209 | /* |
| 210 | * Increment/decrement the preempt count. |
| 211 | */ |
| 212 | #ifdef CONFIG_PREEMPT_COUNT |
| 213 | .macro inc_preempt_count, ti, tmp |
| 214 | ldr \tmp, [\ti, #TI_PREEMPT] @ get preempt count |
| 215 | add \tmp, \tmp, #1 @ increment it |
| 216 | str \tmp, [\ti, #TI_PREEMPT] |
| 217 | .endm |
| 218 | |
| 219 | .macro dec_preempt_count, ti, tmp |
| 220 | ldr \tmp, [\ti, #TI_PREEMPT] @ get preempt count |
| 221 | sub \tmp, \tmp, #1 @ decrement it |
| 222 | str \tmp, [\ti, #TI_PREEMPT] |
| 223 | .endm |
| 224 | |
| 225 | .macro dec_preempt_count_ti, ti, tmp |
| 226 | get_thread_info \ti |
| 227 | dec_preempt_count \ti, \tmp |
| 228 | .endm |
| 229 | #else |
| 230 | .macro inc_preempt_count, ti, tmp |
| 231 | .endm |
| 232 | |
| 233 | .macro dec_preempt_count, ti, tmp |
| 234 | .endm |
| 235 | |
| 236 | .macro dec_preempt_count_ti, ti, tmp |
| 237 | .endm |
| 238 | #endif |
| 239 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 240 | #define USER(x...) \ |
| 241 | 9999: x; \ |
Russell King | 4260415 | 2010-04-19 10:15:03 +0100 | [diff] [blame] | 242 | .pushsection __ex_table,"a"; \ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 243 | .align 3; \ |
| 244 | .long 9999b,9001f; \ |
Russell King | 4260415 | 2010-04-19 10:15:03 +0100 | [diff] [blame] | 245 | .popsection |
Russell King | bac4e96 | 2009-05-25 20:58:00 +0100 | [diff] [blame] | 246 | |
Russell King | f00ec48 | 2010-09-04 10:47:48 +0100 | [diff] [blame] | 247 | #ifdef CONFIG_SMP |
| 248 | #define ALT_SMP(instr...) \ |
| 249 | 9998: instr |
Dave Martin | ed3768a | 2010-12-01 15:39:23 +0100 | [diff] [blame] | 250 | /* |
| 251 | * Note: if you get assembler errors from ALT_UP() when building with |
| 252 | * CONFIG_THUMB2_KERNEL, you almost certainly need to use |
| 253 | * ALT_SMP( W(instr) ... ) |
| 254 | */ |
Russell King | f00ec48 | 2010-09-04 10:47:48 +0100 | [diff] [blame] | 255 | #define ALT_UP(instr...) \ |
| 256 | .pushsection ".alt.smp.init", "a" ;\ |
| 257 | .long 9998b ;\ |
Dave Martin | ed3768a | 2010-12-01 15:39:23 +0100 | [diff] [blame] | 258 | 9997: instr ;\ |
Russell King | 89c6bc5 | 2015-04-09 12:59:35 +0100 | [diff] [blame] | 259 | .if . - 9997b == 2 ;\ |
| 260 | nop ;\ |
| 261 | .endif ;\ |
Dave Martin | ed3768a | 2010-12-01 15:39:23 +0100 | [diff] [blame] | 262 | .if . - 9997b != 4 ;\ |
| 263 | .error "ALT_UP() content must assemble to exactly 4 bytes";\ |
| 264 | .endif ;\ |
Russell King | f00ec48 | 2010-09-04 10:47:48 +0100 | [diff] [blame] | 265 | .popsection |
| 266 | #define ALT_UP_B(label) \ |
| 267 | .equ up_b_offset, label - 9998b ;\ |
| 268 | .pushsection ".alt.smp.init", "a" ;\ |
| 269 | .long 9998b ;\ |
Dave Martin | ed3768a | 2010-12-01 15:39:23 +0100 | [diff] [blame] | 270 | W(b) . + up_b_offset ;\ |
Russell King | f00ec48 | 2010-09-04 10:47:48 +0100 | [diff] [blame] | 271 | .popsection |
| 272 | #else |
| 273 | #define ALT_SMP(instr...) |
| 274 | #define ALT_UP(instr...) instr |
| 275 | #define ALT_UP_B(label) b label |
| 276 | #endif |
| 277 | |
Russell King | bac4e96 | 2009-05-25 20:58:00 +0100 | [diff] [blame] | 278 | /* |
Will Deacon | d675d0b | 2011-11-22 17:30:28 +0000 | [diff] [blame] | 279 | * Instruction barrier |
| 280 | */ |
| 281 | .macro instr_sync |
| 282 | #if __LINUX_ARM_ARCH__ >= 7 |
| 283 | isb |
| 284 | #elif __LINUX_ARM_ARCH__ == 6 |
| 285 | mcr p15, 0, r0, c7, c5, 4 |
| 286 | #endif |
| 287 | .endm |
| 288 | |
| 289 | /* |
Russell King | bac4e96 | 2009-05-25 20:58:00 +0100 | [diff] [blame] | 290 | * SMP data memory barrier |
| 291 | */ |
Dave Martin | ed3768a | 2010-12-01 15:39:23 +0100 | [diff] [blame] | 292 | .macro smp_dmb mode |
Russell King | bac4e96 | 2009-05-25 20:58:00 +0100 | [diff] [blame] | 293 | #ifdef CONFIG_SMP |
| 294 | #if __LINUX_ARM_ARCH__ >= 7 |
Dave Martin | ed3768a | 2010-12-01 15:39:23 +0100 | [diff] [blame] | 295 | .ifeqs "\mode","arm" |
Will Deacon | 3ea1280 | 2013-05-10 18:07:19 +0100 | [diff] [blame] | 296 | ALT_SMP(dmb ish) |
Dave Martin | ed3768a | 2010-12-01 15:39:23 +0100 | [diff] [blame] | 297 | .else |
Will Deacon | 3ea1280 | 2013-05-10 18:07:19 +0100 | [diff] [blame] | 298 | ALT_SMP(W(dmb) ish) |
Dave Martin | ed3768a | 2010-12-01 15:39:23 +0100 | [diff] [blame] | 299 | .endif |
Russell King | bac4e96 | 2009-05-25 20:58:00 +0100 | [diff] [blame] | 300 | #elif __LINUX_ARM_ARCH__ == 6 |
Russell King | f00ec48 | 2010-09-04 10:47:48 +0100 | [diff] [blame] | 301 | ALT_SMP(mcr p15, 0, r0, c7, c10, 5) @ dmb |
| 302 | #else |
| 303 | #error Incompatible SMP platform |
Russell King | bac4e96 | 2009-05-25 20:58:00 +0100 | [diff] [blame] | 304 | #endif |
Dave Martin | ed3768a | 2010-12-01 15:39:23 +0100 | [diff] [blame] | 305 | .ifeqs "\mode","arm" |
Russell King | f00ec48 | 2010-09-04 10:47:48 +0100 | [diff] [blame] | 306 | ALT_UP(nop) |
Dave Martin | ed3768a | 2010-12-01 15:39:23 +0100 | [diff] [blame] | 307 | .else |
| 308 | ALT_UP(W(nop)) |
| 309 | .endif |
Russell King | bac4e96 | 2009-05-25 20:58:00 +0100 | [diff] [blame] | 310 | #endif |
| 311 | .endm |
Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 312 | |
Catalin Marinas | 55bdd69 | 2010-05-21 18:06:41 +0100 | [diff] [blame] | 313 | #if defined(CONFIG_CPU_V7M) |
| 314 | /* |
| 315 | * setmode is used to assert to be in svc mode during boot. For v7-M |
| 316 | * this is done in __v7m_setup, so setmode can be empty here. |
| 317 | */ |
| 318 | .macro setmode, mode, reg |
| 319 | .endm |
| 320 | #elif defined(CONFIG_THUMB2_KERNEL) |
Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 321 | .macro setmode, mode, reg |
| 322 | mov \reg, #\mode |
| 323 | msr cpsr_c, \reg |
| 324 | .endm |
| 325 | #else |
| 326 | .macro setmode, mode, reg |
| 327 | msr cpsr_c, #\mode |
| 328 | .endm |
| 329 | #endif |
Catalin Marinas | 8b59278 | 2009-07-24 12:32:57 +0100 | [diff] [blame] | 330 | |
| 331 | /* |
Dave Martin | 80c59da | 2012-02-09 08:47:17 -0800 | [diff] [blame] | 332 | * Helper macro to enter SVC mode cleanly and mask interrupts. reg is |
| 333 | * a scratch register for the macro to overwrite. |
| 334 | * |
| 335 | * This macro is intended for forcing the CPU into SVC mode at boot time. |
| 336 | * you cannot return to the original mode. |
Dave Martin | 80c59da | 2012-02-09 08:47:17 -0800 | [diff] [blame] | 337 | */ |
| 338 | .macro safe_svcmode_maskall reg:req |
Lorenzo Pieralisi | 0e0779d | 2014-05-08 17:31:40 +0100 | [diff] [blame] | 339 | #if __LINUX_ARM_ARCH__ >= 6 && !defined(CONFIG_CPU_V7M) |
Dave Martin | 80c59da | 2012-02-09 08:47:17 -0800 | [diff] [blame] | 340 | mrs \reg , cpsr |
Russell King | 8e9c24a | 2012-12-03 15:39:43 +0000 | [diff] [blame] | 341 | eor \reg, \reg, #HYP_MODE |
| 342 | tst \reg, #MODE_MASK |
Dave Martin | 80c59da | 2012-02-09 08:47:17 -0800 | [diff] [blame] | 343 | bic \reg , \reg , #MODE_MASK |
Russell King | 8e9c24a | 2012-12-03 15:39:43 +0000 | [diff] [blame] | 344 | orr \reg , \reg , #PSR_I_BIT | PSR_F_BIT | SVC_MODE |
Dave Martin | 80c59da | 2012-02-09 08:47:17 -0800 | [diff] [blame] | 345 | THUMB( orr \reg , \reg , #PSR_T_BIT ) |
Dave Martin | 80c59da | 2012-02-09 08:47:17 -0800 | [diff] [blame] | 346 | bne 1f |
Marc Zyngier | 2a552d5 | 2012-10-06 17:03:17 +0100 | [diff] [blame] | 347 | orr \reg, \reg, #PSR_A_BIT |
Russell King | 14327c6 | 2015-04-21 14:17:25 +0100 | [diff] [blame] | 348 | badr lr, 2f |
Marc Zyngier | 2a552d5 | 2012-10-06 17:03:17 +0100 | [diff] [blame] | 349 | msr spsr_cxsf, \reg |
Dave Martin | 80c59da | 2012-02-09 08:47:17 -0800 | [diff] [blame] | 350 | __MSR_ELR_HYP(14) |
| 351 | __ERET |
Marc Zyngier | 2a552d5 | 2012-10-06 17:03:17 +0100 | [diff] [blame] | 352 | 1: msr cpsr_c, \reg |
Dave Martin | 80c59da | 2012-02-09 08:47:17 -0800 | [diff] [blame] | 353 | 2: |
Dave Martin | 1ecec69 | 2012-12-10 18:35:22 +0100 | [diff] [blame] | 354 | #else |
| 355 | /* |
| 356 | * workaround for possibly broken pre-v6 hardware |
| 357 | * (akita, Sharp Zaurus C-1000, PXA270-based) |
| 358 | */ |
| 359 | setmode PSR_F_BIT | PSR_I_BIT | SVC_MODE, \reg |
| 360 | #endif |
Dave Martin | 80c59da | 2012-02-09 08:47:17 -0800 | [diff] [blame] | 361 | .endm |
| 362 | |
| 363 | /* |
Catalin Marinas | 8b59278 | 2009-07-24 12:32:57 +0100 | [diff] [blame] | 364 | * STRT/LDRT access macros with ARM and Thumb-2 variants |
| 365 | */ |
| 366 | #ifdef CONFIG_THUMB2_KERNEL |
| 367 | |
Catalin Marinas | 4e7682d | 2012-01-25 11:38:13 +0100 | [diff] [blame] | 368 | .macro usraccoff, instr, reg, ptr, inc, off, cond, abort, t=TUSER() |
Catalin Marinas | 8b59278 | 2009-07-24 12:32:57 +0100 | [diff] [blame] | 369 | 9999: |
| 370 | .if \inc == 1 |
Catalin Marinas | 247055a | 2010-09-13 16:03:21 +0100 | [diff] [blame] | 371 | \instr\cond\()b\()\t\().w \reg, [\ptr, #\off] |
Catalin Marinas | 8b59278 | 2009-07-24 12:32:57 +0100 | [diff] [blame] | 372 | .elseif \inc == 4 |
Catalin Marinas | 247055a | 2010-09-13 16:03:21 +0100 | [diff] [blame] | 373 | \instr\cond\()\t\().w \reg, [\ptr, #\off] |
Catalin Marinas | 8b59278 | 2009-07-24 12:32:57 +0100 | [diff] [blame] | 374 | .else |
| 375 | .error "Unsupported inc macro argument" |
| 376 | .endif |
| 377 | |
Russell King | 4260415 | 2010-04-19 10:15:03 +0100 | [diff] [blame] | 378 | .pushsection __ex_table,"a" |
Catalin Marinas | 8b59278 | 2009-07-24 12:32:57 +0100 | [diff] [blame] | 379 | .align 3 |
| 380 | .long 9999b, \abort |
Russell King | 4260415 | 2010-04-19 10:15:03 +0100 | [diff] [blame] | 381 | .popsection |
Catalin Marinas | 8b59278 | 2009-07-24 12:32:57 +0100 | [diff] [blame] | 382 | .endm |
| 383 | |
| 384 | .macro usracc, instr, reg, ptr, inc, cond, rept, abort |
| 385 | @ explicit IT instruction needed because of the label |
| 386 | @ introduced by the USER macro |
| 387 | .ifnc \cond,al |
| 388 | .if \rept == 1 |
| 389 | itt \cond |
| 390 | .elseif \rept == 2 |
| 391 | ittt \cond |
| 392 | .else |
| 393 | .error "Unsupported rept macro argument" |
| 394 | .endif |
| 395 | .endif |
| 396 | |
| 397 | @ Slightly optimised to avoid incrementing the pointer twice |
| 398 | usraccoff \instr, \reg, \ptr, \inc, 0, \cond, \abort |
| 399 | .if \rept == 2 |
Will Deacon | 1142b71 | 2010-11-19 13:18:31 +0100 | [diff] [blame] | 400 | usraccoff \instr, \reg, \ptr, \inc, \inc, \cond, \abort |
Catalin Marinas | 8b59278 | 2009-07-24 12:32:57 +0100 | [diff] [blame] | 401 | .endif |
| 402 | |
| 403 | add\cond \ptr, #\rept * \inc |
| 404 | .endm |
| 405 | |
| 406 | #else /* !CONFIG_THUMB2_KERNEL */ |
| 407 | |
Catalin Marinas | 4e7682d | 2012-01-25 11:38:13 +0100 | [diff] [blame] | 408 | .macro usracc, instr, reg, ptr, inc, cond, rept, abort, t=TUSER() |
Catalin Marinas | 8b59278 | 2009-07-24 12:32:57 +0100 | [diff] [blame] | 409 | .rept \rept |
| 410 | 9999: |
| 411 | .if \inc == 1 |
Catalin Marinas | 247055a | 2010-09-13 16:03:21 +0100 | [diff] [blame] | 412 | \instr\cond\()b\()\t \reg, [\ptr], #\inc |
Catalin Marinas | 8b59278 | 2009-07-24 12:32:57 +0100 | [diff] [blame] | 413 | .elseif \inc == 4 |
Catalin Marinas | 247055a | 2010-09-13 16:03:21 +0100 | [diff] [blame] | 414 | \instr\cond\()\t \reg, [\ptr], #\inc |
Catalin Marinas | 8b59278 | 2009-07-24 12:32:57 +0100 | [diff] [blame] | 415 | .else |
| 416 | .error "Unsupported inc macro argument" |
| 417 | .endif |
| 418 | |
Russell King | 4260415 | 2010-04-19 10:15:03 +0100 | [diff] [blame] | 419 | .pushsection __ex_table,"a" |
Catalin Marinas | 8b59278 | 2009-07-24 12:32:57 +0100 | [diff] [blame] | 420 | .align 3 |
| 421 | .long 9999b, \abort |
Russell King | 4260415 | 2010-04-19 10:15:03 +0100 | [diff] [blame] | 422 | .popsection |
Catalin Marinas | 8b59278 | 2009-07-24 12:32:57 +0100 | [diff] [blame] | 423 | .endr |
| 424 | .endm |
| 425 | |
| 426 | #endif /* CONFIG_THUMB2_KERNEL */ |
| 427 | |
| 428 | .macro strusr, reg, ptr, inc, cond=al, rept=1, abort=9001f |
| 429 | usracc str, \reg, \ptr, \inc, \cond, \rept, \abort |
| 430 | .endm |
| 431 | |
| 432 | .macro ldrusr, reg, ptr, inc, cond=al, rept=1, abort=9001f |
| 433 | usracc ldr, \reg, \ptr, \inc, \cond, \rept, \abort |
| 434 | .endm |
Dave Martin | 8f51965 | 2011-06-23 17:10:05 +0100 | [diff] [blame] | 435 | |
| 436 | /* Utility macro for declaring string literals */ |
| 437 | .macro string name:req, string |
| 438 | .type \name , #object |
| 439 | \name: |
| 440 | .asciz "\string" |
| 441 | .size \name , . - \name |
| 442 | .endm |
| 443 | |
Russell King | 8404663 | 2012-09-07 18:22:28 +0100 | [diff] [blame] | 444 | .macro check_uaccess, addr:req, size:req, limit:req, tmp:req, bad:req |
| 445 | #ifndef CONFIG_CPU_USE_DOMAINS |
| 446 | adds \tmp, \addr, #\size - 1 |
| 447 | sbcccs \tmp, \tmp, \limit |
| 448 | bcs \bad |
| 449 | #endif |
| 450 | .endm |
| 451 | |
Russell King | 2190fed | 2015-08-20 10:32:02 +0100 | [diff] [blame] | 452 | .macro uaccess_disable, tmp, isb=1 |
Russell King | a5e090a | 2015-08-19 20:40:41 +0100 | [diff] [blame] | 453 | #ifdef CONFIG_CPU_SW_DOMAIN_PAN |
| 454 | /* |
| 455 | * Whenever we re-enter userspace, the domains should always be |
| 456 | * set appropriately. |
| 457 | */ |
| 458 | mov \tmp, #DACR_UACCESS_DISABLE |
| 459 | mcr p15, 0, \tmp, c3, c0, 0 @ Set domain register |
| 460 | .if \isb |
| 461 | instr_sync |
| 462 | .endif |
| 463 | #endif |
Russell King | 2190fed | 2015-08-20 10:32:02 +0100 | [diff] [blame] | 464 | .endm |
| 465 | |
| 466 | .macro uaccess_enable, tmp, isb=1 |
Russell King | a5e090a | 2015-08-19 20:40:41 +0100 | [diff] [blame] | 467 | #ifdef CONFIG_CPU_SW_DOMAIN_PAN |
| 468 | /* |
| 469 | * Whenever we re-enter userspace, the domains should always be |
| 470 | * set appropriately. |
| 471 | */ |
| 472 | mov \tmp, #DACR_UACCESS_ENABLE |
| 473 | mcr p15, 0, \tmp, c3, c0, 0 |
| 474 | .if \isb |
| 475 | instr_sync |
| 476 | .endif |
| 477 | #endif |
Russell King | 2190fed | 2015-08-20 10:32:02 +0100 | [diff] [blame] | 478 | .endm |
| 479 | |
| 480 | .macro uaccess_save, tmp |
Russell King | a5e090a | 2015-08-19 20:40:41 +0100 | [diff] [blame] | 481 | #ifdef CONFIG_CPU_SW_DOMAIN_PAN |
| 482 | mrc p15, 0, \tmp, c3, c0, 0 |
Russell King | e6a9dc6 | 2016-05-13 10:22:38 +0100 | [diff] [blame] | 483 | str \tmp, [sp, #SVC_DACR] |
Russell King | a5e090a | 2015-08-19 20:40:41 +0100 | [diff] [blame] | 484 | #endif |
Russell King | 2190fed | 2015-08-20 10:32:02 +0100 | [diff] [blame] | 485 | .endm |
| 486 | |
| 487 | .macro uaccess_restore |
Russell King | a5e090a | 2015-08-19 20:40:41 +0100 | [diff] [blame] | 488 | #ifdef CONFIG_CPU_SW_DOMAIN_PAN |
Russell King | e6a9dc6 | 2016-05-13 10:22:38 +0100 | [diff] [blame] | 489 | ldr r0, [sp, #SVC_DACR] |
Russell King | a5e090a | 2015-08-19 20:40:41 +0100 | [diff] [blame] | 490 | mcr p15, 0, r0, c3, c0, 0 |
| 491 | #endif |
Russell King | 2190fed | 2015-08-20 10:32:02 +0100 | [diff] [blame] | 492 | .endm |
| 493 | |
Russell King | 6ebbf2c | 2014-06-30 16:29:12 +0100 | [diff] [blame] | 494 | .irp c,,eq,ne,cs,cc,mi,pl,vs,vc,hi,ls,ge,lt,gt,le,hs,lo |
| 495 | .macro ret\c, reg |
| 496 | #if __LINUX_ARM_ARCH__ < 6 |
| 497 | mov\c pc, \reg |
| 498 | #else |
| 499 | .ifeqs "\reg", "lr" |
| 500 | bx\c \reg |
| 501 | .else |
| 502 | mov\c pc, \reg |
| 503 | .endif |
| 504 | #endif |
| 505 | .endm |
| 506 | .endr |
| 507 | |
| 508 | .macro ret.w, reg |
| 509 | ret \reg |
| 510 | #ifdef CONFIG_THUMB2_KERNEL |
| 511 | nop |
| 512 | #endif |
| 513 | .endm |
| 514 | |
Magnus Damm | 2bc58a6 | 2011-06-13 06:46:44 +0100 | [diff] [blame] | 515 | #endif /* __ASM_ASSEMBLER_H__ */ |