blob: 292bace83f1e3d95a8dae813370b1fc6610bc0df [file] [log] [blame]
Andy Shevchenkof6b27d02018-09-26 18:27:40 +03001// SPDX-License-Identifier: GPL-2.0
Hong Liu8eec8a12011-02-07 14:45:55 -05002/*
Andy Shevchenko48b44522017-01-19 18:39:42 +02003 * Power button driver for Intel MID platforms.
Hong Liu8eec8a12011-02-07 14:45:55 -05004 *
Andy Shevchenko1cfd3ba2017-01-19 18:39:49 +02005 * Copyright (C) 2010,2017 Intel Corp
6 *
7 * Author: Hong Liu <hong.liu@intel.com>
8 * Author: Andy Shevchenko <andriy.shevchenko@linux.intel.com>
Hong Liu8eec8a12011-02-07 14:45:55 -05009 */
10
Hong Liu8eec8a12011-02-07 14:45:55 -050011#include <linux/input.h>
Andy Shevchenko7591b9f2017-01-19 18:39:48 +020012#include <linux/interrupt.h>
Michael Demeter77145672012-01-26 17:40:27 +000013#include <linux/mfd/intel_msic.h>
Andy Shevchenko7591b9f2017-01-19 18:39:48 +020014#include <linux/module.h>
15#include <linux/platform_device.h>
Sudeep Holladaea5a62015-09-21 16:47:01 +010016#include <linux/pm_wakeirq.h>
Andy Shevchenko7591b9f2017-01-19 18:39:48 +020017#include <linux/slab.h>
Hong Liu8eec8a12011-02-07 14:45:55 -050018
Andy Shevchenko18934ec2017-01-19 18:39:43 +020019#include <asm/cpu_device_id.h>
20#include <asm/intel-family.h>
Andy Shevchenko6a0f9982017-01-19 18:39:46 +020021#include <asm/intel_scu_ipc.h>
Andy Shevchenko18934ec2017-01-19 18:39:43 +020022
Hong Liu8eec8a12011-02-07 14:45:55 -050023#define DRIVER_NAME "msic_power_btn"
24
Ameya Palandeb9e06692011-04-06 17:44:37 +030025#define MSIC_PB_LEVEL (1 << 3) /* 1 - release, 0 - press */
Hong Liu8eec8a12011-02-07 14:45:55 -050026
Michael Demeter77145672012-01-26 17:40:27 +000027/*
28 * MSIC document ti_datasheet defines the 1st bit reg 0x21 is used to mask
29 * power button interrupt
30 */
31#define MSIC_PWRBTNM (1 << 0)
32
Andy Shevchenko6a0f9982017-01-19 18:39:46 +020033/* Intel Tangier */
Andy Shevchenkob30f3f82017-02-02 19:54:26 +020034#define BCOVE_PB_LEVEL (1 << 4) /* 1 - release, 0 - press */
Andy Shevchenko6a0f9982017-01-19 18:39:46 +020035
36/* Basin Cove PMIC */
37#define BCOVE_PBIRQ 0x02
38#define BCOVE_IRQLVL1MSK 0x0c
39#define BCOVE_PBIRQMASK 0x0d
Andy Shevchenkob30f3f82017-02-02 19:54:26 +020040#define BCOVE_PBSTATUS 0x27
Andy Shevchenko6a0f9982017-01-19 18:39:46 +020041
Andy Shevchenko18934ec2017-01-19 18:39:43 +020042struct mid_pb_ddata {
43 struct device *dev;
44 int irq;
45 struct input_dev *input;
Andy Shevchenkoca45ba02017-02-02 19:54:28 +020046 unsigned short mirqlvl1_addr;
Andy Shevchenkob30f3f82017-02-02 19:54:26 +020047 unsigned short pbstat_addr;
48 u8 pbstat_mask;
Andy Shevchenko6a0f9982017-01-19 18:39:46 +020049 int (*setup)(struct mid_pb_ddata *ddata);
Andy Shevchenko18934ec2017-01-19 18:39:43 +020050};
51
Andy Shevchenkob30f3f82017-02-02 19:54:26 +020052static int mid_pbstat(struct mid_pb_ddata *ddata, int *value)
Hong Liu8eec8a12011-02-07 14:45:55 -050053{
Andy Shevchenko18934ec2017-01-19 18:39:43 +020054 struct input_dev *input = ddata->input;
Hong Liu8eec8a12011-02-07 14:45:55 -050055 int ret;
56 u8 pbstat;
57
Andy Shevchenko25b4a382017-02-08 19:03:19 +020058 ret = intel_scu_ipc_ioread8(ddata->pbstat_addr, &pbstat);
Andy Shevchenko18934ec2017-01-19 18:39:43 +020059 if (ret)
60 return ret;
61
Michael Demeter77145672012-01-26 17:40:27 +000062 dev_dbg(input->dev.parent, "PB_INT status= %d\n", pbstat);
63
Andy Shevchenkob30f3f82017-02-02 19:54:26 +020064 *value = !(pbstat & ddata->pbstat_mask);
Andy Shevchenko18934ec2017-01-19 18:39:43 +020065 return 0;
66}
67
Andy Shevchenkoca45ba02017-02-02 19:54:28 +020068static int mid_irq_ack(struct mid_pb_ddata *ddata)
Andy Shevchenko4b819c62017-01-19 18:39:44 +020069{
Andy Shevchenko25b4a382017-02-08 19:03:19 +020070 return intel_scu_ipc_update_register(ddata->mirqlvl1_addr, 0, MSIC_PWRBTNM);
Andy Shevchenko6a0f9982017-01-19 18:39:46 +020071}
72
73static int mrfld_setup(struct mid_pb_ddata *ddata)
74{
Andy Shevchenko6a0f9982017-01-19 18:39:46 +020075 /* Unmask the PBIRQ and MPBIRQ on Tangier */
76 intel_scu_ipc_update_register(BCOVE_PBIRQ, 0, MSIC_PWRBTNM);
77 intel_scu_ipc_update_register(BCOVE_PBIRQMASK, 0, MSIC_PWRBTNM);
78
79 return 0;
80}
81
Andy Shevchenko18934ec2017-01-19 18:39:43 +020082static irqreturn_t mid_pb_isr(int irq, void *dev_id)
83{
84 struct mid_pb_ddata *ddata = dev_id;
85 struct input_dev *input = ddata->input;
Andy Shevchenkob30f3f82017-02-02 19:54:26 +020086 int value = 0;
Andy Shevchenko18934ec2017-01-19 18:39:43 +020087 int ret;
88
Andy Shevchenkob30f3f82017-02-02 19:54:26 +020089 ret = mid_pbstat(ddata, &value);
Ameya Palandeb9e06692011-04-06 17:44:37 +030090 if (ret < 0) {
Andy Shevchenkofdde1a822017-01-19 18:39:47 +020091 dev_err(input->dev.parent,
92 "Read error %d while reading MSIC_PB_STATUS\n", ret);
Ameya Palandeb9e06692011-04-06 17:44:37 +030093 } else {
Andy Shevchenko18934ec2017-01-19 18:39:43 +020094 input_event(input, EV_KEY, KEY_POWER, value);
Ameya Palandeb9e06692011-04-06 17:44:37 +030095 input_sync(input);
96 }
Hong Liu8eec8a12011-02-07 14:45:55 -050097
Andy Shevchenkoca45ba02017-02-02 19:54:28 +020098 mid_irq_ack(ddata);
Hong Liu8eec8a12011-02-07 14:45:55 -050099 return IRQ_HANDLED;
100}
101
Bhumika Goyalc94a8ff2017-08-11 19:50:00 +0530102static const struct mid_pb_ddata mfld_ddata = {
Andy Shevchenkoca45ba02017-02-02 19:54:28 +0200103 .mirqlvl1_addr = INTEL_MSIC_IRQLVL1MSK,
Andy Shevchenkob30f3f82017-02-02 19:54:26 +0200104 .pbstat_addr = INTEL_MSIC_PBSTATUS,
105 .pbstat_mask = MSIC_PB_LEVEL,
Andy Shevchenko18934ec2017-01-19 18:39:43 +0200106};
107
Bhumika Goyalc94a8ff2017-08-11 19:50:00 +0530108static const struct mid_pb_ddata mrfld_ddata = {
Andy Shevchenkoca45ba02017-02-02 19:54:28 +0200109 .mirqlvl1_addr = BCOVE_IRQLVL1MSK,
Andy Shevchenkob30f3f82017-02-02 19:54:26 +0200110 .pbstat_addr = BCOVE_PBSTATUS,
111 .pbstat_mask = BCOVE_PB_LEVEL,
Andy Shevchenko6a0f9982017-01-19 18:39:46 +0200112 .setup = mrfld_setup,
113};
114
Andy Shevchenko18934ec2017-01-19 18:39:43 +0200115static const struct x86_cpu_id mid_pb_cpu_ids[] = {
Linus Torvaldseb7046e2018-11-01 08:42:21 -0700116 INTEL_CPU_FAM6(ATOM_SALTWELL_MID, mfld_ddata),
117 INTEL_CPU_FAM6(ATOM_SILVERMONT_MID, mrfld_ddata),
Andy Shevchenko18934ec2017-01-19 18:39:43 +0200118 {}
119};
120
Andy Shevchenko48b44522017-01-19 18:39:42 +0200121static int mid_pb_probe(struct platform_device *pdev)
Hong Liu8eec8a12011-02-07 14:45:55 -0500122{
Andy Shevchenko18934ec2017-01-19 18:39:43 +0200123 const struct x86_cpu_id *id;
124 struct mid_pb_ddata *ddata;
Hong Liu8eec8a12011-02-07 14:45:55 -0500125 struct input_dev *input;
Ameya Palandeb9e06692011-04-06 17:44:37 +0300126 int irq = platform_get_irq(pdev, 0);
Hong Liu8eec8a12011-02-07 14:45:55 -0500127 int error;
128
Andy Shevchenko18934ec2017-01-19 18:39:43 +0200129 id = x86_match_cpu(mid_pb_cpu_ids);
130 if (!id)
131 return -ENODEV;
132
Gustavo A. R. Silvafe4e8d02017-08-09 11:00:54 -0500133 if (irq < 0) {
134 dev_err(&pdev->dev, "Failed to get IRQ: %d\n", irq);
135 return irq;
136 }
Hong Liu8eec8a12011-02-07 14:45:55 -0500137
Andy Shevchenko07d90892017-01-19 18:39:41 +0200138 input = devm_input_allocate_device(&pdev->dev);
Joe Perchesb222cca2013-10-23 12:14:52 -0700139 if (!input)
Ameya Palandeb9e06692011-04-06 17:44:37 +0300140 return -ENOMEM;
Hong Liu8eec8a12011-02-07 14:45:55 -0500141
Hong Liu8eec8a12011-02-07 14:45:55 -0500142 input->name = pdev->name;
143 input->phys = "power-button/input0";
144 input->id.bustype = BUS_HOST;
145 input->dev.parent = &pdev->dev;
146
147 input_set_capability(input, EV_KEY, KEY_POWER);
148
Andy Shevchenko18934ec2017-01-19 18:39:43 +0200149 ddata = (struct mid_pb_ddata *)id->driver_data;
150 if (!ddata)
151 return -ENODATA;
152
153 ddata->dev = &pdev->dev;
154 ddata->irq = irq;
155 ddata->input = input;
156
Andy Shevchenko6a0f9982017-01-19 18:39:46 +0200157 if (ddata->setup) {
158 error = ddata->setup(ddata);
159 if (error)
160 return error;
161 }
162
Andy Shevchenko48b44522017-01-19 18:39:42 +0200163 error = devm_request_threaded_irq(&pdev->dev, irq, NULL, mid_pb_isr,
Andy Shevchenko18934ec2017-01-19 18:39:43 +0200164 IRQF_ONESHOT, DRIVER_NAME, ddata);
Hong Liu8eec8a12011-02-07 14:45:55 -0500165 if (error) {
Andy Shevchenkofdde1a822017-01-19 18:39:47 +0200166 dev_err(&pdev->dev,
167 "Unable to request irq %d for MID power button\n", irq);
Andy Shevchenko07d90892017-01-19 18:39:41 +0200168 return error;
Hong Liu8eec8a12011-02-07 14:45:55 -0500169 }
170
171 error = input_register_device(input);
172 if (error) {
Andy Shevchenkofdde1a822017-01-19 18:39:47 +0200173 dev_err(&pdev->dev,
174 "Unable to register input dev, error %d\n", error);
Andy Shevchenko07d90892017-01-19 18:39:41 +0200175 return error;
Hong Liu8eec8a12011-02-07 14:45:55 -0500176 }
177
Andy Shevchenko18934ec2017-01-19 18:39:43 +0200178 platform_set_drvdata(pdev, ddata);
Michael Demeter77145672012-01-26 17:40:27 +0000179
Andy Shevchenko5cb44ee2017-02-02 19:54:27 +0200180 /*
181 * SCU firmware might send power button interrupts to IA core before
182 * kernel boots and doesn't get EOI from IA core. The first bit of
183 * MSIC reg 0x21 is kept masked, and SCU firmware doesn't send new
184 * power interrupt to Android kernel. Unmask the bit when probing
185 * power button in kernel.
186 * There is a very narrow race between irq handler and power button
187 * initialization. The race happens rarely. So we needn't worry
188 * about it.
189 */
Andy Shevchenkoca45ba02017-02-02 19:54:28 +0200190 error = mid_irq_ack(ddata);
Michael Demeter77145672012-01-26 17:40:27 +0000191 if (error) {
Andy Shevchenkofdde1a822017-01-19 18:39:47 +0200192 dev_err(&pdev->dev,
193 "Unable to clear power button interrupt, error: %d\n",
194 error);
Andy Shevchenko07d90892017-01-19 18:39:41 +0200195 return error;
Michael Demeter77145672012-01-26 17:40:27 +0000196 }
197
Andy Shevchenko07d90892017-01-19 18:39:41 +0200198 device_init_wakeup(&pdev->dev, true);
199 dev_pm_set_wake_irq(&pdev->dev, irq);
Hong Liu8eec8a12011-02-07 14:45:55 -0500200
Andy Shevchenko07d90892017-01-19 18:39:41 +0200201 return 0;
Hong Liu8eec8a12011-02-07 14:45:55 -0500202}
203
Andy Shevchenko48b44522017-01-19 18:39:42 +0200204static int mid_pb_remove(struct platform_device *pdev)
Hong Liu8eec8a12011-02-07 14:45:55 -0500205{
Sudeep Holladaea5a62015-09-21 16:47:01 +0100206 dev_pm_clear_wake_irq(&pdev->dev);
207 device_init_wakeup(&pdev->dev, false);
Ameya Palandeb9e06692011-04-06 17:44:37 +0300208
Hong Liu8eec8a12011-02-07 14:45:55 -0500209 return 0;
210}
211
Andy Shevchenko48b44522017-01-19 18:39:42 +0200212static struct platform_driver mid_pb_driver = {
Hong Liu8eec8a12011-02-07 14:45:55 -0500213 .driver = {
214 .name = DRIVER_NAME,
Hong Liu8eec8a12011-02-07 14:45:55 -0500215 },
Andy Shevchenko48b44522017-01-19 18:39:42 +0200216 .probe = mid_pb_probe,
217 .remove = mid_pb_remove,
Hong Liu8eec8a12011-02-07 14:45:55 -0500218};
219
Andy Shevchenko48b44522017-01-19 18:39:42 +0200220module_platform_driver(mid_pb_driver);
Hong Liu8eec8a12011-02-07 14:45:55 -0500221
222MODULE_AUTHOR("Hong Liu <hong.liu@intel.com>");
Andy Shevchenko48b44522017-01-19 18:39:42 +0200223MODULE_DESCRIPTION("Intel MID Power Button Driver");
Hong Liu8eec8a12011-02-07 14:45:55 -0500224MODULE_LICENSE("GPL v2");
225MODULE_ALIAS("platform:" DRIVER_NAME);