Nicolas Ferre | 467f1cf | 2012-01-26 11:59:20 +0100 | [diff] [blame] | 1 | /* |
| 2 | * at91sam9x5.dtsi - Device Tree Include file for AT91SAM9x5 family SoC |
| 3 | * applies to AT91SAM9G15, AT91SAM9G25, AT91SAM9G35, |
| 4 | * AT91SAM9X25, AT91SAM9X35 SoC |
| 5 | * |
| 6 | * Copyright (C) 2012 Atmel, |
| 7 | * 2012 Nicolas Ferre <nicolas.ferre@atmel.com> |
| 8 | * |
| 9 | * Licensed under GPLv2 or later. |
| 10 | */ |
| 11 | |
| 12 | /include/ "skeleton.dtsi" |
| 13 | |
| 14 | / { |
| 15 | model = "Atmel AT91SAM9x5 family SoC"; |
| 16 | compatible = "atmel,at91sam9x5"; |
| 17 | interrupt-parent = <&aic>; |
| 18 | |
| 19 | aliases { |
| 20 | serial0 = &dbgu; |
| 21 | serial1 = &usart0; |
| 22 | serial2 = &usart1; |
| 23 | serial3 = &usart2; |
| 24 | gpio0 = &pioA; |
| 25 | gpio1 = &pioB; |
| 26 | gpio2 = &pioC; |
| 27 | gpio3 = &pioD; |
| 28 | tcb0 = &tcb0; |
| 29 | tcb1 = &tcb1; |
Ludovic Desroches | 05dcd36 | 2012-09-12 08:42:16 +0200 | [diff] [blame] | 30 | i2c0 = &i2c0; |
| 31 | i2c1 = &i2c1; |
| 32 | i2c2 = &i2c2; |
Bo Shen | 099343c | 2012-11-07 11:41:41 +0800 | [diff] [blame] | 33 | ssc0 = &ssc0; |
Nicolas Ferre | 467f1cf | 2012-01-26 11:59:20 +0100 | [diff] [blame] | 34 | }; |
| 35 | cpus { |
| 36 | cpu@0 { |
| 37 | compatible = "arm,arm926ejs"; |
| 38 | }; |
| 39 | }; |
| 40 | |
Ludovic Desroches | dcce6ce | 2012-04-02 20:44:20 +0200 | [diff] [blame] | 41 | memory { |
Nicolas Ferre | 467f1cf | 2012-01-26 11:59:20 +0100 | [diff] [blame] | 42 | reg = <0x20000000 0x10000000>; |
| 43 | }; |
| 44 | |
| 45 | ahb { |
| 46 | compatible = "simple-bus"; |
| 47 | #address-cells = <1>; |
| 48 | #size-cells = <1>; |
| 49 | ranges; |
| 50 | |
| 51 | apb { |
| 52 | compatible = "simple-bus"; |
| 53 | #address-cells = <1>; |
| 54 | #size-cells = <1>; |
| 55 | ranges; |
| 56 | |
| 57 | aic: interrupt-controller@fffff000 { |
Ludovic Desroches | f8a073e | 2012-06-20 16:13:30 +0200 | [diff] [blame] | 58 | #interrupt-cells = <3>; |
Nicolas Ferre | 467f1cf | 2012-01-26 11:59:20 +0100 | [diff] [blame] | 59 | compatible = "atmel,at91rm9200-aic"; |
| 60 | interrupt-controller; |
Nicolas Ferre | 467f1cf | 2012-01-26 11:59:20 +0100 | [diff] [blame] | 61 | reg = <0xfffff000 0x200>; |
Jean-Christophe PLAGNIOL-VILLARD | c657394 | 2012-04-09 19:36:36 +0800 | [diff] [blame] | 62 | atmel,external-irqs = <31>; |
Nicolas Ferre | 467f1cf | 2012-01-26 11:59:20 +0100 | [diff] [blame] | 63 | }; |
| 64 | |
Jean-Christophe PLAGNIOL-VILLARD | a7776ec | 2012-03-02 20:54:37 +0800 | [diff] [blame] | 65 | ramc0: ramc@ffffe800 { |
| 66 | compatible = "atmel,at91sam9g45-ddramc"; |
| 67 | reg = <0xffffe800 0x200>; |
| 68 | }; |
| 69 | |
Jean-Christophe PLAGNIOL-VILLARD | eb5e76f | 2012-03-02 20:44:23 +0800 | [diff] [blame] | 70 | pmc: pmc@fffffc00 { |
| 71 | compatible = "atmel,at91rm9200-pmc"; |
| 72 | reg = <0xfffffc00 0x100>; |
| 73 | }; |
| 74 | |
Jean-Christophe PLAGNIOL-VILLARD | c8082d3 | 2012-03-03 03:16:27 +0800 | [diff] [blame] | 75 | rstc@fffffe00 { |
| 76 | compatible = "atmel,at91sam9g45-rstc"; |
| 77 | reg = <0xfffffe00 0x10>; |
| 78 | }; |
| 79 | |
Jean-Christophe PLAGNIOL-VILLARD | 82015c4 | 2012-03-02 21:01:00 +0800 | [diff] [blame] | 80 | shdwc@fffffe10 { |
| 81 | compatible = "atmel,at91sam9x5-shdwc"; |
| 82 | reg = <0xfffffe10 0x10>; |
| 83 | }; |
| 84 | |
Nicolas Ferre | 467f1cf | 2012-01-26 11:59:20 +0100 | [diff] [blame] | 85 | pit: timer@fffffe30 { |
| 86 | compatible = "atmel,at91sam9260-pit"; |
| 87 | reg = <0xfffffe30 0xf>; |
Ludovic Desroches | f8a073e | 2012-06-20 16:13:30 +0200 | [diff] [blame] | 88 | interrupts = <1 4 7>; |
Nicolas Ferre | 467f1cf | 2012-01-26 11:59:20 +0100 | [diff] [blame] | 89 | }; |
| 90 | |
| 91 | tcb0: timer@f8008000 { |
| 92 | compatible = "atmel,at91sam9x5-tcb"; |
| 93 | reg = <0xf8008000 0x100>; |
Ludovic Desroches | f8a073e | 2012-06-20 16:13:30 +0200 | [diff] [blame] | 94 | interrupts = <17 4 0>; |
Nicolas Ferre | 467f1cf | 2012-01-26 11:59:20 +0100 | [diff] [blame] | 95 | }; |
| 96 | |
| 97 | tcb1: timer@f800c000 { |
| 98 | compatible = "atmel,at91sam9x5-tcb"; |
| 99 | reg = <0xf800c000 0x100>; |
Ludovic Desroches | f8a073e | 2012-06-20 16:13:30 +0200 | [diff] [blame] | 100 | interrupts = <17 4 0>; |
Nicolas Ferre | 467f1cf | 2012-01-26 11:59:20 +0100 | [diff] [blame] | 101 | }; |
| 102 | |
| 103 | dma0: dma-controller@ffffec00 { |
| 104 | compatible = "atmel,at91sam9g45-dma"; |
| 105 | reg = <0xffffec00 0x200>; |
Ludovic Desroches | f8a073e | 2012-06-20 16:13:30 +0200 | [diff] [blame] | 106 | interrupts = <20 4 0>; |
Nicolas Ferre | 467f1cf | 2012-01-26 11:59:20 +0100 | [diff] [blame] | 107 | }; |
| 108 | |
| 109 | dma1: dma-controller@ffffee00 { |
| 110 | compatible = "atmel,at91sam9g45-dma"; |
| 111 | reg = <0xffffee00 0x200>; |
Ludovic Desroches | f8a073e | 2012-06-20 16:13:30 +0200 | [diff] [blame] | 112 | interrupts = <21 4 0>; |
Nicolas Ferre | 467f1cf | 2012-01-26 11:59:20 +0100 | [diff] [blame] | 113 | }; |
| 114 | |
Jean-Christophe PLAGNIOL-VILLARD | ec6754a | 2012-07-05 16:56:09 +0800 | [diff] [blame] | 115 | pinctrl@fffff400 { |
Jean-Christophe PLAGNIOL-VILLARD | e4541ff | 2012-07-04 17:20:46 +0800 | [diff] [blame] | 116 | #address-cells = <1>; |
| 117 | #size-cells = <1>; |
Jean-Christophe PLAGNIOL-VILLARD | 5314ec8 | 2012-07-05 16:56:09 +0800 | [diff] [blame] | 118 | compatible = "atmel,at91sam9x5-pinctrl", "atmel,at91rm9200-pinctrl", "simple-bus"; |
Jean-Christophe PLAGNIOL-VILLARD | e4541ff | 2012-07-04 17:20:46 +0800 | [diff] [blame] | 119 | ranges = <0xfffff400 0xfffff400 0x800>; |
Nicolas Ferre | 467f1cf | 2012-01-26 11:59:20 +0100 | [diff] [blame] | 120 | |
Jean-Christophe PLAGNIOL-VILLARD | 5314ec8 | 2012-07-05 16:56:09 +0800 | [diff] [blame] | 121 | /* shared pinctrl settings */ |
Jean-Christophe PLAGNIOL-VILLARD | ec6754a | 2012-07-05 16:56:09 +0800 | [diff] [blame] | 122 | dbgu { |
| 123 | pinctrl_dbgu: dbgu-0 { |
| 124 | atmel,pins = |
| 125 | <0 9 0x1 0x0 /* PA9 periph A */ |
| 126 | 0 10 0x1 0x1>; /* PA10 periph A with pullup */ |
| 127 | }; |
| 128 | }; |
| 129 | |
Jean-Christophe PLAGNIOL-VILLARD | 9e3129e | 2012-11-19 06:40:01 +0800 | [diff] [blame] | 130 | usart0 { |
| 131 | pinctrl_usart0: usart0-0 { |
Jean-Christophe PLAGNIOL-VILLARD | ec6754a | 2012-07-05 16:56:09 +0800 | [diff] [blame] | 132 | atmel,pins = |
| 133 | <0 0 0x1 0x1 /* PA0 periph A with pullup */ |
| 134 | 0 1 0x1 0x0>; /* PA1 periph A */ |
| 135 | }; |
| 136 | |
Jean-Christophe PLAGNIOL-VILLARD | c58c0c5 | 2012-11-19 07:30:01 +0800 | [diff] [blame] | 137 | pinctrl_usart0_rts: usart0_rts-0 { |
Jean-Christophe PLAGNIOL-VILLARD | ec6754a | 2012-07-05 16:56:09 +0800 | [diff] [blame] | 138 | atmel,pins = |
Jean-Christophe PLAGNIOL-VILLARD | c58c0c5 | 2012-11-19 07:30:01 +0800 | [diff] [blame] | 139 | <0 2 0x1 0x0>; /* PA2 periph A */ |
| 140 | }; |
| 141 | |
| 142 | pinctrl_usart0_cts: usart0_cts-0 { |
| 143 | atmel,pins = |
| 144 | <0 3 0x1 0x0>; /* PA3 periph A */ |
Jean-Christophe PLAGNIOL-VILLARD | ec6754a | 2012-07-05 16:56:09 +0800 | [diff] [blame] | 145 | }; |
Richard Genoud | 1bab02e | 2013-01-18 16:42:28 +0000 | [diff] [blame] | 146 | |
| 147 | pinctrl_usart0_sck: usart0_sck-0 { |
| 148 | atmel,pins = |
| 149 | <0 4 0x1 0x0>; /* PA4 periph A */ |
| 150 | }; |
Jean-Christophe PLAGNIOL-VILLARD | ec6754a | 2012-07-05 16:56:09 +0800 | [diff] [blame] | 151 | }; |
| 152 | |
Jean-Christophe PLAGNIOL-VILLARD | 9e3129e | 2012-11-19 06:40:01 +0800 | [diff] [blame] | 153 | usart1 { |
| 154 | pinctrl_usart1: usart1-0 { |
Jean-Christophe PLAGNIOL-VILLARD | ec6754a | 2012-07-05 16:56:09 +0800 | [diff] [blame] | 155 | atmel,pins = |
| 156 | <0 5 0x1 0x1 /* PA5 periph A with pullup */ |
| 157 | 0 6 0x1 0x0>; /* PA6 periph A */ |
| 158 | }; |
| 159 | |
Jean-Christophe PLAGNIOL-VILLARD | c58c0c5 | 2012-11-19 07:30:01 +0800 | [diff] [blame] | 160 | pinctrl_usart1_rts: usart1_rts-0 { |
Jean-Christophe PLAGNIOL-VILLARD | ec6754a | 2012-07-05 16:56:09 +0800 | [diff] [blame] | 161 | atmel,pins = |
Richard Genoud | c89cec3 | 2013-01-18 16:41:21 +0000 | [diff] [blame] | 162 | <2 27 0x3 0x0>; /* PC27 periph C */ |
Jean-Christophe PLAGNIOL-VILLARD | c58c0c5 | 2012-11-19 07:30:01 +0800 | [diff] [blame] | 163 | }; |
| 164 | |
| 165 | pinctrl_usart1_cts: usart1_cts-0 { |
| 166 | atmel,pins = |
Richard Genoud | c89cec3 | 2013-01-18 16:41:21 +0000 | [diff] [blame] | 167 | <2 28 0x3 0x0>; /* PC28 periph C */ |
Jean-Christophe PLAGNIOL-VILLARD | ec6754a | 2012-07-05 16:56:09 +0800 | [diff] [blame] | 168 | }; |
Richard Genoud | 1bab02e | 2013-01-18 16:42:28 +0000 | [diff] [blame] | 169 | |
| 170 | pinctrl_usart1_sck: usart1_sck-0 { |
| 171 | atmel,pins = |
| 172 | <2 28 0x3 0x0>; /* PC29 periph C */ |
| 173 | }; |
Jean-Christophe PLAGNIOL-VILLARD | ec6754a | 2012-07-05 16:56:09 +0800 | [diff] [blame] | 174 | }; |
| 175 | |
Jean-Christophe PLAGNIOL-VILLARD | 9e3129e | 2012-11-19 06:40:01 +0800 | [diff] [blame] | 176 | usart2 { |
| 177 | pinctrl_usart2: usart2-0 { |
Jean-Christophe PLAGNIOL-VILLARD | ec6754a | 2012-07-05 16:56:09 +0800 | [diff] [blame] | 178 | atmel,pins = |
| 179 | <0 7 0x1 0x1 /* PA7 periph A with pullup */ |
| 180 | 0 8 0x1 0x0>; /* PA8 periph A */ |
| 181 | }; |
| 182 | |
Jean-Christophe PLAGNIOL-VILLARD | c58c0c5 | 2012-11-19 07:30:01 +0800 | [diff] [blame] | 183 | pinctrl_uart2_rts: uart2_rts-0 { |
Jean-Christophe PLAGNIOL-VILLARD | ec6754a | 2012-07-05 16:56:09 +0800 | [diff] [blame] | 184 | atmel,pins = |
Richard Genoud | c89cec3 | 2013-01-18 16:41:21 +0000 | [diff] [blame] | 185 | <1 0 0x2 0x0>; /* PB0 periph B */ |
Jean-Christophe PLAGNIOL-VILLARD | c58c0c5 | 2012-11-19 07:30:01 +0800 | [diff] [blame] | 186 | }; |
| 187 | |
| 188 | pinctrl_uart2_cts: uart2_cts-0 { |
| 189 | atmel,pins = |
Richard Genoud | c89cec3 | 2013-01-18 16:41:21 +0000 | [diff] [blame] | 190 | <1 1 0x2 0x0>; /* PB1 periph B */ |
Jean-Christophe PLAGNIOL-VILLARD | ec6754a | 2012-07-05 16:56:09 +0800 | [diff] [blame] | 191 | }; |
Richard Genoud | 1bab02e | 2013-01-18 16:42:28 +0000 | [diff] [blame] | 192 | |
| 193 | pinctrl_usart2_sck: usart2_sck-0 { |
| 194 | atmel,pins = |
| 195 | <1 2 0x2 0x0>; /* PB2 periph B */ |
| 196 | }; |
Jean-Christophe PLAGNIOL-VILLARD | ec6754a | 2012-07-05 16:56:09 +0800 | [diff] [blame] | 197 | }; |
| 198 | |
Jean-Christophe PLAGNIOL-VILLARD | 9e3129e | 2012-11-19 06:40:01 +0800 | [diff] [blame] | 199 | usart3 { |
Robert Nelson | 65a0fe0 | 2013-01-28 09:43:36 -0600 | [diff] [blame] | 200 | pinctrl_usart3: usart3-0 { |
Jean-Christophe PLAGNIOL-VILLARD | ec6754a | 2012-07-05 16:56:09 +0800 | [diff] [blame] | 201 | atmel,pins = |
Douglas Gilbert | 7d4cfec | 2013-01-30 10:09:17 +0100 | [diff] [blame] | 202 | <2 22 0x2 0x1 /* PC22 periph B with pullup */ |
Richard Genoud | c89cec3 | 2013-01-18 16:41:21 +0000 | [diff] [blame] | 203 | 2 23 0x2 0x0>; /* PC23 periph B */ |
Jean-Christophe PLAGNIOL-VILLARD | ec6754a | 2012-07-05 16:56:09 +0800 | [diff] [blame] | 204 | }; |
| 205 | |
Jean-Christophe PLAGNIOL-VILLARD | c58c0c5 | 2012-11-19 07:30:01 +0800 | [diff] [blame] | 206 | pinctrl_usart3_rts: usart3_rts-0 { |
Jean-Christophe PLAGNIOL-VILLARD | ec6754a | 2012-07-05 16:56:09 +0800 | [diff] [blame] | 207 | atmel,pins = |
Richard Genoud | c89cec3 | 2013-01-18 16:41:21 +0000 | [diff] [blame] | 208 | <2 24 0x2 0x0>; /* PC24 periph B */ |
Jean-Christophe PLAGNIOL-VILLARD | c58c0c5 | 2012-11-19 07:30:01 +0800 | [diff] [blame] | 209 | }; |
| 210 | |
| 211 | pinctrl_usart3_cts: usart3_cts-0 { |
| 212 | atmel,pins = |
Richard Genoud | c89cec3 | 2013-01-18 16:41:21 +0000 | [diff] [blame] | 213 | <2 25 0x2 0x0>; /* PC25 periph B */ |
Jean-Christophe PLAGNIOL-VILLARD | ec6754a | 2012-07-05 16:56:09 +0800 | [diff] [blame] | 214 | }; |
Richard Genoud | 1bab02e | 2013-01-18 16:42:28 +0000 | [diff] [blame] | 215 | |
| 216 | pinctrl_usart3_sck: usart3_sck-0 { |
| 217 | atmel,pins = |
| 218 | <2 26 0x2 0x0>; /* PC26 periph B */ |
| 219 | }; |
Jean-Christophe PLAGNIOL-VILLARD | ec6754a | 2012-07-05 16:56:09 +0800 | [diff] [blame] | 220 | }; |
| 221 | |
Jean-Christophe PLAGNIOL-VILLARD | 9e3129e | 2012-11-19 06:40:01 +0800 | [diff] [blame] | 222 | uart0 { |
| 223 | pinctrl_uart0: uart0-0 { |
Jean-Christophe PLAGNIOL-VILLARD | ec6754a | 2012-07-05 16:56:09 +0800 | [diff] [blame] | 224 | atmel,pins = |
Richard Genoud | c89cec3 | 2013-01-18 16:41:21 +0000 | [diff] [blame] | 225 | <2 8 0x3 0x0 /* PC8 periph C */ |
| 226 | 2 9 0x3 0x1>; /* PC9 periph C with pullup */ |
Jean-Christophe PLAGNIOL-VILLARD | ec6754a | 2012-07-05 16:56:09 +0800 | [diff] [blame] | 227 | }; |
| 228 | }; |
| 229 | |
Jean-Christophe PLAGNIOL-VILLARD | 9e3129e | 2012-11-19 06:40:01 +0800 | [diff] [blame] | 230 | uart1 { |
| 231 | pinctrl_uart1: uart1-0 { |
Jean-Christophe PLAGNIOL-VILLARD | ec6754a | 2012-07-05 16:56:09 +0800 | [diff] [blame] | 232 | atmel,pins = |
Richard Genoud | c89cec3 | 2013-01-18 16:41:21 +0000 | [diff] [blame] | 233 | <2 16 0x3 0x0 /* PC16 periph C */ |
| 234 | 2 17 0x3 0x1>; /* PC17 periph C with pullup */ |
Jean-Christophe PLAGNIOL-VILLARD | ec6754a | 2012-07-05 16:56:09 +0800 | [diff] [blame] | 235 | }; |
| 236 | }; |
Jean-Christophe PLAGNIOL-VILLARD | 5314ec8 | 2012-07-05 16:56:09 +0800 | [diff] [blame] | 237 | |
Jean-Christophe PLAGNIOL-VILLARD | 7a38d45 | 2012-07-12 23:36:52 +0800 | [diff] [blame] | 238 | nand { |
| 239 | pinctrl_nand: nand-0 { |
| 240 | atmel,pins = |
Richard Genoud | 7f06472 | 2013-03-11 15:12:40 +0100 | [diff] [blame] | 241 | <3 0 0x1 0x0 /* PD0 periph A Read Enable */ |
| 242 | 3 1 0x1 0x0 /* PD1 periph A Write Enable */ |
| 243 | 3 2 0x1 0x0 /* PD2 periph A Address Latch Enable */ |
| 244 | 3 3 0x1 0x0 /* PD3 periph A Command Latch Enable */ |
| 245 | 3 4 0x0 0x1 /* PD4 gpio Chip Enable pin pull_up */ |
| 246 | 3 5 0x0 0x1 /* PD5 gpio RDY/BUSY pin pull_up */ |
| 247 | 3 6 0x1 0x0 /* PD6 periph A Data bit 0 */ |
| 248 | 3 7 0x1 0x0 /* PD7 periph A Data bit 1 */ |
| 249 | 3 8 0x1 0x0 /* PD8 periph A Data bit 2 */ |
| 250 | 3 9 0x1 0x0 /* PD9 periph A Data bit 3 */ |
| 251 | 3 10 0x1 0x0 /* PD10 periph A Data bit 4 */ |
| 252 | 3 11 0x1 0x0 /* PD11 periph A Data bit 5 */ |
| 253 | 3 12 0x1 0x0 /* PD12 periph A Data bit 6 */ |
| 254 | 3 13 0x1 0x0>; /* PD13 periph A Data bit 7 */ |
| 255 | }; |
| 256 | |
| 257 | pinctrl_nand_16bits: nand_16bits-0 { |
| 258 | atmel,pins = |
| 259 | <3 14 0x1 0x0 /* PD14 periph A Data bit 8 */ |
| 260 | 3 15 0x1 0x0 /* PD15 periph A Data bit 9 */ |
| 261 | 3 16 0x1 0x0 /* PD16 periph A Data bit 10 */ |
| 262 | 3 17 0x1 0x0 /* PD17 periph A Data bit 11 */ |
| 263 | 3 18 0x1 0x0 /* PD18 periph A Data bit 12 */ |
| 264 | 3 19 0x1 0x0 /* PD19 periph A Data bit 13 */ |
| 265 | 3 20 0x1 0x0 /* PD20 periph A Data bit 14 */ |
| 266 | 3 21 0x1 0x0>; /* PD21 periph A Data bit 15 */ |
Jean-Christophe PLAGNIOL-VILLARD | 7a38d45 | 2012-07-12 23:36:52 +0800 | [diff] [blame] | 267 | }; |
| 268 | }; |
| 269 | |
Jean-Christophe PLAGNIOL-VILLARD | d9b4fe8 | 2012-10-23 10:19:11 +0800 | [diff] [blame] | 270 | macb0 { |
| 271 | pinctrl_macb0_rmii: macb0_rmii-0 { |
| 272 | atmel,pins = |
| 273 | <1 0 0x1 0x0 /* PB0 periph A */ |
| 274 | 1 1 0x1 0x0 /* PB1 periph A */ |
| 275 | 1 2 0x1 0x0 /* PB2 periph A */ |
| 276 | 1 3 0x1 0x0 /* PB3 periph A */ |
| 277 | 1 4 0x1 0x0 /* PB4 periph A */ |
| 278 | 1 5 0x1 0x0 /* PB5 periph A */ |
| 279 | 1 6 0x1 0x0 /* PB6 periph A */ |
| 280 | 1 7 0x1 0x0 /* PB7 periph A */ |
| 281 | 1 9 0x1 0x0 /* PB9 periph A */ |
| 282 | 1 10 0x1 0x0>; /* PB10 periph A */ |
| 283 | }; |
| 284 | |
| 285 | pinctrl_macb0_rmii_mii: macb0_rmii_mii-0 { |
| 286 | atmel,pins = |
Douglas Gilbert | 8461c2f | 2013-01-23 09:50:02 +0100 | [diff] [blame] | 287 | <1 8 0x1 0x0 /* PB8 periph A */ |
| 288 | 1 11 0x1 0x0 /* PB11 periph A */ |
| 289 | 1 12 0x1 0x0 /* PB12 periph A */ |
| 290 | 1 13 0x1 0x0 /* PB13 periph A */ |
| 291 | 1 14 0x1 0x0 /* PB14 periph A */ |
| 292 | 1 15 0x1 0x0 /* PB15 periph A */ |
| 293 | 1 16 0x1 0x0 /* PB16 periph A */ |
| 294 | 1 17 0x1 0x0>; /* PB17 periph A */ |
Jean-Christophe PLAGNIOL-VILLARD | d9b4fe8 | 2012-10-23 10:19:11 +0800 | [diff] [blame] | 295 | }; |
| 296 | }; |
| 297 | |
Jean-Christophe PLAGNIOL-VILLARD | d4fe9ac | 2012-11-16 08:24:17 +0800 | [diff] [blame] | 298 | mmc0 { |
| 299 | pinctrl_mmc0_slot0_clk_cmd_dat0: mmc0_slot0_clk_cmd_dat0-0 { |
| 300 | atmel,pins = |
| 301 | <0 17 0x1 0x0 /* PA17 periph A */ |
| 302 | 0 16 0x1 0x1 /* PA16 periph A with pullup */ |
| 303 | 0 15 0x1 0x1>; /* PA15 periph A with pullup */ |
| 304 | }; |
| 305 | |
| 306 | pinctrl_mmc0_slot0_dat1_3: mmc0_slot0_dat1_3-0 { |
| 307 | atmel,pins = |
| 308 | <0 18 0x1 0x1 /* PA18 periph A with pullup */ |
| 309 | 0 19 0x1 0x1 /* PA19 periph A with pullup */ |
| 310 | 0 20 0x1 0x1>; /* PA20 periph A with pullup */ |
| 311 | }; |
| 312 | }; |
| 313 | |
| 314 | mmc1 { |
| 315 | pinctrl_mmc1_slot0_clk_cmd_dat0: mmc1_slot0_clk_cmd_dat0-0 { |
| 316 | atmel,pins = |
| 317 | <0 13 0x2 0x0 /* PA13 periph B */ |
| 318 | 0 12 0x2 0x1 /* PA12 periph B with pullup */ |
| 319 | 0 11 0x2 0x1>; /* PA11 periph B with pullup */ |
| 320 | }; |
| 321 | |
| 322 | pinctrl_mmc1_slot0_dat1_3: mmc1_slot0_dat1_3-0 { |
| 323 | atmel,pins = |
| 324 | <0 2 0x2 0x1 /* PA2 periph B with pullup */ |
| 325 | 0 3 0x2 0x1 /* PA3 periph B with pullup */ |
| 326 | 0 4 0x2 0x1>; /* PA4 periph B with pullup */ |
| 327 | }; |
| 328 | }; |
| 329 | |
Bo Shen | 544ae6b | 2013-01-11 15:08:30 +0100 | [diff] [blame] | 330 | ssc0 { |
| 331 | pinctrl_ssc0_tx: ssc0_tx-0 { |
| 332 | atmel,pins = |
| 333 | <0 24 0x2 0x0 /* PA24 periph B */ |
| 334 | 0 25 0x2 0x0 /* PA25 periph B */ |
| 335 | 0 26 0x2 0x0>; /* PA26 periph B */ |
| 336 | }; |
| 337 | |
| 338 | pinctrl_ssc0_rx: ssc0_rx-0 { |
| 339 | atmel,pins = |
| 340 | <0 27 0x2 0x0 /* PA27 periph B */ |
| 341 | 0 28 0x2 0x0 /* PA28 periph B */ |
| 342 | 0 29 0x2 0x0>; /* PA29 periph B */ |
| 343 | }; |
| 344 | }; |
| 345 | |
Jean-Christophe PLAGNIOL-VILLARD | e4541ff | 2012-07-04 17:20:46 +0800 | [diff] [blame] | 346 | pioA: gpio@fffff400 { |
| 347 | compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio"; |
| 348 | reg = <0xfffff400 0x200>; |
| 349 | interrupts = <2 4 1>; |
| 350 | #gpio-cells = <2>; |
| 351 | gpio-controller; |
| 352 | interrupt-controller; |
| 353 | #interrupt-cells = <2>; |
| 354 | }; |
Nicolas Ferre | 467f1cf | 2012-01-26 11:59:20 +0100 | [diff] [blame] | 355 | |
Jean-Christophe PLAGNIOL-VILLARD | e4541ff | 2012-07-04 17:20:46 +0800 | [diff] [blame] | 356 | pioB: gpio@fffff600 { |
| 357 | compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio"; |
| 358 | reg = <0xfffff600 0x200>; |
| 359 | interrupts = <2 4 1>; |
| 360 | #gpio-cells = <2>; |
| 361 | gpio-controller; |
Jean-Christophe PLAGNIOL-VILLARD | fc33ff4 | 2012-07-14 15:26:08 +0800 | [diff] [blame] | 362 | #gpio-lines = <19>; |
Jean-Christophe PLAGNIOL-VILLARD | e4541ff | 2012-07-04 17:20:46 +0800 | [diff] [blame] | 363 | interrupt-controller; |
| 364 | #interrupt-cells = <2>; |
| 365 | }; |
Nicolas Ferre | 467f1cf | 2012-01-26 11:59:20 +0100 | [diff] [blame] | 366 | |
Jean-Christophe PLAGNIOL-VILLARD | e4541ff | 2012-07-04 17:20:46 +0800 | [diff] [blame] | 367 | pioC: gpio@fffff800 { |
| 368 | compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio"; |
| 369 | reg = <0xfffff800 0x200>; |
| 370 | interrupts = <3 4 1>; |
| 371 | #gpio-cells = <2>; |
| 372 | gpio-controller; |
| 373 | interrupt-controller; |
| 374 | #interrupt-cells = <2>; |
| 375 | }; |
| 376 | |
| 377 | pioD: gpio@fffffa00 { |
| 378 | compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio"; |
| 379 | reg = <0xfffffa00 0x200>; |
| 380 | interrupts = <3 4 1>; |
| 381 | #gpio-cells = <2>; |
| 382 | gpio-controller; |
Jean-Christophe PLAGNIOL-VILLARD | fc33ff4 | 2012-07-14 15:26:08 +0800 | [diff] [blame] | 383 | #gpio-lines = <22>; |
Jean-Christophe PLAGNIOL-VILLARD | e4541ff | 2012-07-04 17:20:46 +0800 | [diff] [blame] | 384 | interrupt-controller; |
| 385 | #interrupt-cells = <2>; |
| 386 | }; |
Nicolas Ferre | 467f1cf | 2012-01-26 11:59:20 +0100 | [diff] [blame] | 387 | }; |
| 388 | |
Bo Shen | 544ae6b | 2013-01-11 15:08:30 +0100 | [diff] [blame] | 389 | ssc0: ssc@f0010000 { |
| 390 | compatible = "atmel,at91sam9g45-ssc"; |
| 391 | reg = <0xf0010000 0x4000>; |
| 392 | interrupts = <28 4 5>; |
| 393 | pinctrl-names = "default"; |
| 394 | pinctrl-0 = <&pinctrl_ssc0_tx &pinctrl_ssc0_rx>; |
| 395 | status = "disabled"; |
| 396 | }; |
| 397 | |
Ludovic Desroches | 9873137 | 2012-11-19 12:23:36 +0100 | [diff] [blame] | 398 | mmc0: mmc@f0008000 { |
| 399 | compatible = "atmel,hsmci"; |
| 400 | reg = <0xf0008000 0x600>; |
| 401 | interrupts = <12 4 0>; |
| 402 | #address-cells = <1>; |
| 403 | #size-cells = <0>; |
| 404 | status = "disabled"; |
| 405 | }; |
| 406 | |
| 407 | mmc1: mmc@f000c000 { |
| 408 | compatible = "atmel,hsmci"; |
| 409 | reg = <0xf000c000 0x600>; |
| 410 | interrupts = <26 4 0>; |
| 411 | #address-cells = <1>; |
| 412 | #size-cells = <0>; |
| 413 | status = "disabled"; |
| 414 | }; |
| 415 | |
Nicolas Ferre | 467f1cf | 2012-01-26 11:59:20 +0100 | [diff] [blame] | 416 | dbgu: serial@fffff200 { |
| 417 | compatible = "atmel,at91sam9260-usart"; |
| 418 | reg = <0xfffff200 0x200>; |
Ludovic Desroches | f8a073e | 2012-06-20 16:13:30 +0200 | [diff] [blame] | 419 | interrupts = <1 4 7>; |
Jean-Christophe PLAGNIOL-VILLARD | ec6754a | 2012-07-05 16:56:09 +0800 | [diff] [blame] | 420 | pinctrl-names = "default"; |
| 421 | pinctrl-0 = <&pinctrl_dbgu>; |
Nicolas Ferre | 467f1cf | 2012-01-26 11:59:20 +0100 | [diff] [blame] | 422 | status = "disabled"; |
| 423 | }; |
| 424 | |
| 425 | usart0: serial@f801c000 { |
| 426 | compatible = "atmel,at91sam9260-usart"; |
| 427 | reg = <0xf801c000 0x200>; |
Ludovic Desroches | f8a073e | 2012-06-20 16:13:30 +0200 | [diff] [blame] | 428 | interrupts = <5 4 5>; |
Jean-Christophe PLAGNIOL-VILLARD | ec6754a | 2012-07-05 16:56:09 +0800 | [diff] [blame] | 429 | pinctrl-names = "default"; |
Jean-Christophe PLAGNIOL-VILLARD | 9e3129e | 2012-11-19 06:40:01 +0800 | [diff] [blame] | 430 | pinctrl-0 = <&pinctrl_usart0>; |
Nicolas Ferre | 467f1cf | 2012-01-26 11:59:20 +0100 | [diff] [blame] | 431 | status = "disabled"; |
| 432 | }; |
| 433 | |
| 434 | usart1: serial@f8020000 { |
| 435 | compatible = "atmel,at91sam9260-usart"; |
| 436 | reg = <0xf8020000 0x200>; |
Ludovic Desroches | f8a073e | 2012-06-20 16:13:30 +0200 | [diff] [blame] | 437 | interrupts = <6 4 5>; |
Jean-Christophe PLAGNIOL-VILLARD | ec6754a | 2012-07-05 16:56:09 +0800 | [diff] [blame] | 438 | pinctrl-names = "default"; |
Jean-Christophe PLAGNIOL-VILLARD | 9e3129e | 2012-11-19 06:40:01 +0800 | [diff] [blame] | 439 | pinctrl-0 = <&pinctrl_usart1>; |
Nicolas Ferre | 467f1cf | 2012-01-26 11:59:20 +0100 | [diff] [blame] | 440 | status = "disabled"; |
| 441 | }; |
| 442 | |
| 443 | usart2: serial@f8024000 { |
| 444 | compatible = "atmel,at91sam9260-usart"; |
| 445 | reg = <0xf8024000 0x200>; |
Ludovic Desroches | f8a073e | 2012-06-20 16:13:30 +0200 | [diff] [blame] | 446 | interrupts = <7 4 5>; |
Jean-Christophe PLAGNIOL-VILLARD | ec6754a | 2012-07-05 16:56:09 +0800 | [diff] [blame] | 447 | pinctrl-names = "default"; |
Jean-Christophe PLAGNIOL-VILLARD | 9e3129e | 2012-11-19 06:40:01 +0800 | [diff] [blame] | 448 | pinctrl-0 = <&pinctrl_usart2>; |
Nicolas Ferre | 467f1cf | 2012-01-26 11:59:20 +0100 | [diff] [blame] | 449 | status = "disabled"; |
| 450 | }; |
| 451 | |
| 452 | macb0: ethernet@f802c000 { |
| 453 | compatible = "cdns,at32ap7000-macb", "cdns,macb"; |
| 454 | reg = <0xf802c000 0x100>; |
Ludovic Desroches | f8a073e | 2012-06-20 16:13:30 +0200 | [diff] [blame] | 455 | interrupts = <24 4 3>; |
Jean-Christophe PLAGNIOL-VILLARD | d9b4fe8 | 2012-10-23 10:19:11 +0800 | [diff] [blame] | 456 | pinctrl-names = "default"; |
| 457 | pinctrl-0 = <&pinctrl_macb0_rmii>; |
Nicolas Ferre | 467f1cf | 2012-01-26 11:59:20 +0100 | [diff] [blame] | 458 | status = "disabled"; |
| 459 | }; |
| 460 | |
| 461 | macb1: ethernet@f8030000 { |
| 462 | compatible = "cdns,at32ap7000-macb", "cdns,macb"; |
| 463 | reg = <0xf8030000 0x100>; |
Ludovic Desroches | f8a073e | 2012-06-20 16:13:30 +0200 | [diff] [blame] | 464 | interrupts = <27 4 3>; |
Nicolas Ferre | 467f1cf | 2012-01-26 11:59:20 +0100 | [diff] [blame] | 465 | status = "disabled"; |
| 466 | }; |
Maxime Ripard | d029f37 | 2012-05-11 15:35:39 +0200 | [diff] [blame] | 467 | |
Ludovic Desroches | 05dcd36 | 2012-09-12 08:42:16 +0200 | [diff] [blame] | 468 | i2c0: i2c@f8010000 { |
| 469 | compatible = "atmel,at91sam9x5-i2c"; |
| 470 | reg = <0xf8010000 0x100>; |
| 471 | interrupts = <9 4 6>; |
| 472 | #address-cells = <1>; |
| 473 | #size-cells = <0>; |
| 474 | status = "disabled"; |
| 475 | }; |
| 476 | |
| 477 | i2c1: i2c@f8014000 { |
| 478 | compatible = "atmel,at91sam9x5-i2c"; |
| 479 | reg = <0xf8014000 0x100>; |
| 480 | interrupts = <10 4 6>; |
| 481 | #address-cells = <1>; |
| 482 | #size-cells = <0>; |
| 483 | status = "disabled"; |
| 484 | }; |
| 485 | |
| 486 | i2c2: i2c@f8018000 { |
| 487 | compatible = "atmel,at91sam9x5-i2c"; |
| 488 | reg = <0xf8018000 0x100>; |
| 489 | interrupts = <11 4 6>; |
| 490 | #address-cells = <1>; |
| 491 | #size-cells = <0>; |
| 492 | status = "disabled"; |
| 493 | }; |
| 494 | |
Maxime Ripard | d029f37 | 2012-05-11 15:35:39 +0200 | [diff] [blame] | 495 | adc0: adc@f804c000 { |
| 496 | compatible = "atmel,at91sam9260-adc"; |
| 497 | reg = <0xf804c000 0x100>; |
Ludovic Desroches | f8a073e | 2012-06-20 16:13:30 +0200 | [diff] [blame] | 498 | interrupts = <19 4 0>; |
Maxime Ripard | d029f37 | 2012-05-11 15:35:39 +0200 | [diff] [blame] | 499 | atmel,adc-use-external; |
| 500 | atmel,adc-channels-used = <0xffff>; |
| 501 | atmel,adc-vref = <3300>; |
| 502 | atmel,adc-num-channels = <12>; |
| 503 | atmel,adc-startup-time = <40>; |
| 504 | atmel,adc-channel-base = <0x50>; |
| 505 | atmel,adc-drdy-mask = <0x1000000>; |
| 506 | atmel,adc-status-register = <0x30>; |
| 507 | atmel,adc-trigger-register = <0xc0>; |
| 508 | |
| 509 | trigger@0 { |
| 510 | trigger-name = "external-rising"; |
| 511 | trigger-value = <0x1>; |
| 512 | trigger-external; |
| 513 | }; |
| 514 | |
| 515 | trigger@1 { |
| 516 | trigger-name = "external-falling"; |
| 517 | trigger-value = <0x2>; |
| 518 | trigger-external; |
| 519 | }; |
| 520 | |
| 521 | trigger@2 { |
| 522 | trigger-name = "external-any"; |
| 523 | trigger-value = <0x3>; |
| 524 | trigger-external; |
| 525 | }; |
| 526 | |
| 527 | trigger@3 { |
| 528 | trigger-name = "continuous"; |
| 529 | trigger-value = <0x6>; |
| 530 | }; |
| 531 | }; |
Nicolas Ferre | 467f1cf | 2012-01-26 11:59:20 +0100 | [diff] [blame] | 532 | }; |
Jean-Christophe PLAGNIOL-VILLARD | 86a89f4 | 2012-02-21 21:38:18 +0800 | [diff] [blame] | 533 | |
| 534 | nand0: nand@40000000 { |
| 535 | compatible = "atmel,at91rm9200-nand"; |
| 536 | #address-cells = <1>; |
| 537 | #size-cells = <1>; |
| 538 | reg = <0x40000000 0x10000000 |
Josh Wu | 5314bc2 | 2013-01-23 20:47:09 +0800 | [diff] [blame] | 539 | 0xffffe000 0x600 /* PMECC Registers */ |
| 540 | 0xffffe600 0x200 /* PMECC Error Location Registers */ |
| 541 | 0x00108000 0x18000 /* PMECC looup table in ROM code */ |
Jean-Christophe PLAGNIOL-VILLARD | 86a89f4 | 2012-02-21 21:38:18 +0800 | [diff] [blame] | 542 | >; |
Josh Wu | 5314bc2 | 2013-01-23 20:47:09 +0800 | [diff] [blame] | 543 | atmel,pmecc-lookup-table-offset = <0x0 0x8000>; |
Jean-Christophe PLAGNIOL-VILLARD | 86a89f4 | 2012-02-21 21:38:18 +0800 | [diff] [blame] | 544 | atmel,nand-addr-offset = <21>; |
| 545 | atmel,nand-cmd-offset = <22>; |
Jean-Christophe PLAGNIOL-VILLARD | 7a38d45 | 2012-07-12 23:36:52 +0800 | [diff] [blame] | 546 | pinctrl-names = "default"; |
| 547 | pinctrl-0 = <&pinctrl_nand>; |
Nicolas Ferre | 4352808 | 2012-03-22 14:47:40 +0100 | [diff] [blame] | 548 | gpios = <&pioD 5 0 |
| 549 | &pioD 4 0 |
Jean-Christophe PLAGNIOL-VILLARD | 86a89f4 | 2012-02-21 21:38:18 +0800 | [diff] [blame] | 550 | 0 |
| 551 | >; |
| 552 | status = "disabled"; |
| 553 | }; |
Jean-Christophe PLAGNIOL-VILLARD | 6a06245 | 2011-11-21 06:55:18 +0800 | [diff] [blame] | 554 | |
| 555 | usb0: ohci@00600000 { |
| 556 | compatible = "atmel,at91rm9200-ohci", "usb-ohci"; |
| 557 | reg = <0x00600000 0x100000>; |
Ludovic Desroches | f8a073e | 2012-06-20 16:13:30 +0200 | [diff] [blame] | 558 | interrupts = <22 4 2>; |
Jean-Christophe PLAGNIOL-VILLARD | 6a06245 | 2011-11-21 06:55:18 +0800 | [diff] [blame] | 559 | status = "disabled"; |
| 560 | }; |
Jean-Christophe PLAGNIOL-VILLARD | 62c5553 | 2011-11-22 12:11:13 +0800 | [diff] [blame] | 561 | |
| 562 | usb1: ehci@00700000 { |
| 563 | compatible = "atmel,at91sam9g45-ehci", "usb-ehci"; |
| 564 | reg = <0x00700000 0x100000>; |
Ludovic Desroches | f8a073e | 2012-06-20 16:13:30 +0200 | [diff] [blame] | 565 | interrupts = <22 4 2>; |
Jean-Christophe PLAGNIOL-VILLARD | 62c5553 | 2011-11-22 12:11:13 +0800 | [diff] [blame] | 566 | status = "disabled"; |
| 567 | }; |
Nicolas Ferre | 467f1cf | 2012-01-26 11:59:20 +0100 | [diff] [blame] | 568 | }; |
Jean-Christophe PLAGNIOL-VILLARD | 10f71c2 | 2012-02-23 22:50:32 +0800 | [diff] [blame] | 569 | |
| 570 | i2c@0 { |
| 571 | compatible = "i2c-gpio"; |
| 572 | gpios = <&pioA 30 0 /* sda */ |
| 573 | &pioA 31 0 /* scl */ |
| 574 | >; |
| 575 | i2c-gpio,sda-open-drain; |
| 576 | i2c-gpio,scl-open-drain; |
| 577 | i2c-gpio,delay-us = <2>; /* ~100 kHz */ |
| 578 | #address-cells = <1>; |
| 579 | #size-cells = <0>; |
| 580 | status = "disabled"; |
| 581 | }; |
| 582 | |
| 583 | i2c@1 { |
| 584 | compatible = "i2c-gpio"; |
| 585 | gpios = <&pioC 0 0 /* sda */ |
| 586 | &pioC 1 0 /* scl */ |
| 587 | >; |
| 588 | i2c-gpio,sda-open-drain; |
| 589 | i2c-gpio,scl-open-drain; |
| 590 | i2c-gpio,delay-us = <2>; /* ~100 kHz */ |
| 591 | #address-cells = <1>; |
| 592 | #size-cells = <0>; |
| 593 | status = "disabled"; |
| 594 | }; |
| 595 | |
| 596 | i2c@2 { |
| 597 | compatible = "i2c-gpio"; |
| 598 | gpios = <&pioB 4 0 /* sda */ |
| 599 | &pioB 5 0 /* scl */ |
| 600 | >; |
| 601 | i2c-gpio,sda-open-drain; |
| 602 | i2c-gpio,scl-open-drain; |
| 603 | i2c-gpio,delay-us = <2>; /* ~100 kHz */ |
| 604 | #address-cells = <1>; |
| 605 | #size-cells = <0>; |
| 606 | status = "disabled"; |
| 607 | }; |
Nicolas Ferre | 467f1cf | 2012-01-26 11:59:20 +0100 | [diff] [blame] | 608 | }; |