Sascha Hauer | aecfbdb | 2012-09-21 10:07:49 +0200 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2005-2009 Freescale Semiconductor, Inc. |
| 3 | * |
| 4 | * The code contained herein is licensed under the GNU Lesser General |
| 5 | * Public License. You may obtain a copy of the GNU Lesser General |
| 6 | * Public License Version 2.1 or later at the following locations: |
| 7 | * |
| 8 | * http://www.opensource.org/licenses/lgpl-license.html |
| 9 | * http://www.gnu.org/copyleft/lgpl.html |
| 10 | */ |
| 11 | |
| 12 | #ifndef __DRM_IPU_H__ |
| 13 | #define __DRM_IPU_H__ |
| 14 | |
| 15 | #include <linux/types.h> |
| 16 | #include <linux/videodev2.h> |
| 17 | #include <linux/bitmap.h> |
| 18 | #include <linux/fb.h> |
Philipp Zabel | 310944d | 2016-05-12 15:00:44 +0200 | [diff] [blame] | 19 | #include <linux/of.h> |
Steve Longerbeam | 2ffd48f | 2014-08-19 10:52:40 -0700 | [diff] [blame] | 20 | #include <media/v4l2-mediabus.h> |
Jiada Wang | 6541d71 | 2014-12-18 18:00:20 -0800 | [diff] [blame] | 21 | #include <video/videomode.h> |
Sascha Hauer | aecfbdb | 2012-09-21 10:07:49 +0200 | [diff] [blame] | 22 | |
| 23 | struct ipu_soc; |
| 24 | |
| 25 | enum ipuv3_type { |
| 26 | IPUV3EX, |
| 27 | IPUV3M, |
| 28 | IPUV3H, |
| 29 | }; |
| 30 | |
Philipp Zabel | 7f4392a | 2014-02-25 12:43:41 +0100 | [diff] [blame] | 31 | #define IPU_PIX_FMT_GBR24 v4l2_fourcc('G', 'B', 'R', '3') |
| 32 | |
Sascha Hauer | aecfbdb | 2012-09-21 10:07:49 +0200 | [diff] [blame] | 33 | /* |
| 34 | * Bitfield of Display Interface signal polarities. |
| 35 | */ |
| 36 | struct ipu_di_signal_cfg { |
Sascha Hauer | aecfbdb | 2012-09-21 10:07:49 +0200 | [diff] [blame] | 37 | unsigned data_pol:1; /* true = inverted */ |
| 38 | unsigned clk_pol:1; /* true = rising edge */ |
| 39 | unsigned enable_pol:1; |
Sascha Hauer | aecfbdb | 2012-09-21 10:07:49 +0200 | [diff] [blame] | 40 | |
Steve Longerbeam | b6835a7 | 2014-12-18 18:00:25 -0800 | [diff] [blame] | 41 | struct videomode mode; |
| 42 | |
Philipp Zabel | 2872c80 | 2015-02-02 17:25:59 +0100 | [diff] [blame] | 43 | u32 bus_format; |
Sascha Hauer | aecfbdb | 2012-09-21 10:07:49 +0200 | [diff] [blame] | 44 | u32 v_to_h_sync; |
Steve Longerbeam | b6835a7 | 2014-12-18 18:00:25 -0800 | [diff] [blame] | 45 | |
Sascha Hauer | aecfbdb | 2012-09-21 10:07:49 +0200 | [diff] [blame] | 46 | #define IPU_DI_CLKMODE_SYNC (1 << 0) |
| 47 | #define IPU_DI_CLKMODE_EXT (1 << 1) |
| 48 | unsigned long clkflags; |
Philipp Zabel | 2ea4260 | 2013-04-08 18:04:35 +0200 | [diff] [blame] | 49 | |
| 50 | u8 hsync_pin; |
| 51 | u8 vsync_pin; |
Sascha Hauer | aecfbdb | 2012-09-21 10:07:49 +0200 | [diff] [blame] | 52 | }; |
| 53 | |
Steve Longerbeam | 2ffd48f | 2014-08-19 10:52:40 -0700 | [diff] [blame] | 54 | /* |
| 55 | * Enumeration of CSI destinations |
| 56 | */ |
| 57 | enum ipu_csi_dest { |
| 58 | IPU_CSI_DEST_IDMAC, /* to memory via SMFC */ |
| 59 | IPU_CSI_DEST_IC, /* to Image Converter */ |
| 60 | IPU_CSI_DEST_VDIC, /* to VDIC */ |
| 61 | }; |
| 62 | |
Steve Longerbeam | 1aa8ea0 | 2014-08-11 13:04:50 +0200 | [diff] [blame] | 63 | /* |
| 64 | * Enumeration of IPU rotation modes |
| 65 | */ |
Steve Longerbeam | 8b9c3d5 | 2016-09-17 12:33:57 -0700 | [diff] [blame] | 66 | #define IPU_ROT_BIT_VFLIP (1 << 0) |
| 67 | #define IPU_ROT_BIT_HFLIP (1 << 1) |
| 68 | #define IPU_ROT_BIT_90 (1 << 2) |
| 69 | |
Steve Longerbeam | 1aa8ea0 | 2014-08-11 13:04:50 +0200 | [diff] [blame] | 70 | enum ipu_rotate_mode { |
| 71 | IPU_ROTATE_NONE = 0, |
Steve Longerbeam | 8b9c3d5 | 2016-09-17 12:33:57 -0700 | [diff] [blame] | 72 | IPU_ROTATE_VERT_FLIP = IPU_ROT_BIT_VFLIP, |
| 73 | IPU_ROTATE_HORIZ_FLIP = IPU_ROT_BIT_HFLIP, |
| 74 | IPU_ROTATE_180 = (IPU_ROT_BIT_VFLIP | IPU_ROT_BIT_HFLIP), |
| 75 | IPU_ROTATE_90_RIGHT = IPU_ROT_BIT_90, |
| 76 | IPU_ROTATE_90_RIGHT_VFLIP = (IPU_ROT_BIT_90 | IPU_ROT_BIT_VFLIP), |
| 77 | IPU_ROTATE_90_RIGHT_HFLIP = (IPU_ROT_BIT_90 | IPU_ROT_BIT_HFLIP), |
| 78 | IPU_ROTATE_90_LEFT = (IPU_ROT_BIT_90 | |
| 79 | IPU_ROT_BIT_VFLIP | IPU_ROT_BIT_HFLIP), |
Steve Longerbeam | 1aa8ea0 | 2014-08-11 13:04:50 +0200 | [diff] [blame] | 80 | }; |
| 81 | |
Steve Longerbeam | 8b9c3d5 | 2016-09-17 12:33:57 -0700 | [diff] [blame] | 82 | /* 90-degree rotations require the IRT unit */ |
| 83 | #define ipu_rot_mode_is_irt(m) (((m) & IPU_ROT_BIT_90) != 0) |
| 84 | |
Sascha Hauer | aecfbdb | 2012-09-21 10:07:49 +0200 | [diff] [blame] | 85 | enum ipu_color_space { |
| 86 | IPUV3_COLORSPACE_RGB, |
| 87 | IPUV3_COLORSPACE_YUV, |
| 88 | IPUV3_COLORSPACE_UNKNOWN, |
| 89 | }; |
| 90 | |
Steve Longerbeam | 2d2ead4 | 2016-08-17 17:50:16 -0700 | [diff] [blame] | 91 | /* |
| 92 | * Enumeration of VDI MOTION select |
| 93 | */ |
| 94 | enum ipu_motion_sel { |
| 95 | MOTION_NONE = 0, |
| 96 | LOW_MOTION, |
| 97 | MED_MOTION, |
| 98 | HIGH_MOTION, |
| 99 | }; |
| 100 | |
Sascha Hauer | aecfbdb | 2012-09-21 10:07:49 +0200 | [diff] [blame] | 101 | struct ipuv3_channel; |
| 102 | |
| 103 | enum ipu_channel_irq { |
| 104 | IPU_IRQ_EOF = 0, |
| 105 | IPU_IRQ_NFACK = 64, |
| 106 | IPU_IRQ_NFB4EOF = 128, |
| 107 | IPU_IRQ_EOS = 192, |
| 108 | }; |
| 109 | |
Steve Longerbeam | a4cd8f2 | 2014-06-25 18:05:39 -0700 | [diff] [blame] | 110 | /* |
| 111 | * Enumeration of IDMAC channels |
| 112 | */ |
| 113 | #define IPUV3_CHANNEL_CSI0 0 |
| 114 | #define IPUV3_CHANNEL_CSI1 1 |
| 115 | #define IPUV3_CHANNEL_CSI2 2 |
| 116 | #define IPUV3_CHANNEL_CSI3 3 |
| 117 | #define IPUV3_CHANNEL_VDI_MEM_IC_VF 5 |
Steve Longerbeam | ac4708f | 2016-08-17 17:50:17 -0700 | [diff] [blame] | 118 | /* |
| 119 | * NOTE: channels 6,7 are unused in the IPU and are not IDMAC channels, |
| 120 | * but the direct CSI->VDI linking is handled the same way as IDMAC |
| 121 | * channel linking in the FSU via the IPU_FS_PROC_FLOW registers, so |
| 122 | * these channel names are used to support the direct CSI->VDI link. |
| 123 | */ |
| 124 | #define IPUV3_CHANNEL_CSI_DIRECT 6 |
| 125 | #define IPUV3_CHANNEL_CSI_VDI_PREV 7 |
Steve Longerbeam | 97afc25 | 2016-07-19 18:11:05 -0700 | [diff] [blame] | 126 | #define IPUV3_CHANNEL_MEM_VDI_PREV 8 |
| 127 | #define IPUV3_CHANNEL_MEM_VDI_CUR 9 |
| 128 | #define IPUV3_CHANNEL_MEM_VDI_NEXT 10 |
Steve Longerbeam | a4cd8f2 | 2014-06-25 18:05:39 -0700 | [diff] [blame] | 129 | #define IPUV3_CHANNEL_MEM_IC_PP 11 |
| 130 | #define IPUV3_CHANNEL_MEM_IC_PRP_VF 12 |
Philipp Zabel | bc0a338 | 2014-07-30 14:10:51 +0200 | [diff] [blame] | 131 | #define IPUV3_CHANNEL_VDI_MEM_RECENT 13 |
Steve Longerbeam | a4cd8f2 | 2014-06-25 18:05:39 -0700 | [diff] [blame] | 132 | #define IPUV3_CHANNEL_G_MEM_IC_PRP_VF 14 |
| 133 | #define IPUV3_CHANNEL_G_MEM_IC_PP 15 |
Philipp Zabel | bc0a338 | 2014-07-30 14:10:51 +0200 | [diff] [blame] | 134 | #define IPUV3_CHANNEL_G_MEM_IC_PRP_VF_ALPHA 17 |
| 135 | #define IPUV3_CHANNEL_G_MEM_IC_PP_ALPHA 18 |
| 136 | #define IPUV3_CHANNEL_MEM_VDI_PLANE1_COMB_ALPHA 19 |
Steve Longerbeam | a4cd8f2 | 2014-06-25 18:05:39 -0700 | [diff] [blame] | 137 | #define IPUV3_CHANNEL_IC_PRP_ENC_MEM 20 |
| 138 | #define IPUV3_CHANNEL_IC_PRP_VF_MEM 21 |
| 139 | #define IPUV3_CHANNEL_IC_PP_MEM 22 |
| 140 | #define IPUV3_CHANNEL_MEM_BG_SYNC 23 |
| 141 | #define IPUV3_CHANNEL_MEM_BG_ASYNC 24 |
Philipp Zabel | bc0a338 | 2014-07-30 14:10:51 +0200 | [diff] [blame] | 142 | #define IPUV3_CHANNEL_MEM_VDI_PLANE1_COMB 25 |
| 143 | #define IPUV3_CHANNEL_MEM_VDI_PLANE3_COMB 26 |
Steve Longerbeam | a4cd8f2 | 2014-06-25 18:05:39 -0700 | [diff] [blame] | 144 | #define IPUV3_CHANNEL_MEM_FG_SYNC 27 |
| 145 | #define IPUV3_CHANNEL_MEM_DC_SYNC 28 |
| 146 | #define IPUV3_CHANNEL_MEM_FG_ASYNC 29 |
| 147 | #define IPUV3_CHANNEL_MEM_FG_SYNC_ALPHA 31 |
Philipp Zabel | bc0a338 | 2014-07-30 14:10:51 +0200 | [diff] [blame] | 148 | #define IPUV3_CHANNEL_MEM_FG_ASYNC_ALPHA 33 |
| 149 | #define IPUV3_CHANNEL_DC_MEM_READ 40 |
Steve Longerbeam | a4cd8f2 | 2014-06-25 18:05:39 -0700 | [diff] [blame] | 150 | #define IPUV3_CHANNEL_MEM_DC_ASYNC 41 |
Philipp Zabel | bc0a338 | 2014-07-30 14:10:51 +0200 | [diff] [blame] | 151 | #define IPUV3_CHANNEL_MEM_DC_COMMAND 42 |
| 152 | #define IPUV3_CHANNEL_MEM_DC_COMMAND2 43 |
| 153 | #define IPUV3_CHANNEL_MEM_DC_OUTPUT_MASK 44 |
Steve Longerbeam | a4cd8f2 | 2014-06-25 18:05:39 -0700 | [diff] [blame] | 154 | #define IPUV3_CHANNEL_MEM_ROT_ENC 45 |
| 155 | #define IPUV3_CHANNEL_MEM_ROT_VF 46 |
| 156 | #define IPUV3_CHANNEL_MEM_ROT_PP 47 |
| 157 | #define IPUV3_CHANNEL_ROT_ENC_MEM 48 |
| 158 | #define IPUV3_CHANNEL_ROT_VF_MEM 49 |
| 159 | #define IPUV3_CHANNEL_ROT_PP_MEM 50 |
| 160 | #define IPUV3_CHANNEL_MEM_BG_SYNC_ALPHA 51 |
Philipp Zabel | bc0a338 | 2014-07-30 14:10:51 +0200 | [diff] [blame] | 161 | #define IPUV3_CHANNEL_MEM_BG_ASYNC_ALPHA 52 |
Steve Longerbeam | ac4708f | 2016-08-17 17:50:17 -0700 | [diff] [blame] | 162 | #define IPUV3_NUM_CHANNELS 64 |
Steve Longerbeam | a4cd8f2 | 2014-06-25 18:05:39 -0700 | [diff] [blame] | 163 | |
Philipp Zabel | e72db3b | 2015-01-09 11:03:13 +0100 | [diff] [blame] | 164 | static inline int ipu_channel_alpha_channel(int ch_num) |
| 165 | { |
| 166 | switch (ch_num) { |
| 167 | case IPUV3_CHANNEL_G_MEM_IC_PRP_VF: |
| 168 | return IPUV3_CHANNEL_G_MEM_IC_PRP_VF_ALPHA; |
| 169 | case IPUV3_CHANNEL_G_MEM_IC_PP: |
| 170 | return IPUV3_CHANNEL_G_MEM_IC_PP_ALPHA; |
| 171 | case IPUV3_CHANNEL_MEM_FG_SYNC: |
| 172 | return IPUV3_CHANNEL_MEM_FG_SYNC_ALPHA; |
| 173 | case IPUV3_CHANNEL_MEM_FG_ASYNC: |
| 174 | return IPUV3_CHANNEL_MEM_FG_ASYNC_ALPHA; |
| 175 | case IPUV3_CHANNEL_MEM_BG_SYNC: |
| 176 | return IPUV3_CHANNEL_MEM_BG_SYNC_ALPHA; |
| 177 | case IPUV3_CHANNEL_MEM_BG_ASYNC: |
| 178 | return IPUV3_CHANNEL_MEM_BG_ASYNC_ALPHA; |
| 179 | case IPUV3_CHANNEL_MEM_VDI_PLANE1_COMB: |
| 180 | return IPUV3_CHANNEL_MEM_VDI_PLANE1_COMB_ALPHA; |
| 181 | default: |
| 182 | return -EINVAL; |
| 183 | } |
| 184 | } |
| 185 | |
Philipp Zabel | 861a50c | 2014-04-14 23:53:16 +0200 | [diff] [blame] | 186 | int ipu_map_irq(struct ipu_soc *ipu, int irq); |
Sascha Hauer | aecfbdb | 2012-09-21 10:07:49 +0200 | [diff] [blame] | 187 | int ipu_idmac_channel_irq(struct ipu_soc *ipu, struct ipuv3_channel *channel, |
| 188 | enum ipu_channel_irq irq); |
| 189 | |
| 190 | #define IPU_IRQ_DP_SF_START (448 + 2) |
| 191 | #define IPU_IRQ_DP_SF_END (448 + 3) |
| 192 | #define IPU_IRQ_BG_SF_END IPU_IRQ_DP_SF_END, |
| 193 | #define IPU_IRQ_DC_FC_0 (448 + 8) |
| 194 | #define IPU_IRQ_DC_FC_1 (448 + 9) |
| 195 | #define IPU_IRQ_DC_FC_2 (448 + 10) |
| 196 | #define IPU_IRQ_DC_FC_3 (448 + 11) |
| 197 | #define IPU_IRQ_DC_FC_4 (448 + 12) |
| 198 | #define IPU_IRQ_DC_FC_6 (448 + 13) |
| 199 | #define IPU_IRQ_VSYNC_PRE_0 (448 + 14) |
| 200 | #define IPU_IRQ_VSYNC_PRE_1 (448 + 15) |
| 201 | |
| 202 | /* |
Steve Longerbeam | ba07975 | 2014-06-25 18:05:30 -0700 | [diff] [blame] | 203 | * IPU Common functions |
| 204 | */ |
Steve Longerbeam | 572a761 | 2016-07-19 18:11:02 -0700 | [diff] [blame] | 205 | int ipu_get_num(struct ipu_soc *ipu); |
Steve Longerbeam | ba07975 | 2014-06-25 18:05:30 -0700 | [diff] [blame] | 206 | void ipu_set_csi_src_mux(struct ipu_soc *ipu, int csi_id, bool mipi_csi2); |
| 207 | void ipu_set_ic_src_mux(struct ipu_soc *ipu, int csi_id, bool vdi); |
Steve Longerbeam | 3feb049 | 2014-06-25 18:05:55 -0700 | [diff] [blame] | 208 | void ipu_dump(struct ipu_soc *ipu); |
Steve Longerbeam | ba07975 | 2014-06-25 18:05:30 -0700 | [diff] [blame] | 209 | |
| 210 | /* |
Sascha Hauer | aecfbdb | 2012-09-21 10:07:49 +0200 | [diff] [blame] | 211 | * IPU Image DMA Controller (idmac) functions |
| 212 | */ |
| 213 | struct ipuv3_channel *ipu_idmac_get(struct ipu_soc *ipu, unsigned channel); |
| 214 | void ipu_idmac_put(struct ipuv3_channel *); |
| 215 | |
| 216 | int ipu_idmac_enable_channel(struct ipuv3_channel *channel); |
| 217 | int ipu_idmac_disable_channel(struct ipuv3_channel *channel); |
Steve Longerbeam | 2bcf577 | 2014-06-25 18:05:44 -0700 | [diff] [blame] | 218 | void ipu_idmac_enable_watermark(struct ipuv3_channel *channel, bool enable); |
Steve Longerbeam | 4fd1a07 | 2014-06-25 18:05:45 -0700 | [diff] [blame] | 219 | int ipu_idmac_lock_enable(struct ipuv3_channel *channel, int num_bursts); |
Sascha Hauer | fb822a3 | 2013-10-10 16:18:41 +0200 | [diff] [blame] | 220 | int ipu_idmac_wait_busy(struct ipuv3_channel *channel, int ms); |
Sascha Hauer | aecfbdb | 2012-09-21 10:07:49 +0200 | [diff] [blame] | 221 | |
| 222 | void ipu_idmac_set_double_buffer(struct ipuv3_channel *channel, |
| 223 | bool doublebuffer); |
Philipp Zabel | e904609 | 2012-05-16 17:28:29 +0200 | [diff] [blame] | 224 | int ipu_idmac_get_current_buffer(struct ipuv3_channel *channel); |
Steve Longerbeam | aa52f57 | 2014-06-25 18:05:40 -0700 | [diff] [blame] | 225 | bool ipu_idmac_buffer_is_ready(struct ipuv3_channel *channel, u32 buf_num); |
Sascha Hauer | aecfbdb | 2012-09-21 10:07:49 +0200 | [diff] [blame] | 226 | void ipu_idmac_select_buffer(struct ipuv3_channel *channel, u32 buf_num); |
Steve Longerbeam | bce6f08 | 2014-06-25 18:05:41 -0700 | [diff] [blame] | 227 | void ipu_idmac_clear_buffer(struct ipuv3_channel *channel, u32 buf_num); |
Steve Longerbeam | ac4708f | 2016-08-17 17:50:17 -0700 | [diff] [blame] | 228 | int ipu_fsu_link(struct ipu_soc *ipu, int src_ch, int sink_ch); |
| 229 | int ipu_fsu_unlink(struct ipu_soc *ipu, int src_ch, int sink_ch); |
| 230 | int ipu_idmac_link(struct ipuv3_channel *src, struct ipuv3_channel *sink); |
| 231 | int ipu_idmac_unlink(struct ipuv3_channel *src, struct ipuv3_channel *sink); |
Sascha Hauer | aecfbdb | 2012-09-21 10:07:49 +0200 | [diff] [blame] | 232 | |
| 233 | /* |
Steve Longerbeam | 7d2691d | 2014-06-25 18:05:47 -0700 | [diff] [blame] | 234 | * IPU Channel Parameter Memory (cpmem) functions |
| 235 | */ |
| 236 | struct ipu_rgb { |
| 237 | struct fb_bitfield red; |
| 238 | struct fb_bitfield green; |
| 239 | struct fb_bitfield blue; |
| 240 | struct fb_bitfield transp; |
| 241 | int bits_per_pixel; |
| 242 | }; |
| 243 | |
| 244 | struct ipu_image { |
| 245 | struct v4l2_pix_format pix; |
| 246 | struct v4l2_rect rect; |
Steve Longerbeam | 2094b60 | 2014-06-25 18:05:52 -0700 | [diff] [blame] | 247 | dma_addr_t phys0; |
| 248 | dma_addr_t phys1; |
Steve Longerbeam | 7d2691d | 2014-06-25 18:05:47 -0700 | [diff] [blame] | 249 | }; |
| 250 | |
| 251 | void ipu_cpmem_zero(struct ipuv3_channel *ch); |
| 252 | void ipu_cpmem_set_resolution(struct ipuv3_channel *ch, int xres, int yres); |
Philipp Zabel | e1e9733 | 2014-09-17 15:44:54 +0200 | [diff] [blame] | 253 | void ipu_cpmem_skip_odd_chroma_rows(struct ipuv3_channel *ch); |
Steve Longerbeam | 7d2691d | 2014-06-25 18:05:47 -0700 | [diff] [blame] | 254 | void ipu_cpmem_set_stride(struct ipuv3_channel *ch, int stride); |
| 255 | void ipu_cpmem_set_high_priority(struct ipuv3_channel *ch); |
| 256 | void ipu_cpmem_set_buffer(struct ipuv3_channel *ch, int bufnum, dma_addr_t buf); |
Steve Longerbeam | e5e8690 | 2016-07-19 18:11:00 -0700 | [diff] [blame] | 257 | void ipu_cpmem_set_uv_offset(struct ipuv3_channel *ch, u32 u_off, u32 v_off); |
Steve Longerbeam | 7d2691d | 2014-06-25 18:05:47 -0700 | [diff] [blame] | 258 | void ipu_cpmem_interlaced_scan(struct ipuv3_channel *ch, int stride); |
Steve Longerbeam | 555f0e6 | 2014-06-25 18:05:50 -0700 | [diff] [blame] | 259 | void ipu_cpmem_set_axi_id(struct ipuv3_channel *ch, u32 id); |
Steve Longerbeam | 0308591 | 2016-07-19 18:11:01 -0700 | [diff] [blame] | 260 | int ipu_cpmem_get_burstsize(struct ipuv3_channel *ch); |
Steve Longerbeam | 7d2691d | 2014-06-25 18:05:47 -0700 | [diff] [blame] | 261 | void ipu_cpmem_set_burstsize(struct ipuv3_channel *ch, int burstsize); |
Steve Longerbeam | 9b9da0b | 2014-06-25 18:05:49 -0700 | [diff] [blame] | 262 | void ipu_cpmem_set_block_mode(struct ipuv3_channel *ch); |
Steve Longerbeam | c42d37ca | 2014-06-25 18:05:51 -0700 | [diff] [blame] | 263 | void ipu_cpmem_set_rotation(struct ipuv3_channel *ch, |
| 264 | enum ipu_rotate_mode rot); |
Steve Longerbeam | 7d2691d | 2014-06-25 18:05:47 -0700 | [diff] [blame] | 265 | int ipu_cpmem_set_format_rgb(struct ipuv3_channel *ch, |
| 266 | const struct ipu_rgb *rgb); |
| 267 | int ipu_cpmem_set_format_passthrough(struct ipuv3_channel *ch, int width); |
| 268 | void ipu_cpmem_set_yuv_interleaved(struct ipuv3_channel *ch, u32 pixel_format); |
| 269 | void ipu_cpmem_set_yuv_planar_full(struct ipuv3_channel *ch, |
Philipp Zabel | 90195c3 | 2016-02-23 10:22:50 +0100 | [diff] [blame] | 270 | unsigned int uv_stride, |
| 271 | unsigned int u_offset, |
| 272 | unsigned int v_offset); |
Steve Longerbeam | 7d2691d | 2014-06-25 18:05:47 -0700 | [diff] [blame] | 273 | int ipu_cpmem_set_fmt(struct ipuv3_channel *ch, u32 drm_fourcc); |
| 274 | int ipu_cpmem_set_image(struct ipuv3_channel *ch, struct ipu_image *image); |
Steve Longerbeam | 60c0445 | 2014-06-25 18:05:54 -0700 | [diff] [blame] | 275 | void ipu_cpmem_dump(struct ipuv3_channel *ch); |
Steve Longerbeam | 7d2691d | 2014-06-25 18:05:47 -0700 | [diff] [blame] | 276 | |
| 277 | /* |
Sascha Hauer | aecfbdb | 2012-09-21 10:07:49 +0200 | [diff] [blame] | 278 | * IPU Display Controller (dc) functions |
| 279 | */ |
| 280 | struct ipu_dc; |
| 281 | struct ipu_di; |
| 282 | struct ipu_dc *ipu_dc_get(struct ipu_soc *ipu, int channel); |
| 283 | void ipu_dc_put(struct ipu_dc *dc); |
| 284 | int ipu_dc_init_sync(struct ipu_dc *dc, struct ipu_di *di, bool interlaced, |
| 285 | u32 pixel_fmt, u32 width); |
Philipp Zabel | 1e6d486 | 2014-04-14 23:53:23 +0200 | [diff] [blame] | 286 | void ipu_dc_enable(struct ipu_soc *ipu); |
Sascha Hauer | aecfbdb | 2012-09-21 10:07:49 +0200 | [diff] [blame] | 287 | void ipu_dc_enable_channel(struct ipu_dc *dc); |
| 288 | void ipu_dc_disable_channel(struct ipu_dc *dc); |
Philipp Zabel | 1e6d486 | 2014-04-14 23:53:23 +0200 | [diff] [blame] | 289 | void ipu_dc_disable(struct ipu_soc *ipu); |
Sascha Hauer | aecfbdb | 2012-09-21 10:07:49 +0200 | [diff] [blame] | 290 | |
| 291 | /* |
| 292 | * IPU Display Interface (di) functions |
| 293 | */ |
| 294 | struct ipu_di *ipu_di_get(struct ipu_soc *ipu, int disp); |
| 295 | void ipu_di_put(struct ipu_di *); |
| 296 | int ipu_di_disable(struct ipu_di *); |
| 297 | int ipu_di_enable(struct ipu_di *); |
| 298 | int ipu_di_get_num(struct ipu_di *); |
Jiada Wang | 6541d71 | 2014-12-18 18:00:20 -0800 | [diff] [blame] | 299 | int ipu_di_adjust_videomode(struct ipu_di *di, struct videomode *mode); |
Sascha Hauer | aecfbdb | 2012-09-21 10:07:49 +0200 | [diff] [blame] | 300 | int ipu_di_init_sync_panel(struct ipu_di *, struct ipu_di_signal_cfg *sig); |
| 301 | |
| 302 | /* |
| 303 | * IPU Display Multi FIFO Controller (dmfc) functions |
| 304 | */ |
| 305 | struct dmfc_channel; |
| 306 | int ipu_dmfc_enable_channel(struct dmfc_channel *dmfc); |
| 307 | void ipu_dmfc_disable_channel(struct dmfc_channel *dmfc); |
Liu Ying | 27630c2 | 2016-03-14 16:10:10 +0800 | [diff] [blame] | 308 | void ipu_dmfc_config_wait4eot(struct dmfc_channel *dmfc, int width); |
Sascha Hauer | aecfbdb | 2012-09-21 10:07:49 +0200 | [diff] [blame] | 309 | struct dmfc_channel *ipu_dmfc_get(struct ipu_soc *ipu, int ipuv3_channel); |
| 310 | void ipu_dmfc_put(struct dmfc_channel *dmfc); |
| 311 | |
| 312 | /* |
| 313 | * IPU Display Processor (dp) functions |
| 314 | */ |
| 315 | #define IPU_DP_FLOW_SYNC_BG 0 |
| 316 | #define IPU_DP_FLOW_SYNC_FG 1 |
| 317 | #define IPU_DP_FLOW_ASYNC0_BG 2 |
| 318 | #define IPU_DP_FLOW_ASYNC0_FG 3 |
| 319 | #define IPU_DP_FLOW_ASYNC1_BG 4 |
| 320 | #define IPU_DP_FLOW_ASYNC1_FG 5 |
| 321 | |
| 322 | struct ipu_dp *ipu_dp_get(struct ipu_soc *ipu, unsigned int flow); |
| 323 | void ipu_dp_put(struct ipu_dp *); |
Philipp Zabel | 285bbb0 | 2014-04-14 23:53:20 +0200 | [diff] [blame] | 324 | int ipu_dp_enable(struct ipu_soc *ipu); |
Sascha Hauer | aecfbdb | 2012-09-21 10:07:49 +0200 | [diff] [blame] | 325 | int ipu_dp_enable_channel(struct ipu_dp *dp); |
Philipp Zabel | f9bb7ac | 2017-02-24 18:23:55 +0100 | [diff] [blame] | 326 | void ipu_dp_disable_channel(struct ipu_dp *dp, bool sync); |
Philipp Zabel | 285bbb0 | 2014-04-14 23:53:20 +0200 | [diff] [blame] | 327 | void ipu_dp_disable(struct ipu_soc *ipu); |
Sascha Hauer | aecfbdb | 2012-09-21 10:07:49 +0200 | [diff] [blame] | 328 | int ipu_dp_setup_channel(struct ipu_dp *dp, |
| 329 | enum ipu_color_space in, enum ipu_color_space out); |
| 330 | int ipu_dp_set_window_pos(struct ipu_dp *, u16 x_pos, u16 y_pos); |
| 331 | int ipu_dp_set_global_alpha(struct ipu_dp *dp, bool enable, u8 alpha, |
| 332 | bool bg_chan); |
| 333 | |
Philipp Zabel | 35de925 | 2012-05-09 16:59:01 +0200 | [diff] [blame] | 334 | /* |
Lucas Stach | ea9c260 | 2017-03-08 12:13:16 +0100 | [diff] [blame] | 335 | * IPU Prefetch Resolve Gasket (prg) functions |
| 336 | */ |
| 337 | int ipu_prg_max_active_channels(void); |
| 338 | bool ipu_prg_present(struct ipu_soc *ipu); |
| 339 | bool ipu_prg_format_supported(struct ipu_soc *ipu, uint32_t format, |
| 340 | uint64_t modifier); |
| 341 | int ipu_prg_enable(struct ipu_soc *ipu); |
| 342 | void ipu_prg_disable(struct ipu_soc *ipu); |
| 343 | void ipu_prg_channel_disable(struct ipuv3_channel *ipu_chan); |
| 344 | int ipu_prg_channel_configure(struct ipuv3_channel *ipu_chan, |
| 345 | unsigned int axi_id, unsigned int width, |
| 346 | unsigned int height, unsigned int stride, |
| 347 | u32 format, unsigned long *eba); |
| 348 | |
| 349 | /* |
Philipp Zabel | 3f5a8a9 | 2012-05-22 17:08:48 +0200 | [diff] [blame] | 350 | * IPU CMOS Sensor Interface (csi) functions |
| 351 | */ |
Steve Longerbeam | 2ffd48f | 2014-08-19 10:52:40 -0700 | [diff] [blame] | 352 | struct ipu_csi; |
| 353 | int ipu_csi_init_interface(struct ipu_csi *csi, |
| 354 | struct v4l2_mbus_config *mbus_cfg, |
| 355 | struct v4l2_mbus_framefmt *mbus_fmt); |
| 356 | bool ipu_csi_is_interlaced(struct ipu_csi *csi); |
| 357 | void ipu_csi_get_window(struct ipu_csi *csi, struct v4l2_rect *w); |
| 358 | void ipu_csi_set_window(struct ipu_csi *csi, struct v4l2_rect *w); |
Philipp Zabel | 867341b | 2016-10-05 17:33:45 +0200 | [diff] [blame] | 359 | void ipu_csi_set_downsize(struct ipu_csi *csi, bool horiz, bool vert); |
Steve Longerbeam | 2ffd48f | 2014-08-19 10:52:40 -0700 | [diff] [blame] | 360 | void ipu_csi_set_test_generator(struct ipu_csi *csi, bool active, |
| 361 | u32 r_value, u32 g_value, u32 b_value, |
| 362 | u32 pix_clk); |
| 363 | int ipu_csi_set_mipi_datatype(struct ipu_csi *csi, u32 vc, |
| 364 | struct v4l2_mbus_framefmt *mbus_fmt); |
| 365 | int ipu_csi_set_skip_smfc(struct ipu_csi *csi, u32 skip, |
| 366 | u32 max_ratio, u32 id); |
| 367 | int ipu_csi_set_dest(struct ipu_csi *csi, enum ipu_csi_dest csi_dest); |
| 368 | int ipu_csi_enable(struct ipu_csi *csi); |
| 369 | int ipu_csi_disable(struct ipu_csi *csi); |
| 370 | struct ipu_csi *ipu_csi_get(struct ipu_soc *ipu, int id); |
| 371 | void ipu_csi_put(struct ipu_csi *csi); |
| 372 | void ipu_csi_dump(struct ipu_csi *csi); |
Philipp Zabel | 3f5a8a9 | 2012-05-22 17:08:48 +0200 | [diff] [blame] | 373 | |
| 374 | /* |
Steve Longerbeam | 1aa8ea0 | 2014-08-11 13:04:50 +0200 | [diff] [blame] | 375 | * IPU Image Converter (ic) functions |
| 376 | */ |
| 377 | enum ipu_ic_task { |
| 378 | IC_TASK_ENCODER, |
| 379 | IC_TASK_VIEWFINDER, |
| 380 | IC_TASK_POST_PROCESSOR, |
| 381 | IC_NUM_TASKS, |
| 382 | }; |
| 383 | |
| 384 | struct ipu_ic; |
| 385 | int ipu_ic_task_init(struct ipu_ic *ic, |
| 386 | int in_width, int in_height, |
| 387 | int out_width, int out_height, |
| 388 | enum ipu_color_space in_cs, |
| 389 | enum ipu_color_space out_cs); |
| 390 | int ipu_ic_task_graphics_init(struct ipu_ic *ic, |
| 391 | enum ipu_color_space in_g_cs, |
| 392 | bool galpha_en, u32 galpha, |
| 393 | bool colorkey_en, u32 colorkey); |
| 394 | void ipu_ic_task_enable(struct ipu_ic *ic); |
| 395 | void ipu_ic_task_disable(struct ipu_ic *ic); |
| 396 | int ipu_ic_task_idma_init(struct ipu_ic *ic, struct ipuv3_channel *channel, |
| 397 | u32 width, u32 height, int burst_size, |
| 398 | enum ipu_rotate_mode rot); |
| 399 | int ipu_ic_enable(struct ipu_ic *ic); |
| 400 | int ipu_ic_disable(struct ipu_ic *ic); |
| 401 | struct ipu_ic *ipu_ic_get(struct ipu_soc *ipu, enum ipu_ic_task task); |
| 402 | void ipu_ic_put(struct ipu_ic *ic); |
| 403 | void ipu_ic_dump(struct ipu_ic *ic); |
| 404 | |
| 405 | /* |
Steve Longerbeam | 2d2ead4 | 2016-08-17 17:50:16 -0700 | [diff] [blame] | 406 | * IPU Video De-Interlacer (vdi) functions |
| 407 | */ |
| 408 | struct ipu_vdi; |
| 409 | void ipu_vdi_set_field_order(struct ipu_vdi *vdi, v4l2_std_id std, u32 field); |
| 410 | void ipu_vdi_set_motion(struct ipu_vdi *vdi, enum ipu_motion_sel motion_sel); |
| 411 | void ipu_vdi_setup(struct ipu_vdi *vdi, u32 code, int xres, int yres); |
| 412 | void ipu_vdi_unsetup(struct ipu_vdi *vdi); |
| 413 | int ipu_vdi_enable(struct ipu_vdi *vdi); |
| 414 | int ipu_vdi_disable(struct ipu_vdi *vdi); |
| 415 | struct ipu_vdi *ipu_vdi_get(struct ipu_soc *ipu); |
| 416 | void ipu_vdi_put(struct ipu_vdi *vdi); |
| 417 | |
| 418 | /* |
Philipp Zabel | 35de925 | 2012-05-09 16:59:01 +0200 | [diff] [blame] | 419 | * IPU Sensor Multiple FIFO Controller (SMFC) functions |
| 420 | */ |
Steve Longerbeam | 7fafa8f | 2014-06-25 18:05:34 -0700 | [diff] [blame] | 421 | struct ipu_smfc *ipu_smfc_get(struct ipu_soc *ipu, unsigned int chno); |
| 422 | void ipu_smfc_put(struct ipu_smfc *smfc); |
| 423 | int ipu_smfc_enable(struct ipu_smfc *smfc); |
| 424 | int ipu_smfc_disable(struct ipu_smfc *smfc); |
| 425 | int ipu_smfc_map_channel(struct ipu_smfc *smfc, int csi_id, int mipi_id); |
| 426 | int ipu_smfc_set_burstsize(struct ipu_smfc *smfc, int burstsize); |
Steve Longerbeam | a2be35e | 2014-06-25 18:05:35 -0700 | [diff] [blame] | 427 | int ipu_smfc_set_watermark(struct ipu_smfc *smfc, u32 set_level, u32 clr_level); |
Philipp Zabel | 35de925 | 2012-05-09 16:59:01 +0200 | [diff] [blame] | 428 | |
Philipp Zabel | 7cb1779 | 2013-10-10 16:18:38 +0200 | [diff] [blame] | 429 | enum ipu_color_space ipu_drm_fourcc_to_colorspace(u32 drm_fourcc); |
Sascha Hauer | aecfbdb | 2012-09-21 10:07:49 +0200 | [diff] [blame] | 430 | enum ipu_color_space ipu_pixelformat_to_colorspace(u32 pixelformat); |
Steve Longerbeam | ae0e970 | 2014-06-25 18:05:36 -0700 | [diff] [blame] | 431 | enum ipu_color_space ipu_mbus_code_to_colorspace(u32 mbus_code); |
Steve Longerbeam | 6930afd | 2014-06-25 18:05:43 -0700 | [diff] [blame] | 432 | int ipu_stride_to_bytes(u32 pixel_stride, u32 pixelformat); |
Steve Longerbeam | 4cea940 | 2014-06-25 18:05:38 -0700 | [diff] [blame] | 433 | bool ipu_pixelformat_is_planar(u32 pixelformat); |
Steve Longerbeam | f835f38 | 2014-06-25 18:05:37 -0700 | [diff] [blame] | 434 | int ipu_degrees_to_rot_mode(enum ipu_rotate_mode *mode, int degrees, |
| 435 | bool hflip, bool vflip); |
| 436 | int ipu_rot_mode_to_degrees(int *degrees, enum ipu_rotate_mode mode, |
| 437 | bool hflip, bool vflip); |
Sascha Hauer | aecfbdb | 2012-09-21 10:07:49 +0200 | [diff] [blame] | 438 | |
Sascha Hauer | aecfbdb | 2012-09-21 10:07:49 +0200 | [diff] [blame] | 439 | struct ipu_client_platformdata { |
Philipp Zabel | d6ca8ca | 2012-05-23 17:08:19 +0200 | [diff] [blame] | 440 | int csi; |
Sascha Hauer | aecfbdb | 2012-09-21 10:07:49 +0200 | [diff] [blame] | 441 | int di; |
| 442 | int dc; |
| 443 | int dp; |
Sascha Hauer | aecfbdb | 2012-09-21 10:07:49 +0200 | [diff] [blame] | 444 | int dma[2]; |
Philipp Zabel | 310944d | 2016-05-12 15:00:44 +0200 | [diff] [blame] | 445 | struct device_node *of_node; |
Sascha Hauer | aecfbdb | 2012-09-21 10:07:49 +0200 | [diff] [blame] | 446 | }; |
| 447 | |
| 448 | #endif /* __DRM_IPU_H__ */ |