blob: d8b9d60f854f9a1b4b2b633b4cede6f46d092183 [file] [log] [blame]
Paul Walmsley02bfc0302009-09-03 20:14:05 +03001/*
Paul Walmsley73591542010-02-22 22:09:32 -07002 * omap_hwmod_2420_data.c - hardware modules present on the OMAP2420 chips
Paul Walmsley02bfc0302009-09-03 20:14:05 +03003 *
Paul Walmsley78183f32011-07-09 19:14:05 -06004 * Copyright (C) 2009-2011 Nokia Corporation
Paul Walmsley0a78c5c2012-04-19 04:04:31 -06005 * Copyright (C) 2012 Texas Instruments, Inc.
Paul Walmsley02bfc0302009-09-03 20:14:05 +03006 * Paul Walmsley
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
12 * XXX handle crossbar/shared link difference for L3?
Paul Walmsley73591542010-02-22 22:09:32 -070013 * XXX these should be marked initdata for multi-OMAP kernels
Paul Walmsley02bfc0302009-09-03 20:14:05 +030014 */
Tony Lindgren3a8761c2012-10-08 09:11:22 -070015
16#include <linux/i2c-omap.h>
Arnd Bergmann22037472012-08-24 15:21:06 +020017#include <linux/platform_data/spi-omap2-mcspi.h>
Tony Lindgren45c3eb72012-11-30 08:41:50 -080018#include <linux/omap-dma.h>
Suman Annab8a7cf82013-01-28 17:21:58 -060019#include <linux/platform_data/mailbox-omap.h>
Thara Gopinatheddb1262011-02-23 00:14:04 -070020#include <plat/dmtimer.h>
Tony Lindgren2a296c82012-10-02 17:41:35 -070021
22#include "omap_hwmod.h"
Tony Lindgren1e0f51a2012-09-20 11:42:02 -070023#include "l3_2xxx.h"
Tony Lindgren70606b12012-09-20 11:42:07 -070024#include "l4_2xxx.h"
Paul Walmsley02bfc0302009-09-03 20:14:05 +030025
Paul Walmsley43b40992010-02-22 22:09:34 -070026#include "omap_hwmod_common_data.h"
27
Varadarajan, Charulathaa714b9c2010-09-23 20:02:39 +053028#include "cm-regbits-24xx.h"
Paul Walmsley20042902010-09-30 02:40:12 +053029#include "prm-regbits-24xx.h"
Tony Lindgren3a8761c2012-10-08 09:11:22 -070030#include "i2c.h"
Tony Lindgren68f39e72012-10-15 12:09:43 -070031#include "mmc.h"
Tony Lindgren3d82cbb2012-10-15 12:50:46 -070032#include "serial.h"
Paul Walmsleyff2516f2010-12-21 15:39:15 -070033#include "wd_timer.h"
Paul Walmsley02bfc0302009-09-03 20:14:05 +030034
Paul Walmsley73591542010-02-22 22:09:32 -070035/*
36 * OMAP2420 hardware module integration data
37 *
Paul Walmsley844a3b62012-04-19 04:04:33 -060038 * All of the data in this section should be autogeneratable from the
Paul Walmsley73591542010-02-22 22:09:32 -070039 * TI hardware database or other technical documentation. Data that
40 * is driver-specific or driver-kernel integration-specific belongs
41 * elsewhere.
42 */
43
Paul Walmsley844a3b62012-04-19 04:04:33 -060044/*
45 * IP blocks
46 */
Senthilvadivu Guruswamy996746c2011-02-22 09:50:36 +020047
Paul Walmsley3af35fb2012-04-19 04:04:38 -060048/* IVA1 (IVA1) */
49static struct omap_hwmod_class iva1_hwmod_class = {
50 .name = "iva1",
51};
52
53static struct omap_hwmod_rst_info omap2420_iva_resets[] = {
54 { .name = "iva", .rst_shift = 8 },
55};
56
Paul Walmsley08072ac2010-07-26 16:34:33 -060057static struct omap_hwmod omap2420_iva_hwmod = {
58 .name = "iva",
Paul Walmsley3af35fb2012-04-19 04:04:38 -060059 .class = &iva1_hwmod_class,
60 .clkdm_name = "iva1_clkdm",
61 .rst_lines = omap2420_iva_resets,
62 .rst_lines_cnt = ARRAY_SIZE(omap2420_iva_resets),
63 .main_clk = "iva1_ifck",
64};
65
66/* DSP */
67static struct omap_hwmod_class dsp_hwmod_class = {
68 .name = "dsp",
69};
70
71static struct omap_hwmod_rst_info omap2420_dsp_resets[] = {
72 { .name = "logic", .rst_shift = 0 },
73 { .name = "mmu", .rst_shift = 1 },
74};
75
76static struct omap_hwmod omap2420_dsp_hwmod = {
77 .name = "dsp",
78 .class = &dsp_hwmod_class,
79 .clkdm_name = "dsp_clkdm",
80 .rst_lines = omap2420_dsp_resets,
81 .rst_lines_cnt = ARRAY_SIZE(omap2420_dsp_resets),
82 .main_clk = "dsp_fck",
Paul Walmsley08072ac2010-07-26 16:34:33 -060083};
84
Paul Walmsley20042902010-09-30 02:40:12 +053085/* I2C common */
86static struct omap_hwmod_class_sysconfig i2c_sysc = {
87 .rev_offs = 0x00,
88 .sysc_offs = 0x20,
89 .syss_offs = 0x10,
Avinash.H.Md73d65f2011-03-03 14:22:46 -070090 .sysc_flags = (SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
Paul Walmsley20042902010-09-30 02:40:12 +053091 .sysc_fields = &omap_hwmod_sysc_type1,
92};
93
94static struct omap_hwmod_class i2c_class = {
95 .name = "i2c",
96 .sysc = &i2c_sysc,
Andy Greendb791a72011-07-10 05:27:15 -060097 .rev = OMAP_I2C_IP_VERSION_1,
Avinash.H.M6d3c55f2011-07-10 05:27:16 -060098 .reset = &omap_i2c_reset,
Paul Walmsley20042902010-09-30 02:40:12 +053099};
100
Andy Green4d4441a2011-07-10 05:27:16 -0600101static struct omap_i2c_dev_attr i2c_dev_attr = {
102 .flags = OMAP_I2C_FLAG_NO_FIFO |
103 OMAP_I2C_FLAG_SIMPLE_CLOCK |
104 OMAP_I2C_FLAG_16BIT_DATA_REG |
105 OMAP_I2C_FLAG_BUS_SHIFT_2,
106};
Paul Walmsley20042902010-09-30 02:40:12 +0530107
108/* I2C1 */
Paul Walmsley20042902010-09-30 02:40:12 +0530109static struct omap_hwmod omap2420_i2c1_hwmod = {
110 .name = "i2c1",
Paul Walmsley0d619a82011-07-09 19:14:07 -0600111 .mpu_irqs = omap2_i2c1_mpu_irqs,
Paul Walmsleyd826ebf2011-07-09 19:14:07 -0600112 .sdma_reqs = omap2_i2c1_sdma_reqs,
Paul Walmsley20042902010-09-30 02:40:12 +0530113 .main_clk = "i2c1_fck",
114 .prcm = {
115 .omap2 = {
116 .module_offs = CORE_MOD,
117 .prcm_reg_id = 1,
118 .module_bit = OMAP2420_EN_I2C1_SHIFT,
119 .idlest_reg_id = 1,
120 .idlest_idle_bit = OMAP2420_ST_I2C1_SHIFT,
121 },
122 },
Paul Walmsley20042902010-09-30 02:40:12 +0530123 .class = &i2c_class,
124 .dev_attr = &i2c_dev_attr,
Paul Walmsleyaff2f7d2013-01-26 00:48:56 -0700125 /*
126 * From mach-omap2/pm24xx.c: "Putting MPU into the WFI state
127 * while a transfer is active seems to cause the I2C block to
128 * timeout. Why? Good question."
129 */
130 .flags = (HWMOD_16BIT_REG | HWMOD_BLOCK_WFI),
Paul Walmsley20042902010-09-30 02:40:12 +0530131};
132
133/* I2C2 */
Paul Walmsley20042902010-09-30 02:40:12 +0530134static struct omap_hwmod omap2420_i2c2_hwmod = {
135 .name = "i2c2",
Paul Walmsley0d619a82011-07-09 19:14:07 -0600136 .mpu_irqs = omap2_i2c2_mpu_irqs,
Paul Walmsleyd826ebf2011-07-09 19:14:07 -0600137 .sdma_reqs = omap2_i2c2_sdma_reqs,
Paul Walmsley20042902010-09-30 02:40:12 +0530138 .main_clk = "i2c2_fck",
139 .prcm = {
140 .omap2 = {
141 .module_offs = CORE_MOD,
142 .prcm_reg_id = 1,
143 .module_bit = OMAP2420_EN_I2C2_SHIFT,
144 .idlest_reg_id = 1,
145 .idlest_idle_bit = OMAP2420_ST_I2C2_SHIFT,
146 },
147 },
Paul Walmsley20042902010-09-30 02:40:12 +0530148 .class = &i2c_class,
149 .dev_attr = &i2c_dev_attr,
Paul Walmsley20042902010-09-30 02:40:12 +0530150 .flags = HWMOD_16BIT_REG,
151};
152
G, Manjunath Kondaiah745685df92010-12-20 18:27:18 -0800153/* dma attributes */
154static struct omap_dma_dev_attr dma_dev_attr = {
155 .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
156 IS_CSSA_32 | IS_CDSA_32,
157 .lch_count = 32,
158};
159
G, Manjunath Kondaiah745685df92010-12-20 18:27:18 -0800160static struct omap_hwmod omap2420_dma_system_hwmod = {
161 .name = "dma",
Paul Walmsley273b9462011-07-09 19:14:08 -0600162 .class = &omap2xxx_dma_hwmod_class,
Paul Walmsley0d619a82011-07-09 19:14:07 -0600163 .mpu_irqs = omap2_dma_system_irqs,
G, Manjunath Kondaiah745685df92010-12-20 18:27:18 -0800164 .main_clk = "core_l3_ck",
G, Manjunath Kondaiah745685df92010-12-20 18:27:18 -0800165 .dev_attr = &dma_dev_attr,
G, Manjunath Kondaiah745685df92010-12-20 18:27:18 -0800166 .flags = HWMOD_NO_IDLEST,
167};
168
Omar Ramirez Lunafca1ab52011-02-24 12:51:32 -0800169/* mailbox */
Suman Annab8a7cf82013-01-28 17:21:58 -0600170static struct omap_mbox_dev_info omap2420_mailbox_info[] = {
171 { .name = "dsp", .tx_id = 0, .rx_id = 1, .irq_id = 0, .usr_id = 0 },
172 { .name = "iva", .tx_id = 2, .rx_id = 3, .irq_id = 1, .usr_id = 3 },
173};
174
175static struct omap_mbox_pdata omap2420_mailbox_attrs = {
Suman Annafe32c1f2013-05-07 17:30:27 -0500176 .num_users = 4,
177 .num_fifos = 6,
Suman Annab8a7cf82013-01-28 17:21:58 -0600178 .info_cnt = ARRAY_SIZE(omap2420_mailbox_info),
179 .info = omap2420_mailbox_info,
180};
181
Omar Ramirez Lunafca1ab52011-02-24 12:51:32 -0800182static struct omap_hwmod_irq_info omap2420_mailbox_irqs[] = {
Tony Lindgren7d7e1eb2012-08-27 17:43:01 -0700183 { .name = "dsp", .irq = 26 + OMAP_INTC_START, },
184 { .name = "iva", .irq = 34 + OMAP_INTC_START, },
185 { .irq = -1 },
Omar Ramirez Lunafca1ab52011-02-24 12:51:32 -0800186};
187
Omar Ramirez Lunafca1ab52011-02-24 12:51:32 -0800188static struct omap_hwmod omap2420_mailbox_hwmod = {
189 .name = "mailbox",
Paul Walmsley273b9462011-07-09 19:14:08 -0600190 .class = &omap2xxx_mailbox_hwmod_class,
Omar Ramirez Lunafca1ab52011-02-24 12:51:32 -0800191 .mpu_irqs = omap2420_mailbox_irqs,
Omar Ramirez Lunafca1ab52011-02-24 12:51:32 -0800192 .main_clk = "mailboxes_ick",
193 .prcm = {
194 .omap2 = {
195 .prcm_reg_id = 1,
196 .module_bit = OMAP24XX_EN_MAILBOXES_SHIFT,
197 .module_offs = CORE_MOD,
198 .idlest_reg_id = 1,
199 .idlest_idle_bit = OMAP24XX_ST_MAILBOXES_SHIFT,
200 },
201 },
Suman Annab8a7cf82013-01-28 17:21:58 -0600202 .dev_attr = &omap2420_mailbox_attrs,
Omar Ramirez Lunafca1ab52011-02-24 12:51:32 -0800203};
204
Charulatha V3cb72fa2011-02-24 12:51:46 -0800205/*
206 * 'mcbsp' class
207 * multi channel buffered serial port controller
208 */
209
210static struct omap_hwmod_class omap2420_mcbsp_hwmod_class = {
211 .name = "mcbsp",
212};
213
Peter Ujfalusib3153102012-06-18 16:18:42 -0600214static struct omap_hwmod_opt_clk mcbsp_opt_clks[] = {
215 { .role = "pad_fck", .clk = "mcbsp_clks" },
216 { .role = "prcm_fck", .clk = "func_96m_ck" },
217};
218
Charulatha V3cb72fa2011-02-24 12:51:46 -0800219/* mcbsp1 */
220static struct omap_hwmod_irq_info omap2420_mcbsp1_irqs[] = {
Tony Lindgren7d7e1eb2012-08-27 17:43:01 -0700221 { .name = "tx", .irq = 59 + OMAP_INTC_START, },
222 { .name = "rx", .irq = 60 + OMAP_INTC_START, },
223 { .irq = -1 },
Charulatha V3cb72fa2011-02-24 12:51:46 -0800224};
225
Charulatha V3cb72fa2011-02-24 12:51:46 -0800226static struct omap_hwmod omap2420_mcbsp1_hwmod = {
227 .name = "mcbsp1",
228 .class = &omap2420_mcbsp_hwmod_class,
229 .mpu_irqs = omap2420_mcbsp1_irqs,
Paul Walmsleyd826ebf2011-07-09 19:14:07 -0600230 .sdma_reqs = omap2_mcbsp1_sdma_reqs,
Charulatha V3cb72fa2011-02-24 12:51:46 -0800231 .main_clk = "mcbsp1_fck",
232 .prcm = {
233 .omap2 = {
234 .prcm_reg_id = 1,
235 .module_bit = OMAP24XX_EN_MCBSP1_SHIFT,
236 .module_offs = CORE_MOD,
237 .idlest_reg_id = 1,
238 .idlest_idle_bit = OMAP24XX_ST_MCBSP1_SHIFT,
239 },
240 },
Peter Ujfalusib3153102012-06-18 16:18:42 -0600241 .opt_clks = mcbsp_opt_clks,
242 .opt_clks_cnt = ARRAY_SIZE(mcbsp_opt_clks),
Charulatha V3cb72fa2011-02-24 12:51:46 -0800243};
244
245/* mcbsp2 */
246static struct omap_hwmod_irq_info omap2420_mcbsp2_irqs[] = {
Tony Lindgren7d7e1eb2012-08-27 17:43:01 -0700247 { .name = "tx", .irq = 62 + OMAP_INTC_START, },
248 { .name = "rx", .irq = 63 + OMAP_INTC_START, },
249 { .irq = -1 },
Charulatha V3cb72fa2011-02-24 12:51:46 -0800250};
251
Charulatha V3cb72fa2011-02-24 12:51:46 -0800252static struct omap_hwmod omap2420_mcbsp2_hwmod = {
253 .name = "mcbsp2",
254 .class = &omap2420_mcbsp_hwmod_class,
255 .mpu_irqs = omap2420_mcbsp2_irqs,
Paul Walmsleyd826ebf2011-07-09 19:14:07 -0600256 .sdma_reqs = omap2_mcbsp2_sdma_reqs,
Charulatha V3cb72fa2011-02-24 12:51:46 -0800257 .main_clk = "mcbsp2_fck",
258 .prcm = {
259 .omap2 = {
260 .prcm_reg_id = 1,
261 .module_bit = OMAP24XX_EN_MCBSP2_SHIFT,
262 .module_offs = CORE_MOD,
263 .idlest_reg_id = 1,
264 .idlest_idle_bit = OMAP24XX_ST_MCBSP2_SHIFT,
265 },
266 },
Peter Ujfalusib3153102012-06-18 16:18:42 -0600267 .opt_clks = mcbsp_opt_clks,
268 .opt_clks_cnt = ARRAY_SIZE(mcbsp_opt_clks),
Charulatha V3cb72fa2011-02-24 12:51:46 -0800269};
270
Tony Lindgrenad1b6662012-05-08 17:23:33 -0600271static struct omap_hwmod_class_sysconfig omap2420_msdi_sysc = {
272 .rev_offs = 0x3c,
273 .sysc_offs = 0x64,
274 .syss_offs = 0x68,
275 .sysc_flags = (SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
276 .sysc_fields = &omap_hwmod_sysc_type1,
277};
278
279static struct omap_hwmod_class omap2420_msdi_hwmod_class = {
280 .name = "msdi",
281 .sysc = &omap2420_msdi_sysc,
282 .reset = &omap_msdi_reset,
283};
284
285/* msdi1 */
286static struct omap_hwmod_irq_info omap2420_msdi1_irqs[] = {
Tony Lindgren7d7e1eb2012-08-27 17:43:01 -0700287 { .irq = 83 + OMAP_INTC_START, },
288 { .irq = -1 },
Tony Lindgrenad1b6662012-05-08 17:23:33 -0600289};
290
291static struct omap_hwmod_dma_info omap2420_msdi1_sdma_reqs[] = {
292 { .name = "tx", .dma_req = 61 }, /* OMAP24XX_DMA_MMC1_TX */
293 { .name = "rx", .dma_req = 62 }, /* OMAP24XX_DMA_MMC1_RX */
294 { .dma_req = -1 }
295};
296
297static struct omap_hwmod omap2420_msdi1_hwmod = {
298 .name = "msdi1",
299 .class = &omap2420_msdi_hwmod_class,
300 .mpu_irqs = omap2420_msdi1_irqs,
301 .sdma_reqs = omap2420_msdi1_sdma_reqs,
302 .main_clk = "mmc_fck",
303 .prcm = {
304 .omap2 = {
305 .prcm_reg_id = 1,
306 .module_bit = OMAP2420_EN_MMC_SHIFT,
307 .module_offs = CORE_MOD,
308 .idlest_reg_id = 1,
309 .idlest_idle_bit = OMAP2420_ST_MMC_SHIFT,
310 },
311 },
312 .flags = HWMOD_16BIT_REG,
313};
314
Paul Walmsleyf32bd772012-05-08 11:34:28 -0600315/* HDQ1W/1-wire */
316static struct omap_hwmod omap2420_hdq1w_hwmod = {
317 .name = "hdq1w",
318 .mpu_irqs = omap2_hdq1w_mpu_irqs,
319 .main_clk = "hdq_fck",
320 .prcm = {
321 .omap2 = {
322 .module_offs = CORE_MOD,
323 .prcm_reg_id = 1,
324 .module_bit = OMAP24XX_EN_HDQ_SHIFT,
325 .idlest_reg_id = 1,
326 .idlest_idle_bit = OMAP24XX_ST_HDQ_SHIFT,
327 },
328 },
329 .class = &omap2_hdq1w_class,
330};
331
Paul Walmsley844a3b62012-04-19 04:04:33 -0600332/*
333 * interfaces
334 */
335
Paul Walmsley844a3b62012-04-19 04:04:33 -0600336/* L4 CORE -> I2C1 interface */
337static struct omap_hwmod_ocp_if omap2420_l4_core__i2c1 = {
Paul Walmsleycb484272012-04-19 04:04:33 -0600338 .master = &omap2xxx_l4_core_hwmod,
Paul Walmsley844a3b62012-04-19 04:04:33 -0600339 .slave = &omap2420_i2c1_hwmod,
340 .clk = "i2c1_ick",
341 .addr = omap2_i2c1_addr_space,
342 .user = OCP_USER_MPU | OCP_USER_SDMA,
343};
344
345/* L4 CORE -> I2C2 interface */
346static struct omap_hwmod_ocp_if omap2420_l4_core__i2c2 = {
Paul Walmsleycb484272012-04-19 04:04:33 -0600347 .master = &omap2xxx_l4_core_hwmod,
Paul Walmsley844a3b62012-04-19 04:04:33 -0600348 .slave = &omap2420_i2c2_hwmod,
349 .clk = "i2c2_ick",
350 .addr = omap2_i2c2_addr_space,
351 .user = OCP_USER_MPU | OCP_USER_SDMA,
352};
353
354/* IVA <- L3 interface */
355static struct omap_hwmod_ocp_if omap2420_l3__iva = {
Paul Walmsleycb484272012-04-19 04:04:33 -0600356 .master = &omap2xxx_l3_main_hwmod,
Paul Walmsley844a3b62012-04-19 04:04:33 -0600357 .slave = &omap2420_iva_hwmod,
Paul Walmsley3af35fb2012-04-19 04:04:38 -0600358 .clk = "core_l3_ck",
359 .user = OCP_USER_MPU | OCP_USER_SDMA,
360};
361
362/* DSP <- L3 interface */
363static struct omap_hwmod_ocp_if omap2420_l3__dsp = {
364 .master = &omap2xxx_l3_main_hwmod,
365 .slave = &omap2420_dsp_hwmod,
366 .clk = "dsp_ick",
Paul Walmsley844a3b62012-04-19 04:04:33 -0600367 .user = OCP_USER_MPU | OCP_USER_SDMA,
368};
369
370static struct omap_hwmod_addr_space omap2420_timer1_addrs[] = {
371 {
372 .pa_start = 0x48028000,
373 .pa_end = 0x48028000 + SZ_1K - 1,
374 .flags = ADDR_TYPE_RT
375 },
376 { }
377};
378
379/* l4_wkup -> timer1 */
380static struct omap_hwmod_ocp_if omap2420_l4_wkup__timer1 = {
Paul Walmsleycb484272012-04-19 04:04:33 -0600381 .master = &omap2xxx_l4_wkup_hwmod,
382 .slave = &omap2xxx_timer1_hwmod,
Paul Walmsley844a3b62012-04-19 04:04:33 -0600383 .clk = "gpt1_ick",
384 .addr = omap2420_timer1_addrs,
385 .user = OCP_USER_MPU | OCP_USER_SDMA,
386};
387
Paul Walmsley844a3b62012-04-19 04:04:33 -0600388/* l4_wkup -> wd_timer2 */
389static struct omap_hwmod_addr_space omap2420_wd_timer2_addrs[] = {
390 {
391 .pa_start = 0x48022000,
392 .pa_end = 0x4802207f,
393 .flags = ADDR_TYPE_RT
394 },
395 { }
396};
397
398static struct omap_hwmod_ocp_if omap2420_l4_wkup__wd_timer2 = {
Paul Walmsleycb484272012-04-19 04:04:33 -0600399 .master = &omap2xxx_l4_wkup_hwmod,
400 .slave = &omap2xxx_wd_timer2_hwmod,
Paul Walmsley844a3b62012-04-19 04:04:33 -0600401 .clk = "mpu_wdt_ick",
402 .addr = omap2420_wd_timer2_addrs,
403 .user = OCP_USER_MPU | OCP_USER_SDMA,
404};
405
Paul Walmsley844a3b62012-04-19 04:04:33 -0600406/* l4_wkup -> gpio1 */
407static struct omap_hwmod_addr_space omap2420_gpio1_addr_space[] = {
408 {
409 .pa_start = 0x48018000,
410 .pa_end = 0x480181ff,
411 .flags = ADDR_TYPE_RT
412 },
413 { }
414};
415
416static struct omap_hwmod_ocp_if omap2420_l4_wkup__gpio1 = {
Paul Walmsleycb484272012-04-19 04:04:33 -0600417 .master = &omap2xxx_l4_wkup_hwmod,
418 .slave = &omap2xxx_gpio1_hwmod,
Paul Walmsley844a3b62012-04-19 04:04:33 -0600419 .clk = "gpios_ick",
420 .addr = omap2420_gpio1_addr_space,
421 .user = OCP_USER_MPU | OCP_USER_SDMA,
422};
423
424/* l4_wkup -> gpio2 */
425static struct omap_hwmod_addr_space omap2420_gpio2_addr_space[] = {
426 {
427 .pa_start = 0x4801a000,
428 .pa_end = 0x4801a1ff,
429 .flags = ADDR_TYPE_RT
430 },
431 { }
432};
433
434static struct omap_hwmod_ocp_if omap2420_l4_wkup__gpio2 = {
Paul Walmsleycb484272012-04-19 04:04:33 -0600435 .master = &omap2xxx_l4_wkup_hwmod,
436 .slave = &omap2xxx_gpio2_hwmod,
Paul Walmsley844a3b62012-04-19 04:04:33 -0600437 .clk = "gpios_ick",
438 .addr = omap2420_gpio2_addr_space,
439 .user = OCP_USER_MPU | OCP_USER_SDMA,
440};
441
442/* l4_wkup -> gpio3 */
443static struct omap_hwmod_addr_space omap2420_gpio3_addr_space[] = {
444 {
445 .pa_start = 0x4801c000,
446 .pa_end = 0x4801c1ff,
447 .flags = ADDR_TYPE_RT
448 },
449 { }
450};
451
452static struct omap_hwmod_ocp_if omap2420_l4_wkup__gpio3 = {
Paul Walmsleycb484272012-04-19 04:04:33 -0600453 .master = &omap2xxx_l4_wkup_hwmod,
454 .slave = &omap2xxx_gpio3_hwmod,
Paul Walmsley844a3b62012-04-19 04:04:33 -0600455 .clk = "gpios_ick",
456 .addr = omap2420_gpio3_addr_space,
457 .user = OCP_USER_MPU | OCP_USER_SDMA,
458};
459
460/* l4_wkup -> gpio4 */
461static struct omap_hwmod_addr_space omap2420_gpio4_addr_space[] = {
462 {
463 .pa_start = 0x4801e000,
464 .pa_end = 0x4801e1ff,
465 .flags = ADDR_TYPE_RT
466 },
467 { }
468};
469
470static struct omap_hwmod_ocp_if omap2420_l4_wkup__gpio4 = {
Paul Walmsleycb484272012-04-19 04:04:33 -0600471 .master = &omap2xxx_l4_wkup_hwmod,
472 .slave = &omap2xxx_gpio4_hwmod,
Paul Walmsley844a3b62012-04-19 04:04:33 -0600473 .clk = "gpios_ick",
474 .addr = omap2420_gpio4_addr_space,
475 .user = OCP_USER_MPU | OCP_USER_SDMA,
476};
477
478/* dma_system -> L3 */
479static struct omap_hwmod_ocp_if omap2420_dma_system__l3 = {
480 .master = &omap2420_dma_system_hwmod,
Paul Walmsleycb484272012-04-19 04:04:33 -0600481 .slave = &omap2xxx_l3_main_hwmod,
Paul Walmsley844a3b62012-04-19 04:04:33 -0600482 .clk = "core_l3_ck",
483 .user = OCP_USER_MPU | OCP_USER_SDMA,
484};
485
486/* l4_core -> dma_system */
487static struct omap_hwmod_ocp_if omap2420_l4_core__dma_system = {
Paul Walmsleycb484272012-04-19 04:04:33 -0600488 .master = &omap2xxx_l4_core_hwmod,
Paul Walmsley844a3b62012-04-19 04:04:33 -0600489 .slave = &omap2420_dma_system_hwmod,
490 .clk = "sdma_ick",
491 .addr = omap2_dma_system_addrs,
492 .user = OCP_USER_MPU | OCP_USER_SDMA,
493};
494
495/* l4_core -> mailbox */
496static struct omap_hwmod_ocp_if omap2420_l4_core__mailbox = {
Paul Walmsleycb484272012-04-19 04:04:33 -0600497 .master = &omap2xxx_l4_core_hwmod,
Paul Walmsley844a3b62012-04-19 04:04:33 -0600498 .slave = &omap2420_mailbox_hwmod,
499 .addr = omap2_mailbox_addrs,
500 .user = OCP_USER_MPU | OCP_USER_SDMA,
501};
502
503/* l4_core -> mcbsp1 */
504static struct omap_hwmod_ocp_if omap2420_l4_core__mcbsp1 = {
Paul Walmsleycb484272012-04-19 04:04:33 -0600505 .master = &omap2xxx_l4_core_hwmod,
Paul Walmsley844a3b62012-04-19 04:04:33 -0600506 .slave = &omap2420_mcbsp1_hwmod,
507 .clk = "mcbsp1_ick",
508 .addr = omap2_mcbsp1_addrs,
509 .user = OCP_USER_MPU | OCP_USER_SDMA,
510};
511
512/* l4_core -> mcbsp2 */
513static struct omap_hwmod_ocp_if omap2420_l4_core__mcbsp2 = {
Paul Walmsleycb484272012-04-19 04:04:33 -0600514 .master = &omap2xxx_l4_core_hwmod,
Paul Walmsley844a3b62012-04-19 04:04:33 -0600515 .slave = &omap2420_mcbsp2_hwmod,
516 .clk = "mcbsp2_ick",
517 .addr = omap2xxx_mcbsp2_addrs,
518 .user = OCP_USER_MPU | OCP_USER_SDMA,
519};
520
Tony Lindgrenad1b6662012-05-08 17:23:33 -0600521static struct omap_hwmod_addr_space omap2420_msdi1_addrs[] = {
522 {
523 .pa_start = 0x4809c000,
524 .pa_end = 0x4809c000 + SZ_128 - 1,
525 .flags = ADDR_TYPE_RT,
526 },
527 { }
528};
529
530/* l4_core -> msdi1 */
531static struct omap_hwmod_ocp_if omap2420_l4_core__msdi1 = {
532 .master = &omap2xxx_l4_core_hwmod,
533 .slave = &omap2420_msdi1_hwmod,
534 .clk = "mmc_ick",
535 .addr = omap2420_msdi1_addrs,
536 .user = OCP_USER_MPU | OCP_USER_SDMA,
537};
538
Paul Walmsleyf32bd772012-05-08 11:34:28 -0600539/* l4_core -> hdq1w interface */
540static struct omap_hwmod_ocp_if omap2420_l4_core__hdq1w = {
541 .master = &omap2xxx_l4_core_hwmod,
542 .slave = &omap2420_hdq1w_hwmod,
543 .clk = "hdq_ick",
544 .addr = omap2_hdq1w_addr_space,
545 .user = OCP_USER_MPU | OCP_USER_SDMA,
546 .flags = OMAP_FIREWALL_L4 | OCPIF_SWSUP_IDLE,
547};
548
549
Vaibhav Hiremathc8d82ff2012-05-08 11:34:30 -0600550/* l4_wkup -> 32ksync_counter */
551static struct omap_hwmod_addr_space omap2420_counter_32k_addrs[] = {
552 {
553 .pa_start = 0x48004000,
554 .pa_end = 0x4800401f,
555 .flags = ADDR_TYPE_RT
556 },
557 { }
558};
559
Afzal Mohammed49484a62012-09-23 17:28:24 -0600560static struct omap_hwmod_addr_space omap2420_gpmc_addrs[] = {
561 {
562 .pa_start = 0x6800a000,
563 .pa_end = 0x6800afff,
564 .flags = ADDR_TYPE_RT
565 },
566 { }
567};
568
Vaibhav Hiremathc8d82ff2012-05-08 11:34:30 -0600569static struct omap_hwmod_ocp_if omap2420_l4_wkup__counter_32k = {
570 .master = &omap2xxx_l4_wkup_hwmod,
571 .slave = &omap2xxx_counter_32k_hwmod,
572 .clk = "sync_32k_ick",
573 .addr = omap2420_counter_32k_addrs,
574 .user = OCP_USER_MPU | OCP_USER_SDMA,
575};
576
Afzal Mohammed49484a62012-09-23 17:28:24 -0600577static struct omap_hwmod_ocp_if omap2420_l3__gpmc = {
578 .master = &omap2xxx_l3_main_hwmod,
579 .slave = &omap2xxx_gpmc_hwmod,
580 .clk = "core_l3_ck",
581 .addr = omap2420_gpmc_addrs,
582 .user = OCP_USER_MPU | OCP_USER_SDMA,
583};
584
Paul Walmsley0a78c5c2012-04-19 04:04:31 -0600585static struct omap_hwmod_ocp_if *omap2420_hwmod_ocp_ifs[] __initdata = {
Paul Walmsley6a297552012-04-19 04:04:34 -0600586 &omap2xxx_l3_main__l4_core,
587 &omap2xxx_mpu__l3_main,
588 &omap2xxx_dss__l3,
589 &omap2xxx_l4_core__mcspi1,
590 &omap2xxx_l4_core__mcspi2,
591 &omap2xxx_l4_core__l4_wkup,
Paul Walmsley0a78c5c2012-04-19 04:04:31 -0600592 &omap2_l4_core__uart1,
593 &omap2_l4_core__uart2,
594 &omap2_l4_core__uart3,
595 &omap2420_l4_core__i2c1,
596 &omap2420_l4_core__i2c2,
597 &omap2420_l3__iva,
Paul Walmsley3af35fb2012-04-19 04:04:38 -0600598 &omap2420_l3__dsp,
Paul Walmsley0a78c5c2012-04-19 04:04:31 -0600599 &omap2420_l4_wkup__timer1,
Paul Walmsley6a297552012-04-19 04:04:34 -0600600 &omap2xxx_l4_core__timer2,
601 &omap2xxx_l4_core__timer3,
602 &omap2xxx_l4_core__timer4,
603 &omap2xxx_l4_core__timer5,
604 &omap2xxx_l4_core__timer6,
605 &omap2xxx_l4_core__timer7,
606 &omap2xxx_l4_core__timer8,
607 &omap2xxx_l4_core__timer9,
608 &omap2xxx_l4_core__timer10,
609 &omap2xxx_l4_core__timer11,
610 &omap2xxx_l4_core__timer12,
Paul Walmsley0a78c5c2012-04-19 04:04:31 -0600611 &omap2420_l4_wkup__wd_timer2,
Paul Walmsley6a297552012-04-19 04:04:34 -0600612 &omap2xxx_l4_core__dss,
613 &omap2xxx_l4_core__dss_dispc,
614 &omap2xxx_l4_core__dss_rfbi,
615 &omap2xxx_l4_core__dss_venc,
Paul Walmsley0a78c5c2012-04-19 04:04:31 -0600616 &omap2420_l4_wkup__gpio1,
617 &omap2420_l4_wkup__gpio2,
618 &omap2420_l4_wkup__gpio3,
619 &omap2420_l4_wkup__gpio4,
620 &omap2420_dma_system__l3,
621 &omap2420_l4_core__dma_system,
622 &omap2420_l4_core__mailbox,
623 &omap2420_l4_core__mcbsp1,
624 &omap2420_l4_core__mcbsp2,
Tony Lindgrenad1b6662012-05-08 17:23:33 -0600625 &omap2420_l4_core__msdi1,
Paul Walmsleye9b0a2f2012-09-23 17:28:25 -0600626 &omap2xxx_l4_core__rng,
Mark A. Greere569e992013-03-30 15:49:19 -0600627 &omap2xxx_l4_core__sham,
Mark A. Greer660ffd62012-12-21 09:28:09 -0700628 &omap2xxx_l4_core__aes,
Paul Walmsleyf32bd772012-05-08 11:34:28 -0600629 &omap2420_l4_core__hdq1w,
Vaibhav Hiremathc8d82ff2012-05-08 11:34:30 -0600630 &omap2420_l4_wkup__counter_32k,
Afzal Mohammed49484a62012-09-23 17:28:24 -0600631 &omap2420_l3__gpmc,
Paul Walmsley02bfc0302009-09-03 20:14:05 +0300632 NULL,
633};
634
Paul Walmsley73591542010-02-22 22:09:32 -0700635int __init omap2420_hwmod_init(void)
636{
Kevin Hilman9ebfd282012-06-18 12:12:23 -0600637 omap_hwmod_init();
Paul Walmsley0a78c5c2012-04-19 04:04:31 -0600638 return omap_hwmod_register_links(omap2420_hwmod_ocp_ifs);
Paul Walmsley73591542010-02-22 22:09:32 -0700639}