blob: 6802806d1f18628486b0206aeb1a0aad5139c373 [file] [log] [blame]
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001/*
2 * OMAP2 McSPI controller driver
3 *
4 * Copyright (C) 2005, 2006 Nokia Corporation
5 * Author: Samuel Ortiz <samuel.ortiz@nokia.com> and
Charulatha V1a5d8192011-02-02 17:52:14 +05306 * Juha Yrj�l� <juha.yrjola@nokia.com>
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07007 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
21 *
22 */
23
24#include <linux/kernel.h>
25#include <linux/init.h>
26#include <linux/interrupt.h>
27#include <linux/module.h>
28#include <linux/device.h>
29#include <linux/delay.h>
30#include <linux/dma-mapping.h>
Russell King53741ed2012-04-23 13:51:48 +010031#include <linux/dmaengine.h>
32#include <linux/omap-dma.h>
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070033#include <linux/platform_device.h>
34#include <linux/err.h>
35#include <linux/clk.h>
36#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090037#include <linux/slab.h>
Govindraj.R1f1a4382011-02-02 17:52:15 +053038#include <linux/pm_runtime.h>
Benoit Coussond5a80032012-02-15 18:37:34 +010039#include <linux/of.h>
40#include <linux/of_device.h>
Illia Smyrnovd33f4732013-06-17 16:31:06 +030041#include <linux/gcd.h>
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070042
43#include <linux/spi/spi.h>
44
Arnd Bergmann22037472012-08-24 15:21:06 +020045#include <linux/platform_data/spi-omap2-mcspi.h>
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070046
47#define OMAP2_MCSPI_MAX_FREQ 48000000
Illia Smyrnovd33f4732013-06-17 16:31:06 +030048#define OMAP2_MCSPI_MAX_FIFODEPTH 64
49#define OMAP2_MCSPI_MAX_FIFOWCNT 0xFFFF
Shubhrajyoti D27b52842012-03-26 17:04:22 +053050#define SPI_AUTOSUSPEND_TIMEOUT 2000
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070051
52#define OMAP2_MCSPI_REVISION 0x00
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070053#define OMAP2_MCSPI_SYSSTATUS 0x14
54#define OMAP2_MCSPI_IRQSTATUS 0x18
55#define OMAP2_MCSPI_IRQENABLE 0x1c
56#define OMAP2_MCSPI_WAKEUPENABLE 0x20
57#define OMAP2_MCSPI_SYST 0x24
58#define OMAP2_MCSPI_MODULCTRL 0x28
Illia Smyrnovd33f4732013-06-17 16:31:06 +030059#define OMAP2_MCSPI_XFERLEVEL 0x7c
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070060
61/* per-channel banks, 0x14 bytes each, first is: */
62#define OMAP2_MCSPI_CHCONF0 0x2c
63#define OMAP2_MCSPI_CHSTAT0 0x30
64#define OMAP2_MCSPI_CHCTRL0 0x34
65#define OMAP2_MCSPI_TX0 0x38
66#define OMAP2_MCSPI_RX0 0x3c
67
68/* per-register bitmasks: */
Illia Smyrnovd33f4732013-06-17 16:31:06 +030069#define OMAP2_MCSPI_IRQSTATUS_EOW BIT(17)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070070
Jouni Hogander7a8fa722009-09-22 16:45:58 -070071#define OMAP2_MCSPI_MODULCTRL_SINGLE BIT(0)
72#define OMAP2_MCSPI_MODULCTRL_MS BIT(2)
73#define OMAP2_MCSPI_MODULCTRL_STEST BIT(3)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070074
Jouni Hogander7a8fa722009-09-22 16:45:58 -070075#define OMAP2_MCSPI_CHCONF_PHA BIT(0)
76#define OMAP2_MCSPI_CHCONF_POL BIT(1)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070077#define OMAP2_MCSPI_CHCONF_CLKD_MASK (0x0f << 2)
Jouni Hogander7a8fa722009-09-22 16:45:58 -070078#define OMAP2_MCSPI_CHCONF_EPOL BIT(6)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070079#define OMAP2_MCSPI_CHCONF_WL_MASK (0x1f << 7)
Jouni Hogander7a8fa722009-09-22 16:45:58 -070080#define OMAP2_MCSPI_CHCONF_TRM_RX_ONLY BIT(12)
81#define OMAP2_MCSPI_CHCONF_TRM_TX_ONLY BIT(13)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070082#define OMAP2_MCSPI_CHCONF_TRM_MASK (0x03 << 12)
Jouni Hogander7a8fa722009-09-22 16:45:58 -070083#define OMAP2_MCSPI_CHCONF_DMAW BIT(14)
84#define OMAP2_MCSPI_CHCONF_DMAR BIT(15)
85#define OMAP2_MCSPI_CHCONF_DPE0 BIT(16)
86#define OMAP2_MCSPI_CHCONF_DPE1 BIT(17)
87#define OMAP2_MCSPI_CHCONF_IS BIT(18)
88#define OMAP2_MCSPI_CHCONF_TURBO BIT(19)
89#define OMAP2_MCSPI_CHCONF_FORCE BIT(20)
Illia Smyrnovd33f4732013-06-17 16:31:06 +030090#define OMAP2_MCSPI_CHCONF_FFET BIT(27)
91#define OMAP2_MCSPI_CHCONF_FFER BIT(28)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070092
Jouni Hogander7a8fa722009-09-22 16:45:58 -070093#define OMAP2_MCSPI_CHSTAT_RXS BIT(0)
94#define OMAP2_MCSPI_CHSTAT_TXS BIT(1)
95#define OMAP2_MCSPI_CHSTAT_EOT BIT(2)
Illia Smyrnovd33f4732013-06-17 16:31:06 +030096#define OMAP2_MCSPI_CHSTAT_TXFFE BIT(3)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070097
Jouni Hogander7a8fa722009-09-22 16:45:58 -070098#define OMAP2_MCSPI_CHCTRL_EN BIT(0)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070099
Jouni Hogander7a8fa722009-09-22 16:45:58 -0700100#define OMAP2_MCSPI_WAKEUPENABLE_WKEN BIT(0)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700101
102/* We have 2 DMA channels per CS, one for RX and one for TX */
103struct omap2_mcspi_dma {
Russell King53741ed2012-04-23 13:51:48 +0100104 struct dma_chan *dma_tx;
105 struct dma_chan *dma_rx;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700106
107 int dma_tx_sync_dev;
108 int dma_rx_sync_dev;
109
110 struct completion dma_tx_completion;
111 struct completion dma_rx_completion;
112};
113
114/* use PIO for small transfers, avoiding DMA setup/teardown overhead and
115 * cache operations; better heuristics consider wordsize and bitrate.
116 */
Roman Tereshonkov8b66c132010-04-12 09:07:54 +0000117#define DMA_MIN_BYTES 160
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700118
119
Benoit Cousson1bd897f82012-03-26 15:32:33 +0530120/*
121 * Used for context save and restore, structure members to be updated whenever
122 * corresponding registers are modified.
123 */
124struct omap2_mcspi_regs {
125 u32 modulctrl;
126 u32 wakeupenable;
127 struct list_head cs;
128};
129
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700130struct omap2_mcspi {
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700131 struct spi_master *master;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700132 /* Virtual base address of the controller */
133 void __iomem *base;
Russell Kinge5480b732008-09-01 21:51:50 +0100134 unsigned long phys;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700135 /* SPI1 has 4 channels, while SPI2 has 2 */
136 struct omap2_mcspi_dma *dma_channels;
Benoit Cousson1bd897f82012-03-26 15:32:33 +0530137 struct device *dev;
Benoit Cousson1bd897f82012-03-26 15:32:33 +0530138 struct omap2_mcspi_regs ctx;
Illia Smyrnovd33f4732013-06-17 16:31:06 +0300139 int fifo_depth;
Daniel Mack0384e902012-10-07 18:19:44 +0200140 unsigned int pin_dir:1;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700141};
142
143struct omap2_mcspi_cs {
144 void __iomem *base;
Russell Kinge5480b732008-09-01 21:51:50 +0100145 unsigned long phys;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700146 int word_len;
Tero Kristo89c05372009-09-22 16:46:17 -0700147 struct list_head node;
Hemanth Va41ae1a2009-09-22 16:46:16 -0700148 /* Context save and restore shadow register */
149 u32 chconf0;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700150};
151
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700152static inline void mcspi_write_reg(struct spi_master *master,
153 int idx, u32 val)
154{
155 struct omap2_mcspi *mcspi = spi_master_get_devdata(master);
156
157 __raw_writel(val, mcspi->base + idx);
158}
159
160static inline u32 mcspi_read_reg(struct spi_master *master, int idx)
161{
162 struct omap2_mcspi *mcspi = spi_master_get_devdata(master);
163
164 return __raw_readl(mcspi->base + idx);
165}
166
167static inline void mcspi_write_cs_reg(const struct spi_device *spi,
168 int idx, u32 val)
169{
170 struct omap2_mcspi_cs *cs = spi->controller_state;
171
172 __raw_writel(val, cs->base + idx);
173}
174
175static inline u32 mcspi_read_cs_reg(const struct spi_device *spi, int idx)
176{
177 struct omap2_mcspi_cs *cs = spi->controller_state;
178
179 return __raw_readl(cs->base + idx);
180}
181
Hemanth Va41ae1a2009-09-22 16:46:16 -0700182static inline u32 mcspi_cached_chconf0(const struct spi_device *spi)
183{
184 struct omap2_mcspi_cs *cs = spi->controller_state;
185
186 return cs->chconf0;
187}
188
189static inline void mcspi_write_chconf0(const struct spi_device *spi, u32 val)
190{
191 struct omap2_mcspi_cs *cs = spi->controller_state;
192
193 cs->chconf0 = val;
194 mcspi_write_cs_reg(spi, OMAP2_MCSPI_CHCONF0, val);
Roman Tereshonkova330ce22010-03-15 09:06:28 +0000195 mcspi_read_cs_reg(spi, OMAP2_MCSPI_CHCONF0);
Hemanth Va41ae1a2009-09-22 16:46:16 -0700196}
197
Illia Smyrnov56cd5c12013-06-14 19:12:07 +0300198static inline int mcspi_bytes_per_word(int word_len)
199{
200 if (word_len <= 8)
201 return 1;
202 else if (word_len <= 16)
203 return 2;
204 else /* word_len <= 32 */
205 return 4;
206}
207
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700208static void omap2_mcspi_set_dma_req(const struct spi_device *spi,
209 int is_read, int enable)
210{
211 u32 l, rw;
212
Hemanth Va41ae1a2009-09-22 16:46:16 -0700213 l = mcspi_cached_chconf0(spi);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700214
215 if (is_read) /* 1 is read, 0 write */
216 rw = OMAP2_MCSPI_CHCONF_DMAR;
217 else
218 rw = OMAP2_MCSPI_CHCONF_DMAW;
219
Shubhrajyoti Daf4e9442012-08-22 11:35:13 +0530220 if (enable)
221 l |= rw;
222 else
223 l &= ~rw;
224
Hemanth Va41ae1a2009-09-22 16:46:16 -0700225 mcspi_write_chconf0(spi, l);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700226}
227
228static void omap2_mcspi_set_enable(const struct spi_device *spi, int enable)
229{
230 u32 l;
231
232 l = enable ? OMAP2_MCSPI_CHCTRL_EN : 0;
233 mcspi_write_cs_reg(spi, OMAP2_MCSPI_CHCTRL0, l);
Roman Tereshonkov4743a0f2010-04-13 10:41:51 +0000234 /* Flash post-writes */
235 mcspi_read_cs_reg(spi, OMAP2_MCSPI_CHCTRL0);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700236}
237
238static void omap2_mcspi_force_cs(struct spi_device *spi, int cs_active)
239{
240 u32 l;
241
Hemanth Va41ae1a2009-09-22 16:46:16 -0700242 l = mcspi_cached_chconf0(spi);
Shubhrajyoti Daf4e9442012-08-22 11:35:13 +0530243 if (cs_active)
244 l |= OMAP2_MCSPI_CHCONF_FORCE;
245 else
246 l &= ~OMAP2_MCSPI_CHCONF_FORCE;
247
Hemanth Va41ae1a2009-09-22 16:46:16 -0700248 mcspi_write_chconf0(spi, l);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700249}
250
251static void omap2_mcspi_set_master_mode(struct spi_master *master)
252{
Benoit Cousson1bd897f82012-03-26 15:32:33 +0530253 struct omap2_mcspi *mcspi = spi_master_get_devdata(master);
254 struct omap2_mcspi_regs *ctx = &mcspi->ctx;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700255 u32 l;
256
Benoit Cousson1bd897f82012-03-26 15:32:33 +0530257 /*
258 * Setup when switching from (reset default) slave mode
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700259 * to single-channel master mode
260 */
261 l = mcspi_read_reg(master, OMAP2_MCSPI_MODULCTRL);
Shubhrajyoti Daf4e9442012-08-22 11:35:13 +0530262 l &= ~(OMAP2_MCSPI_MODULCTRL_STEST | OMAP2_MCSPI_MODULCTRL_MS);
263 l |= OMAP2_MCSPI_MODULCTRL_SINGLE;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700264 mcspi_write_reg(master, OMAP2_MCSPI_MODULCTRL, l);
Hemanth Va41ae1a2009-09-22 16:46:16 -0700265
Benoit Cousson1bd897f82012-03-26 15:32:33 +0530266 ctx->modulctrl = l;
Hemanth Va41ae1a2009-09-22 16:46:16 -0700267}
268
Illia Smyrnovd33f4732013-06-17 16:31:06 +0300269static void omap2_mcspi_set_fifo(const struct spi_device *spi,
270 struct spi_transfer *t, int enable)
271{
272 struct spi_master *master = spi->master;
273 struct omap2_mcspi_cs *cs = spi->controller_state;
274 struct omap2_mcspi *mcspi;
275 unsigned int wcnt;
276 int fifo_depth, bytes_per_word;
277 u32 chconf, xferlevel;
278
279 mcspi = spi_master_get_devdata(master);
280
281 chconf = mcspi_cached_chconf0(spi);
282 if (enable) {
283 bytes_per_word = mcspi_bytes_per_word(cs->word_len);
284 if (t->len % bytes_per_word != 0)
285 goto disable_fifo;
286
287 fifo_depth = gcd(t->len, OMAP2_MCSPI_MAX_FIFODEPTH);
288 if (fifo_depth < 2 || fifo_depth % bytes_per_word != 0)
289 goto disable_fifo;
290
291 wcnt = t->len / bytes_per_word;
292 if (wcnt > OMAP2_MCSPI_MAX_FIFOWCNT)
293 goto disable_fifo;
294
295 xferlevel = wcnt << 16;
296 if (t->rx_buf != NULL) {
297 chconf |= OMAP2_MCSPI_CHCONF_FFER;
298 xferlevel |= (fifo_depth - 1) << 8;
299 } else {
300 chconf |= OMAP2_MCSPI_CHCONF_FFET;
301 xferlevel |= fifo_depth - 1;
302 }
303
304 mcspi_write_reg(master, OMAP2_MCSPI_XFERLEVEL, xferlevel);
305 mcspi_write_chconf0(spi, chconf);
306 mcspi->fifo_depth = fifo_depth;
307
308 return;
309 }
310
311disable_fifo:
312 if (t->rx_buf != NULL)
313 chconf &= ~OMAP2_MCSPI_CHCONF_FFER;
314 else
315 chconf &= ~OMAP2_MCSPI_CHCONF_FFET;
316
317 mcspi_write_chconf0(spi, chconf);
318 mcspi->fifo_depth = 0;
319}
320
Hemanth Va41ae1a2009-09-22 16:46:16 -0700321static void omap2_mcspi_restore_ctx(struct omap2_mcspi *mcspi)
322{
Benoit Cousson1bd897f82012-03-26 15:32:33 +0530323 struct spi_master *spi_cntrl = mcspi->master;
324 struct omap2_mcspi_regs *ctx = &mcspi->ctx;
325 struct omap2_mcspi_cs *cs;
Hemanth Va41ae1a2009-09-22 16:46:16 -0700326
327 /* McSPI: context restore */
Benoit Cousson1bd897f82012-03-26 15:32:33 +0530328 mcspi_write_reg(spi_cntrl, OMAP2_MCSPI_MODULCTRL, ctx->modulctrl);
329 mcspi_write_reg(spi_cntrl, OMAP2_MCSPI_WAKEUPENABLE, ctx->wakeupenable);
Hemanth Va41ae1a2009-09-22 16:46:16 -0700330
Benoit Cousson1bd897f82012-03-26 15:32:33 +0530331 list_for_each_entry(cs, &ctx->cs, node)
Tero Kristo89c05372009-09-22 16:46:17 -0700332 __raw_writel(cs->chconf0, cs->base + OMAP2_MCSPI_CHCONF0);
Hemanth Va41ae1a2009-09-22 16:46:16 -0700333}
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700334
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +0530335static int omap2_prepare_transfer(struct spi_master *master)
336{
337 struct omap2_mcspi *mcspi = spi_master_get_devdata(master);
338
339 pm_runtime_get_sync(mcspi->dev);
340 return 0;
341}
342
343static int omap2_unprepare_transfer(struct spi_master *master)
344{
345 struct omap2_mcspi *mcspi = spi_master_get_devdata(master);
346
347 pm_runtime_mark_last_busy(mcspi->dev);
348 pm_runtime_put_autosuspend(mcspi->dev);
349 return 0;
350}
351
Ilkka Koskinen2764c502010-10-19 17:07:31 +0300352static int mcspi_wait_for_reg_bit(void __iomem *reg, unsigned long bit)
353{
354 unsigned long timeout;
355
356 timeout = jiffies + msecs_to_jiffies(1000);
357 while (!(__raw_readl(reg) & bit)) {
Sebastian Andrzej Siewiorff23fa32013-03-21 13:22:48 +0100358 if (time_after(jiffies, timeout)) {
359 if (!(__raw_readl(reg) & bit))
360 return -ETIMEDOUT;
361 else
362 return 0;
363 }
Ilkka Koskinen2764c502010-10-19 17:07:31 +0300364 cpu_relax();
365 }
366 return 0;
367}
368
Russell King53741ed2012-04-23 13:51:48 +0100369static void omap2_mcspi_rx_callback(void *data)
370{
371 struct spi_device *spi = data;
372 struct omap2_mcspi *mcspi = spi_master_get_devdata(spi->master);
373 struct omap2_mcspi_dma *mcspi_dma = &mcspi->dma_channels[spi->chip_select];
374
Russell King53741ed2012-04-23 13:51:48 +0100375 /* We must disable the DMA RX request */
376 omap2_mcspi_set_dma_req(spi, 1, 0);
Felipe Balbi830379e2012-12-12 10:45:59 +0200377
378 complete(&mcspi_dma->dma_rx_completion);
Russell King53741ed2012-04-23 13:51:48 +0100379}
380
381static void omap2_mcspi_tx_callback(void *data)
382{
383 struct spi_device *spi = data;
384 struct omap2_mcspi *mcspi = spi_master_get_devdata(spi->master);
385 struct omap2_mcspi_dma *mcspi_dma = &mcspi->dma_channels[spi->chip_select];
386
Russell King53741ed2012-04-23 13:51:48 +0100387 /* We must disable the DMA TX request */
388 omap2_mcspi_set_dma_req(spi, 0, 0);
Felipe Balbi830379e2012-12-12 10:45:59 +0200389
390 complete(&mcspi_dma->dma_tx_completion);
Russell King53741ed2012-04-23 13:51:48 +0100391}
392
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530393static void omap2_mcspi_tx_dma(struct spi_device *spi,
394 struct spi_transfer *xfer,
395 struct dma_slave_config cfg)
396{
397 struct omap2_mcspi *mcspi;
398 struct omap2_mcspi_dma *mcspi_dma;
399 unsigned int count;
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530400
401 mcspi = spi_master_get_devdata(spi->master);
402 mcspi_dma = &mcspi->dma_channels[spi->chip_select];
403 count = xfer->len;
404
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530405 if (mcspi_dma->dma_tx) {
406 struct dma_async_tx_descriptor *tx;
407 struct scatterlist sg;
408
409 dmaengine_slave_config(mcspi_dma->dma_tx, &cfg);
410
411 sg_init_table(&sg, 1);
412 sg_dma_address(&sg) = xfer->tx_dma;
413 sg_dma_len(&sg) = xfer->len;
414
415 tx = dmaengine_prep_slave_sg(mcspi_dma->dma_tx, &sg, 1,
416 DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
417 if (tx) {
418 tx->callback = omap2_mcspi_tx_callback;
419 tx->callback_param = spi;
420 dmaengine_submit(tx);
421 } else {
422 /* FIXME: fall back to PIO? */
423 }
424 }
425 dma_async_issue_pending(mcspi_dma->dma_tx);
426 omap2_mcspi_set_dma_req(spi, 0, 1);
427
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530428}
429
430static unsigned
431omap2_mcspi_rx_dma(struct spi_device *spi, struct spi_transfer *xfer,
432 struct dma_slave_config cfg,
433 unsigned es)
434{
435 struct omap2_mcspi *mcspi;
436 struct omap2_mcspi_dma *mcspi_dma;
Illia Smyrnovd33f4732013-06-17 16:31:06 +0300437 unsigned int count, dma_count;
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530438 u32 l;
439 int elements = 0;
440 int word_len, element_count;
441 struct omap2_mcspi_cs *cs = spi->controller_state;
442 mcspi = spi_master_get_devdata(spi->master);
443 mcspi_dma = &mcspi->dma_channels[spi->chip_select];
444 count = xfer->len;
Illia Smyrnovd33f4732013-06-17 16:31:06 +0300445 dma_count = xfer->len;
446
447 if (mcspi->fifo_depth == 0)
448 dma_count -= es;
449
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530450 word_len = cs->word_len;
451 l = mcspi_cached_chconf0(spi);
452
453 if (word_len <= 8)
454 element_count = count;
455 else if (word_len <= 16)
456 element_count = count >> 1;
457 else /* word_len <= 32 */
458 element_count = count >> 2;
459
460 if (mcspi_dma->dma_rx) {
461 struct dma_async_tx_descriptor *tx;
462 struct scatterlist sg;
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530463
464 dmaengine_slave_config(mcspi_dma->dma_rx, &cfg);
465
Illia Smyrnovd33f4732013-06-17 16:31:06 +0300466 if ((l & OMAP2_MCSPI_CHCONF_TURBO) && mcspi->fifo_depth == 0)
467 dma_count -= es;
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530468
469 sg_init_table(&sg, 1);
470 sg_dma_address(&sg) = xfer->rx_dma;
Illia Smyrnovd33f4732013-06-17 16:31:06 +0300471 sg_dma_len(&sg) = dma_count;
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530472
473 tx = dmaengine_prep_slave_sg(mcspi_dma->dma_rx, &sg, 1,
474 DMA_DEV_TO_MEM, DMA_PREP_INTERRUPT |
475 DMA_CTRL_ACK);
476 if (tx) {
477 tx->callback = omap2_mcspi_rx_callback;
478 tx->callback_param = spi;
479 dmaengine_submit(tx);
480 } else {
481 /* FIXME: fall back to PIO? */
482 }
483 }
484
485 dma_async_issue_pending(mcspi_dma->dma_rx);
486 omap2_mcspi_set_dma_req(spi, 1, 1);
487
488 wait_for_completion(&mcspi_dma->dma_rx_completion);
489 dma_unmap_single(mcspi->dev, xfer->rx_dma, count,
490 DMA_FROM_DEVICE);
Illia Smyrnovd33f4732013-06-17 16:31:06 +0300491
492 if (mcspi->fifo_depth > 0)
493 return count;
494
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530495 omap2_mcspi_set_enable(spi, 0);
496
497 elements = element_count - 1;
498
499 if (l & OMAP2_MCSPI_CHCONF_TURBO) {
500 elements--;
501
502 if (likely(mcspi_read_cs_reg(spi, OMAP2_MCSPI_CHSTAT0)
503 & OMAP2_MCSPI_CHSTAT_RXS)) {
504 u32 w;
505
506 w = mcspi_read_cs_reg(spi, OMAP2_MCSPI_RX0);
507 if (word_len <= 8)
508 ((u8 *)xfer->rx_buf)[elements++] = w;
509 else if (word_len <= 16)
510 ((u16 *)xfer->rx_buf)[elements++] = w;
511 else /* word_len <= 32 */
512 ((u32 *)xfer->rx_buf)[elements++] = w;
513 } else {
Illia Smyrnov56cd5c12013-06-14 19:12:07 +0300514 int bytes_per_word = mcspi_bytes_per_word(word_len);
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530515 dev_err(&spi->dev, "DMA RX penultimate word empty");
Illia Smyrnov56cd5c12013-06-14 19:12:07 +0300516 count -= (bytes_per_word << 1);
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530517 omap2_mcspi_set_enable(spi, 1);
518 return count;
519 }
520 }
521 if (likely(mcspi_read_cs_reg(spi, OMAP2_MCSPI_CHSTAT0)
522 & OMAP2_MCSPI_CHSTAT_RXS)) {
523 u32 w;
524
525 w = mcspi_read_cs_reg(spi, OMAP2_MCSPI_RX0);
526 if (word_len <= 8)
527 ((u8 *)xfer->rx_buf)[elements] = w;
528 else if (word_len <= 16)
529 ((u16 *)xfer->rx_buf)[elements] = w;
530 else /* word_len <= 32 */
531 ((u32 *)xfer->rx_buf)[elements] = w;
532 } else {
533 dev_err(&spi->dev, "DMA RX last word empty");
Illia Smyrnov56cd5c12013-06-14 19:12:07 +0300534 count -= mcspi_bytes_per_word(word_len);
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530535 }
536 omap2_mcspi_set_enable(spi, 1);
537 return count;
538}
539
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700540static unsigned
541omap2_mcspi_txrx_dma(struct spi_device *spi, struct spi_transfer *xfer)
542{
543 struct omap2_mcspi *mcspi;
544 struct omap2_mcspi_cs *cs = spi->controller_state;
545 struct omap2_mcspi_dma *mcspi_dma;
Russell King8c7494a2012-04-23 13:56:25 +0100546 unsigned int count;
Roman Tereshonkov4743a0f2010-04-13 10:41:51 +0000547 u32 l;
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530548 u8 *rx;
549 const u8 *tx;
Russell King53741ed2012-04-23 13:51:48 +0100550 struct dma_slave_config cfg;
551 enum dma_slave_buswidth width;
552 unsigned es;
Illia Smyrnovd33f4732013-06-17 16:31:06 +0300553 u32 burst;
Shubhrajyoti De47a6822012-11-06 14:30:19 +0530554 void __iomem *chstat_reg;
Illia Smyrnovd33f4732013-06-17 16:31:06 +0300555 void __iomem *irqstat_reg;
556 int wait_res;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700557
558 mcspi = spi_master_get_devdata(spi->master);
559 mcspi_dma = &mcspi->dma_channels[spi->chip_select];
Roman Tereshonkov4743a0f2010-04-13 10:41:51 +0000560 l = mcspi_cached_chconf0(spi);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700561
Ilkka Koskinen2764c502010-10-19 17:07:31 +0300562
Russell King53741ed2012-04-23 13:51:48 +0100563 if (cs->word_len <= 8) {
564 width = DMA_SLAVE_BUSWIDTH_1_BYTE;
565 es = 1;
566 } else if (cs->word_len <= 16) {
567 width = DMA_SLAVE_BUSWIDTH_2_BYTES;
568 es = 2;
569 } else {
570 width = DMA_SLAVE_BUSWIDTH_4_BYTES;
571 es = 4;
572 }
573
Illia Smyrnovd33f4732013-06-17 16:31:06 +0300574 count = xfer->len;
575 burst = 1;
576
577 if (mcspi->fifo_depth > 0) {
578 if (count > mcspi->fifo_depth)
579 burst = mcspi->fifo_depth / es;
580 else
581 burst = count / es;
582 }
583
Russell King53741ed2012-04-23 13:51:48 +0100584 memset(&cfg, 0, sizeof(cfg));
585 cfg.src_addr = cs->phys + OMAP2_MCSPI_RX0;
586 cfg.dst_addr = cs->phys + OMAP2_MCSPI_TX0;
587 cfg.src_addr_width = width;
588 cfg.dst_addr_width = width;
Illia Smyrnovd33f4732013-06-17 16:31:06 +0300589 cfg.src_maxburst = burst;
590 cfg.dst_maxburst = burst;
Russell King53741ed2012-04-23 13:51:48 +0100591
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700592 rx = xfer->rx_buf;
593 tx = xfer->tx_buf;
594
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530595 if (tx != NULL)
596 omap2_mcspi_tx_dma(spi, xfer, cfg);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700597
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530598 if (rx != NULL)
Shubhrajyoti De47a6822012-11-06 14:30:19 +0530599 count = omap2_mcspi_rx_dma(spi, xfer, cfg, es);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700600
Shubhrajyoti De47a6822012-11-06 14:30:19 +0530601 if (tx != NULL) {
Shubhrajyoti De47a6822012-11-06 14:30:19 +0530602 wait_for_completion(&mcspi_dma->dma_tx_completion);
603 dma_unmap_single(mcspi->dev, xfer->tx_dma, xfer->len,
604 DMA_TO_DEVICE);
605
Illia Smyrnovd33f4732013-06-17 16:31:06 +0300606 if (mcspi->fifo_depth > 0) {
607 irqstat_reg = mcspi->base + OMAP2_MCSPI_IRQSTATUS;
608
609 if (mcspi_wait_for_reg_bit(irqstat_reg,
610 OMAP2_MCSPI_IRQSTATUS_EOW) < 0)
611 dev_err(&spi->dev, "EOW timed out\n");
612
613 mcspi_write_reg(mcspi->master, OMAP2_MCSPI_IRQSTATUS,
614 OMAP2_MCSPI_IRQSTATUS_EOW);
615 }
616
Shubhrajyoti De47a6822012-11-06 14:30:19 +0530617 /* for TX_ONLY mode, be sure all words have shifted out */
618 if (rx == NULL) {
Illia Smyrnovd33f4732013-06-17 16:31:06 +0300619 chstat_reg = cs->base + OMAP2_MCSPI_CHSTAT0;
620 if (mcspi->fifo_depth > 0) {
621 wait_res = mcspi_wait_for_reg_bit(chstat_reg,
622 OMAP2_MCSPI_CHSTAT_TXFFE);
623 if (wait_res < 0)
624 dev_err(&spi->dev, "TXFFE timed out\n");
625 } else {
626 wait_res = mcspi_wait_for_reg_bit(chstat_reg,
627 OMAP2_MCSPI_CHSTAT_TXS);
628 if (wait_res < 0)
629 dev_err(&spi->dev, "TXS timed out\n");
630 }
631 if (wait_res >= 0 &&
632 (mcspi_wait_for_reg_bit(chstat_reg,
633 OMAP2_MCSPI_CHSTAT_EOT) < 0))
Shubhrajyoti De47a6822012-11-06 14:30:19 +0530634 dev_err(&spi->dev, "EOT timed out\n");
635 }
636 }
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700637 return count;
638}
639
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700640static unsigned
641omap2_mcspi_txrx_pio(struct spi_device *spi, struct spi_transfer *xfer)
642{
643 struct omap2_mcspi *mcspi;
644 struct omap2_mcspi_cs *cs = spi->controller_state;
645 unsigned int count, c;
646 u32 l;
647 void __iomem *base = cs->base;
648 void __iomem *tx_reg;
649 void __iomem *rx_reg;
650 void __iomem *chstat_reg;
651 int word_len;
652
653 mcspi = spi_master_get_devdata(spi->master);
654 count = xfer->len;
655 c = count;
656 word_len = cs->word_len;
657
Hemanth Va41ae1a2009-09-22 16:46:16 -0700658 l = mcspi_cached_chconf0(spi);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700659
660 /* We store the pre-calculated register addresses on stack to speed
661 * up the transfer loop. */
662 tx_reg = base + OMAP2_MCSPI_TX0;
663 rx_reg = base + OMAP2_MCSPI_RX0;
664 chstat_reg = base + OMAP2_MCSPI_CHSTAT0;
665
Michael Jonesadef6582011-02-25 16:55:11 +0100666 if (c < (word_len>>3))
667 return 0;
668
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700669 if (word_len <= 8) {
670 u8 *rx;
671 const u8 *tx;
672
673 rx = xfer->rx_buf;
674 tx = xfer->tx_buf;
675
676 do {
Kalle Valofeed9ba2008-01-24 14:00:40 -0800677 c -= 1;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700678 if (tx != NULL) {
679 if (mcspi_wait_for_reg_bit(chstat_reg,
680 OMAP2_MCSPI_CHSTAT_TXS) < 0) {
681 dev_err(&spi->dev, "TXS timed out\n");
682 goto out;
683 }
Felipe Balbi079a1762010-09-29 17:31:29 +0900684 dev_vdbg(&spi->dev, "write-%d %02x\n",
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700685 word_len, *tx);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700686 __raw_writel(*tx++, tx_reg);
687 }
688 if (rx != NULL) {
689 if (mcspi_wait_for_reg_bit(chstat_reg,
690 OMAP2_MCSPI_CHSTAT_RXS) < 0) {
691 dev_err(&spi->dev, "RXS timed out\n");
692 goto out;
693 }
Roman Tereshonkov4743a0f2010-04-13 10:41:51 +0000694
695 if (c == 1 && tx == NULL &&
696 (l & OMAP2_MCSPI_CHCONF_TURBO)) {
697 omap2_mcspi_set_enable(spi, 0);
698 *rx++ = __raw_readl(rx_reg);
Felipe Balbi079a1762010-09-29 17:31:29 +0900699 dev_vdbg(&spi->dev, "read-%d %02x\n",
Roman Tereshonkov4743a0f2010-04-13 10:41:51 +0000700 word_len, *(rx - 1));
Roman Tereshonkov4743a0f2010-04-13 10:41:51 +0000701 if (mcspi_wait_for_reg_bit(chstat_reg,
702 OMAP2_MCSPI_CHSTAT_RXS) < 0) {
703 dev_err(&spi->dev,
704 "RXS timed out\n");
705 goto out;
706 }
707 c = 0;
708 } else if (c == 0 && tx == NULL) {
709 omap2_mcspi_set_enable(spi, 0);
710 }
711
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700712 *rx++ = __raw_readl(rx_reg);
Felipe Balbi079a1762010-09-29 17:31:29 +0900713 dev_vdbg(&spi->dev, "read-%d %02x\n",
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700714 word_len, *(rx - 1));
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700715 }
Jarkko Nikula95c5c3a2011-03-21 16:27:30 +0200716 } while (c);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700717 } else if (word_len <= 16) {
718 u16 *rx;
719 const u16 *tx;
720
721 rx = xfer->rx_buf;
722 tx = xfer->tx_buf;
723 do {
Kalle Valofeed9ba2008-01-24 14:00:40 -0800724 c -= 2;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700725 if (tx != NULL) {
726 if (mcspi_wait_for_reg_bit(chstat_reg,
727 OMAP2_MCSPI_CHSTAT_TXS) < 0) {
728 dev_err(&spi->dev, "TXS timed out\n");
729 goto out;
730 }
Felipe Balbi079a1762010-09-29 17:31:29 +0900731 dev_vdbg(&spi->dev, "write-%d %04x\n",
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700732 word_len, *tx);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700733 __raw_writel(*tx++, tx_reg);
734 }
735 if (rx != NULL) {
736 if (mcspi_wait_for_reg_bit(chstat_reg,
737 OMAP2_MCSPI_CHSTAT_RXS) < 0) {
738 dev_err(&spi->dev, "RXS timed out\n");
739 goto out;
740 }
Roman Tereshonkov4743a0f2010-04-13 10:41:51 +0000741
742 if (c == 2 && tx == NULL &&
743 (l & OMAP2_MCSPI_CHCONF_TURBO)) {
744 omap2_mcspi_set_enable(spi, 0);
745 *rx++ = __raw_readl(rx_reg);
Felipe Balbi079a1762010-09-29 17:31:29 +0900746 dev_vdbg(&spi->dev, "read-%d %04x\n",
Roman Tereshonkov4743a0f2010-04-13 10:41:51 +0000747 word_len, *(rx - 1));
Roman Tereshonkov4743a0f2010-04-13 10:41:51 +0000748 if (mcspi_wait_for_reg_bit(chstat_reg,
749 OMAP2_MCSPI_CHSTAT_RXS) < 0) {
750 dev_err(&spi->dev,
751 "RXS timed out\n");
752 goto out;
753 }
754 c = 0;
755 } else if (c == 0 && tx == NULL) {
756 omap2_mcspi_set_enable(spi, 0);
757 }
758
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700759 *rx++ = __raw_readl(rx_reg);
Felipe Balbi079a1762010-09-29 17:31:29 +0900760 dev_vdbg(&spi->dev, "read-%d %04x\n",
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700761 word_len, *(rx - 1));
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700762 }
Jarkko Nikula95c5c3a2011-03-21 16:27:30 +0200763 } while (c >= 2);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700764 } else if (word_len <= 32) {
765 u32 *rx;
766 const u32 *tx;
767
768 rx = xfer->rx_buf;
769 tx = xfer->tx_buf;
770 do {
Kalle Valofeed9ba2008-01-24 14:00:40 -0800771 c -= 4;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700772 if (tx != NULL) {
773 if (mcspi_wait_for_reg_bit(chstat_reg,
774 OMAP2_MCSPI_CHSTAT_TXS) < 0) {
775 dev_err(&spi->dev, "TXS timed out\n");
776 goto out;
777 }
Felipe Balbi079a1762010-09-29 17:31:29 +0900778 dev_vdbg(&spi->dev, "write-%d %08x\n",
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700779 word_len, *tx);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700780 __raw_writel(*tx++, tx_reg);
781 }
782 if (rx != NULL) {
783 if (mcspi_wait_for_reg_bit(chstat_reg,
784 OMAP2_MCSPI_CHSTAT_RXS) < 0) {
785 dev_err(&spi->dev, "RXS timed out\n");
786 goto out;
787 }
Roman Tereshonkov4743a0f2010-04-13 10:41:51 +0000788
789 if (c == 4 && tx == NULL &&
790 (l & OMAP2_MCSPI_CHCONF_TURBO)) {
791 omap2_mcspi_set_enable(spi, 0);
792 *rx++ = __raw_readl(rx_reg);
Felipe Balbi079a1762010-09-29 17:31:29 +0900793 dev_vdbg(&spi->dev, "read-%d %08x\n",
Roman Tereshonkov4743a0f2010-04-13 10:41:51 +0000794 word_len, *(rx - 1));
Roman Tereshonkov4743a0f2010-04-13 10:41:51 +0000795 if (mcspi_wait_for_reg_bit(chstat_reg,
796 OMAP2_MCSPI_CHSTAT_RXS) < 0) {
797 dev_err(&spi->dev,
798 "RXS timed out\n");
799 goto out;
800 }
801 c = 0;
802 } else if (c == 0 && tx == NULL) {
803 omap2_mcspi_set_enable(spi, 0);
804 }
805
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700806 *rx++ = __raw_readl(rx_reg);
Felipe Balbi079a1762010-09-29 17:31:29 +0900807 dev_vdbg(&spi->dev, "read-%d %08x\n",
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700808 word_len, *(rx - 1));
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700809 }
Jarkko Nikula95c5c3a2011-03-21 16:27:30 +0200810 } while (c >= 4);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700811 }
812
813 /* for TX_ONLY mode, be sure all words have shifted out */
814 if (xfer->rx_buf == NULL) {
815 if (mcspi_wait_for_reg_bit(chstat_reg,
816 OMAP2_MCSPI_CHSTAT_TXS) < 0) {
817 dev_err(&spi->dev, "TXS timed out\n");
818 } else if (mcspi_wait_for_reg_bit(chstat_reg,
819 OMAP2_MCSPI_CHSTAT_EOT) < 0)
820 dev_err(&spi->dev, "EOT timed out\n");
Jason Wange1993ed2010-10-19 18:03:27 +0800821
822 /* disable chan to purge rx datas received in TX_ONLY transfer,
823 * otherwise these rx datas will affect the direct following
824 * RX_ONLY transfer.
825 */
826 omap2_mcspi_set_enable(spi, 0);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700827 }
828out:
Roman Tereshonkov4743a0f2010-04-13 10:41:51 +0000829 omap2_mcspi_set_enable(spi, 1);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700830 return count - c;
831}
832
Hannu Heikkinen57d9c102011-02-24 21:31:33 +0200833static u32 omap2_mcspi_calc_divisor(u32 speed_hz)
834{
835 u32 div;
836
837 for (div = 0; div < 15; div++)
838 if (speed_hz >= (OMAP2_MCSPI_MAX_FREQ >> div))
839 return div;
840
841 return 15;
842}
843
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700844/* called only when no transfer is active to this device */
845static int omap2_mcspi_setup_transfer(struct spi_device *spi,
846 struct spi_transfer *t)
847{
848 struct omap2_mcspi_cs *cs = spi->controller_state;
849 struct omap2_mcspi *mcspi;
Hemanth Va41ae1a2009-09-22 16:46:16 -0700850 struct spi_master *spi_cntrl;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700851 u32 l = 0, div = 0;
852 u8 word_len = spi->bits_per_word;
Scott Ellis9bd45172010-03-10 14:23:13 -0700853 u32 speed_hz = spi->max_speed_hz;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700854
855 mcspi = spi_master_get_devdata(spi->master);
Hemanth Va41ae1a2009-09-22 16:46:16 -0700856 spi_cntrl = mcspi->master;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700857
858 if (t != NULL && t->bits_per_word)
859 word_len = t->bits_per_word;
860
861 cs->word_len = word_len;
862
Scott Ellis9bd45172010-03-10 14:23:13 -0700863 if (t && t->speed_hz)
864 speed_hz = t->speed_hz;
865
Hannu Heikkinen57d9c102011-02-24 21:31:33 +0200866 speed_hz = min_t(u32, speed_hz, OMAP2_MCSPI_MAX_FREQ);
867 div = omap2_mcspi_calc_divisor(speed_hz);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700868
Hemanth Va41ae1a2009-09-22 16:46:16 -0700869 l = mcspi_cached_chconf0(spi);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700870
871 /* standard 4-wire master mode: SCK, MOSI/out, MISO/in, nCS
872 * REVISIT: this controller could support SPI_3WIRE mode.
873 */
Daniel Mack2cd45172012-11-14 11:14:26 +0800874 if (mcspi->pin_dir == MCSPI_PINDIR_D0_IN_D1_OUT) {
Daniel Mack0384e902012-10-07 18:19:44 +0200875 l &= ~OMAP2_MCSPI_CHCONF_IS;
876 l &= ~OMAP2_MCSPI_CHCONF_DPE1;
877 l |= OMAP2_MCSPI_CHCONF_DPE0;
878 } else {
879 l |= OMAP2_MCSPI_CHCONF_IS;
880 l |= OMAP2_MCSPI_CHCONF_DPE1;
881 l &= ~OMAP2_MCSPI_CHCONF_DPE0;
882 }
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700883
884 /* wordlength */
885 l &= ~OMAP2_MCSPI_CHCONF_WL_MASK;
886 l |= (word_len - 1) << 7;
887
888 /* set chipselect polarity; manage with FORCE */
889 if (!(spi->mode & SPI_CS_HIGH))
890 l |= OMAP2_MCSPI_CHCONF_EPOL; /* active-low; normal */
891 else
892 l &= ~OMAP2_MCSPI_CHCONF_EPOL;
893
894 /* set clock divisor */
895 l &= ~OMAP2_MCSPI_CHCONF_CLKD_MASK;
896 l |= div << 2;
897
898 /* set SPI mode 0..3 */
899 if (spi->mode & SPI_CPOL)
900 l |= OMAP2_MCSPI_CHCONF_POL;
901 else
902 l &= ~OMAP2_MCSPI_CHCONF_POL;
903 if (spi->mode & SPI_CPHA)
904 l |= OMAP2_MCSPI_CHCONF_PHA;
905 else
906 l &= ~OMAP2_MCSPI_CHCONF_PHA;
907
Hemanth Va41ae1a2009-09-22 16:46:16 -0700908 mcspi_write_chconf0(spi, l);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700909
910 dev_dbg(&spi->dev, "setup: speed %d, sample %s edge, clk %s\n",
Hannu Heikkinen57d9c102011-02-24 21:31:33 +0200911 OMAP2_MCSPI_MAX_FREQ >> div,
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700912 (spi->mode & SPI_CPHA) ? "trailing" : "leading",
913 (spi->mode & SPI_CPOL) ? "inverted" : "normal");
914
915 return 0;
916}
917
Tony Lindgrenddc5cdf2013-04-12 17:25:07 -0700918/*
919 * Note that we currently allow DMA only if we get a channel
920 * for both rx and tx. Otherwise we'll do PIO for both rx and tx.
921 */
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700922static int omap2_mcspi_request_dma(struct spi_device *spi)
923{
924 struct spi_master *master = spi->master;
925 struct omap2_mcspi *mcspi;
926 struct omap2_mcspi_dma *mcspi_dma;
Russell King53741ed2012-04-23 13:51:48 +0100927 dma_cap_mask_t mask;
928 unsigned sig;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700929
930 mcspi = spi_master_get_devdata(master);
931 mcspi_dma = mcspi->dma_channels + spi->chip_select;
932
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700933 init_completion(&mcspi_dma->dma_rx_completion);
934 init_completion(&mcspi_dma->dma_tx_completion);
935
Russell King53741ed2012-04-23 13:51:48 +0100936 dma_cap_zero(mask);
937 dma_cap_set(DMA_SLAVE, mask);
Russell King53741ed2012-04-23 13:51:48 +0100938 sig = mcspi_dma->dma_rx_sync_dev;
939 mcspi_dma->dma_rx = dma_request_channel(mask, omap_dma_filter_fn, &sig);
Tony Lindgrenddc5cdf2013-04-12 17:25:07 -0700940 if (!mcspi_dma->dma_rx)
941 goto no_dma;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700942
Russell King53741ed2012-04-23 13:51:48 +0100943 sig = mcspi_dma->dma_tx_sync_dev;
944 mcspi_dma->dma_tx = dma_request_channel(mask, omap_dma_filter_fn, &sig);
945 if (!mcspi_dma->dma_tx) {
Russell King53741ed2012-04-23 13:51:48 +0100946 dma_release_channel(mcspi_dma->dma_rx);
947 mcspi_dma->dma_rx = NULL;
Tony Lindgrenddc5cdf2013-04-12 17:25:07 -0700948 goto no_dma;
Russell King53741ed2012-04-23 13:51:48 +0100949 }
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700950
951 return 0;
Tony Lindgrenddc5cdf2013-04-12 17:25:07 -0700952
953no_dma:
954 dev_warn(&spi->dev, "not using DMA for McSPI\n");
955 return -EAGAIN;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700956}
957
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700958static int omap2_mcspi_setup(struct spi_device *spi)
959{
960 int ret;
Benoit Cousson1bd897f82012-03-26 15:32:33 +0530961 struct omap2_mcspi *mcspi = spi_master_get_devdata(spi->master);
962 struct omap2_mcspi_regs *ctx = &mcspi->ctx;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700963 struct omap2_mcspi_dma *mcspi_dma;
964 struct omap2_mcspi_cs *cs = spi->controller_state;
965
David Brownell7d077192009-06-17 16:26:03 -0700966 if (spi->bits_per_word < 4 || spi->bits_per_word > 32) {
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700967 dev_dbg(&spi->dev, "setup: unsupported %d bit words\n",
968 spi->bits_per_word);
969 return -EINVAL;
970 }
971
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700972 mcspi_dma = &mcspi->dma_channels[spi->chip_select];
973
974 if (!cs) {
Russell King10aa5a32012-06-18 11:27:04 +0100975 cs = kzalloc(sizeof *cs, GFP_KERNEL);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700976 if (!cs)
977 return -ENOMEM;
978 cs->base = mcspi->base + spi->chip_select * 0x14;
Russell Kinge5480b732008-09-01 21:51:50 +0100979 cs->phys = mcspi->phys + spi->chip_select * 0x14;
Hemanth Va41ae1a2009-09-22 16:46:16 -0700980 cs->chconf0 = 0;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700981 spi->controller_state = cs;
Tero Kristo89c05372009-09-22 16:46:17 -0700982 /* Link this to context save list */
Benoit Cousson1bd897f82012-03-26 15:32:33 +0530983 list_add_tail(&cs->node, &ctx->cs);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700984 }
985
Russell King8c7494a2012-04-23 13:56:25 +0100986 if (!mcspi_dma->dma_rx || !mcspi_dma->dma_tx) {
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700987 ret = omap2_mcspi_request_dma(spi);
Tony Lindgrenddc5cdf2013-04-12 17:25:07 -0700988 if (ret < 0 && ret != -EAGAIN)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700989 return ret;
990 }
991
Shubhrajyoti D034d3dc2012-08-22 11:35:12 +0530992 ret = pm_runtime_get_sync(mcspi->dev);
Govindraj.R1f1a4382011-02-02 17:52:15 +0530993 if (ret < 0)
994 return ret;
Hemanth Va41ae1a2009-09-22 16:46:16 -0700995
Kyungmin Park86eeb6f2007-10-16 01:27:45 -0700996 ret = omap2_mcspi_setup_transfer(spi, NULL);
Shubhrajyoti D034d3dc2012-08-22 11:35:12 +0530997 pm_runtime_mark_last_busy(mcspi->dev);
998 pm_runtime_put_autosuspend(mcspi->dev);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700999
1000 return ret;
1001}
1002
1003static void omap2_mcspi_cleanup(struct spi_device *spi)
1004{
1005 struct omap2_mcspi *mcspi;
1006 struct omap2_mcspi_dma *mcspi_dma;
Tero Kristo89c05372009-09-22 16:46:17 -07001007 struct omap2_mcspi_cs *cs;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001008
1009 mcspi = spi_master_get_devdata(spi->master);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001010
Scott Ellis5e774942010-03-10 14:22:45 -07001011 if (spi->controller_state) {
1012 /* Unlink controller state from context save list */
1013 cs = spi->controller_state;
1014 list_del(&cs->node);
Tero Kristo89c05372009-09-22 16:46:17 -07001015
Russell King10aa5a32012-06-18 11:27:04 +01001016 kfree(cs);
Scott Ellis5e774942010-03-10 14:22:45 -07001017 }
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001018
Scott Ellis99f1a432010-05-24 14:20:27 +00001019 if (spi->chip_select < spi->master->num_chipselect) {
1020 mcspi_dma = &mcspi->dma_channels[spi->chip_select];
1021
Russell King53741ed2012-04-23 13:51:48 +01001022 if (mcspi_dma->dma_rx) {
1023 dma_release_channel(mcspi_dma->dma_rx);
1024 mcspi_dma->dma_rx = NULL;
Scott Ellis99f1a432010-05-24 14:20:27 +00001025 }
Russell King53741ed2012-04-23 13:51:48 +01001026 if (mcspi_dma->dma_tx) {
1027 dma_release_channel(mcspi_dma->dma_tx);
1028 mcspi_dma->dma_tx = NULL;
Scott Ellis99f1a432010-05-24 14:20:27 +00001029 }
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001030 }
1031}
1032
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301033static void omap2_mcspi_work(struct omap2_mcspi *mcspi, struct spi_message *m)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001034{
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001035
1036 /* We only enable one channel at a time -- the one whose message is
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301037 * -- although this controller would gladly
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001038 * arbitrate among multiple channels. This corresponds to "single
1039 * channel" master mode. As a side effect, we need to manage the
1040 * chipselect with the FORCE bit ... CS != channel enable.
1041 */
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001042
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301043 struct spi_device *spi;
1044 struct spi_transfer *t = NULL;
Matthias Brugger5cbc7ca2013-01-24 13:40:41 +01001045 struct spi_master *master;
Tony Lindgrenddc5cdf2013-04-12 17:25:07 -07001046 struct omap2_mcspi_dma *mcspi_dma;
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301047 int cs_active = 0;
1048 struct omap2_mcspi_cs *cs;
1049 struct omap2_mcspi_device_config *cd;
1050 int par_override = 0;
1051 int status = 0;
1052 u32 chconf;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001053
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301054 spi = m->spi;
Matthias Brugger5cbc7ca2013-01-24 13:40:41 +01001055 master = spi->master;
Tony Lindgrenddc5cdf2013-04-12 17:25:07 -07001056 mcspi_dma = mcspi->dma_channels + spi->chip_select;
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301057 cs = spi->controller_state;
1058 cd = spi->controller_data;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001059
Illia Smyrnovd33f4732013-06-17 16:31:06 +03001060 omap2_mcspi_set_enable(spi, 0);
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301061 list_for_each_entry(t, &m->transfers, transfer_list) {
1062 if (t->tx_buf == NULL && t->rx_buf == NULL && t->len) {
1063 status = -EINVAL;
1064 break;
1065 }
1066 if (par_override || t->speed_hz || t->bits_per_word) {
1067 par_override = 1;
1068 status = omap2_mcspi_setup_transfer(spi, t);
1069 if (status < 0)
1070 break;
1071 if (!t->speed_hz && !t->bits_per_word)
1072 par_override = 0;
1073 }
Matthias Brugger5cbc7ca2013-01-24 13:40:41 +01001074 if (cd && cd->cs_per_word) {
1075 chconf = mcspi->ctx.modulctrl;
1076 chconf &= ~OMAP2_MCSPI_MODULCTRL_SINGLE;
1077 mcspi_write_reg(master, OMAP2_MCSPI_MODULCTRL, chconf);
1078 mcspi->ctx.modulctrl =
1079 mcspi_read_cs_reg(spi, OMAP2_MCSPI_MODULCTRL);
1080 }
1081
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001082
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301083 if (!cs_active) {
1084 omap2_mcspi_force_cs(spi, 1);
1085 cs_active = 1;
1086 }
1087
1088 chconf = mcspi_cached_chconf0(spi);
1089 chconf &= ~OMAP2_MCSPI_CHCONF_TRM_MASK;
1090 chconf &= ~OMAP2_MCSPI_CHCONF_TURBO;
1091
1092 if (t->tx_buf == NULL)
1093 chconf |= OMAP2_MCSPI_CHCONF_TRM_RX_ONLY;
1094 else if (t->rx_buf == NULL)
1095 chconf |= OMAP2_MCSPI_CHCONF_TRM_TX_ONLY;
1096
1097 if (cd && cd->turbo_mode && t->tx_buf == NULL) {
1098 /* Turbo mode is for more than one word */
1099 if (t->len > ((cs->word_len + 7) >> 3))
1100 chconf |= OMAP2_MCSPI_CHCONF_TURBO;
1101 }
1102
1103 mcspi_write_chconf0(spi, chconf);
1104
1105 if (t->len) {
1106 unsigned count;
1107
Illia Smyrnovd33f4732013-06-17 16:31:06 +03001108 if ((mcspi_dma->dma_rx && mcspi_dma->dma_tx) &&
1109 (m->is_dma_mapped || t->len >= DMA_MIN_BYTES))
1110 omap2_mcspi_set_fifo(spi, t, 1);
1111
1112 omap2_mcspi_set_enable(spi, 1);
1113
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301114 /* RX_ONLY mode needs dummy data in TX reg */
1115 if (t->tx_buf == NULL)
1116 __raw_writel(0, cs->base
1117 + OMAP2_MCSPI_TX0);
1118
Tony Lindgrenddc5cdf2013-04-12 17:25:07 -07001119 if ((mcspi_dma->dma_rx && mcspi_dma->dma_tx) &&
1120 (m->is_dma_mapped || t->len >= DMA_MIN_BYTES))
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301121 count = omap2_mcspi_txrx_dma(spi, t);
1122 else
1123 count = omap2_mcspi_txrx_pio(spi, t);
1124 m->actual_length += count;
1125
1126 if (count != t->len) {
1127 status = -EIO;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001128 break;
1129 }
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001130 }
1131
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301132 if (t->delay_usecs)
1133 udelay(t->delay_usecs);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001134
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301135 /* ignore the "leave it on after last xfer" hint */
1136 if (t->cs_change) {
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001137 omap2_mcspi_force_cs(spi, 0);
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301138 cs_active = 0;
1139 }
Illia Smyrnovd33f4732013-06-17 16:31:06 +03001140
1141 omap2_mcspi_set_enable(spi, 0);
1142
1143 if (mcspi->fifo_depth > 0)
1144 omap2_mcspi_set_fifo(spi, t, 0);
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301145 }
1146 /* Restore defaults if they were overriden */
1147 if (par_override) {
1148 par_override = 0;
1149 status = omap2_mcspi_setup_transfer(spi, NULL);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001150 }
1151
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301152 if (cs_active)
1153 omap2_mcspi_force_cs(spi, 0);
Govindraj.R1f1a4382011-02-02 17:52:15 +05301154
Matthias Brugger5cbc7ca2013-01-24 13:40:41 +01001155 if (cd && cd->cs_per_word) {
1156 chconf = mcspi->ctx.modulctrl;
1157 chconf |= OMAP2_MCSPI_MODULCTRL_SINGLE;
1158 mcspi_write_reg(master, OMAP2_MCSPI_MODULCTRL, chconf);
1159 mcspi->ctx.modulctrl =
1160 mcspi_read_cs_reg(spi, OMAP2_MCSPI_MODULCTRL);
1161 }
1162
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301163 omap2_mcspi_set_enable(spi, 0);
1164
Illia Smyrnovd33f4732013-06-17 16:31:06 +03001165 if (mcspi->fifo_depth > 0 && t)
1166 omap2_mcspi_set_fifo(spi, t, 0);
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301167
Illia Smyrnovd33f4732013-06-17 16:31:06 +03001168 m->status = status;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001169}
1170
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301171static int omap2_mcspi_transfer_one_message(struct spi_master *master,
Matthias Brugger18dd6192013-01-24 13:28:58 +01001172 struct spi_message *m)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001173{
Tony Lindgrenddc5cdf2013-04-12 17:25:07 -07001174 struct spi_device *spi;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001175 struct omap2_mcspi *mcspi;
Tony Lindgrenddc5cdf2013-04-12 17:25:07 -07001176 struct omap2_mcspi_dma *mcspi_dma;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001177 struct spi_transfer *t;
1178
Tony Lindgrenddc5cdf2013-04-12 17:25:07 -07001179 spi = m->spi;
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301180 mcspi = spi_master_get_devdata(master);
Tony Lindgrenddc5cdf2013-04-12 17:25:07 -07001181 mcspi_dma = mcspi->dma_channels + spi->chip_select;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001182 m->actual_length = 0;
1183 m->status = 0;
1184
1185 /* reject invalid messages and transfers */
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301186 if (list_empty(&m->transfers))
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001187 return -EINVAL;
1188 list_for_each_entry(t, &m->transfers, transfer_list) {
1189 const void *tx_buf = t->tx_buf;
1190 void *rx_buf = t->rx_buf;
1191 unsigned len = t->len;
1192
1193 if (t->speed_hz > OMAP2_MCSPI_MAX_FREQ
1194 || (len && !(rx_buf || tx_buf))
1195 || (t->bits_per_word &&
1196 ( t->bits_per_word < 4
Matthias Brugger18dd6192013-01-24 13:28:58 +01001197 || t->bits_per_word > 32))) {
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301198 dev_dbg(mcspi->dev, "transfer: %d Hz, %d %s%s, %d bpw\n",
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001199 t->speed_hz,
1200 len,
1201 tx_buf ? "tx" : "",
1202 rx_buf ? "rx" : "",
1203 t->bits_per_word);
1204 return -EINVAL;
1205 }
Hannu Heikkinen57d9c102011-02-24 21:31:33 +02001206 if (t->speed_hz && t->speed_hz < (OMAP2_MCSPI_MAX_FREQ >> 15)) {
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301207 dev_dbg(mcspi->dev, "speed_hz %d below minimum %d Hz\n",
Matthias Brugger18dd6192013-01-24 13:28:58 +01001208 t->speed_hz,
1209 OMAP2_MCSPI_MAX_FREQ >> 15);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001210 return -EINVAL;
1211 }
1212
1213 if (m->is_dma_mapped || len < DMA_MIN_BYTES)
1214 continue;
1215
Tony Lindgrenddc5cdf2013-04-12 17:25:07 -07001216 if (mcspi_dma->dma_tx && tx_buf != NULL) {
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301217 t->tx_dma = dma_map_single(mcspi->dev, (void *) tx_buf,
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001218 len, DMA_TO_DEVICE);
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301219 if (dma_mapping_error(mcspi->dev, t->tx_dma)) {
1220 dev_dbg(mcspi->dev, "dma %cX %d bytes error\n",
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001221 'T', len);
1222 return -EINVAL;
1223 }
1224 }
Tony Lindgrenddc5cdf2013-04-12 17:25:07 -07001225 if (mcspi_dma->dma_rx && rx_buf != NULL) {
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301226 t->rx_dma = dma_map_single(mcspi->dev, rx_buf, t->len,
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001227 DMA_FROM_DEVICE);
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301228 if (dma_mapping_error(mcspi->dev, t->rx_dma)) {
1229 dev_dbg(mcspi->dev, "dma %cX %d bytes error\n",
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001230 'R', len);
1231 if (tx_buf != NULL)
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301232 dma_unmap_single(mcspi->dev, t->tx_dma,
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001233 len, DMA_TO_DEVICE);
1234 return -EINVAL;
1235 }
1236 }
1237 }
1238
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301239 omap2_mcspi_work(mcspi, m);
1240 spi_finalize_current_message(master);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001241 return 0;
1242}
1243
Grant Likelyfd4a3192012-12-07 16:57:14 +00001244static int omap2_mcspi_master_setup(struct omap2_mcspi *mcspi)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001245{
1246 struct spi_master *master = mcspi->master;
Benoit Cousson1bd897f82012-03-26 15:32:33 +05301247 struct omap2_mcspi_regs *ctx = &mcspi->ctx;
Benoit Cousson1bd897f82012-03-26 15:32:33 +05301248 int ret = 0;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001249
Shubhrajyoti D034d3dc2012-08-22 11:35:12 +05301250 ret = pm_runtime_get_sync(mcspi->dev);
Govindraj.R1f1a4382011-02-02 17:52:15 +05301251 if (ret < 0)
1252 return ret;
Jouni Hoganderddb22192009-07-29 15:02:11 -07001253
Shubhrajyoti D39f80522012-03-29 22:11:07 +05301254 mcspi_write_reg(master, OMAP2_MCSPI_WAKEUPENABLE,
Matthias Brugger18dd6192013-01-24 13:28:58 +01001255 OMAP2_MCSPI_WAKEUPENABLE_WKEN);
Shubhrajyoti D39f80522012-03-29 22:11:07 +05301256 ctx->wakeupenable = OMAP2_MCSPI_WAKEUPENABLE_WKEN;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001257
1258 omap2_mcspi_set_master_mode(master);
Shubhrajyoti D034d3dc2012-08-22 11:35:12 +05301259 pm_runtime_mark_last_busy(mcspi->dev);
1260 pm_runtime_put_autosuspend(mcspi->dev);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001261 return 0;
1262}
1263
Govindraj.R1f1a4382011-02-02 17:52:15 +05301264static int omap_mcspi_runtime_resume(struct device *dev)
1265{
1266 struct omap2_mcspi *mcspi;
1267 struct spi_master *master;
1268
1269 master = dev_get_drvdata(dev);
1270 mcspi = spi_master_get_devdata(master);
1271 omap2_mcspi_restore_ctx(mcspi);
1272
1273 return 0;
1274}
1275
Benoit Coussond5a80032012-02-15 18:37:34 +01001276static struct omap2_mcspi_platform_config omap2_pdata = {
1277 .regs_offset = 0,
1278};
1279
1280static struct omap2_mcspi_platform_config omap4_pdata = {
1281 .regs_offset = OMAP4_MCSPI_REG_OFFSET,
1282};
1283
1284static const struct of_device_id omap_mcspi_of_match[] = {
1285 {
1286 .compatible = "ti,omap2-mcspi",
1287 .data = &omap2_pdata,
1288 },
1289 {
1290 .compatible = "ti,omap4-mcspi",
1291 .data = &omap4_pdata,
1292 },
1293 { },
1294};
1295MODULE_DEVICE_TABLE(of, omap_mcspi_of_match);
Girishccc7bae2008-02-06 01:38:16 -08001296
Grant Likelyfd4a3192012-12-07 16:57:14 +00001297static int omap2_mcspi_probe(struct platform_device *pdev)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001298{
1299 struct spi_master *master;
Uwe Kleine-König83a01e72012-05-21 21:57:39 +02001300 const struct omap2_mcspi_platform_config *pdata;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001301 struct omap2_mcspi *mcspi;
1302 struct resource *r;
1303 int status = 0, i;
Benoit Coussond5a80032012-02-15 18:37:34 +01001304 u32 regs_offset = 0;
1305 static int bus_num = 1;
1306 struct device_node *node = pdev->dev.of_node;
1307 const struct of_device_id *match;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001308
1309 master = spi_alloc_master(&pdev->dev, sizeof *mcspi);
1310 if (master == NULL) {
1311 dev_dbg(&pdev->dev, "master allocation failed\n");
1312 return -ENOMEM;
1313 }
1314
David Brownelle7db06b2009-06-17 16:26:04 -07001315 /* the spi->mode bits understood by this driver: */
1316 master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH;
1317
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001318 master->setup = omap2_mcspi_setup;
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301319 master->prepare_transfer_hardware = omap2_prepare_transfer;
1320 master->unprepare_transfer_hardware = omap2_unprepare_transfer;
1321 master->transfer_one_message = omap2_mcspi_transfer_one_message;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001322 master->cleanup = omap2_mcspi_cleanup;
Benoit Coussond5a80032012-02-15 18:37:34 +01001323 master->dev.of_node = node;
1324
Daniel Mack0384e902012-10-07 18:19:44 +02001325 dev_set_drvdata(&pdev->dev, master);
1326
1327 mcspi = spi_master_get_devdata(master);
1328 mcspi->master = master;
1329
Benoit Coussond5a80032012-02-15 18:37:34 +01001330 match = of_match_device(omap_mcspi_of_match, &pdev->dev);
1331 if (match) {
1332 u32 num_cs = 1; /* default number of chipselect */
1333 pdata = match->data;
1334
1335 of_property_read_u32(node, "ti,spi-num-cs", &num_cs);
1336 master->num_chipselect = num_cs;
1337 master->bus_num = bus_num++;
Daniel Mack2cd45172012-11-14 11:14:26 +08001338 if (of_get_property(node, "ti,pindir-d0-out-d1-in", NULL))
1339 mcspi->pin_dir = MCSPI_PINDIR_D0_OUT_D1_IN;
Benoit Coussond5a80032012-02-15 18:37:34 +01001340 } else {
1341 pdata = pdev->dev.platform_data;
1342 master->num_chipselect = pdata->num_cs;
1343 if (pdev->id != -1)
1344 master->bus_num = pdev->id;
Daniel Mack0384e902012-10-07 18:19:44 +02001345 mcspi->pin_dir = pdata->pin_dir;
Benoit Coussond5a80032012-02-15 18:37:34 +01001346 }
1347 regs_offset = pdata->regs_offset;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001348
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001349 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1350 if (r == NULL) {
1351 status = -ENODEV;
Shubhrajyoti D39f1b562011-10-28 17:14:19 +05301352 goto free_master;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001353 }
Shubhrajyoti D1458d162011-10-24 15:54:24 +05301354
Benoit Coussond5a80032012-02-15 18:37:34 +01001355 r->start += regs_offset;
1356 r->end += regs_offset;
Shubhrajyoti D1458d162011-10-24 15:54:24 +05301357 mcspi->phys = r->start;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001358
Thierry Redingb0ee5602013-01-21 11:09:18 +01001359 mcspi->base = devm_ioremap_resource(&pdev->dev, r);
1360 if (IS_ERR(mcspi->base)) {
1361 status = PTR_ERR(mcspi->base);
Shubhrajyoti D1a77b122012-03-17 12:44:01 +05301362 goto free_master;
Russell King55c381e2008-09-04 14:07:22 +01001363 }
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001364
Govindraj.R1f1a4382011-02-02 17:52:15 +05301365 mcspi->dev = &pdev->dev;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001366
Benoit Cousson1bd897f82012-03-26 15:32:33 +05301367 INIT_LIST_HEAD(&mcspi->ctx.cs);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001368
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001369 mcspi->dma_channels = kcalloc(master->num_chipselect,
1370 sizeof(struct omap2_mcspi_dma),
1371 GFP_KERNEL);
1372
1373 if (mcspi->dma_channels == NULL)
Shubhrajyoti D1a77b122012-03-17 12:44:01 +05301374 goto free_master;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001375
Charulatha V1a5d8192011-02-02 17:52:14 +05301376 for (i = 0; i < master->num_chipselect; i++) {
1377 char dma_ch_name[14];
1378 struct resource *dma_res;
1379
1380 sprintf(dma_ch_name, "rx%d", i);
1381 dma_res = platform_get_resource_byname(pdev, IORESOURCE_DMA,
Matthias Brugger18dd6192013-01-24 13:28:58 +01001382 dma_ch_name);
Charulatha V1a5d8192011-02-02 17:52:14 +05301383 if (!dma_res) {
1384 dev_dbg(&pdev->dev, "cannot get DMA RX channel\n");
1385 status = -ENODEV;
1386 break;
1387 }
1388
Charulatha V1a5d8192011-02-02 17:52:14 +05301389 mcspi->dma_channels[i].dma_rx_sync_dev = dma_res->start;
1390 sprintf(dma_ch_name, "tx%d", i);
1391 dma_res = platform_get_resource_byname(pdev, IORESOURCE_DMA,
Matthias Brugger18dd6192013-01-24 13:28:58 +01001392 dma_ch_name);
Charulatha V1a5d8192011-02-02 17:52:14 +05301393 if (!dma_res) {
1394 dev_dbg(&pdev->dev, "cannot get DMA TX channel\n");
1395 status = -ENODEV;
1396 break;
1397 }
1398
Charulatha V1a5d8192011-02-02 17:52:14 +05301399 mcspi->dma_channels[i].dma_tx_sync_dev = dma_res->start;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001400 }
1401
Shubhrajyoti D39f1b562011-10-28 17:14:19 +05301402 if (status < 0)
1403 goto dma_chnl_free;
1404
Shubhrajyoti D27b52842012-03-26 17:04:22 +05301405 pm_runtime_use_autosuspend(&pdev->dev);
1406 pm_runtime_set_autosuspend_delay(&pdev->dev, SPI_AUTOSUSPEND_TIMEOUT);
Govindraj.R1f1a4382011-02-02 17:52:15 +05301407 pm_runtime_enable(&pdev->dev);
1408
Wei Yongjun142e07b2013-04-18 11:14:59 +08001409 status = omap2_mcspi_master_setup(mcspi);
1410 if (status < 0)
Shubhrajyoti D39f1b562011-10-28 17:14:19 +05301411 goto disable_pm;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001412
1413 status = spi_register_master(master);
1414 if (status < 0)
Shubhrajyoti D37a2d842012-08-02 16:41:25 +05301415 goto disable_pm;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001416
1417 return status;
1418
Shubhrajyoti D39f1b562011-10-28 17:14:19 +05301419disable_pm:
Shubhrajyoti D751c9252011-10-28 17:14:18 +05301420 pm_runtime_disable(&pdev->dev);
Shubhrajyoti D39f1b562011-10-28 17:14:19 +05301421dma_chnl_free:
Govindraj.R1f1a4382011-02-02 17:52:15 +05301422 kfree(mcspi->dma_channels);
Shubhrajyoti D39f1b562011-10-28 17:14:19 +05301423free_master:
Shubhrajyoti D37a2d842012-08-02 16:41:25 +05301424 spi_master_put(master);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001425 return status;
1426}
1427
Grant Likelyfd4a3192012-12-07 16:57:14 +00001428static int omap2_mcspi_remove(struct platform_device *pdev)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001429{
1430 struct spi_master *master;
1431 struct omap2_mcspi *mcspi;
1432 struct omap2_mcspi_dma *dma_channels;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001433
1434 master = dev_get_drvdata(&pdev->dev);
1435 mcspi = spi_master_get_devdata(master);
1436 dma_channels = mcspi->dma_channels;
1437
Shubhrajyoti Da93a2022012-08-22 11:35:14 +05301438 pm_runtime_put_sync(mcspi->dev);
Shubhrajyoti D751c9252011-10-28 17:14:18 +05301439 pm_runtime_disable(&pdev->dev);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001440
1441 spi_unregister_master(master);
1442 kfree(dma_channels);
1443
1444 return 0;
1445}
1446
Kay Sievers7e38c3c2008-04-10 21:29:20 -07001447/* work with hotplug and coldplug */
1448MODULE_ALIAS("platform:omap2_mcspi");
1449
Gregory CLEMENT42ce7fd2010-12-29 11:52:53 +01001450#ifdef CONFIG_SUSPEND
1451/*
1452 * When SPI wake up from off-mode, CS is in activate state. If it was in
1453 * unactive state when driver was suspend, then force it to unactive state at
1454 * wake up.
1455 */
1456static int omap2_mcspi_resume(struct device *dev)
1457{
1458 struct spi_master *master = dev_get_drvdata(dev);
1459 struct omap2_mcspi *mcspi = spi_master_get_devdata(master);
Benoit Cousson1bd897f82012-03-26 15:32:33 +05301460 struct omap2_mcspi_regs *ctx = &mcspi->ctx;
1461 struct omap2_mcspi_cs *cs;
Gregory CLEMENT42ce7fd2010-12-29 11:52:53 +01001462
Shubhrajyoti D034d3dc2012-08-22 11:35:12 +05301463 pm_runtime_get_sync(mcspi->dev);
Benoit Cousson1bd897f82012-03-26 15:32:33 +05301464 list_for_each_entry(cs, &ctx->cs, node) {
Gregory CLEMENT42ce7fd2010-12-29 11:52:53 +01001465 if ((cs->chconf0 & OMAP2_MCSPI_CHCONF_FORCE) == 0) {
Gregory CLEMENT42ce7fd2010-12-29 11:52:53 +01001466 /*
1467 * We need to toggle CS state for OMAP take this
1468 * change in account.
1469 */
Shubhrajyoti Daf4e9442012-08-22 11:35:13 +05301470 cs->chconf0 |= OMAP2_MCSPI_CHCONF_FORCE;
Gregory CLEMENT42ce7fd2010-12-29 11:52:53 +01001471 __raw_writel(cs->chconf0, cs->base + OMAP2_MCSPI_CHCONF0);
Shubhrajyoti Daf4e9442012-08-22 11:35:13 +05301472 cs->chconf0 &= ~OMAP2_MCSPI_CHCONF_FORCE;
Gregory CLEMENT42ce7fd2010-12-29 11:52:53 +01001473 __raw_writel(cs->chconf0, cs->base + OMAP2_MCSPI_CHCONF0);
1474 }
1475 }
Shubhrajyoti D034d3dc2012-08-22 11:35:12 +05301476 pm_runtime_mark_last_busy(mcspi->dev);
1477 pm_runtime_put_autosuspend(mcspi->dev);
Gregory CLEMENT42ce7fd2010-12-29 11:52:53 +01001478 return 0;
1479}
1480#else
1481#define omap2_mcspi_resume NULL
1482#endif
1483
1484static const struct dev_pm_ops omap2_mcspi_pm_ops = {
1485 .resume = omap2_mcspi_resume,
Govindraj.R1f1a4382011-02-02 17:52:15 +05301486 .runtime_resume = omap_mcspi_runtime_resume,
Gregory CLEMENT42ce7fd2010-12-29 11:52:53 +01001487};
1488
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001489static struct platform_driver omap2_mcspi_driver = {
1490 .driver = {
1491 .name = "omap2_mcspi",
1492 .owner = THIS_MODULE,
Benoit Coussond5a80032012-02-15 18:37:34 +01001493 .pm = &omap2_mcspi_pm_ops,
1494 .of_match_table = omap_mcspi_of_match,
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001495 },
Felipe Balbi7d6b6d82012-03-14 11:18:30 +02001496 .probe = omap2_mcspi_probe,
Grant Likelyfd4a3192012-12-07 16:57:14 +00001497 .remove = omap2_mcspi_remove,
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001498};
1499
Felipe Balbi9fdca9d2012-03-14 11:18:31 +02001500module_platform_driver(omap2_mcspi_driver);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001501MODULE_LICENSE("GPL");