blob: dd3de387a7afde121d2d157a269fae1394d75cd7 [file] [log] [blame]
Alexander Shiyand0eb8fc2014-07-26 13:45:29 +04001/*
2 * Copyright (C) 2014 Alexander Shiyan <shc_work@mail.ru>
3 *
4 * The code contained herein is licensed under the GNU General Public
5 * License. You may obtain a copy of the GNU General Public License
6 * Version 2 or later at the following locations:
7 *
8 * http://www.opensource.org/licenses/gpl-license.html
9 * http://www.gnu.org/copyleft/gpl.html
10 */
11
Alexander Shiyand0eb8fc2014-07-26 13:45:29 +040012#include "imx1-pinfunc.h"
13
14#include <dt-bindings/clock/imx1-clock.h>
15#include <dt-bindings/gpio/gpio.h>
16#include <dt-bindings/interrupt-controller/irq.h>
17
18/ {
Fabio Estevam7f107882016-11-12 13:30:35 -020019 #address-cells = <1>;
20 #size-cells = <1>;
21
Alexander Shiyand0eb8fc2014-07-26 13:45:29 +040022 aliases {
23 gpio0 = &gpio1;
24 gpio1 = &gpio2;
25 gpio2 = &gpio3;
26 gpio3 = &gpio4;
27 i2c0 = &i2c;
28 serial0 = &uart1;
29 serial1 = &uart2;
30 serial2 = &uart3;
31 spi0 = &cspi1;
32 spi1 = &cspi2;
33 };
34
35 aitc: aitc-interrupt-controller@00223000 {
36 compatible = "fsl,imx1-aitc", "fsl,avic";
37 interrupt-controller;
38 #interrupt-cells = <1>;
39 reg = <0x00223000 0x1000>;
40 };
41
42 cpus {
43 #size-cells = <0>;
44 #address-cells = <1>;
45
Fabio Estevamd447dd82016-11-16 13:15:38 -020046 cpu@0 {
Alexander Shiyand0eb8fc2014-07-26 13:45:29 +040047 device_type = "cpu";
Fabio Estevamd447dd82016-11-16 13:15:38 -020048 reg = <0>;
Alexander Shiyand0eb8fc2014-07-26 13:45:29 +040049 compatible = "arm,arm920t";
50 operating-points = <200000 1900000>;
51 clock-latency = <62500>;
52 clocks = <&clks IMX1_CLK_MCU>;
53 voltage-tolerance = <5>;
54 };
55 };
56
57 soc {
58 #address-cells = <1>;
59 #size-cells = <1>;
60 compatible = "simple-bus";
61 interrupt-parent = <&aitc>;
62 ranges;
63
64 aipi@00200000 {
65 compatible = "fsl,aipi-bus", "simple-bus";
66 #address-cells = <1>;
67 #size-cells = <1>;
68 reg = <0x00200000 0x10000>;
69 ranges;
70
71 gpt1: timer@00202000 {
72 compatible = "fsl,imx1-gpt";
73 reg = <0x00202000 0x1000>;
74 interrupts = <59>;
75 clocks = <&clks IMX1_CLK_HCLK>,
76 <&clks IMX1_CLK_PER1>;
77 clock-names = "ipg", "per";
78 };
79
80 gpt2: timer@00203000 {
81 compatible = "fsl,imx1-gpt";
82 reg = <0x00203000 0x1000>;
83 interrupts = <58>;
84 clocks = <&clks IMX1_CLK_HCLK>,
85 <&clks IMX1_CLK_PER1>;
86 clock-names = "ipg", "per";
87 };
88
89 fb: fb@00205000 {
90 compatible = "fsl,imx1-fb";
91 reg = <0x00205000 0x1000>;
92 interrupts = <14>;
93 clocks = <&clks IMX1_CLK_DUMMY>,
94 <&clks IMX1_CLK_DUMMY>,
95 <&clks IMX1_CLK_PER2>;
96 clock-names = "ipg", "ahb", "per";
97 status = "disabled";
98 };
99
100 uart1: serial@00206000 {
101 compatible = "fsl,imx1-uart";
102 reg = <0x00206000 0x1000>;
103 interrupts = <30 29 26>;
104 clocks = <&clks IMX1_CLK_HCLK>,
105 <&clks IMX1_CLK_PER1>;
106 clock-names = "ipg", "per";
107 status = "disabled";
108 };
109
110 uart2: serial@00207000 {
111 compatible = "fsl,imx1-uart";
112 reg = <0x00207000 0x1000>;
113 interrupts = <24 23 20>;
114 clocks = <&clks IMX1_CLK_HCLK>,
115 <&clks IMX1_CLK_PER1>;
116 clock-names = "ipg", "per";
117 status = "disabled";
118 };
119
120 pwm: pwm@00208000 {
121 #pwm-cells = <2>;
122 compatible = "fsl,imx1-pwm";
123 reg = <0x00208000 0x1000>;
124 interrupts = <34>;
125 clocks = <&clks IMX1_CLK_DUMMY>,
126 <&clks IMX1_CLK_PER1>;
127 clock-names = "ipg", "per";
128 };
129
130 dma: dma@00209000 {
131 compatible = "fsl,imx1-dma";
132 reg = <0x00209000 0x1000>;
133 interrupts = <61 60>;
134 clocks = <&clks IMX1_CLK_HCLK>,
135 <&clks IMX1_CLK_DMA_GATE>;
136 clock-names = "ipg", "ahb";
137 #dma-cells = <1>;
138 };
139
140 uart3: serial@0020a000 {
141 compatible = "fsl,imx1-uart";
142 reg = <0x0020a000 0x1000>;
143 interrupts = <54 4 1>;
144 clocks = <&clks IMX1_CLK_UART3_GATE>,
145 <&clks IMX1_CLK_PER1>;
146 clock-names = "ipg", "per";
147 status = "disabled";
148 };
149 };
150
151 aipi@00210000 {
152 compatible = "fsl,aipi-bus", "simple-bus";
153 #address-cells = <1>;
154 #size-cells = <1>;
155 reg = <0x00210000 0x10000>;
156 ranges;
157
158 cspi1: cspi@00213000 {
159 #address-cells = <1>;
160 #size-cells = <0>;
161 compatible = "fsl,imx1-cspi";
162 reg = <0x00213000 0x1000>;
163 interrupts = <41>;
164 clocks = <&clks IMX1_CLK_DUMMY>,
165 <&clks IMX1_CLK_PER1>;
166 clock-names = "ipg", "per";
167 status = "disabled";
168 };
169
170 i2c: i2c@00217000 {
171 #address-cells = <1>;
172 #size-cells = <0>;
173 compatible = "fsl,imx1-i2c";
174 reg = <0x00217000 0x1000>;
175 interrupts = <39>;
176 clocks = <&clks IMX1_CLK_HCLK>;
177 status = "disabled";
178 };
179
180 cspi2: cspi@00219000 {
181 #address-cells = <1>;
182 #size-cells = <0>;
183 compatible = "fsl,imx1-cspi";
184 reg = <0x00219000 0x1000>;
185 interrupts = <40>;
186 clocks = <&clks IMX1_CLK_DUMMY>,
187 <&clks IMX1_CLK_PER1>;
188 clock-names = "ipg", "per";
189 status = "disabled";
190 };
191
192 clks: ccm@0021b000 {
193 compatible = "fsl,imx1-ccm";
194 reg = <0x0021b000 0x1000>;
195 #clock-cells = <1>;
196 };
197
198 iomuxc: iomuxc@0021c000 {
199 compatible = "fsl,imx1-iomuxc";
200 reg = <0x0021c000 0x1000>;
201 #address-cells = <1>;
202 #size-cells = <1>;
203 ranges;
204
205 gpio1: gpio@0021c000 {
206 compatible = "fsl,imx1-gpio";
207 reg = <0x0021c000 0x100>;
208 interrupts = <11>;
209 gpio-controller;
210 #gpio-cells = <2>;
211 interrupt-controller;
212 #interrupt-cells = <2>;
213 };
214
215 gpio2: gpio@0021c100 {
216 compatible = "fsl,imx1-gpio";
217 reg = <0x0021c100 0x100>;
218 interrupts = <12>;
219 gpio-controller;
220 #gpio-cells = <2>;
221 interrupt-controller;
222 #interrupt-cells = <2>;
223 };
224
225 gpio3: gpio@0021c200 {
226 compatible = "fsl,imx1-gpio";
227 reg = <0x0021c200 0x100>;
228 interrupts = <13>;
229 gpio-controller;
230 #gpio-cells = <2>;
231 interrupt-controller;
232 #interrupt-cells = <2>;
233 };
234
235 gpio4: gpio@0021c300 {
236 compatible = "fsl,imx1-gpio";
237 reg = <0x0021c300 0x100>;
238 interrupts = <62>;
239 gpio-controller;
240 #gpio-cells = <2>;
241 interrupt-controller;
242 #interrupt-cells = <2>;
243 };
244 };
245 };
246
247 weim: weim@00220000 {
248 #address-cells = <2>;
249 #size-cells = <1>;
250 compatible = "fsl,imx1-weim";
251 reg = <0x00220000 0x1000>;
252 clocks = <&clks IMX1_CLK_DUMMY>;
253 ranges = <
254 0 0 0x10000000 0x02000000
255 1 0 0x12000000 0x01000000
256 2 0 0x13000000 0x01000000
257 3 0 0x14000000 0x01000000
258 4 0 0x15000000 0x01000000
259 5 0 0x16000000 0x01000000
260 >;
261 status = "disabled";
262 };
263
264 esram: esram@00300000 {
265 compatible = "mmio-sram";
266 reg = <0x00300000 0x20000>;
267 };
268 };
269};