blob: a50bb9c66952cef17c171e87e6347531c6c01b7f [file] [log] [blame]
Kevin Hilman95a34772009-04-29 12:10:55 -07001/*
2 * TI DaVinci DM355 chip specific setup
3 *
4 * Author: Kevin Hilman, Deep Root Systems, LLC
5 *
6 * 2007 (c) Deep Root Systems, LLC. This file is licensed under
7 * the terms of the GNU General Public License version 2. This program
8 * is licensed "as is" without any warranty of any kind, whether express
9 * or implied.
10 */
Kevin Hilman95a34772009-04-29 12:10:55 -070011#include <linux/init.h>
12#include <linux/clk.h>
Mark A. Greer65e866a2009-03-18 12:36:08 -050013#include <linux/serial_8250.h>
Kevin Hilman95a34772009-04-29 12:10:55 -070014#include <linux/platform_device.h>
15#include <linux/dma-mapping.h>
Kevin Hilman95a34772009-04-29 12:10:55 -070016#include <linux/spi/spi.h>
Philip Avinash9cc15152013-08-18 10:49:00 +053017#include <linux/platform_data/edma.h>
18#include <linux/platform_data/gpio-davinci.h>
19#include <linux/platform_data/spi-davinci.h>
Kevin Hilman95a34772009-04-29 12:10:55 -070020
Mark A. Greer79c3c0b2009-04-15 12:38:58 -070021#include <asm/mach/map.h>
22
Kevin Hilman95a34772009-04-29 12:10:55 -070023#include <mach/cputype.h>
Kevin Hilman95a34772009-04-29 12:10:55 -070024#include <mach/psc.h>
25#include <mach/mux.h>
26#include <mach/irqs.h>
Mark A. Greerf64691b2009-04-15 12:40:11 -070027#include <mach/time.h>
Mark A. Greer65e866a2009-03-18 12:36:08 -050028#include <mach/serial.h>
Mark A. Greer79c3c0b2009-04-15 12:38:58 -070029#include <mach/common.h>
Kevin Hilman95a34772009-04-29 12:10:55 -070030
Manjunath Hadli39c6d2d2011-12-21 19:13:35 +053031#include "davinci.h"
Kevin Hilman95a34772009-04-29 12:10:55 -070032#include "clock.h"
33#include "mux.h"
Hebbar, Gururaja896f66b2012-08-27 18:56:41 +053034#include "asp.h"
Kevin Hilman95a34772009-04-29 12:10:55 -070035
Kevin Hilman96ed2992009-04-30 11:20:24 -070036#define DM355_UART2_BASE (IO_PHYS + 0x206000)
Lad, Prabhakar62a2d6c2013-04-09 10:35:05 -030037#define DM355_OSD_BASE (IO_PHYS + 0x70200)
38#define DM355_VENC_BASE (IO_PHYS + 0x70400)
Kevin Hilman96ed2992009-04-30 11:20:24 -070039
Kevin Hilman95a34772009-04-29 12:10:55 -070040/*
41 * Device specific clocks
42 */
43#define DM355_REF_FREQ 24000000 /* 24 or 36 MHz */
44
45static struct pll_data pll1_data = {
46 .num = 1,
47 .phys_base = DAVINCI_PLL1_BASE,
48 .flags = PLL_HAS_PREDIV | PLL_HAS_POSTDIV,
49};
50
51static struct pll_data pll2_data = {
52 .num = 2,
53 .phys_base = DAVINCI_PLL2_BASE,
54 .flags = PLL_HAS_PREDIV,
55};
56
57static struct clk ref_clk = {
58 .name = "ref_clk",
59 /* FIXME -- crystal rate is board-specific */
60 .rate = DM355_REF_FREQ,
61};
62
63static struct clk pll1_clk = {
64 .name = "pll1",
65 .parent = &ref_clk,
66 .flags = CLK_PLL,
67 .pll_data = &pll1_data,
68};
69
70static struct clk pll1_aux_clk = {
71 .name = "pll1_aux_clk",
72 .parent = &pll1_clk,
73 .flags = CLK_PLL | PRE_PLL,
74};
75
76static struct clk pll1_sysclk1 = {
77 .name = "pll1_sysclk1",
78 .parent = &pll1_clk,
79 .flags = CLK_PLL,
80 .div_reg = PLLDIV1,
81};
82
83static struct clk pll1_sysclk2 = {
84 .name = "pll1_sysclk2",
85 .parent = &pll1_clk,
86 .flags = CLK_PLL,
87 .div_reg = PLLDIV2,
88};
89
90static struct clk pll1_sysclk3 = {
91 .name = "pll1_sysclk3",
92 .parent = &pll1_clk,
93 .flags = CLK_PLL,
94 .div_reg = PLLDIV3,
95};
96
97static struct clk pll1_sysclk4 = {
98 .name = "pll1_sysclk4",
99 .parent = &pll1_clk,
100 .flags = CLK_PLL,
101 .div_reg = PLLDIV4,
102};
103
104static struct clk pll1_sysclkbp = {
105 .name = "pll1_sysclkbp",
106 .parent = &pll1_clk,
107 .flags = CLK_PLL | PRE_PLL,
108 .div_reg = BPDIV
109};
110
111static struct clk vpss_dac_clk = {
112 .name = "vpss_dac",
113 .parent = &pll1_sysclk3,
114 .lpsc = DM355_LPSC_VPSS_DAC,
115};
116
117static struct clk vpss_master_clk = {
118 .name = "vpss_master",
119 .parent = &pll1_sysclk4,
120 .lpsc = DAVINCI_LPSC_VPSSMSTR,
121 .flags = CLK_PSC,
122};
123
124static struct clk vpss_slave_clk = {
125 .name = "vpss_slave",
126 .parent = &pll1_sysclk4,
127 .lpsc = DAVINCI_LPSC_VPSSSLV,
128};
129
Kevin Hilman95a34772009-04-29 12:10:55 -0700130static struct clk clkout1_clk = {
131 .name = "clkout1",
132 .parent = &pll1_aux_clk,
133 /* NOTE: clkout1 can be externally gated by muxing GPIO-18 */
134};
135
136static struct clk clkout2_clk = {
137 .name = "clkout2",
138 .parent = &pll1_sysclkbp,
139};
140
141static struct clk pll2_clk = {
142 .name = "pll2",
143 .parent = &ref_clk,
144 .flags = CLK_PLL,
145 .pll_data = &pll2_data,
146};
147
148static struct clk pll2_sysclk1 = {
149 .name = "pll2_sysclk1",
150 .parent = &pll2_clk,
151 .flags = CLK_PLL,
152 .div_reg = PLLDIV1,
153};
154
155static struct clk pll2_sysclkbp = {
156 .name = "pll2_sysclkbp",
157 .parent = &pll2_clk,
158 .flags = CLK_PLL | PRE_PLL,
159 .div_reg = BPDIV
160};
161
162static struct clk clkout3_clk = {
163 .name = "clkout3",
164 .parent = &pll2_sysclkbp,
165 /* NOTE: clkout3 can be externally gated by muxing GPIO-16 */
166};
167
168static struct clk arm_clk = {
169 .name = "arm_clk",
170 .parent = &pll1_sysclk1,
171 .lpsc = DAVINCI_LPSC_ARM,
172 .flags = ALWAYS_ENABLED,
173};
174
175/*
176 * NOT LISTED below, and not touched by Linux
177 * - in SyncReset state by default
178 * .lpsc = DAVINCI_LPSC_TPCC,
179 * .lpsc = DAVINCI_LPSC_TPTC0,
180 * .lpsc = DAVINCI_LPSC_TPTC1,
181 * .lpsc = DAVINCI_LPSC_DDR_EMIF, .parent = &sysclk2_clk,
182 * .lpsc = DAVINCI_LPSC_MEMSTICK,
183 * - in Enabled state by default
184 * .lpsc = DAVINCI_LPSC_SYSTEM_SUBSYS,
185 * .lpsc = DAVINCI_LPSC_SCR2, // "bus"
186 * .lpsc = DAVINCI_LPSC_SCR3, // "bus"
187 * .lpsc = DAVINCI_LPSC_SCR4, // "bus"
188 * .lpsc = DAVINCI_LPSC_CROSSBAR, // "emulation"
189 * .lpsc = DAVINCI_LPSC_CFG27, // "test"
190 * .lpsc = DAVINCI_LPSC_CFG3, // "test"
191 * .lpsc = DAVINCI_LPSC_CFG5, // "test"
192 */
193
194static struct clk mjcp_clk = {
195 .name = "mjcp",
196 .parent = &pll1_sysclk1,
197 .lpsc = DAVINCI_LPSC_IMCOP,
198};
199
200static struct clk uart0_clk = {
201 .name = "uart0",
202 .parent = &pll1_aux_clk,
203 .lpsc = DAVINCI_LPSC_UART0,
204};
205
206static struct clk uart1_clk = {
207 .name = "uart1",
208 .parent = &pll1_aux_clk,
209 .lpsc = DAVINCI_LPSC_UART1,
210};
211
212static struct clk uart2_clk = {
213 .name = "uart2",
214 .parent = &pll1_sysclk2,
215 .lpsc = DAVINCI_LPSC_UART2,
216};
217
218static struct clk i2c_clk = {
219 .name = "i2c",
220 .parent = &pll1_aux_clk,
221 .lpsc = DAVINCI_LPSC_I2C,
222};
223
224static struct clk asp0_clk = {
225 .name = "asp0",
226 .parent = &pll1_sysclk2,
227 .lpsc = DAVINCI_LPSC_McBSP,
228};
229
230static struct clk asp1_clk = {
231 .name = "asp1",
232 .parent = &pll1_sysclk2,
233 .lpsc = DM355_LPSC_McBSP1,
234};
235
236static struct clk mmcsd0_clk = {
237 .name = "mmcsd0",
238 .parent = &pll1_sysclk2,
239 .lpsc = DAVINCI_LPSC_MMC_SD,
240};
241
242static struct clk mmcsd1_clk = {
243 .name = "mmcsd1",
244 .parent = &pll1_sysclk2,
245 .lpsc = DM355_LPSC_MMC_SD1,
246};
247
248static struct clk spi0_clk = {
249 .name = "spi0",
250 .parent = &pll1_sysclk2,
251 .lpsc = DAVINCI_LPSC_SPI,
252};
253
254static struct clk spi1_clk = {
255 .name = "spi1",
256 .parent = &pll1_sysclk2,
257 .lpsc = DM355_LPSC_SPI1,
258};
259
260static struct clk spi2_clk = {
261 .name = "spi2",
262 .parent = &pll1_sysclk2,
263 .lpsc = DM355_LPSC_SPI2,
264};
265
266static struct clk gpio_clk = {
267 .name = "gpio",
268 .parent = &pll1_sysclk2,
269 .lpsc = DAVINCI_LPSC_GPIO,
270};
271
272static struct clk aemif_clk = {
273 .name = "aemif",
274 .parent = &pll1_sysclk2,
275 .lpsc = DAVINCI_LPSC_AEMIF,
276};
277
278static struct clk pwm0_clk = {
279 .name = "pwm0",
280 .parent = &pll1_aux_clk,
281 .lpsc = DAVINCI_LPSC_PWM0,
282};
283
284static struct clk pwm1_clk = {
285 .name = "pwm1",
286 .parent = &pll1_aux_clk,
287 .lpsc = DAVINCI_LPSC_PWM1,
288};
289
290static struct clk pwm2_clk = {
291 .name = "pwm2",
292 .parent = &pll1_aux_clk,
293 .lpsc = DAVINCI_LPSC_PWM2,
294};
295
296static struct clk pwm3_clk = {
297 .name = "pwm3",
298 .parent = &pll1_aux_clk,
299 .lpsc = DM355_LPSC_PWM3,
300};
301
302static struct clk timer0_clk = {
303 .name = "timer0",
304 .parent = &pll1_aux_clk,
305 .lpsc = DAVINCI_LPSC_TIMER0,
306};
307
308static struct clk timer1_clk = {
309 .name = "timer1",
310 .parent = &pll1_aux_clk,
311 .lpsc = DAVINCI_LPSC_TIMER1,
312};
313
314static struct clk timer2_clk = {
315 .name = "timer2",
316 .parent = &pll1_aux_clk,
317 .lpsc = DAVINCI_LPSC_TIMER2,
Lucas De Marchie9c54992011-04-26 23:28:26 -0700318 .usecount = 1, /* REVISIT: why can't this be disabled? */
Kevin Hilman95a34772009-04-29 12:10:55 -0700319};
320
321static struct clk timer3_clk = {
322 .name = "timer3",
323 .parent = &pll1_aux_clk,
324 .lpsc = DM355_LPSC_TIMER3,
325};
326
327static struct clk rto_clk = {
328 .name = "rto",
329 .parent = &pll1_aux_clk,
330 .lpsc = DM355_LPSC_RTO,
331};
332
333static struct clk usb_clk = {
334 .name = "usb",
335 .parent = &pll1_sysclk2,
336 .lpsc = DAVINCI_LPSC_USB,
337};
338
Kevin Hilman08aca082010-01-11 08:22:23 -0800339static struct clk_lookup dm355_clks[] = {
Kevin Hilman95a34772009-04-29 12:10:55 -0700340 CLK(NULL, "ref", &ref_clk),
341 CLK(NULL, "pll1", &pll1_clk),
342 CLK(NULL, "pll1_sysclk1", &pll1_sysclk1),
343 CLK(NULL, "pll1_sysclk2", &pll1_sysclk2),
344 CLK(NULL, "pll1_sysclk3", &pll1_sysclk3),
345 CLK(NULL, "pll1_sysclk4", &pll1_sysclk4),
346 CLK(NULL, "pll1_aux", &pll1_aux_clk),
347 CLK(NULL, "pll1_sysclkbp", &pll1_sysclkbp),
348 CLK(NULL, "vpss_dac", &vpss_dac_clk),
Lad, Prabhakar9a3e89b2013-03-22 04:53:12 -0300349 CLK("vpss", "master", &vpss_master_clk),
350 CLK("vpss", "slave", &vpss_slave_clk),
Kevin Hilman95a34772009-04-29 12:10:55 -0700351 CLK(NULL, "clkout1", &clkout1_clk),
352 CLK(NULL, "clkout2", &clkout2_clk),
353 CLK(NULL, "pll2", &pll2_clk),
354 CLK(NULL, "pll2_sysclk1", &pll2_sysclk1),
355 CLK(NULL, "pll2_sysclkbp", &pll2_sysclkbp),
356 CLK(NULL, "clkout3", &clkout3_clk),
357 CLK(NULL, "arm", &arm_clk),
358 CLK(NULL, "mjcp", &mjcp_clk),
Manjunathappa, Prakash19955c32013-06-19 14:45:38 +0530359 CLK("serial8250.0", NULL, &uart0_clk),
360 CLK("serial8250.1", NULL, &uart1_clk),
361 CLK("serial8250.2", NULL, &uart2_clk),
Kevin Hilman95a34772009-04-29 12:10:55 -0700362 CLK("i2c_davinci.1", NULL, &i2c_clk),
Chris Paulson-Ellisbedad0c2010-11-16 12:27:09 +0000363 CLK("davinci-mcbsp.0", NULL, &asp0_clk),
364 CLK("davinci-mcbsp.1", NULL, &asp1_clk),
Manjunathappa, Prakashd7ca4c72013-03-28 18:41:59 +0530365 CLK("dm6441-mmc.0", NULL, &mmcsd0_clk),
366 CLK("dm6441-mmc.1", NULL, &mmcsd1_clk),
Sandeep Paulraj15e86582010-02-01 09:51:15 -0500367 CLK("spi_davinci.0", NULL, &spi0_clk),
368 CLK("spi_davinci.1", NULL, &spi1_clk),
369 CLK("spi_davinci.2", NULL, &spi2_clk),
Kevin Hilman95a34772009-04-29 12:10:55 -0700370 CLK(NULL, "gpio", &gpio_clk),
371 CLK(NULL, "aemif", &aemif_clk),
372 CLK(NULL, "pwm0", &pwm0_clk),
373 CLK(NULL, "pwm1", &pwm1_clk),
374 CLK(NULL, "pwm2", &pwm2_clk),
375 CLK(NULL, "pwm3", &pwm3_clk),
376 CLK(NULL, "timer0", &timer0_clk),
377 CLK(NULL, "timer1", &timer1_clk),
Ivan Khoronzhuk84374812013-11-27 15:31:53 +0200378 CLK("davinci-wdt", NULL, &timer2_clk),
Kevin Hilman95a34772009-04-29 12:10:55 -0700379 CLK(NULL, "timer3", &timer3_clk),
380 CLK(NULL, "rto", &rto_clk),
381 CLK(NULL, "usb", &usb_clk),
382 CLK(NULL, NULL, NULL),
383};
384
385/*----------------------------------------------------------------------*/
386
387static u64 dm355_spi0_dma_mask = DMA_BIT_MASK(32);
388
389static struct resource dm355_spi0_resources[] = {
390 {
391 .start = 0x01c66000,
392 .end = 0x01c667ff,
393 .flags = IORESOURCE_MEM,
394 },
395 {
Sandeep Paulraj15e86582010-02-01 09:51:15 -0500396 .start = IRQ_DM355_SPINT0_0,
Kevin Hilman95a34772009-04-29 12:10:55 -0700397 .flags = IORESOURCE_IRQ,
398 },
Sandeep Paulraj15e86582010-02-01 09:51:15 -0500399 {
400 .start = 17,
401 .flags = IORESOURCE_DMA,
402 },
403 {
404 .start = 16,
405 .flags = IORESOURCE_DMA,
406 },
Kevin Hilman95a34772009-04-29 12:10:55 -0700407};
408
Sandeep Paulraj15e86582010-02-01 09:51:15 -0500409static struct davinci_spi_platform_data dm355_spi0_pdata = {
410 .version = SPI_VERSION_1,
411 .num_chipselect = 2,
Brian Niebuhrc29e3c62010-09-28 13:59:26 +0530412 .cshold_bug = true,
Michael Williamson2e3e2a52011-02-08 07:59:55 -0500413 .dma_event_q = EVENTQ_1,
Franklin S Cooper Jr1b0838b2015-08-12 08:26:19 -0500414 .prescaler_limit = 1,
Sandeep Paulraj15e86582010-02-01 09:51:15 -0500415};
Kevin Hilman95a34772009-04-29 12:10:55 -0700416static struct platform_device dm355_spi0_device = {
417 .name = "spi_davinci",
418 .id = 0,
419 .dev = {
420 .dma_mask = &dm355_spi0_dma_mask,
421 .coherent_dma_mask = DMA_BIT_MASK(32),
Sandeep Paulraj15e86582010-02-01 09:51:15 -0500422 .platform_data = &dm355_spi0_pdata,
Kevin Hilman95a34772009-04-29 12:10:55 -0700423 },
424 .num_resources = ARRAY_SIZE(dm355_spi0_resources),
425 .resource = dm355_spi0_resources,
426};
427
428void __init dm355_init_spi0(unsigned chipselect_mask,
Uwe Kleine-Königd65566e2012-03-30 22:13:53 +0200429 const struct spi_board_info *info, unsigned len)
Kevin Hilman95a34772009-04-29 12:10:55 -0700430{
431 /* for now, assume we need MISO */
432 davinci_cfg_reg(DM355_SPI0_SDI);
433
434 /* not all slaves will be wired up */
435 if (chipselect_mask & BIT(0))
436 davinci_cfg_reg(DM355_SPI0_SDENA0);
437 if (chipselect_mask & BIT(1))
438 davinci_cfg_reg(DM355_SPI0_SDENA1);
439
440 spi_register_board_info(info, len);
441
442 platform_device_register(&dm355_spi0_device);
443}
444
445/*----------------------------------------------------------------------*/
446
Mark A. Greer55700782009-04-15 12:42:06 -0700447#define INTMUX 0x18
448#define EVTMUX 0x1c
449
Kevin Hilman95a34772009-04-29 12:10:55 -0700450/*
451 * Device specific mux setup
452 *
453 * soc description mux mode mode mux dbg
454 * reg offset mask mode
455 */
456static const struct mux_config dm355_pins[] = {
Mark A. Greer0e585952009-04-15 12:39:48 -0700457#ifdef CONFIG_DAVINCI_MUX
Kevin Hilman95a34772009-04-29 12:10:55 -0700458MUX_CFG(DM355, MMCSD0, 4, 2, 1, 0, false)
459
460MUX_CFG(DM355, SD1_CLK, 3, 6, 1, 1, false)
461MUX_CFG(DM355, SD1_CMD, 3, 7, 1, 1, false)
462MUX_CFG(DM355, SD1_DATA3, 3, 8, 3, 1, false)
463MUX_CFG(DM355, SD1_DATA2, 3, 10, 3, 1, false)
464MUX_CFG(DM355, SD1_DATA1, 3, 12, 3, 1, false)
465MUX_CFG(DM355, SD1_DATA0, 3, 14, 3, 1, false)
466
467MUX_CFG(DM355, I2C_SDA, 3, 19, 1, 1, false)
468MUX_CFG(DM355, I2C_SCL, 3, 20, 1, 1, false)
469
470MUX_CFG(DM355, MCBSP0_BDX, 3, 0, 1, 1, false)
471MUX_CFG(DM355, MCBSP0_X, 3, 1, 1, 1, false)
472MUX_CFG(DM355, MCBSP0_BFSX, 3, 2, 1, 1, false)
473MUX_CFG(DM355, MCBSP0_BDR, 3, 3, 1, 1, false)
474MUX_CFG(DM355, MCBSP0_R, 3, 4, 1, 1, false)
475MUX_CFG(DM355, MCBSP0_BFSR, 3, 5, 1, 1, false)
476
477MUX_CFG(DM355, SPI0_SDI, 4, 1, 1, 0, false)
478MUX_CFG(DM355, SPI0_SDENA0, 4, 0, 1, 0, false)
479MUX_CFG(DM355, SPI0_SDENA1, 3, 28, 1, 1, false)
480
481INT_CFG(DM355, INT_EDMA_CC, 2, 1, 1, false)
482INT_CFG(DM355, INT_EDMA_TC0_ERR, 3, 1, 1, false)
483INT_CFG(DM355, INT_EDMA_TC1_ERR, 4, 1, 1, false)
484
485EVT_CFG(DM355, EVT8_ASP1_TX, 0, 1, 0, false)
486EVT_CFG(DM355, EVT9_ASP1_RX, 1, 1, 0, false)
487EVT_CFG(DM355, EVT26_MMC0_RX, 2, 1, 0, false)
Sandeep Paulraj1aebb502009-08-21 12:38:11 -0400488
489MUX_CFG(DM355, VOUT_FIELD, 1, 18, 3, 1, false)
490MUX_CFG(DM355, VOUT_FIELD_G70, 1, 18, 3, 0, false)
491MUX_CFG(DM355, VOUT_HVSYNC, 1, 16, 1, 0, false)
492MUX_CFG(DM355, VOUT_COUTL_EN, 1, 0, 0xff, 0x55, false)
493MUX_CFG(DM355, VOUT_COUTH_EN, 1, 8, 0xff, 0x55, false)
Muralidharan Karicheri51e68e22009-09-16 12:02:50 -0400494
495MUX_CFG(DM355, VIN_PCLK, 0, 14, 1, 1, false)
496MUX_CFG(DM355, VIN_CAM_WEN, 0, 13, 1, 1, false)
497MUX_CFG(DM355, VIN_CAM_VD, 0, 12, 1, 1, false)
498MUX_CFG(DM355, VIN_CAM_HD, 0, 11, 1, 1, false)
499MUX_CFG(DM355, VIN_YIN_EN, 0, 10, 1, 1, false)
500MUX_CFG(DM355, VIN_CINL_EN, 0, 0, 0xff, 0x55, false)
501MUX_CFG(DM355, VIN_CINH_EN, 0, 8, 3, 3, false)
Mark A. Greer0e585952009-04-15 12:39:48 -0700502#endif
Kevin Hilman95a34772009-04-29 12:10:55 -0700503};
504
Mark A. Greer673dd362009-04-15 12:40:00 -0700505static u8 dm355_default_priorities[DAVINCI_N_AINTC_IRQ] = {
506 [IRQ_DM355_CCDC_VDINT0] = 2,
507 [IRQ_DM355_CCDC_VDINT1] = 6,
508 [IRQ_DM355_CCDC_VDINT2] = 6,
509 [IRQ_DM355_IPIPE_HST] = 6,
510 [IRQ_DM355_H3AINT] = 6,
511 [IRQ_DM355_IPIPE_SDR] = 6,
512 [IRQ_DM355_IPIPEIFINT] = 6,
513 [IRQ_DM355_OSDINT] = 7,
514 [IRQ_DM355_VENCINT] = 6,
515 [IRQ_ASQINT] = 6,
516 [IRQ_IMXINT] = 6,
517 [IRQ_USBINT] = 4,
518 [IRQ_DM355_RTOINT] = 4,
519 [IRQ_DM355_UARTINT2] = 7,
520 [IRQ_DM355_TINT6] = 7,
521 [IRQ_CCINT0] = 5, /* dma */
522 [IRQ_CCERRINT] = 5, /* dma */
523 [IRQ_TCERRINT0] = 5, /* dma */
524 [IRQ_TCERRINT] = 5, /* dma */
525 [IRQ_DM355_SPINT2_1] = 7,
526 [IRQ_DM355_TINT7] = 4,
527 [IRQ_DM355_SDIOINT0] = 7,
528 [IRQ_MBXINT] = 7,
529 [IRQ_MBRINT] = 7,
530 [IRQ_MMCINT] = 7,
531 [IRQ_DM355_MMCINT1] = 7,
532 [IRQ_DM355_PWMINT3] = 7,
533 [IRQ_DDRINT] = 7,
534 [IRQ_AEMIFINT] = 7,
535 [IRQ_DM355_SDIOINT1] = 4,
536 [IRQ_TINT0_TINT12] = 2, /* clockevent */
537 [IRQ_TINT0_TINT34] = 2, /* clocksource */
538 [IRQ_TINT1_TINT12] = 7, /* DSP timer */
539 [IRQ_TINT1_TINT34] = 7, /* system tick */
540 [IRQ_PWMINT0] = 7,
541 [IRQ_PWMINT1] = 7,
542 [IRQ_PWMINT2] = 7,
543 [IRQ_I2C] = 3,
544 [IRQ_UARTINT0] = 3,
545 [IRQ_UARTINT1] = 3,
546 [IRQ_DM355_SPINT0_0] = 3,
547 [IRQ_DM355_SPINT0_1] = 3,
548 [IRQ_DM355_GPIO0] = 3,
549 [IRQ_DM355_GPIO1] = 7,
550 [IRQ_DM355_GPIO2] = 4,
551 [IRQ_DM355_GPIO3] = 4,
552 [IRQ_DM355_GPIO4] = 7,
553 [IRQ_DM355_GPIO5] = 7,
554 [IRQ_DM355_GPIO6] = 7,
555 [IRQ_DM355_GPIO7] = 7,
556 [IRQ_DM355_GPIO8] = 7,
557 [IRQ_DM355_GPIO9] = 7,
558 [IRQ_DM355_GPIOBNK0] = 7,
559 [IRQ_DM355_GPIOBNK1] = 7,
560 [IRQ_DM355_GPIOBNK2] = 7,
561 [IRQ_DM355_GPIOBNK3] = 7,
562 [IRQ_DM355_GPIOBNK4] = 7,
563 [IRQ_DM355_GPIOBNK5] = 7,
564 [IRQ_DM355_GPIOBNK6] = 7,
565 [IRQ_COMMTX] = 7,
566 [IRQ_COMMRX] = 7,
567 [IRQ_EMUINT] = 7,
568};
569
Kevin Hilman95a34772009-04-29 12:10:55 -0700570/*----------------------------------------------------------------------*/
571
Peter Ujfalusid4cb7f42015-10-14 14:42:46 +0300572static s8 queue_priority_mapping[][2] = {
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400573 /* {event queue no, Priority} */
574 {0, 3},
575 {1, 7},
576 {-1, -1},
577};
578
Peter Ujfalusid4cb7f42015-10-14 14:42:46 +0300579static struct edma_soc_info dm355_edma_pdata = {
Sekhar Noribc3ac9f2010-06-29 11:35:12 +0530580 .queue_priority_mapping = queue_priority_mapping,
Ido Yarivf23fe852011-07-10 16:14:35 +0300581 .default_queue = EVENTQ_1,
Sekhar Noribc3ac9f2010-06-29 11:35:12 +0530582};
583
Kevin Hilman95a34772009-04-29 12:10:55 -0700584static struct resource edma_resources[] = {
585 {
Peter Ujfalusid4cb7f42015-10-14 14:42:46 +0300586 .name = "edma3_cc",
Kevin Hilman95a34772009-04-29 12:10:55 -0700587 .start = 0x01c00000,
588 .end = 0x01c00000 + SZ_64K - 1,
589 .flags = IORESOURCE_MEM,
590 },
591 {
Peter Ujfalusid4cb7f42015-10-14 14:42:46 +0300592 .name = "edma3_tc0",
Kevin Hilman95a34772009-04-29 12:10:55 -0700593 .start = 0x01c10000,
594 .end = 0x01c10000 + SZ_1K - 1,
595 .flags = IORESOURCE_MEM,
596 },
597 {
Peter Ujfalusid4cb7f42015-10-14 14:42:46 +0300598 .name = "edma3_tc1",
Kevin Hilman95a34772009-04-29 12:10:55 -0700599 .start = 0x01c10400,
600 .end = 0x01c10400 + SZ_1K - 1,
601 .flags = IORESOURCE_MEM,
602 },
603 {
Peter Ujfalusid4cb7f42015-10-14 14:42:46 +0300604 .name = "edma3_ccint",
Kevin Hilman95a34772009-04-29 12:10:55 -0700605 .start = IRQ_CCINT0,
606 .flags = IORESOURCE_IRQ,
607 },
608 {
Peter Ujfalusid4cb7f42015-10-14 14:42:46 +0300609 .name = "edma3_ccerrint",
Kevin Hilman95a34772009-04-29 12:10:55 -0700610 .start = IRQ_CCERRINT,
611 .flags = IORESOURCE_IRQ,
612 },
613 /* not using (or muxing) TC*_ERR */
614};
615
616static struct platform_device dm355_edma_device = {
617 .name = "edma",
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400618 .id = 0,
Peter Ujfalusid4cb7f42015-10-14 14:42:46 +0300619 .dev.platform_data = &dm355_edma_pdata,
Kevin Hilman95a34772009-04-29 12:10:55 -0700620 .num_resources = ARRAY_SIZE(edma_resources),
621 .resource = edma_resources,
622};
623
Chaithrika U S25acf552009-06-05 06:28:08 -0400624static struct resource dm355_asp1_resources[] = {
625 {
Peter Ujfalusiee880db2013-11-13 16:48:17 +0200626 .name = "mpu",
Chaithrika U S25acf552009-06-05 06:28:08 -0400627 .start = DAVINCI_ASP1_BASE,
628 .end = DAVINCI_ASP1_BASE + SZ_8K - 1,
629 .flags = IORESOURCE_MEM,
630 },
631 {
632 .start = DAVINCI_DMA_ASP1_TX,
633 .end = DAVINCI_DMA_ASP1_TX,
634 .flags = IORESOURCE_DMA,
635 },
636 {
637 .start = DAVINCI_DMA_ASP1_RX,
638 .end = DAVINCI_DMA_ASP1_RX,
639 .flags = IORESOURCE_DMA,
640 },
641};
642
643static struct platform_device dm355_asp1_device = {
Chris Paulson-Ellisbedad0c2010-11-16 12:27:09 +0000644 .name = "davinci-mcbsp",
Kevin Hilman61aa0732009-07-15 08:47:48 -0700645 .id = 1,
Chaithrika U S25acf552009-06-05 06:28:08 -0400646 .num_resources = ARRAY_SIZE(dm355_asp1_resources),
647 .resource = dm355_asp1_resources,
648};
649
Muralidharan Karicheri77c8b5f2010-01-13 20:27:08 -0300650static void dm355_ccdc_setup_pinmux(void)
651{
652 davinci_cfg_reg(DM355_VIN_PCLK);
653 davinci_cfg_reg(DM355_VIN_CAM_WEN);
654 davinci_cfg_reg(DM355_VIN_CAM_VD);
655 davinci_cfg_reg(DM355_VIN_CAM_HD);
656 davinci_cfg_reg(DM355_VIN_YIN_EN);
657 davinci_cfg_reg(DM355_VIN_CINL_EN);
658 davinci_cfg_reg(DM355_VIN_CINH_EN);
659}
660
Muralidharan Karicheri51e68e22009-09-16 12:02:50 -0400661static struct resource dm355_vpss_resources[] = {
662 {
663 /* VPSS BL Base address */
664 .name = "vpss",
665 .start = 0x01c70800,
666 .end = 0x01c70800 + 0xff,
667 .flags = IORESOURCE_MEM,
668 },
669 {
670 /* VPSS CLK Base address */
671 .name = "vpss",
672 .start = 0x01c70000,
673 .end = 0x01c70000 + 0xf,
674 .flags = IORESOURCE_MEM,
675 },
676};
677
678static struct platform_device dm355_vpss_device = {
679 .name = "vpss",
680 .id = -1,
681 .dev.platform_data = "dm355_vpss",
682 .num_resources = ARRAY_SIZE(dm355_vpss_resources),
683 .resource = dm355_vpss_resources,
684};
685
686static struct resource vpfe_resources[] = {
687 {
688 .start = IRQ_VDINT0,
689 .end = IRQ_VDINT0,
690 .flags = IORESOURCE_IRQ,
691 },
692 {
693 .start = IRQ_VDINT1,
694 .end = IRQ_VDINT1,
695 .flags = IORESOURCE_IRQ,
696 },
Muralidharan Karicheri77c8b5f2010-01-13 20:27:08 -0300697};
698
699static u64 vpfe_capture_dma_mask = DMA_BIT_MASK(32);
700static struct resource dm355_ccdc_resource[] = {
Muralidharan Karicheri51e68e22009-09-16 12:02:50 -0400701 /* CCDC Base address */
702 {
703 .flags = IORESOURCE_MEM,
704 .start = 0x01c70600,
705 .end = 0x01c70600 + 0x1ff,
706 },
707};
Muralidharan Karicheri77c8b5f2010-01-13 20:27:08 -0300708static struct platform_device dm355_ccdc_dev = {
709 .name = "dm355_ccdc",
710 .id = -1,
711 .num_resources = ARRAY_SIZE(dm355_ccdc_resource),
712 .resource = dm355_ccdc_resource,
713 .dev = {
714 .dma_mask = &vpfe_capture_dma_mask,
715 .coherent_dma_mask = DMA_BIT_MASK(32),
716 .platform_data = dm355_ccdc_setup_pinmux,
717 },
718};
Muralidharan Karicheri51e68e22009-09-16 12:02:50 -0400719
Muralidharan Karicheri51e68e22009-09-16 12:02:50 -0400720static struct platform_device vpfe_capture_dev = {
721 .name = CAPTURE_DRV_NAME,
722 .id = -1,
723 .num_resources = ARRAY_SIZE(vpfe_resources),
724 .resource = vpfe_resources,
725 .dev = {
726 .dma_mask = &vpfe_capture_dma_mask,
727 .coherent_dma_mask = DMA_BIT_MASK(32),
728 },
729};
730
Lad, Prabhakar62a2d6c2013-04-09 10:35:05 -0300731static struct resource dm355_osd_resources[] = {
732 {
733 .start = DM355_OSD_BASE,
734 .end = DM355_OSD_BASE + 0x17f,
735 .flags = IORESOURCE_MEM,
736 },
737};
738
739static struct platform_device dm355_osd_dev = {
740 .name = DM355_VPBE_OSD_SUBDEV_NAME,
741 .id = -1,
742 .num_resources = ARRAY_SIZE(dm355_osd_resources),
743 .resource = dm355_osd_resources,
744 .dev = {
745 .dma_mask = &vpfe_capture_dma_mask,
746 .coherent_dma_mask = DMA_BIT_MASK(32),
747 },
748};
749
750static struct resource dm355_venc_resources[] = {
751 {
752 .start = IRQ_VENCINT,
753 .end = IRQ_VENCINT,
754 .flags = IORESOURCE_IRQ,
755 },
756 /* venc registers io space */
757 {
758 .start = DM355_VENC_BASE,
759 .end = DM355_VENC_BASE + 0x17f,
760 .flags = IORESOURCE_MEM,
761 },
762 /* VDAC config register io space */
763 {
764 .start = DAVINCI_SYSTEM_MODULE_BASE + SYSMOD_VDAC_CONFIG,
765 .end = DAVINCI_SYSTEM_MODULE_BASE + SYSMOD_VDAC_CONFIG + 3,
766 .flags = IORESOURCE_MEM,
767 },
768};
769
770static struct resource dm355_v4l2_disp_resources[] = {
771 {
772 .start = IRQ_VENCINT,
773 .end = IRQ_VENCINT,
774 .flags = IORESOURCE_IRQ,
775 },
776 /* venc registers io space */
777 {
778 .start = DM355_VENC_BASE,
779 .end = DM355_VENC_BASE + 0x17f,
780 .flags = IORESOURCE_MEM,
781 },
782};
783
Boris BREZILLON27ffaeb2014-11-10 14:28:31 -0300784static int dm355_vpbe_setup_pinmux(u32 if_type, int field)
Muralidharan Karicheri51e68e22009-09-16 12:02:50 -0400785{
Lad, Prabhakar62a2d6c2013-04-09 10:35:05 -0300786 switch (if_type) {
Boris BREZILLON27ffaeb2014-11-10 14:28:31 -0300787 case MEDIA_BUS_FMT_SGRBG8_1X8:
Lad, Prabhakar62a2d6c2013-04-09 10:35:05 -0300788 davinci_cfg_reg(DM355_VOUT_FIELD_G70);
789 break;
Boris BREZILLON27ffaeb2014-11-10 14:28:31 -0300790 case MEDIA_BUS_FMT_YUYV10_1X20:
Lad, Prabhakar62a2d6c2013-04-09 10:35:05 -0300791 if (field)
792 davinci_cfg_reg(DM355_VOUT_FIELD);
793 else
794 davinci_cfg_reg(DM355_VOUT_FIELD_G70);
795 break;
796 default:
797 return -EINVAL;
798 }
799
800 davinci_cfg_reg(DM355_VOUT_COUTL_EN);
801 davinci_cfg_reg(DM355_VOUT_COUTH_EN);
802
803 return 0;
Muralidharan Karicheri51e68e22009-09-16 12:02:50 -0400804}
805
Lad, Prabhakar62a2d6c2013-04-09 10:35:05 -0300806static int dm355_venc_setup_clock(enum vpbe_enc_timings_type type,
807 unsigned int pclock)
808{
809 void __iomem *vpss_clk_ctrl_reg;
810
811 vpss_clk_ctrl_reg = DAVINCI_SYSMOD_VIRT(SYSMOD_VPSS_CLKCTL);
812
813 switch (type) {
814 case VPBE_ENC_STD:
815 writel(VPSS_DACCLKEN_ENABLE | VPSS_VENCCLKEN_ENABLE,
816 vpss_clk_ctrl_reg);
817 break;
818 case VPBE_ENC_DV_TIMINGS:
819 if (pclock > 27000000)
820 /*
821 * For HD, use external clock source since we cannot
822 * support HD mode with internal clocks.
823 */
824 writel(VPSS_MUXSEL_EXTCLK_ENABLE, vpss_clk_ctrl_reg);
825 break;
826 default:
827 return -EINVAL;
828 }
829
830 return 0;
831}
832
833static struct platform_device dm355_vpbe_display = {
834 .name = "vpbe-v4l2",
835 .id = -1,
836 .num_resources = ARRAY_SIZE(dm355_v4l2_disp_resources),
837 .resource = dm355_v4l2_disp_resources,
838 .dev = {
839 .dma_mask = &vpfe_capture_dma_mask,
840 .coherent_dma_mask = DMA_BIT_MASK(32),
841 },
842};
843
Sekhar Nori9c559702013-07-12 15:19:03 +0530844static struct venc_platform_data dm355_venc_pdata = {
Lad, Prabhakar62a2d6c2013-04-09 10:35:05 -0300845 .setup_pinmux = dm355_vpbe_setup_pinmux,
846 .setup_clock = dm355_venc_setup_clock,
847};
848
849static struct platform_device dm355_venc_dev = {
850 .name = DM355_VPBE_VENC_SUBDEV_NAME,
851 .id = -1,
852 .num_resources = ARRAY_SIZE(dm355_venc_resources),
853 .resource = dm355_venc_resources,
854 .dev = {
855 .dma_mask = &vpfe_capture_dma_mask,
856 .coherent_dma_mask = DMA_BIT_MASK(32),
857 .platform_data = (void *)&dm355_venc_pdata,
858 },
859};
860
861static struct platform_device dm355_vpbe_dev = {
862 .name = "vpbe_controller",
863 .id = -1,
864 .dev = {
865 .dma_mask = &vpfe_capture_dma_mask,
866 .coherent_dma_mask = DMA_BIT_MASK(32),
867 },
868};
869
Philip Avinash9cc15152013-08-18 10:49:00 +0530870static struct resource dm355_gpio_resources[] = {
871 { /* registers */
872 .start = DAVINCI_GPIO_BASE,
873 .end = DAVINCI_GPIO_BASE + SZ_4K - 1,
874 .flags = IORESOURCE_MEM,
875 },
876 { /* interrupt */
877 .start = IRQ_DM355_GPIOBNK0,
878 .end = IRQ_DM355_GPIOBNK6,
879 .flags = IORESOURCE_IRQ,
880 },
881};
882
883static struct davinci_gpio_platform_data dm355_gpio_platform_data = {
884 .ngpio = 104,
Philip Avinash9cc15152013-08-18 10:49:00 +0530885};
886
887int __init dm355_gpio_register(void)
888{
889 return davinci_gpio_register(dm355_gpio_resources,
Lad, Prabhakare462f1f2013-11-08 12:15:56 +0530890 ARRAY_SIZE(dm355_gpio_resources),
Philip Avinash9cc15152013-08-18 10:49:00 +0530891 &dm355_gpio_platform_data);
892}
Kevin Hilman95a34772009-04-29 12:10:55 -0700893/*----------------------------------------------------------------------*/
894
Mark A. Greer79c3c0b2009-04-15 12:38:58 -0700895static struct map_desc dm355_io_desc[] = {
896 {
897 .virtual = IO_VIRT,
898 .pfn = __phys_to_pfn(IO_PHYS),
899 .length = IO_SIZE,
900 .type = MT_DEVICE
901 },
902};
903
Mark A. Greerb9ab1272009-04-15 12:39:09 -0700904/* Contents of JTAG ID register used to identify exact cpu type */
905static struct davinci_id dm355_ids[] = {
906 {
907 .variant = 0x0,
908 .part_no = 0xb73b,
909 .manufacturer = 0x00f,
910 .cpu_id = DAVINCI_CPU_ID_DM355,
911 .name = "dm355",
912 },
913};
914
Cyril Chemparathye4c822c2010-05-07 17:06:36 -0400915static u32 dm355_psc_bases[] = { DAVINCI_PWR_SLEEP_CNTRL_BASE };
Mark A. Greerd81d1882009-04-15 12:39:33 -0700916
Mark A. Greerf64691b2009-04-15 12:40:11 -0700917/*
918 * T0_BOT: Timer 0, bottom: clockevent source for hrtimers
919 * T0_TOP: Timer 0, top : clocksource for generic timekeeping
920 * T1_BOT: Timer 1, bottom: (used by DSP in TI DSPLink code)
921 * T1_TOP: Timer 1, top : <unused>
922 */
Kevin Hilman28552c22010-02-25 15:36:38 -0800923static struct davinci_timer_info dm355_timer_info = {
Mark A. Greerf64691b2009-04-15 12:40:11 -0700924 .timers = davinci_timer_instance,
925 .clockevent_id = T0_BOT,
926 .clocksource_id = T0_TOP,
927};
928
Manjunathappa, Prakash19955c32013-06-19 14:45:38 +0530929static struct plat_serial8250_port dm355_serial0_platform_data[] = {
Mark A. Greer65e866a2009-03-18 12:36:08 -0500930 {
931 .mapbase = DAVINCI_UART0_BASE,
932 .irq = IRQ_UARTINT0,
933 .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
934 UPF_IOREMAP,
935 .iotype = UPIO_MEM,
936 .regshift = 2,
937 },
938 {
Manjunathappa, Prakash19955c32013-06-19 14:45:38 +0530939 .flags = 0,
940 }
941};
942static struct plat_serial8250_port dm355_serial1_platform_data[] = {
943 {
Mark A. Greer65e866a2009-03-18 12:36:08 -0500944 .mapbase = DAVINCI_UART1_BASE,
945 .irq = IRQ_UARTINT1,
946 .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
947 UPF_IOREMAP,
948 .iotype = UPIO_MEM,
949 .regshift = 2,
950 },
951 {
Manjunathappa, Prakash19955c32013-06-19 14:45:38 +0530952 .flags = 0,
953 }
954};
955static struct plat_serial8250_port dm355_serial2_platform_data[] = {
956 {
Mark A. Greer65e866a2009-03-18 12:36:08 -0500957 .mapbase = DM355_UART2_BASE,
958 .irq = IRQ_DM355_UARTINT2,
959 .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
960 UPF_IOREMAP,
961 .iotype = UPIO_MEM,
962 .regshift = 2,
963 },
964 {
Manjunathappa, Prakash19955c32013-06-19 14:45:38 +0530965 .flags = 0,
966 }
Mark A. Greer65e866a2009-03-18 12:36:08 -0500967};
968
Manjunathappa, Prakashfcf71572013-06-19 14:45:42 +0530969struct platform_device dm355_serial_device[] = {
Manjunathappa, Prakash19955c32013-06-19 14:45:38 +0530970 {
971 .name = "serial8250",
972 .id = PLAT8250_DEV_PLATFORM,
973 .dev = {
974 .platform_data = dm355_serial0_platform_data,
975 }
Mark A. Greer65e866a2009-03-18 12:36:08 -0500976 },
Manjunathappa, Prakash19955c32013-06-19 14:45:38 +0530977 {
978 .name = "serial8250",
979 .id = PLAT8250_DEV_PLATFORM1,
980 .dev = {
981 .platform_data = dm355_serial1_platform_data,
982 }
983 },
984 {
985 .name = "serial8250",
986 .id = PLAT8250_DEV_PLATFORM2,
987 .dev = {
988 .platform_data = dm355_serial2_platform_data,
989 }
990 },
991 {
992 }
Mark A. Greer65e866a2009-03-18 12:36:08 -0500993};
994
Mark A. Greer79c3c0b2009-04-15 12:38:58 -0700995static struct davinci_soc_info davinci_soc_info_dm355 = {
996 .io_desc = dm355_io_desc,
997 .io_desc_num = ARRAY_SIZE(dm355_io_desc),
Cyril Chemparathy3347db82010-05-07 17:06:34 -0400998 .jtag_id_reg = 0x01c40028,
Mark A. Greerb9ab1272009-04-15 12:39:09 -0700999 .ids = dm355_ids,
1000 .ids_num = ARRAY_SIZE(dm355_ids),
Mark A. Greer66e0c392009-04-15 12:39:23 -07001001 .cpu_clks = dm355_clks,
Mark A. Greerd81d1882009-04-15 12:39:33 -07001002 .psc_bases = dm355_psc_bases,
1003 .psc_bases_num = ARRAY_SIZE(dm355_psc_bases),
Cyril Chemparathy779b0d52010-05-07 17:06:38 -04001004 .pinmux_base = DAVINCI_SYSTEM_MODULE_BASE,
Mark A. Greer0e585952009-04-15 12:39:48 -07001005 .pinmux_pins = dm355_pins,
1006 .pinmux_pins_num = ARRAY_SIZE(dm355_pins),
Cyril Chemparathybd808942010-05-07 17:06:37 -04001007 .intc_base = DAVINCI_ARM_INTC_BASE,
Mark A. Greer673dd362009-04-15 12:40:00 -07001008 .intc_type = DAVINCI_INTC_TYPE_AINTC,
1009 .intc_irq_prios = dm355_default_priorities,
1010 .intc_irq_num = DAVINCI_N_AINTC_IRQ,
Mark A. Greerf64691b2009-04-15 12:40:11 -07001011 .timer_info = &dm355_timer_info,
David Brownell0d04eb42009-04-30 17:35:48 -07001012 .sram_dma = 0x00010000,
1013 .sram_len = SZ_32K,
Mark A. Greer79c3c0b2009-04-15 12:38:58 -07001014};
1015
Chaithrika U S25acf552009-06-05 06:28:08 -04001016void __init dm355_init_asp1(u32 evt_enable, struct snd_platform_data *pdata)
1017{
1018 /* we don't use ASP1 IRQs, or we'd need to mux them ... */
1019 if (evt_enable & ASP1_TX_EVT_EN)
1020 davinci_cfg_reg(DM355_EVT8_ASP1_TX);
1021
1022 if (evt_enable & ASP1_RX_EVT_EN)
1023 davinci_cfg_reg(DM355_EVT9_ASP1_RX);
1024
1025 dm355_asp1_device.dev.platform_data = pdata;
1026 platform_device_register(&dm355_asp1_device);
1027}
1028
Kevin Hilman95a34772009-04-29 12:10:55 -07001029void __init dm355_init(void)
1030{
Mark A. Greer79c3c0b2009-04-15 12:38:58 -07001031 davinci_common_init(&davinci_soc_info_dm355);
Manjunath Hadli5cfb19a2011-12-21 19:13:36 +05301032 davinci_map_sysmod();
Kevin Hilman95a34772009-04-29 12:10:55 -07001033}
1034
Lad, Prabhakar62a2d6c2013-04-09 10:35:05 -03001035int __init dm355_init_video(struct vpfe_config *vpfe_cfg,
1036 struct vpbe_config *vpbe_cfg)
1037{
1038 if (vpfe_cfg || vpbe_cfg)
1039 platform_device_register(&dm355_vpss_device);
1040
1041 if (vpfe_cfg) {
1042 vpfe_capture_dev.dev.platform_data = vpfe_cfg;
1043 platform_device_register(&dm355_ccdc_dev);
1044 platform_device_register(&vpfe_capture_dev);
1045 }
1046
1047 if (vpbe_cfg) {
1048 dm355_vpbe_dev.dev.platform_data = vpbe_cfg;
1049 platform_device_register(&dm355_osd_dev);
1050 platform_device_register(&dm355_venc_dev);
1051 platform_device_register(&dm355_vpbe_dev);
1052 platform_device_register(&dm355_vpbe_display);
1053 }
1054
1055 return 0;
1056}
1057
Kevin Hilman95a34772009-04-29 12:10:55 -07001058static int __init dm355_init_devices(void)
1059{
Sekhar Nori12330902014-02-26 10:29:43 +05301060 int ret = 0;
1061
Kevin Hilman95a34772009-04-29 12:10:55 -07001062 if (!cpu_is_davinci_dm355())
1063 return 0;
1064
1065 davinci_cfg_reg(DM355_INT_EDMA_CC);
1066 platform_device_register(&dm355_edma_device);
Muralidharan Karicheri51e68e22009-09-16 12:02:50 -04001067
Sekhar Nori12330902014-02-26 10:29:43 +05301068 ret = davinci_init_wdt();
1069 if (ret)
1070 pr_warn("%s: watchdog init failed: %d\n", __func__, ret);
1071
1072 return ret;
Kevin Hilman95a34772009-04-29 12:10:55 -07001073}
1074postcore_initcall(dm355_init_devices);