blob: 929a46278d8387c92702322898db8c2855e0fdf9 [file] [log] [blame]
Prashant Gaikwad37c26a92013-01-11 13:16:24 +05301/*
2 * Copyright (c) 2012, NVIDIA CORPORATION. All rights reserved.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 *
13 * You should have received a copy of the GNU General Public License
14 * along with this program. If not, see <http://www.gnu.org/licenses/>.
15 */
16
17#include <linux/io.h>
18#include <linux/clk.h>
19#include <linux/clk-provider.h>
20#include <linux/clkdev.h>
21#include <linux/of.h>
22#include <linux/of_address.h>
23#include <linux/clk/tegra.h>
Joseph Lo4a2e3272013-01-15 22:10:48 +000024#include <linux/delay.h>
Prashant Gaikwad37c26a92013-01-11 13:16:24 +053025
26#include "clk.h"
27
Prashant Gaikwad37c26a92013-01-11 13:16:24 +053028#define CLK_OUT_ENB_NUM 3
29
30#define OSC_CTRL 0x50
31#define OSC_CTRL_OSC_FREQ_MASK (3<<30)
32#define OSC_CTRL_OSC_FREQ_13MHZ (0<<30)
33#define OSC_CTRL_OSC_FREQ_19_2MHZ (1<<30)
34#define OSC_CTRL_OSC_FREQ_12MHZ (2<<30)
35#define OSC_CTRL_OSC_FREQ_26MHZ (3<<30)
36#define OSC_CTRL_MASK (0x3f2 | OSC_CTRL_OSC_FREQ_MASK)
37
38#define OSC_CTRL_PLL_REF_DIV_MASK (3<<28)
39#define OSC_CTRL_PLL_REF_DIV_1 (0<<28)
40#define OSC_CTRL_PLL_REF_DIV_2 (1<<28)
41#define OSC_CTRL_PLL_REF_DIV_4 (2<<28)
42
43#define OSC_FREQ_DET 0x58
44#define OSC_FREQ_DET_TRIG (1<<31)
45
46#define OSC_FREQ_DET_STATUS 0x5c
47#define OSC_FREQ_DET_BUSY (1<<31)
48#define OSC_FREQ_DET_CNT_MASK 0xFFFF
49
Peter De Schrijverd5ff89a2013-08-22 18:44:06 +030050#define TEGRA20_CLK_PERIPH_BANKS 3
51
Prashant Gaikwad37c26a92013-01-11 13:16:24 +053052#define PLLS_BASE 0xf0
53#define PLLS_MISC 0xf4
54#define PLLC_BASE 0x80
55#define PLLC_MISC 0x8c
56#define PLLM_BASE 0x90
57#define PLLM_MISC 0x9c
58#define PLLP_BASE 0xa0
59#define PLLP_MISC 0xac
60#define PLLA_BASE 0xb0
61#define PLLA_MISC 0xbc
62#define PLLU_BASE 0xc0
63#define PLLU_MISC 0xcc
64#define PLLD_BASE 0xd0
65#define PLLD_MISC 0xdc
66#define PLLX_BASE 0xe0
67#define PLLX_MISC 0xe4
68#define PLLE_BASE 0xe8
69#define PLLE_MISC 0xec
70
Peter De Schrijver3e727712013-04-03 17:40:40 +030071#define PLL_BASE_LOCK BIT(27)
72#define PLLE_MISC_LOCK BIT(11)
Prashant Gaikwad37c26a92013-01-11 13:16:24 +053073
74#define PLL_MISC_LOCK_ENABLE 18
75#define PLLDU_MISC_LOCK_ENABLE 22
76#define PLLE_MISC_LOCK_ENABLE 9
77
78#define PLLC_OUT 0x84
79#define PLLM_OUT 0x94
80#define PLLP_OUTA 0xa4
81#define PLLP_OUTB 0xa8
82#define PLLA_OUT 0xb4
83
84#define CCLK_BURST_POLICY 0x20
85#define SUPER_CCLK_DIVIDER 0x24
86#define SCLK_BURST_POLICY 0x28
87#define SUPER_SCLK_DIVIDER 0x2c
88#define CLK_SYSTEM_RATE 0x30
89
Joseph Lo4a2e3272013-01-15 22:10:48 +000090#define CCLK_BURST_POLICY_SHIFT 28
91#define CCLK_RUN_POLICY_SHIFT 4
92#define CCLK_IDLE_POLICY_SHIFT 0
93#define CCLK_IDLE_POLICY 1
94#define CCLK_RUN_POLICY 2
95#define CCLK_BURST_POLICY_PLLX 8
96
Prashant Gaikwad37c26a92013-01-11 13:16:24 +053097#define CLK_SOURCE_I2S1 0x100
98#define CLK_SOURCE_I2S2 0x104
99#define CLK_SOURCE_SPDIF_OUT 0x108
100#define CLK_SOURCE_SPDIF_IN 0x10c
101#define CLK_SOURCE_PWM 0x110
102#define CLK_SOURCE_SPI 0x114
103#define CLK_SOURCE_SBC1 0x134
104#define CLK_SOURCE_SBC2 0x118
105#define CLK_SOURCE_SBC3 0x11c
106#define CLK_SOURCE_SBC4 0x1b4
107#define CLK_SOURCE_XIO 0x120
108#define CLK_SOURCE_TWC 0x12c
109#define CLK_SOURCE_IDE 0x144
110#define CLK_SOURCE_NDFLASH 0x160
111#define CLK_SOURCE_VFIR 0x168
112#define CLK_SOURCE_SDMMC1 0x150
113#define CLK_SOURCE_SDMMC2 0x154
114#define CLK_SOURCE_SDMMC3 0x1bc
115#define CLK_SOURCE_SDMMC4 0x164
116#define CLK_SOURCE_CVE 0x140
117#define CLK_SOURCE_TVO 0x188
118#define CLK_SOURCE_TVDAC 0x194
119#define CLK_SOURCE_HDMI 0x18c
120#define CLK_SOURCE_DISP1 0x138
121#define CLK_SOURCE_DISP2 0x13c
122#define CLK_SOURCE_CSITE 0x1d4
123#define CLK_SOURCE_LA 0x1f8
124#define CLK_SOURCE_OWR 0x1cc
125#define CLK_SOURCE_NOR 0x1d0
126#define CLK_SOURCE_MIPI 0x174
127#define CLK_SOURCE_I2C1 0x124
128#define CLK_SOURCE_I2C2 0x198
129#define CLK_SOURCE_I2C3 0x1b8
130#define CLK_SOURCE_DVC 0x128
131#define CLK_SOURCE_UARTA 0x178
132#define CLK_SOURCE_UARTB 0x17c
133#define CLK_SOURCE_UARTC 0x1a0
134#define CLK_SOURCE_UARTD 0x1c0
135#define CLK_SOURCE_UARTE 0x1c4
136#define CLK_SOURCE_3D 0x158
137#define CLK_SOURCE_2D 0x15c
138#define CLK_SOURCE_MPE 0x170
139#define CLK_SOURCE_EPP 0x16c
140#define CLK_SOURCE_HOST1X 0x180
141#define CLK_SOURCE_VDE 0x1c8
142#define CLK_SOURCE_VI 0x148
143#define CLK_SOURCE_VI_SENSOR 0x1a8
144#define CLK_SOURCE_EMC 0x19c
145
146#define AUDIO_SYNC_CLK 0x38
147
148#define PMC_CTRL 0x0
149#define PMC_CTRL_BLINK_ENB 7
150#define PMC_DPD_PADS_ORIDE 0x1c
151#define PMC_DPD_PADS_ORIDE_BLINK_ENB 20
152#define PMC_BLINK_TIMER 0x40
153
154/* Tegra CPU clock and reset control regs */
155#define TEGRA_CLK_RST_CONTROLLER_CLK_CPU_CMPLX 0x4c
156#define TEGRA_CLK_RST_CONTROLLER_RST_CPU_CMPLX_SET 0x340
157#define TEGRA_CLK_RST_CONTROLLER_RST_CPU_CMPLX_CLR 0x344
158
159#define CPU_CLOCK(cpu) (0x1 << (8 + cpu))
160#define CPU_RESET(cpu) (0x1111ul << (cpu))
161
Joseph Lo4a2e3272013-01-15 22:10:48 +0000162#ifdef CONFIG_PM_SLEEP
163static struct cpu_clk_suspend_context {
164 u32 pllx_misc;
165 u32 pllx_base;
166
167 u32 cpu_burst;
168 u32 clk_csite_src;
169 u32 cclk_divider;
170} tegra20_cpu_clk_sctx;
171#endif
172
Prashant Gaikwad37c26a92013-01-11 13:16:24 +0530173static int periph_clk_enb_refcnt[CLK_OUT_ENB_NUM * 32];
174
175static void __iomem *clk_base;
176static void __iomem *pmc_base;
177
178static DEFINE_SPINLOCK(pll_div_lock);
Peter De Schrijverd076a202013-02-07 18:37:35 +0200179static DEFINE_SPINLOCK(sysrate_lock);
Prashant Gaikwad37c26a92013-01-11 13:16:24 +0530180
181#define TEGRA_INIT_DATA_MUX(_name, _con_id, _dev_id, _parents, _offset, \
Peter De Schrijverd5ff89a2013-08-22 18:44:06 +0300182 _clk_num, _gate_flags, _clk_id) \
Prashant Gaikwad37c26a92013-01-11 13:16:24 +0530183 TEGRA_INIT_DATA(_name, _con_id, _dev_id, _parents, _offset, \
184 30, 2, 0, 0, 8, 1, TEGRA_DIVIDER_ROUND_UP, \
Peter De Schrijverd5ff89a2013-08-22 18:44:06 +0300185 _clk_num, periph_clk_enb_refcnt, \
Prashant Gaikwad37c26a92013-01-11 13:16:24 +0530186 _gate_flags, _clk_id)
187
188#define TEGRA_INIT_DATA_INT(_name, _con_id, _dev_id, _parents, _offset, \
Peter De Schrijverd5ff89a2013-08-22 18:44:06 +0300189 _clk_num, _gate_flags, _clk_id) \
Prashant Gaikwad37c26a92013-01-11 13:16:24 +0530190 TEGRA_INIT_DATA(_name, _con_id, _dev_id, _parents, _offset, \
Peter De Schrijverd5ff89a2013-08-22 18:44:06 +0300191 30, 2, 0, 0, 8, 1, TEGRA_DIVIDER_INT, \
Prashant Gaikwad37c26a92013-01-11 13:16:24 +0530192 _clk_num, periph_clk_enb_refcnt, _gate_flags, \
193 _clk_id)
194
195#define TEGRA_INIT_DATA_DIV16(_name, _con_id, _dev_id, _parents, _offset, \
Peter De Schrijverd5ff89a2013-08-22 18:44:06 +0300196 _clk_num, _gate_flags, _clk_id) \
Prashant Gaikwad37c26a92013-01-11 13:16:24 +0530197 TEGRA_INIT_DATA(_name, _con_id, _dev_id, _parents, _offset, \
Peter De Schrijverd5ff89a2013-08-22 18:44:06 +0300198 30, 2, 0, 0, 16, 0, TEGRA_DIVIDER_ROUND_UP, \
Prashant Gaikwad37c26a92013-01-11 13:16:24 +0530199 _clk_num, periph_clk_enb_refcnt, _gate_flags, \
200 _clk_id)
201
202#define TEGRA_INIT_DATA_NODIV(_name, _con_id, _dev_id, _parents, _offset, \
Peter De Schrijverd5ff89a2013-08-22 18:44:06 +0300203 _mux_shift, _mux_width, _clk_num, \
Prashant Gaikwad37c26a92013-01-11 13:16:24 +0530204 _gate_flags, _clk_id) \
205 TEGRA_INIT_DATA(_name, _con_id, _dev_id, _parents, _offset, \
Peter De Schrijverd5ff89a2013-08-22 18:44:06 +0300206 _mux_shift, _mux_width, 0, 0, 0, 0, 0, \
Prashant Gaikwad37c26a92013-01-11 13:16:24 +0530207 _clk_num, periph_clk_enb_refcnt, _gate_flags, \
208 _clk_id)
209
210/* IDs assigned here must be in sync with DT bindings definition
211 * for Tegra20 clocks .
212 */
213enum tegra20_clk {
214 cpu, ac97 = 3, rtc, timer, uarta, gpio = 8, sdmmc2, i2s1 = 11, i2c1,
215 ndflash, sdmmc1, sdmmc4, twc, pwm, i2s2, epp, gr2d = 21, usbd, isp,
216 gr3d, ide, disp2, disp1, host1x, vcp, cache2 = 31, mem, ahbdma, apbdma,
217 kbc = 36, stat_mon, pmc, fuse, kfuse, sbc1, nor, spi, sbc2, xio, sbc3,
218 dvc, dsi, mipi = 50, hdmi, csi, tvdac, i2c2, uartc, emc = 57, usb2,
219 usb3, mpe, vde, bsea, bsev, speedo, uartd, uarte, i2c3, sbc4, sdmmc3,
220 pex, owr, afi, csite, pcie_xclk, avpucq = 75, la, irama = 84, iramb,
Prashant Gaikwad82ce7422013-04-04 14:35:04 +0530221 iramc, iramd, cram2, audio_2x, clk_d, csus = 92, cdev2, cdev1,
Prashant Gaikwad37c26a92013-01-11 13:16:24 +0530222 uartb = 96, vfir, spdif_in, spdif_out, vi, vi_sensor, tvo, cve,
223 osc, clk_32k, clk_m, sclk, cclk, hclk, pclk, blink, pll_a, pll_a_out0,
224 pll_c, pll_c_out1, pll_d, pll_d_out0, pll_e, pll_m, pll_m_out1,
Stephen Warren0203d912013-02-12 12:17:37 -0700225 pll_p, pll_p_out1, pll_p_out2, pll_p_out3, pll_p_out4, pll_s, pll_u,
226 pll_x, cop, audio, pll_ref, twd, clk_max,
Prashant Gaikwad37c26a92013-01-11 13:16:24 +0530227};
228
229static struct clk *clks[clk_max];
230static struct clk_onecell_data clk_data;
231
232static struct tegra_clk_pll_freq_table pll_c_freq_table[] = {
Peter De Schrijverdba40722013-04-03 17:40:36 +0300233 { 12000000, 600000000, 600, 12, 0, 8 },
234 { 13000000, 600000000, 600, 13, 0, 8 },
235 { 19200000, 600000000, 500, 16, 0, 6 },
236 { 26000000, 600000000, 600, 26, 0, 8 },
Prashant Gaikwad37c26a92013-01-11 13:16:24 +0530237 { 0, 0, 0, 0, 0, 0 },
238};
239
240static struct tegra_clk_pll_freq_table pll_m_freq_table[] = {
Peter De Schrijverdba40722013-04-03 17:40:36 +0300241 { 12000000, 666000000, 666, 12, 0, 8},
242 { 13000000, 666000000, 666, 13, 0, 8},
243 { 19200000, 666000000, 555, 16, 0, 8},
244 { 26000000, 666000000, 666, 26, 0, 8},
245 { 12000000, 600000000, 600, 12, 0, 8},
246 { 13000000, 600000000, 600, 13, 0, 8},
247 { 19200000, 600000000, 375, 12, 0, 6},
248 { 26000000, 600000000, 600, 26, 0, 8},
Prashant Gaikwad37c26a92013-01-11 13:16:24 +0530249 { 0, 0, 0, 0, 0, 0 },
250};
251
252static struct tegra_clk_pll_freq_table pll_p_freq_table[] = {
Peter De Schrijverdba40722013-04-03 17:40:36 +0300253 { 12000000, 216000000, 432, 12, 1, 8},
254 { 13000000, 216000000, 432, 13, 1, 8},
255 { 19200000, 216000000, 90, 4, 1, 1},
256 { 26000000, 216000000, 432, 26, 1, 8},
257 { 12000000, 432000000, 432, 12, 0, 8},
258 { 13000000, 432000000, 432, 13, 0, 8},
259 { 19200000, 432000000, 90, 4, 0, 1},
260 { 26000000, 432000000, 432, 26, 0, 8},
Prashant Gaikwad37c26a92013-01-11 13:16:24 +0530261 { 0, 0, 0, 0, 0, 0 },
262};
263
264static struct tegra_clk_pll_freq_table pll_a_freq_table[] = {
Peter De Schrijverdba40722013-04-03 17:40:36 +0300265 { 28800000, 56448000, 49, 25, 0, 1},
266 { 28800000, 73728000, 64, 25, 0, 1},
267 { 28800000, 24000000, 5, 6, 0, 1},
Prashant Gaikwad37c26a92013-01-11 13:16:24 +0530268 { 0, 0, 0, 0, 0, 0 },
269};
270
271static struct tegra_clk_pll_freq_table pll_d_freq_table[] = {
Peter De Schrijverdba40722013-04-03 17:40:36 +0300272 { 12000000, 216000000, 216, 12, 0, 4},
273 { 13000000, 216000000, 216, 13, 0, 4},
274 { 19200000, 216000000, 135, 12, 0, 3},
275 { 26000000, 216000000, 216, 26, 0, 4},
Prashant Gaikwad37c26a92013-01-11 13:16:24 +0530276
Peter De Schrijverdba40722013-04-03 17:40:36 +0300277 { 12000000, 594000000, 594, 12, 0, 8},
278 { 13000000, 594000000, 594, 13, 0, 8},
279 { 19200000, 594000000, 495, 16, 0, 8},
280 { 26000000, 594000000, 594, 26, 0, 8},
Prashant Gaikwad37c26a92013-01-11 13:16:24 +0530281
Peter De Schrijverdba40722013-04-03 17:40:36 +0300282 { 12000000, 1000000000, 1000, 12, 0, 12},
283 { 13000000, 1000000000, 1000, 13, 0, 12},
284 { 19200000, 1000000000, 625, 12, 0, 8},
285 { 26000000, 1000000000, 1000, 26, 0, 12},
Prashant Gaikwad37c26a92013-01-11 13:16:24 +0530286
287 { 0, 0, 0, 0, 0, 0 },
288};
289
290static struct tegra_clk_pll_freq_table pll_u_freq_table[] = {
Peter De Schrijverdba40722013-04-03 17:40:36 +0300291 { 12000000, 480000000, 960, 12, 0, 0},
292 { 13000000, 480000000, 960, 13, 0, 0},
293 { 19200000, 480000000, 200, 4, 0, 0},
294 { 26000000, 480000000, 960, 26, 0, 0},
Prashant Gaikwad37c26a92013-01-11 13:16:24 +0530295 { 0, 0, 0, 0, 0, 0 },
296};
297
298static struct tegra_clk_pll_freq_table pll_x_freq_table[] = {
299 /* 1 GHz */
Peter De Schrijverdba40722013-04-03 17:40:36 +0300300 { 12000000, 1000000000, 1000, 12, 0, 12},
301 { 13000000, 1000000000, 1000, 13, 0, 12},
302 { 19200000, 1000000000, 625, 12, 0, 8},
303 { 26000000, 1000000000, 1000, 26, 0, 12},
Prashant Gaikwad37c26a92013-01-11 13:16:24 +0530304
305 /* 912 MHz */
Peter De Schrijverdba40722013-04-03 17:40:36 +0300306 { 12000000, 912000000, 912, 12, 0, 12},
307 { 13000000, 912000000, 912, 13, 0, 12},
308 { 19200000, 912000000, 760, 16, 0, 8},
309 { 26000000, 912000000, 912, 26, 0, 12},
Prashant Gaikwad37c26a92013-01-11 13:16:24 +0530310
311 /* 816 MHz */
Peter De Schrijverdba40722013-04-03 17:40:36 +0300312 { 12000000, 816000000, 816, 12, 0, 12},
313 { 13000000, 816000000, 816, 13, 0, 12},
314 { 19200000, 816000000, 680, 16, 0, 8},
315 { 26000000, 816000000, 816, 26, 0, 12},
Prashant Gaikwad37c26a92013-01-11 13:16:24 +0530316
317 /* 760 MHz */
Peter De Schrijverdba40722013-04-03 17:40:36 +0300318 { 12000000, 760000000, 760, 12, 0, 12},
319 { 13000000, 760000000, 760, 13, 0, 12},
320 { 19200000, 760000000, 950, 24, 0, 8},
321 { 26000000, 760000000, 760, 26, 0, 12},
Prashant Gaikwad37c26a92013-01-11 13:16:24 +0530322
323 /* 750 MHz */
Peter De Schrijverdba40722013-04-03 17:40:36 +0300324 { 12000000, 750000000, 750, 12, 0, 12},
325 { 13000000, 750000000, 750, 13, 0, 12},
326 { 19200000, 750000000, 625, 16, 0, 8},
327 { 26000000, 750000000, 750, 26, 0, 12},
Prashant Gaikwad37c26a92013-01-11 13:16:24 +0530328
329 /* 608 MHz */
Peter De Schrijverdba40722013-04-03 17:40:36 +0300330 { 12000000, 608000000, 608, 12, 0, 12},
331 { 13000000, 608000000, 608, 13, 0, 12},
332 { 19200000, 608000000, 380, 12, 0, 8},
333 { 26000000, 608000000, 608, 26, 0, 12},
Prashant Gaikwad37c26a92013-01-11 13:16:24 +0530334
335 /* 456 MHz */
Peter De Schrijverdba40722013-04-03 17:40:36 +0300336 { 12000000, 456000000, 456, 12, 0, 12},
337 { 13000000, 456000000, 456, 13, 0, 12},
338 { 19200000, 456000000, 380, 16, 0, 8},
339 { 26000000, 456000000, 456, 26, 0, 12},
Prashant Gaikwad37c26a92013-01-11 13:16:24 +0530340
341 /* 312 MHz */
Peter De Schrijverdba40722013-04-03 17:40:36 +0300342 { 12000000, 312000000, 312, 12, 0, 12},
343 { 13000000, 312000000, 312, 13, 0, 12},
344 { 19200000, 312000000, 260, 16, 0, 8},
345 { 26000000, 312000000, 312, 26, 0, 12},
Prashant Gaikwad37c26a92013-01-11 13:16:24 +0530346
347 { 0, 0, 0, 0, 0, 0 },
348};
349
350static struct tegra_clk_pll_freq_table pll_e_freq_table[] = {
Peter De Schrijverdba40722013-04-03 17:40:36 +0300351 { 12000000, 100000000, 200, 24, 0, 0 },
Prashant Gaikwad37c26a92013-01-11 13:16:24 +0530352 { 0, 0, 0, 0, 0, 0 },
353};
354
355/* PLL parameters */
356static struct tegra_clk_pll_params pll_c_params = {
357 .input_min = 2000000,
358 .input_max = 31000000,
359 .cf_min = 1000000,
360 .cf_max = 6000000,
361 .vco_min = 20000000,
362 .vco_max = 1400000000,
363 .base_reg = PLLC_BASE,
364 .misc_reg = PLLC_MISC,
Peter De Schrijver3e727712013-04-03 17:40:40 +0300365 .lock_mask = PLL_BASE_LOCK,
Prashant Gaikwad37c26a92013-01-11 13:16:24 +0530366 .lock_enable_bit_idx = PLL_MISC_LOCK_ENABLE,
367 .lock_delay = 300,
368};
369
370static struct tegra_clk_pll_params pll_m_params = {
371 .input_min = 2000000,
372 .input_max = 31000000,
373 .cf_min = 1000000,
374 .cf_max = 6000000,
375 .vco_min = 20000000,
376 .vco_max = 1200000000,
377 .base_reg = PLLM_BASE,
378 .misc_reg = PLLM_MISC,
Peter De Schrijver3e727712013-04-03 17:40:40 +0300379 .lock_mask = PLL_BASE_LOCK,
Prashant Gaikwad37c26a92013-01-11 13:16:24 +0530380 .lock_enable_bit_idx = PLL_MISC_LOCK_ENABLE,
381 .lock_delay = 300,
382};
383
384static struct tegra_clk_pll_params pll_p_params = {
385 .input_min = 2000000,
386 .input_max = 31000000,
387 .cf_min = 1000000,
388 .cf_max = 6000000,
389 .vco_min = 20000000,
390 .vco_max = 1400000000,
391 .base_reg = PLLP_BASE,
392 .misc_reg = PLLP_MISC,
Peter De Schrijver3e727712013-04-03 17:40:40 +0300393 .lock_mask = PLL_BASE_LOCK,
Prashant Gaikwad37c26a92013-01-11 13:16:24 +0530394 .lock_enable_bit_idx = PLL_MISC_LOCK_ENABLE,
395 .lock_delay = 300,
396};
397
398static struct tegra_clk_pll_params pll_a_params = {
399 .input_min = 2000000,
400 .input_max = 31000000,
401 .cf_min = 1000000,
402 .cf_max = 6000000,
403 .vco_min = 20000000,
404 .vco_max = 1400000000,
405 .base_reg = PLLA_BASE,
406 .misc_reg = PLLA_MISC,
Peter De Schrijver3e727712013-04-03 17:40:40 +0300407 .lock_mask = PLL_BASE_LOCK,
Prashant Gaikwad37c26a92013-01-11 13:16:24 +0530408 .lock_enable_bit_idx = PLL_MISC_LOCK_ENABLE,
409 .lock_delay = 300,
410};
411
412static struct tegra_clk_pll_params pll_d_params = {
413 .input_min = 2000000,
414 .input_max = 40000000,
415 .cf_min = 1000000,
416 .cf_max = 6000000,
417 .vco_min = 40000000,
418 .vco_max = 1000000000,
419 .base_reg = PLLD_BASE,
420 .misc_reg = PLLD_MISC,
Peter De Schrijver3e727712013-04-03 17:40:40 +0300421 .lock_mask = PLL_BASE_LOCK,
Prashant Gaikwad37c26a92013-01-11 13:16:24 +0530422 .lock_enable_bit_idx = PLLDU_MISC_LOCK_ENABLE,
423 .lock_delay = 1000,
424};
425
Peter De Schrijver0b6525a2013-04-03 17:40:39 +0300426static struct pdiv_map pllu_p[] = {
427 { .pdiv = 1, .hw_val = 1 },
428 { .pdiv = 2, .hw_val = 0 },
429 { .pdiv = 0, .hw_val = 0 },
430};
431
Prashant Gaikwad37c26a92013-01-11 13:16:24 +0530432static struct tegra_clk_pll_params pll_u_params = {
433 .input_min = 2000000,
434 .input_max = 40000000,
435 .cf_min = 1000000,
436 .cf_max = 6000000,
437 .vco_min = 48000000,
438 .vco_max = 960000000,
439 .base_reg = PLLU_BASE,
440 .misc_reg = PLLU_MISC,
Peter De Schrijver3e727712013-04-03 17:40:40 +0300441 .lock_mask = PLL_BASE_LOCK,
Prashant Gaikwad37c26a92013-01-11 13:16:24 +0530442 .lock_enable_bit_idx = PLLDU_MISC_LOCK_ENABLE,
443 .lock_delay = 1000,
Peter De Schrijver0b6525a2013-04-03 17:40:39 +0300444 .pdiv_tohw = pllu_p,
Prashant Gaikwad37c26a92013-01-11 13:16:24 +0530445};
446
447static struct tegra_clk_pll_params pll_x_params = {
448 .input_min = 2000000,
449 .input_max = 31000000,
450 .cf_min = 1000000,
451 .cf_max = 6000000,
452 .vco_min = 20000000,
453 .vco_max = 1200000000,
454 .base_reg = PLLX_BASE,
455 .misc_reg = PLLX_MISC,
Peter De Schrijver3e727712013-04-03 17:40:40 +0300456 .lock_mask = PLL_BASE_LOCK,
Prashant Gaikwad37c26a92013-01-11 13:16:24 +0530457 .lock_enable_bit_idx = PLL_MISC_LOCK_ENABLE,
458 .lock_delay = 300,
459};
460
461static struct tegra_clk_pll_params pll_e_params = {
462 .input_min = 12000000,
463 .input_max = 12000000,
464 .cf_min = 0,
465 .cf_max = 0,
466 .vco_min = 0,
467 .vco_max = 0,
468 .base_reg = PLLE_BASE,
469 .misc_reg = PLLE_MISC,
Peter De Schrijver3e727712013-04-03 17:40:40 +0300470 .lock_mask = PLLE_MISC_LOCK,
Prashant Gaikwad37c26a92013-01-11 13:16:24 +0530471 .lock_enable_bit_idx = PLLE_MISC_LOCK_ENABLE,
472 .lock_delay = 0,
473};
474
Prashant Gaikwad37c26a92013-01-11 13:16:24 +0530475static unsigned long tegra20_clk_measure_input_freq(void)
476{
477 u32 osc_ctrl = readl_relaxed(clk_base + OSC_CTRL);
478 u32 auto_clk_control = osc_ctrl & OSC_CTRL_OSC_FREQ_MASK;
479 u32 pll_ref_div = osc_ctrl & OSC_CTRL_PLL_REF_DIV_MASK;
480 unsigned long input_freq;
481
482 switch (auto_clk_control) {
483 case OSC_CTRL_OSC_FREQ_12MHZ:
484 BUG_ON(pll_ref_div != OSC_CTRL_PLL_REF_DIV_1);
485 input_freq = 12000000;
486 break;
487 case OSC_CTRL_OSC_FREQ_13MHZ:
488 BUG_ON(pll_ref_div != OSC_CTRL_PLL_REF_DIV_1);
489 input_freq = 13000000;
490 break;
491 case OSC_CTRL_OSC_FREQ_19_2MHZ:
492 BUG_ON(pll_ref_div != OSC_CTRL_PLL_REF_DIV_1);
493 input_freq = 19200000;
494 break;
495 case OSC_CTRL_OSC_FREQ_26MHZ:
496 BUG_ON(pll_ref_div != OSC_CTRL_PLL_REF_DIV_1);
497 input_freq = 26000000;
498 break;
499 default:
500 pr_err("Unexpected clock autodetect value %d",
501 auto_clk_control);
502 BUG();
503 return 0;
504 }
505
506 return input_freq;
507}
508
509static unsigned int tegra20_get_pll_ref_div(void)
510{
511 u32 pll_ref_div = readl_relaxed(clk_base + OSC_CTRL) &
512 OSC_CTRL_PLL_REF_DIV_MASK;
513
514 switch (pll_ref_div) {
515 case OSC_CTRL_PLL_REF_DIV_1:
516 return 1;
517 case OSC_CTRL_PLL_REF_DIV_2:
518 return 2;
519 case OSC_CTRL_PLL_REF_DIV_4:
520 return 4;
521 default:
522 pr_err("Invalied pll ref divider %d\n", pll_ref_div);
523 BUG();
524 }
525 return 0;
526}
527
528static void tegra20_pll_init(void)
529{
530 struct clk *clk;
531
532 /* PLLC */
533 clk = tegra_clk_register_pll("pll_c", "pll_ref", clk_base, NULL, 0,
534 0, &pll_c_params, TEGRA_PLL_HAS_CPCON,
535 pll_c_freq_table, NULL);
536 clk_register_clkdev(clk, "pll_c", NULL);
537 clks[pll_c] = clk;
538
539 /* PLLC_OUT1 */
540 clk = tegra_clk_register_divider("pll_c_out1_div", "pll_c",
541 clk_base + PLLC_OUT, 0, TEGRA_DIVIDER_ROUND_UP,
542 8, 8, 1, NULL);
543 clk = tegra_clk_register_pll_out("pll_c_out1", "pll_c_out1_div",
544 clk_base + PLLC_OUT, 1, 0, CLK_SET_RATE_PARENT,
545 0, NULL);
546 clk_register_clkdev(clk, "pll_c_out1", NULL);
547 clks[pll_c_out1] = clk;
548
549 /* PLLP */
550 clk = tegra_clk_register_pll("pll_p", "pll_ref", clk_base, NULL, 0,
551 216000000, &pll_p_params, TEGRA_PLL_FIXED |
552 TEGRA_PLL_HAS_CPCON, pll_p_freq_table, NULL);
553 clk_register_clkdev(clk, "pll_p", NULL);
554 clks[pll_p] = clk;
555
556 /* PLLP_OUT1 */
557 clk = tegra_clk_register_divider("pll_p_out1_div", "pll_p",
558 clk_base + PLLP_OUTA, 0,
559 TEGRA_DIVIDER_FIXED | TEGRA_DIVIDER_ROUND_UP,
560 8, 8, 1, &pll_div_lock);
561 clk = tegra_clk_register_pll_out("pll_p_out1", "pll_p_out1_div",
562 clk_base + PLLP_OUTA, 1, 0,
563 CLK_IGNORE_UNUSED | CLK_SET_RATE_PARENT, 0,
564 &pll_div_lock);
565 clk_register_clkdev(clk, "pll_p_out1", NULL);
566 clks[pll_p_out1] = clk;
567
568 /* PLLP_OUT2 */
569 clk = tegra_clk_register_divider("pll_p_out2_div", "pll_p",
570 clk_base + PLLP_OUTA, 0,
571 TEGRA_DIVIDER_FIXED | TEGRA_DIVIDER_ROUND_UP,
572 24, 8, 1, &pll_div_lock);
573 clk = tegra_clk_register_pll_out("pll_p_out2", "pll_p_out2_div",
574 clk_base + PLLP_OUTA, 17, 16,
575 CLK_IGNORE_UNUSED | CLK_SET_RATE_PARENT, 0,
576 &pll_div_lock);
577 clk_register_clkdev(clk, "pll_p_out2", NULL);
578 clks[pll_p_out2] = clk;
579
580 /* PLLP_OUT3 */
581 clk = tegra_clk_register_divider("pll_p_out3_div", "pll_p",
582 clk_base + PLLP_OUTB, 0,
583 TEGRA_DIVIDER_FIXED | TEGRA_DIVIDER_ROUND_UP,
584 8, 8, 1, &pll_div_lock);
585 clk = tegra_clk_register_pll_out("pll_p_out3", "pll_p_out3_div",
586 clk_base + PLLP_OUTB, 1, 0,
587 CLK_IGNORE_UNUSED | CLK_SET_RATE_PARENT, 0,
588 &pll_div_lock);
589 clk_register_clkdev(clk, "pll_p_out3", NULL);
590 clks[pll_p_out3] = clk;
591
592 /* PLLP_OUT4 */
593 clk = tegra_clk_register_divider("pll_p_out4_div", "pll_p",
594 clk_base + PLLP_OUTB, 0,
595 TEGRA_DIVIDER_FIXED | TEGRA_DIVIDER_ROUND_UP,
596 24, 8, 1, &pll_div_lock);
597 clk = tegra_clk_register_pll_out("pll_p_out4", "pll_p_out4_div",
598 clk_base + PLLP_OUTB, 17, 16,
599 CLK_IGNORE_UNUSED | CLK_SET_RATE_PARENT, 0,
600 &pll_div_lock);
601 clk_register_clkdev(clk, "pll_p_out4", NULL);
602 clks[pll_p_out4] = clk;
603
604 /* PLLM */
605 clk = tegra_clk_register_pll("pll_m", "pll_ref", clk_base, NULL,
606 CLK_IGNORE_UNUSED | CLK_SET_RATE_GATE, 0,
607 &pll_m_params, TEGRA_PLL_HAS_CPCON,
608 pll_m_freq_table, NULL);
609 clk_register_clkdev(clk, "pll_m", NULL);
610 clks[pll_m] = clk;
611
612 /* PLLM_OUT1 */
613 clk = tegra_clk_register_divider("pll_m_out1_div", "pll_m",
614 clk_base + PLLM_OUT, 0, TEGRA_DIVIDER_ROUND_UP,
615 8, 8, 1, NULL);
616 clk = tegra_clk_register_pll_out("pll_m_out1", "pll_m_out1_div",
617 clk_base + PLLM_OUT, 1, 0, CLK_IGNORE_UNUSED |
618 CLK_SET_RATE_PARENT, 0, NULL);
619 clk_register_clkdev(clk, "pll_m_out1", NULL);
620 clks[pll_m_out1] = clk;
621
622 /* PLLX */
623 clk = tegra_clk_register_pll("pll_x", "pll_ref", clk_base, NULL, 0,
624 0, &pll_x_params, TEGRA_PLL_HAS_CPCON,
625 pll_x_freq_table, NULL);
626 clk_register_clkdev(clk, "pll_x", NULL);
627 clks[pll_x] = clk;
628
629 /* PLLU */
630 clk = tegra_clk_register_pll("pll_u", "pll_ref", clk_base, NULL, 0,
631 0, &pll_u_params, TEGRA_PLLU | TEGRA_PLL_HAS_CPCON,
632 pll_u_freq_table, NULL);
633 clk_register_clkdev(clk, "pll_u", NULL);
634 clks[pll_u] = clk;
635
636 /* PLLD */
637 clk = tegra_clk_register_pll("pll_d", "pll_ref", clk_base, NULL, 0,
638 0, &pll_d_params, TEGRA_PLL_HAS_CPCON,
639 pll_d_freq_table, NULL);
640 clk_register_clkdev(clk, "pll_d", NULL);
641 clks[pll_d] = clk;
642
643 /* PLLD_OUT0 */
644 clk = clk_register_fixed_factor(NULL, "pll_d_out0", "pll_d",
645 CLK_SET_RATE_PARENT, 1, 2);
646 clk_register_clkdev(clk, "pll_d_out0", NULL);
647 clks[pll_d_out0] = clk;
648
649 /* PLLA */
650 clk = tegra_clk_register_pll("pll_a", "pll_p_out1", clk_base, NULL, 0,
651 0, &pll_a_params, TEGRA_PLL_HAS_CPCON,
652 pll_a_freq_table, NULL);
653 clk_register_clkdev(clk, "pll_a", NULL);
654 clks[pll_a] = clk;
655
656 /* PLLA_OUT0 */
657 clk = tegra_clk_register_divider("pll_a_out0_div", "pll_a",
658 clk_base + PLLA_OUT, 0, TEGRA_DIVIDER_ROUND_UP,
659 8, 8, 1, NULL);
660 clk = tegra_clk_register_pll_out("pll_a_out0", "pll_a_out0_div",
661 clk_base + PLLA_OUT, 1, 0, CLK_IGNORE_UNUSED |
662 CLK_SET_RATE_PARENT, 0, NULL);
663 clk_register_clkdev(clk, "pll_a_out0", NULL);
664 clks[pll_a_out0] = clk;
665
666 /* PLLE */
Thierry Reding0f1bc122013-03-14 16:27:05 +0100667 clk = tegra_clk_register_plle("pll_e", "pll_ref", clk_base, pmc_base,
Prashant Gaikwad37c26a92013-01-11 13:16:24 +0530668 0, 100000000, &pll_e_params,
669 0, pll_e_freq_table, NULL);
670 clk_register_clkdev(clk, "pll_e", NULL);
671 clks[pll_e] = clk;
672}
673
674static const char *cclk_parents[] = { "clk_m", "pll_c", "clk_32k", "pll_m",
Peter De Schrijverbf161d22013-02-08 14:44:09 +0200675 "pll_p", "pll_p_out4",
676 "pll_p_out3", "clk_d", "pll_x" };
Prashant Gaikwad37c26a92013-01-11 13:16:24 +0530677static const char *sclk_parents[] = { "clk_m", "pll_c_out1", "pll_p_out4",
678 "pll_p_out3", "pll_p_out2", "clk_d",
679 "clk_32k", "pll_m_out1" };
680
681static void tegra20_super_clk_init(void)
682{
683 struct clk *clk;
684
Prashant Gaikwad37c26a92013-01-11 13:16:24 +0530685 /* CCLK */
686 clk = tegra_clk_register_super_mux("cclk", cclk_parents,
687 ARRAY_SIZE(cclk_parents), CLK_SET_RATE_PARENT,
688 clk_base + CCLK_BURST_POLICY, 0, 4, 0, 0, NULL);
689 clk_register_clkdev(clk, "cclk", NULL);
690 clks[cclk] = clk;
691
692 /* SCLK */
693 clk = tegra_clk_register_super_mux("sclk", sclk_parents,
694 ARRAY_SIZE(sclk_parents), CLK_SET_RATE_PARENT,
695 clk_base + SCLK_BURST_POLICY, 0, 4, 0, 0, NULL);
696 clk_register_clkdev(clk, "sclk", NULL);
697 clks[sclk] = clk;
698
699 /* HCLK */
700 clk = clk_register_divider(NULL, "hclk_div", "sclk", 0,
Peter De Schrijverd076a202013-02-07 18:37:35 +0200701 clk_base + CLK_SYSTEM_RATE, 4, 2, 0,
702 &sysrate_lock);
Prashant Gaikwad37c26a92013-01-11 13:16:24 +0530703 clk = clk_register_gate(NULL, "hclk", "hclk_div", CLK_SET_RATE_PARENT,
704 clk_base + CLK_SYSTEM_RATE, 7,
Peter De Schrijverd076a202013-02-07 18:37:35 +0200705 CLK_GATE_SET_TO_DISABLE, &sysrate_lock);
Prashant Gaikwad37c26a92013-01-11 13:16:24 +0530706 clk_register_clkdev(clk, "hclk", NULL);
707 clks[hclk] = clk;
708
709 /* PCLK */
710 clk = clk_register_divider(NULL, "pclk_div", "hclk", 0,
Peter De Schrijverd076a202013-02-07 18:37:35 +0200711 clk_base + CLK_SYSTEM_RATE, 0, 2, 0,
712 &sysrate_lock);
Prashant Gaikwad37c26a92013-01-11 13:16:24 +0530713 clk = clk_register_gate(NULL, "pclk", "pclk_div", CLK_SET_RATE_PARENT,
714 clk_base + CLK_SYSTEM_RATE, 3,
Peter De Schrijverd076a202013-02-07 18:37:35 +0200715 CLK_GATE_SET_TO_DISABLE, &sysrate_lock);
Prashant Gaikwad37c26a92013-01-11 13:16:24 +0530716 clk_register_clkdev(clk, "pclk", NULL);
717 clks[pclk] = clk;
718
719 /* twd */
720 clk = clk_register_fixed_factor(NULL, "twd", "cclk", 0, 1, 4);
721 clk_register_clkdev(clk, "twd", NULL);
722 clks[twd] = clk;
723}
724
725static const char *audio_parents[] = {"spdif_in", "i2s1", "i2s2", "unused",
726 "pll_a_out0", "unused", "unused",
727 "unused"};
728
729static void __init tegra20_audio_clk_init(void)
730{
731 struct clk *clk;
732
733 /* audio */
734 clk = clk_register_mux(NULL, "audio_mux", audio_parents,
James Hogan819c1de2013-07-29 12:25:01 +0100735 ARRAY_SIZE(audio_parents),
736 CLK_SET_RATE_NO_REPARENT,
Prashant Gaikwad37c26a92013-01-11 13:16:24 +0530737 clk_base + AUDIO_SYNC_CLK, 0, 3, 0, NULL);
738 clk = clk_register_gate(NULL, "audio", "audio_mux", 0,
739 clk_base + AUDIO_SYNC_CLK, 4,
740 CLK_GATE_SET_TO_DISABLE, NULL);
741 clk_register_clkdev(clk, "audio", NULL);
742 clks[audio] = clk;
743
744 /* audio_2x */
745 clk = clk_register_fixed_factor(NULL, "audio_doubler", "audio",
746 CLK_SET_RATE_PARENT, 2, 1);
747 clk = tegra_clk_register_periph_gate("audio_2x", "audio_doubler",
748 TEGRA_PERIPH_NO_RESET, clk_base,
Peter De Schrijverd5ff89a2013-08-22 18:44:06 +0300749 CLK_SET_RATE_PARENT, 89,
Prashant Gaikwad37c26a92013-01-11 13:16:24 +0530750 periph_clk_enb_refcnt);
751 clk_register_clkdev(clk, "audio_2x", NULL);
752 clks[audio_2x] = clk;
753
754}
755
756static const char *i2s1_parents[] = {"pll_a_out0", "audio_2x", "pll_p",
757 "clk_m"};
758static const char *i2s2_parents[] = {"pll_a_out0", "audio_2x", "pll_p",
759 "clk_m"};
760static const char *spdif_out_parents[] = {"pll_a_out0", "audio_2x", "pll_p",
761 "clk_m"};
762static const char *spdif_in_parents[] = {"pll_p", "pll_c", "pll_m"};
763static const char *pwm_parents[] = {"pll_p", "pll_c", "audio", "clk_m",
764 "clk_32k"};
765static const char *mux_pllpcm_clkm[] = {"pll_p", "pll_c", "pll_m", "clk_m"};
766static const char *mux_pllmcpa[] = {"pll_m", "pll_c", "pll_c", "pll_a"};
767static const char *mux_pllpdc_clkm[] = {"pll_p", "pll_d_out0", "pll_c",
768 "clk_m"};
769static const char *mux_pllmcp_clkm[] = {"pll_m", "pll_c", "pll_p", "clk_m"};
770
771static struct tegra_periph_init_data tegra_periph_clk_list[] = {
Peter De Schrijverd5ff89a2013-08-22 18:44:06 +0300772 TEGRA_INIT_DATA_MUX("i2s1", NULL, "tegra20-i2s.0", i2s1_parents, CLK_SOURCE_I2S1, 11, TEGRA_PERIPH_ON_APB, i2s1),
773 TEGRA_INIT_DATA_MUX("i2s2", NULL, "tegra20-i2s.1", i2s2_parents, CLK_SOURCE_I2S2, 18, TEGRA_PERIPH_ON_APB, i2s2),
774 TEGRA_INIT_DATA_MUX("spdif_out", "spdif_out", "tegra20-spdif", spdif_out_parents, CLK_SOURCE_SPDIF_OUT, 10, TEGRA_PERIPH_ON_APB, spdif_out),
775 TEGRA_INIT_DATA_MUX("spdif_in", "spdif_in", "tegra20-spdif", spdif_in_parents, CLK_SOURCE_SPDIF_IN, 10, TEGRA_PERIPH_ON_APB, spdif_in),
776 TEGRA_INIT_DATA_MUX("sbc1", NULL, "spi_tegra.0", mux_pllpcm_clkm, CLK_SOURCE_SBC1, 41, TEGRA_PERIPH_ON_APB, sbc1),
777 TEGRA_INIT_DATA_MUX("sbc2", NULL, "spi_tegra.1", mux_pllpcm_clkm, CLK_SOURCE_SBC2, 44, TEGRA_PERIPH_ON_APB, sbc2),
778 TEGRA_INIT_DATA_MUX("sbc3", NULL, "spi_tegra.2", mux_pllpcm_clkm, CLK_SOURCE_SBC3, 46, TEGRA_PERIPH_ON_APB, sbc3),
779 TEGRA_INIT_DATA_MUX("sbc4", NULL, "spi_tegra.3", mux_pllpcm_clkm, CLK_SOURCE_SBC4, 68, TEGRA_PERIPH_ON_APB, sbc4),
780 TEGRA_INIT_DATA_MUX("spi", NULL, "spi", mux_pllpcm_clkm, CLK_SOURCE_SPI, 43, TEGRA_PERIPH_ON_APB, spi),
781 TEGRA_INIT_DATA_MUX("xio", NULL, "xio", mux_pllpcm_clkm, CLK_SOURCE_XIO, 45, 0, xio),
782 TEGRA_INIT_DATA_MUX("twc", NULL, "twc", mux_pllpcm_clkm, CLK_SOURCE_TWC, 16, TEGRA_PERIPH_ON_APB, twc),
783 TEGRA_INIT_DATA_MUX("ide", NULL, "ide", mux_pllpcm_clkm, CLK_SOURCE_XIO, 25, 0, ide),
784 TEGRA_INIT_DATA_MUX("ndflash", NULL, "tegra_nand", mux_pllpcm_clkm, CLK_SOURCE_NDFLASH, 13, 0, ndflash),
785 TEGRA_INIT_DATA_MUX("vfir", NULL, "vfir", mux_pllpcm_clkm, CLK_SOURCE_VFIR, 7, TEGRA_PERIPH_ON_APB, vfir),
786 TEGRA_INIT_DATA_MUX("csite", NULL, "csite", mux_pllpcm_clkm, CLK_SOURCE_CSITE, 73, 0, csite),
787 TEGRA_INIT_DATA_MUX("la", NULL, "la", mux_pllpcm_clkm, CLK_SOURCE_LA, 76, 0, la),
788 TEGRA_INIT_DATA_MUX("owr", NULL, "tegra_w1", mux_pllpcm_clkm, CLK_SOURCE_OWR, 71, TEGRA_PERIPH_ON_APB, owr),
789 TEGRA_INIT_DATA_MUX("mipi", NULL, "mipi", mux_pllpcm_clkm, CLK_SOURCE_MIPI, 50, TEGRA_PERIPH_ON_APB, mipi),
790 TEGRA_INIT_DATA_MUX("vde", NULL, "vde", mux_pllpcm_clkm, CLK_SOURCE_VDE, 61, 0, vde),
791 TEGRA_INIT_DATA_MUX("vi", "vi", "tegra_camera", mux_pllmcpa, CLK_SOURCE_VI, 20, 0, vi),
792 TEGRA_INIT_DATA_MUX("epp", NULL, "epp", mux_pllmcpa, CLK_SOURCE_EPP, 19, 0, epp),
793 TEGRA_INIT_DATA_MUX("mpe", NULL, "mpe", mux_pllmcpa, CLK_SOURCE_MPE, 60, 0, mpe),
794 TEGRA_INIT_DATA_MUX("host1x", NULL, "host1x", mux_pllmcpa, CLK_SOURCE_HOST1X, 28, 0, host1x),
795 TEGRA_INIT_DATA_MUX("3d", NULL, "3d", mux_pllmcpa, CLK_SOURCE_3D, 24, TEGRA_PERIPH_MANUAL_RESET, gr3d),
796 TEGRA_INIT_DATA_MUX("2d", NULL, "2d", mux_pllmcpa, CLK_SOURCE_2D, 21, 0, gr2d),
797 TEGRA_INIT_DATA_MUX("nor", NULL, "tegra-nor", mux_pllpcm_clkm, CLK_SOURCE_NOR, 42, 0, nor),
798 TEGRA_INIT_DATA_MUX("sdmmc1", NULL, "sdhci-tegra.0", mux_pllpcm_clkm, CLK_SOURCE_SDMMC1, 14, 0, sdmmc1),
799 TEGRA_INIT_DATA_MUX("sdmmc2", NULL, "sdhci-tegra.1", mux_pllpcm_clkm, CLK_SOURCE_SDMMC2, 9, 0, sdmmc2),
800 TEGRA_INIT_DATA_MUX("sdmmc3", NULL, "sdhci-tegra.2", mux_pllpcm_clkm, CLK_SOURCE_SDMMC3, 69, 0, sdmmc3),
801 TEGRA_INIT_DATA_MUX("sdmmc4", NULL, "sdhci-tegra.3", mux_pllpcm_clkm, CLK_SOURCE_SDMMC4, 15, 0, sdmmc4),
802 TEGRA_INIT_DATA_MUX("cve", NULL, "cve", mux_pllpdc_clkm, CLK_SOURCE_CVE, 49, 0, cve),
803 TEGRA_INIT_DATA_MUX("tvo", NULL, "tvo", mux_pllpdc_clkm, CLK_SOURCE_TVO, 49, 0, tvo),
804 TEGRA_INIT_DATA_MUX("tvdac", NULL, "tvdac", mux_pllpdc_clkm, CLK_SOURCE_TVDAC, 53, 0, tvdac),
805 TEGRA_INIT_DATA_MUX("vi_sensor", "vi_sensor", "tegra_camera", mux_pllmcpa, CLK_SOURCE_VI_SENSOR, 20, TEGRA_PERIPH_NO_RESET, vi_sensor),
806 TEGRA_INIT_DATA_DIV16("i2c1", "div-clk", "tegra-i2c.0", mux_pllpcm_clkm, CLK_SOURCE_I2C1, 12, TEGRA_PERIPH_ON_APB, i2c1),
807 TEGRA_INIT_DATA_DIV16("i2c2", "div-clk", "tegra-i2c.1", mux_pllpcm_clkm, CLK_SOURCE_I2C2, 54, TEGRA_PERIPH_ON_APB, i2c2),
808 TEGRA_INIT_DATA_DIV16("i2c3", "div-clk", "tegra-i2c.2", mux_pllpcm_clkm, CLK_SOURCE_I2C3, 67, TEGRA_PERIPH_ON_APB, i2c3),
809 TEGRA_INIT_DATA_DIV16("dvc", "div-clk", "tegra-i2c.3", mux_pllpcm_clkm, CLK_SOURCE_DVC, 47, TEGRA_PERIPH_ON_APB, dvc),
810 TEGRA_INIT_DATA_MUX("hdmi", NULL, "hdmi", mux_pllpdc_clkm, CLK_SOURCE_HDMI, 51, 0, hdmi),
811 TEGRA_INIT_DATA("pwm", NULL, "tegra-pwm", pwm_parents, CLK_SOURCE_PWM, 28, 3, 0, 0, 8, 1, 0, 17, periph_clk_enb_refcnt, TEGRA_PERIPH_ON_APB, pwm),
Prashant Gaikwad37c26a92013-01-11 13:16:24 +0530812};
813
814static struct tegra_periph_init_data tegra_periph_nodiv_clk_list[] = {
Peter De Schrijverd5ff89a2013-08-22 18:44:06 +0300815 TEGRA_INIT_DATA_NODIV("uarta", NULL, "tegra_uart.0", mux_pllpcm_clkm, CLK_SOURCE_UARTA, 30, 2, 6, TEGRA_PERIPH_ON_APB, uarta),
816 TEGRA_INIT_DATA_NODIV("uartb", NULL, "tegra_uart.1", mux_pllpcm_clkm, CLK_SOURCE_UARTB, 30, 2, 7, TEGRA_PERIPH_ON_APB, uartb),
817 TEGRA_INIT_DATA_NODIV("uartc", NULL, "tegra_uart.2", mux_pllpcm_clkm, CLK_SOURCE_UARTC, 30, 2, 55, TEGRA_PERIPH_ON_APB, uartc),
818 TEGRA_INIT_DATA_NODIV("uartd", NULL, "tegra_uart.3", mux_pllpcm_clkm, CLK_SOURCE_UARTD, 30, 2, 65, TEGRA_PERIPH_ON_APB, uartd),
819 TEGRA_INIT_DATA_NODIV("uarte", NULL, "tegra_uart.4", mux_pllpcm_clkm, CLK_SOURCE_UARTE, 30, 2, 66, TEGRA_PERIPH_ON_APB, uarte),
820 TEGRA_INIT_DATA_NODIV("disp1", NULL, "tegradc.0", mux_pllpdc_clkm, CLK_SOURCE_DISP1, 30, 2, 27, 0, disp1),
821 TEGRA_INIT_DATA_NODIV("disp2", NULL, "tegradc.1", mux_pllpdc_clkm, CLK_SOURCE_DISP2, 30, 2, 26, 0, disp2),
Prashant Gaikwad37c26a92013-01-11 13:16:24 +0530822};
823
824static void __init tegra20_periph_clk_init(void)
825{
826 struct tegra_periph_init_data *data;
827 struct clk *clk;
828 int i;
829
Lucas Stach6ec32402013-05-06 15:11:11 -0600830 /* ac97 */
831 clk = tegra_clk_register_periph_gate("ac97", "pll_a_out0",
832 TEGRA_PERIPH_ON_APB,
Peter De Schrijverd5ff89a2013-08-22 18:44:06 +0300833 clk_base, 0, 3, periph_clk_enb_refcnt);
Lucas Stach6ec32402013-05-06 15:11:11 -0600834 clk_register_clkdev(clk, NULL, "tegra20-ac97");
835 clks[ac97] = clk;
836
Prashant Gaikwad37c26a92013-01-11 13:16:24 +0530837 /* apbdma */
838 clk = tegra_clk_register_periph_gate("apbdma", "pclk", 0, clk_base,
Peter De Schrijverd5ff89a2013-08-22 18:44:06 +0300839 0, 34, periph_clk_enb_refcnt);
Prashant Gaikwad37c26a92013-01-11 13:16:24 +0530840 clk_register_clkdev(clk, NULL, "tegra-apbdma");
841 clks[apbdma] = clk;
842
843 /* rtc */
844 clk = tegra_clk_register_periph_gate("rtc", "clk_32k",
845 TEGRA_PERIPH_NO_RESET,
Peter De Schrijverd5ff89a2013-08-22 18:44:06 +0300846 clk_base, 0, 4, periph_clk_enb_refcnt);
Prashant Gaikwad37c26a92013-01-11 13:16:24 +0530847 clk_register_clkdev(clk, NULL, "rtc-tegra");
848 clks[rtc] = clk;
849
850 /* timer */
851 clk = tegra_clk_register_periph_gate("timer", "clk_m", 0, clk_base,
Peter De Schrijverd5ff89a2013-08-22 18:44:06 +0300852 0, 5, periph_clk_enb_refcnt);
Prashant Gaikwad37c26a92013-01-11 13:16:24 +0530853 clk_register_clkdev(clk, NULL, "timer");
854 clks[timer] = clk;
855
856 /* kbc */
857 clk = tegra_clk_register_periph_gate("kbc", "clk_32k",
858 TEGRA_PERIPH_NO_RESET | TEGRA_PERIPH_ON_APB,
Peter De Schrijverd5ff89a2013-08-22 18:44:06 +0300859 clk_base, 0, 36, periph_clk_enb_refcnt);
Prashant Gaikwad37c26a92013-01-11 13:16:24 +0530860 clk_register_clkdev(clk, NULL, "tegra-kbc");
861 clks[kbc] = clk;
862
863 /* csus */
864 clk = tegra_clk_register_periph_gate("csus", "clk_m",
865 TEGRA_PERIPH_NO_RESET,
Peter De Schrijverd5ff89a2013-08-22 18:44:06 +0300866 clk_base, 0, 92, periph_clk_enb_refcnt);
Prashant Gaikwad37c26a92013-01-11 13:16:24 +0530867 clk_register_clkdev(clk, "csus", "tengra_camera");
868 clks[csus] = clk;
869
870 /* vcp */
871 clk = tegra_clk_register_periph_gate("vcp", "clk_m", 0,
Peter De Schrijverd5ff89a2013-08-22 18:44:06 +0300872 clk_base, 0, 29, periph_clk_enb_refcnt);
Prashant Gaikwad37c26a92013-01-11 13:16:24 +0530873 clk_register_clkdev(clk, "vcp", "tegra-avp");
874 clks[vcp] = clk;
875
876 /* bsea */
877 clk = tegra_clk_register_periph_gate("bsea", "clk_m", 0,
Peter De Schrijverd5ff89a2013-08-22 18:44:06 +0300878 clk_base, 0, 62, periph_clk_enb_refcnt);
Prashant Gaikwad37c26a92013-01-11 13:16:24 +0530879 clk_register_clkdev(clk, "bsea", "tegra-avp");
880 clks[bsea] = clk;
881
882 /* bsev */
883 clk = tegra_clk_register_periph_gate("bsev", "clk_m", 0,
Peter De Schrijverd5ff89a2013-08-22 18:44:06 +0300884 clk_base, 0, 63, periph_clk_enb_refcnt);
Prashant Gaikwad37c26a92013-01-11 13:16:24 +0530885 clk_register_clkdev(clk, "bsev", "tegra-aes");
886 clks[bsev] = clk;
887
888 /* emc */
889 clk = clk_register_mux(NULL, "emc_mux", mux_pllmcp_clkm,
James Hogan819c1de2013-07-29 12:25:01 +0100890 ARRAY_SIZE(mux_pllmcp_clkm),
891 CLK_SET_RATE_NO_REPARENT,
Prashant Gaikwad37c26a92013-01-11 13:16:24 +0530892 clk_base + CLK_SOURCE_EMC,
893 30, 2, 0, NULL);
894 clk = tegra_clk_register_periph_gate("emc", "emc_mux", 0, clk_base, 0,
Peter De Schrijverd5ff89a2013-08-22 18:44:06 +0300895 57, periph_clk_enb_refcnt);
Prashant Gaikwad37c26a92013-01-11 13:16:24 +0530896 clk_register_clkdev(clk, "emc", NULL);
897 clks[emc] = clk;
898
899 /* usbd */
900 clk = tegra_clk_register_periph_gate("usbd", "clk_m", 0, clk_base, 0,
Peter De Schrijverd5ff89a2013-08-22 18:44:06 +0300901 22, periph_clk_enb_refcnt);
Prashant Gaikwad37c26a92013-01-11 13:16:24 +0530902 clk_register_clkdev(clk, NULL, "fsl-tegra-udc");
903 clks[usbd] = clk;
904
905 /* usb2 */
906 clk = tegra_clk_register_periph_gate("usb2", "clk_m", 0, clk_base, 0,
Peter De Schrijverd5ff89a2013-08-22 18:44:06 +0300907 58, periph_clk_enb_refcnt);
Prashant Gaikwad37c26a92013-01-11 13:16:24 +0530908 clk_register_clkdev(clk, NULL, "tegra-ehci.1");
909 clks[usb2] = clk;
910
911 /* usb3 */
912 clk = tegra_clk_register_periph_gate("usb3", "clk_m", 0, clk_base, 0,
Peter De Schrijverd5ff89a2013-08-22 18:44:06 +0300913 59, periph_clk_enb_refcnt);
Prashant Gaikwad37c26a92013-01-11 13:16:24 +0530914 clk_register_clkdev(clk, NULL, "tegra-ehci.2");
915 clks[usb3] = clk;
916
917 /* dsi */
918 clk = tegra_clk_register_periph_gate("dsi", "pll_d", 0, clk_base, 0,
Peter De Schrijverd5ff89a2013-08-22 18:44:06 +0300919 48, periph_clk_enb_refcnt);
Prashant Gaikwad37c26a92013-01-11 13:16:24 +0530920 clk_register_clkdev(clk, NULL, "dsi");
921 clks[dsi] = clk;
922
923 /* csi */
924 clk = tegra_clk_register_periph_gate("csi", "pll_p_out3", 0, clk_base,
Peter De Schrijverd5ff89a2013-08-22 18:44:06 +0300925 0, 52, periph_clk_enb_refcnt);
Prashant Gaikwad37c26a92013-01-11 13:16:24 +0530926 clk_register_clkdev(clk, "csi", "tegra_camera");
927 clks[csi] = clk;
928
929 /* isp */
930 clk = tegra_clk_register_periph_gate("isp", "clk_m", 0, clk_base, 0, 23,
Peter De Schrijverd5ff89a2013-08-22 18:44:06 +0300931 periph_clk_enb_refcnt);
Prashant Gaikwad37c26a92013-01-11 13:16:24 +0530932 clk_register_clkdev(clk, "isp", "tegra_camera");
933 clks[isp] = clk;
934
935 /* pex */
936 clk = tegra_clk_register_periph_gate("pex", "clk_m", 0, clk_base, 0, 70,
Peter De Schrijverd5ff89a2013-08-22 18:44:06 +0300937 periph_clk_enb_refcnt);
Prashant Gaikwad37c26a92013-01-11 13:16:24 +0530938 clk_register_clkdev(clk, "pex", NULL);
939 clks[pex] = clk;
940
941 /* afi */
942 clk = tegra_clk_register_periph_gate("afi", "clk_m", 0, clk_base, 0, 72,
Peter De Schrijverd5ff89a2013-08-22 18:44:06 +0300943 periph_clk_enb_refcnt);
Prashant Gaikwad37c26a92013-01-11 13:16:24 +0530944 clk_register_clkdev(clk, "afi", NULL);
945 clks[afi] = clk;
946
947 /* pcie_xclk */
948 clk = tegra_clk_register_periph_gate("pcie_xclk", "clk_m", 0, clk_base,
Peter De Schrijverd5ff89a2013-08-22 18:44:06 +0300949 0, 74, periph_clk_enb_refcnt);
Prashant Gaikwad37c26a92013-01-11 13:16:24 +0530950 clk_register_clkdev(clk, "pcie_xclk", NULL);
951 clks[pcie_xclk] = clk;
952
953 /* cdev1 */
954 clk = clk_register_fixed_rate(NULL, "cdev1_fixed", NULL, CLK_IS_ROOT,
955 26000000);
956 clk = tegra_clk_register_periph_gate("cdev1", "cdev1_fixed", 0,
Peter De Schrijverd5ff89a2013-08-22 18:44:06 +0300957 clk_base, 0, 94, periph_clk_enb_refcnt);
Prashant Gaikwad37c26a92013-01-11 13:16:24 +0530958 clk_register_clkdev(clk, "cdev1", NULL);
959 clks[cdev1] = clk;
960
961 /* cdev2 */
962 clk = clk_register_fixed_rate(NULL, "cdev2_fixed", NULL, CLK_IS_ROOT,
963 26000000);
964 clk = tegra_clk_register_periph_gate("cdev2", "cdev2_fixed", 0,
Peter De Schrijverd5ff89a2013-08-22 18:44:06 +0300965 clk_base, 0, 93, periph_clk_enb_refcnt);
Prashant Gaikwad37c26a92013-01-11 13:16:24 +0530966 clk_register_clkdev(clk, "cdev2", NULL);
967 clks[cdev2] = clk;
968
969 for (i = 0; i < ARRAY_SIZE(tegra_periph_clk_list); i++) {
970 data = &tegra_periph_clk_list[i];
971 clk = tegra_clk_register_periph(data->name, data->parent_names,
972 data->num_parents, &data->periph,
Peter De Schrijvera26a0292013-04-03 17:40:42 +0300973 clk_base, data->offset, data->flags);
Prashant Gaikwad37c26a92013-01-11 13:16:24 +0530974 clk_register_clkdev(clk, data->con_id, data->dev_id);
975 clks[data->clk_id] = clk;
976 }
977
978 for (i = 0; i < ARRAY_SIZE(tegra_periph_nodiv_clk_list); i++) {
979 data = &tegra_periph_nodiv_clk_list[i];
980 clk = tegra_clk_register_periph_nodiv(data->name,
981 data->parent_names,
982 data->num_parents, &data->periph,
983 clk_base, data->offset);
984 clk_register_clkdev(clk, data->con_id, data->dev_id);
985 clks[data->clk_id] = clk;
986 }
987}
988
989
990static void __init tegra20_fixed_clk_init(void)
991{
992 struct clk *clk;
993
994 /* clk_32k */
995 clk = clk_register_fixed_rate(NULL, "clk_32k", NULL, CLK_IS_ROOT,
996 32768);
997 clk_register_clkdev(clk, "clk_32k", NULL);
998 clks[clk_32k] = clk;
999}
1000
1001static void __init tegra20_pmc_clk_init(void)
1002{
1003 struct clk *clk;
1004
1005 /* blink */
1006 writel_relaxed(0, pmc_base + PMC_BLINK_TIMER);
1007 clk = clk_register_gate(NULL, "blink_override", "clk_32k", 0,
1008 pmc_base + PMC_DPD_PADS_ORIDE,
1009 PMC_DPD_PADS_ORIDE_BLINK_ENB, 0, NULL);
1010 clk = clk_register_gate(NULL, "blink", "blink_override", 0,
1011 pmc_base + PMC_CTRL,
1012 PMC_CTRL_BLINK_ENB, 0, NULL);
1013 clk_register_clkdev(clk, "blink", NULL);
1014 clks[blink] = clk;
1015}
1016
1017static void __init tegra20_osc_clk_init(void)
1018{
1019 struct clk *clk;
1020 unsigned long input_freq;
1021 unsigned int pll_ref_div;
1022
1023 input_freq = tegra20_clk_measure_input_freq();
1024
1025 /* clk_m */
1026 clk = clk_register_fixed_rate(NULL, "clk_m", NULL, CLK_IS_ROOT |
1027 CLK_IGNORE_UNUSED, input_freq);
1028 clk_register_clkdev(clk, "clk_m", NULL);
1029 clks[clk_m] = clk;
1030
1031 /* pll_ref */
1032 pll_ref_div = tegra20_get_pll_ref_div();
1033 clk = clk_register_fixed_factor(NULL, "pll_ref", "clk_m",
1034 CLK_SET_RATE_PARENT, 1, pll_ref_div);
1035 clk_register_clkdev(clk, "pll_ref", NULL);
1036 clks[pll_ref] = clk;
1037}
1038
1039/* Tegra20 CPU clock and reset control functions */
1040static void tegra20_wait_cpu_in_reset(u32 cpu)
1041{
1042 unsigned int reg;
1043
1044 do {
1045 reg = readl(clk_base +
1046 TEGRA_CLK_RST_CONTROLLER_RST_CPU_CMPLX_SET);
1047 cpu_relax();
1048 } while (!(reg & (1 << cpu))); /* check CPU been reset or not */
1049
1050 return;
1051}
1052
1053static void tegra20_put_cpu_in_reset(u32 cpu)
1054{
1055 writel(CPU_RESET(cpu),
1056 clk_base + TEGRA_CLK_RST_CONTROLLER_RST_CPU_CMPLX_SET);
1057 dmb();
1058}
1059
1060static void tegra20_cpu_out_of_reset(u32 cpu)
1061{
1062 writel(CPU_RESET(cpu),
1063 clk_base + TEGRA_CLK_RST_CONTROLLER_RST_CPU_CMPLX_CLR);
1064 wmb();
1065}
1066
1067static void tegra20_enable_cpu_clock(u32 cpu)
1068{
1069 unsigned int reg;
1070
1071 reg = readl(clk_base + TEGRA_CLK_RST_CONTROLLER_CLK_CPU_CMPLX);
1072 writel(reg & ~CPU_CLOCK(cpu),
1073 clk_base + TEGRA_CLK_RST_CONTROLLER_CLK_CPU_CMPLX);
1074 barrier();
1075 reg = readl(clk_base + TEGRA_CLK_RST_CONTROLLER_CLK_CPU_CMPLX);
1076}
1077
1078static void tegra20_disable_cpu_clock(u32 cpu)
1079{
1080 unsigned int reg;
1081
1082 reg = readl(clk_base + TEGRA_CLK_RST_CONTROLLER_CLK_CPU_CMPLX);
1083 writel(reg | CPU_CLOCK(cpu),
1084 clk_base + TEGRA_CLK_RST_CONTROLLER_CLK_CPU_CMPLX);
1085}
1086
Joseph Lo4a2e3272013-01-15 22:10:48 +00001087#ifdef CONFIG_PM_SLEEP
1088static bool tegra20_cpu_rail_off_ready(void)
1089{
1090 unsigned int cpu_rst_status;
1091
1092 cpu_rst_status = readl(clk_base +
1093 TEGRA_CLK_RST_CONTROLLER_RST_CPU_CMPLX_SET);
1094
1095 return !!(cpu_rst_status & 0x2);
1096}
1097
1098static void tegra20_cpu_clock_suspend(void)
1099{
1100 /* switch coresite to clk_m, save off original source */
1101 tegra20_cpu_clk_sctx.clk_csite_src =
1102 readl(clk_base + CLK_SOURCE_CSITE);
1103 writel(3<<30, clk_base + CLK_SOURCE_CSITE);
1104
1105 tegra20_cpu_clk_sctx.cpu_burst =
1106 readl(clk_base + CCLK_BURST_POLICY);
1107 tegra20_cpu_clk_sctx.pllx_base =
1108 readl(clk_base + PLLX_BASE);
1109 tegra20_cpu_clk_sctx.pllx_misc =
1110 readl(clk_base + PLLX_MISC);
1111 tegra20_cpu_clk_sctx.cclk_divider =
1112 readl(clk_base + SUPER_CCLK_DIVIDER);
1113}
1114
1115static void tegra20_cpu_clock_resume(void)
1116{
1117 unsigned int reg, policy;
1118
1119 /* Is CPU complex already running on PLLX? */
1120 reg = readl(clk_base + CCLK_BURST_POLICY);
1121 policy = (reg >> CCLK_BURST_POLICY_SHIFT) & 0xF;
1122
1123 if (policy == CCLK_IDLE_POLICY)
1124 reg = (reg >> CCLK_IDLE_POLICY_SHIFT) & 0xF;
1125 else if (policy == CCLK_RUN_POLICY)
1126 reg = (reg >> CCLK_RUN_POLICY_SHIFT) & 0xF;
1127 else
1128 BUG();
1129
1130 if (reg != CCLK_BURST_POLICY_PLLX) {
1131 /* restore PLLX settings if CPU is on different PLL */
1132 writel(tegra20_cpu_clk_sctx.pllx_misc,
1133 clk_base + PLLX_MISC);
1134 writel(tegra20_cpu_clk_sctx.pllx_base,
1135 clk_base + PLLX_BASE);
1136
1137 /* wait for PLL stabilization if PLLX was enabled */
1138 if (tegra20_cpu_clk_sctx.pllx_base & (1 << 30))
1139 udelay(300);
1140 }
1141
1142 /*
1143 * Restore original burst policy setting for calls resulting from CPU
1144 * LP2 in idle or system suspend.
1145 */
1146 writel(tegra20_cpu_clk_sctx.cclk_divider,
1147 clk_base + SUPER_CCLK_DIVIDER);
1148 writel(tegra20_cpu_clk_sctx.cpu_burst,
1149 clk_base + CCLK_BURST_POLICY);
1150
1151 writel(tegra20_cpu_clk_sctx.clk_csite_src,
1152 clk_base + CLK_SOURCE_CSITE);
1153}
1154#endif
1155
Prashant Gaikwad37c26a92013-01-11 13:16:24 +05301156static struct tegra_cpu_car_ops tegra20_cpu_car_ops = {
1157 .wait_for_reset = tegra20_wait_cpu_in_reset,
1158 .put_in_reset = tegra20_put_cpu_in_reset,
1159 .out_of_reset = tegra20_cpu_out_of_reset,
1160 .enable_clock = tegra20_enable_cpu_clock,
1161 .disable_clock = tegra20_disable_cpu_clock,
Joseph Lo4a2e3272013-01-15 22:10:48 +00001162#ifdef CONFIG_PM_SLEEP
1163 .rail_off_ready = tegra20_cpu_rail_off_ready,
1164 .suspend = tegra20_cpu_clock_suspend,
1165 .resume = tegra20_cpu_clock_resume,
1166#endif
Prashant Gaikwad37c26a92013-01-11 13:16:24 +05301167};
1168
Sachin Kamata0be7a92013-08-08 09:55:48 +05301169static struct tegra_clk_init_table init_table[] __initdata = {
Prashant Gaikwad37c26a92013-01-11 13:16:24 +05301170 {pll_p, clk_max, 216000000, 1},
1171 {pll_p_out1, clk_max, 28800000, 1},
1172 {pll_p_out2, clk_max, 48000000, 1},
1173 {pll_p_out3, clk_max, 72000000, 1},
1174 {pll_p_out4, clk_max, 24000000, 1},
1175 {pll_c, clk_max, 600000000, 1},
1176 {pll_c_out1, clk_max, 120000000, 1},
1177 {sclk, pll_c_out1, 0, 1},
1178 {hclk, clk_max, 0, 1},
1179 {pclk, clk_max, 60000000, 1},
1180 {csite, clk_max, 0, 1},
1181 {emc, clk_max, 0, 1},
1182 {cclk, clk_max, 0, 1},
Laxman Dewangan527fad12013-02-12 20:47:59 +05301183 {uarta, pll_p, 0, 0},
1184 {uartb, pll_p, 0, 0},
1185 {uartc, pll_p, 0, 0},
1186 {uartd, pll_p, 0, 0},
1187 {uarte, pll_p, 0, 0},
Prashant Gaikwad37c26a92013-01-11 13:16:24 +05301188 {pll_a, clk_max, 56448000, 1},
1189 {pll_a_out0, clk_max, 11289600, 1},
1190 {cdev1, clk_max, 0, 1},
1191 {blink, clk_max, 32768, 1},
1192 {i2s1, pll_a_out0, 11289600, 0},
1193 {i2s2, pll_a_out0, 11289600, 0},
1194 {sdmmc1, pll_p, 48000000, 0},
1195 {sdmmc3, pll_p, 48000000, 0},
1196 {sdmmc4, pll_p, 48000000, 0},
1197 {spi, pll_p, 20000000, 0},
1198 {sbc1, pll_p, 100000000, 0},
1199 {sbc2, pll_p, 100000000, 0},
1200 {sbc3, pll_p, 100000000, 0},
1201 {sbc4, pll_p, 100000000, 0},
1202 {host1x, pll_c, 150000000, 0},
1203 {disp1, pll_p, 600000000, 0},
1204 {disp2, pll_p, 600000000, 0},
Thierry Redingce910682013-04-02 16:18:44 +02001205 {gr2d, pll_c, 300000000, 0},
1206 {gr3d, pll_c, 300000000, 0},
Prashant Gaikwad37c26a92013-01-11 13:16:24 +05301207 {clk_max, clk_max, 0, 0}, /* This MUST be the last entry */
1208};
1209
Stephen Warren441f1992013-03-25 13:22:24 -06001210static void __init tegra20_clock_apply_init_table(void)
1211{
1212 tegra_init_from_table(init_table, clks, clk_max);
1213}
1214
Prashant Gaikwad37c26a92013-01-11 13:16:24 +05301215/*
1216 * Some clocks may be used by different drivers depending on the board
1217 * configuration. List those here to register them twice in the clock lookup
1218 * table under two names.
1219 */
1220static struct tegra_clk_duplicate tegra_clk_duplicates[] = {
Prashant Gaikwad37c26a92013-01-11 13:16:24 +05301221 TEGRA_CLK_DUPLICATE(usbd, "utmip-pad", NULL),
1222 TEGRA_CLK_DUPLICATE(usbd, "tegra-ehci.0", NULL),
1223 TEGRA_CLK_DUPLICATE(usbd, "tegra-otg", NULL),
Prashant Gaikwad37c26a92013-01-11 13:16:24 +05301224 TEGRA_CLK_DUPLICATE(cclk, NULL, "cpu"),
Prashant Gaikwad37c26a92013-01-11 13:16:24 +05301225 TEGRA_CLK_DUPLICATE(clk_max, NULL, NULL), /* Must be the last entry */
1226};
1227
1228static const struct of_device_id pmc_match[] __initconst = {
1229 { .compatible = "nvidia,tegra20-pmc" },
1230 {},
1231};
1232
Prashant Gaikwad061cec92013-05-27 13:10:09 +05301233static void __init tegra20_clock_init(struct device_node *np)
Prashant Gaikwad37c26a92013-01-11 13:16:24 +05301234{
1235 int i;
1236 struct device_node *node;
1237
1238 clk_base = of_iomap(np, 0);
1239 if (!clk_base) {
1240 pr_err("Can't map CAR registers\n");
1241 BUG();
1242 }
1243
1244 node = of_find_matching_node(NULL, pmc_match);
1245 if (!node) {
1246 pr_err("Failed to find pmc node\n");
1247 BUG();
1248 }
1249
1250 pmc_base = of_iomap(node, 0);
1251 if (!pmc_base) {
1252 pr_err("Can't map pmc registers\n");
1253 BUG();
1254 }
1255
Peter De Schrijverd5ff89a2013-08-22 18:44:06 +03001256 if (tegra_clk_set_periph_banks(TEGRA20_CLK_PERIPH_BANKS) < 0)
1257 return;
1258
Prashant Gaikwad37c26a92013-01-11 13:16:24 +05301259 tegra20_osc_clk_init();
1260 tegra20_pmc_clk_init();
1261 tegra20_fixed_clk_init();
1262 tegra20_pll_init();
1263 tegra20_super_clk_init();
1264 tegra20_periph_clk_init();
1265 tegra20_audio_clk_init();
1266
1267
1268 for (i = 0; i < ARRAY_SIZE(clks); i++) {
1269 if (IS_ERR(clks[i])) {
1270 pr_err("Tegra20 clk %d: register failed with %ld\n",
1271 i, PTR_ERR(clks[i]));
1272 BUG();
1273 }
1274 if (!clks[i])
1275 clks[i] = ERR_PTR(-EINVAL);
1276 }
1277
1278 tegra_init_dup_clks(tegra_clk_duplicates, clks, clk_max);
1279
1280 clk_data.clks = clks;
1281 clk_data.clk_num = ARRAY_SIZE(clks);
1282 of_clk_add_provider(np, of_clk_src_onecell_get, &clk_data);
1283
Stephen Warren441f1992013-03-25 13:22:24 -06001284 tegra_clk_apply_init_table = tegra20_clock_apply_init_table;
Prashant Gaikwad37c26a92013-01-11 13:16:24 +05301285
1286 tegra_cpu_car_ops = &tegra20_cpu_car_ops;
1287}
Prashant Gaikwad061cec92013-05-27 13:10:09 +05301288CLK_OF_DECLARE(tegra20, "nvidia,tegra20-car", tegra20_clock_init);