blob: 4ff47023e68dcad9c891f26f02d62e5acc2899fa [file] [log] [blame]
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001#ifndef _INTEL_RINGBUFFER_H_
2#define _INTEL_RINGBUFFER_H_
3
Brad Volkin44e895a2014-05-10 14:10:43 -07004#include <linux/hashtable.h>
Chris Wilson06fbca72015-04-07 16:20:36 +01005#include "i915_gem_batch_pool.h"
Chris Wilsondcff85c2016-08-05 10:14:11 +01006#include "i915_gem_request.h"
Brad Volkin44e895a2014-05-10 14:10:43 -07007
8#define I915_CMD_HASH_ORDER 9
9
Oscar Mateo47122742014-07-24 17:04:28 +010010/* Early gen2 devices have a cacheline of just 32 bytes, using 64 is overkill,
11 * but keeps the logic simple. Indeed, the whole purpose of this macro is just
12 * to give some inclination as to some of the magic values used in the various
13 * workarounds!
14 */
15#define CACHELINE_BYTES 64
Arun Siluvery17ee9502015-06-19 19:07:01 +010016#define CACHELINE_DWORDS (CACHELINE_BYTES / sizeof(uint32_t))
Oscar Mateo47122742014-07-24 17:04:28 +010017
Ville Syrjälä633cf8f2012-12-03 18:43:32 +020018/*
19 * Gen2 BSpec "1. Programming Environment" / 1.4.4.6 "Ring Buffer Use"
20 * Gen3 BSpec "vol1c Memory Interface Functions" / 2.3.4.5 "Ring Buffer Use"
21 * Gen4+ BSpec "vol1c Memory Interface and Command Stream" / 5.3.4.5 "Ring Buffer Use"
22 *
23 * "If the Ring Buffer Head Pointer and the Tail Pointer are on the same
24 * cacheline, the Head Pointer must not be greater than the Tail
25 * Pointer."
26 */
27#define I915_RING_FREE_SPACE 64
28
Chris Wilson57e88532016-08-15 10:48:57 +010029struct intel_hw_status_page {
30 struct i915_vma *vma;
31 u32 *page_addr;
32 u32 ggtt_offset;
Zou Nan hai8187a2b2010-05-21 09:08:55 +080033};
34
Dave Gordonbbdc070a2016-07-20 18:16:05 +010035#define I915_READ_TAIL(engine) I915_READ(RING_TAIL((engine)->mmio_base))
36#define I915_WRITE_TAIL(engine, val) I915_WRITE(RING_TAIL((engine)->mmio_base), val)
Zou Nan haicae58522010-11-09 17:17:32 +080037
Dave Gordonbbdc070a2016-07-20 18:16:05 +010038#define I915_READ_START(engine) I915_READ(RING_START((engine)->mmio_base))
39#define I915_WRITE_START(engine, val) I915_WRITE(RING_START((engine)->mmio_base), val)
Zou Nan haicae58522010-11-09 17:17:32 +080040
Dave Gordonbbdc070a2016-07-20 18:16:05 +010041#define I915_READ_HEAD(engine) I915_READ(RING_HEAD((engine)->mmio_base))
42#define I915_WRITE_HEAD(engine, val) I915_WRITE(RING_HEAD((engine)->mmio_base), val)
Zou Nan haicae58522010-11-09 17:17:32 +080043
Dave Gordonbbdc070a2016-07-20 18:16:05 +010044#define I915_READ_CTL(engine) I915_READ(RING_CTL((engine)->mmio_base))
45#define I915_WRITE_CTL(engine, val) I915_WRITE(RING_CTL((engine)->mmio_base), val)
Zou Nan haicae58522010-11-09 17:17:32 +080046
Dave Gordonbbdc070a2016-07-20 18:16:05 +010047#define I915_READ_IMR(engine) I915_READ(RING_IMR((engine)->mmio_base))
48#define I915_WRITE_IMR(engine, val) I915_WRITE(RING_IMR((engine)->mmio_base), val)
Daniel Vetter870e86d2010-08-02 16:29:44 +020049
Dave Gordonbbdc070a2016-07-20 18:16:05 +010050#define I915_READ_MODE(engine) I915_READ(RING_MI_MODE((engine)->mmio_base))
51#define I915_WRITE_MODE(engine, val) I915_WRITE(RING_MI_MODE((engine)->mmio_base), val)
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +053052
Ben Widawsky3e789982014-06-30 09:53:37 -070053/* seqno size is actually only a uint32, but since we plan to use MI_FLUSH_DW to
54 * do the writes, and that must have qw aligned offsets, simply pretend it's 8b.
55 */
Chris Wilson8c126722016-04-07 07:29:14 +010056#define gen8_semaphore_seqno_size sizeof(uint64_t)
57#define GEN8_SEMAPHORE_OFFSET(__from, __to) \
58 (((__from) * I915_NUM_ENGINES + (__to)) * gen8_semaphore_seqno_size)
Ben Widawsky3e789982014-06-30 09:53:37 -070059#define GEN8_SIGNAL_OFFSET(__ring, to) \
Chris Wilson51d545d2016-08-15 10:49:02 +010060 (dev_priv->semaphore->node.start + \
Chris Wilson8c126722016-04-07 07:29:14 +010061 GEN8_SEMAPHORE_OFFSET((__ring)->id, (to)))
Ben Widawsky3e789982014-06-30 09:53:37 -070062#define GEN8_WAIT_OFFSET(__ring, from) \
Chris Wilson51d545d2016-08-15 10:49:02 +010063 (dev_priv->semaphore->node.start + \
Chris Wilson8c126722016-04-07 07:29:14 +010064 GEN8_SEMAPHORE_OFFSET(from, (__ring)->id))
Ben Widawsky3e789982014-06-30 09:53:37 -070065
Chris Wilson7e37f882016-08-02 22:50:21 +010066enum intel_engine_hangcheck_action {
Mika Kuoppalada661462013-09-06 16:03:28 +030067 HANGCHECK_IDLE = 0,
Jani Nikulaf2f4d822013-08-11 12:44:01 +030068 HANGCHECK_WAIT,
69 HANGCHECK_ACTIVE,
70 HANGCHECK_KICK,
71 HANGCHECK_HUNG,
72};
Mika Kuoppalaad8beae2013-06-12 12:35:32 +030073
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +020074#define HANGCHECK_SCORE_RING_HUNG 31
75
Ben Widawskyd6369512016-09-20 16:54:32 +030076struct intel_instdone {
77 u32 instdone;
78 /* The following exist only in the RCS engine */
79 u32 slice_common;
80 u32 sampler;
81 u32 row;
82};
83
Chris Wilson7e37f882016-08-02 22:50:21 +010084struct intel_engine_hangcheck {
Chris Wilson50877442014-03-21 12:41:53 +000085 u64 acthd;
Mika Kuoppala92cab732013-05-24 17:16:07 +030086 u32 seqno;
Mika Kuoppala05407ff2013-05-30 09:04:29 +030087 int score;
Chris Wilson7e37f882016-08-02 22:50:21 +010088 enum intel_engine_hangcheck_action action;
Chris Wilson4be17382014-06-06 10:22:29 +010089 int deadlock;
Ben Widawskyd6369512016-09-20 16:54:32 +030090 struct intel_instdone instdone;
Mika Kuoppala92cab732013-05-24 17:16:07 +030091};
92
Chris Wilson7e37f882016-08-02 22:50:21 +010093struct intel_ring {
Tvrtko Ursulin0eb973d2016-01-15 15:10:28 +000094 struct i915_vma *vma;
Chris Wilson57e88532016-08-15 10:48:57 +010095 void *vaddr;
Oscar Mateo8ee14972014-05-22 14:13:34 +010096
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +000097 struct intel_engine_cs *engine;
Daniel Vetter0c7dd532014-08-11 16:17:44 +020098
Chris Wilson675d9ad2016-08-04 07:52:36 +010099 struct list_head request_list;
100
Oscar Mateo8ee14972014-05-22 14:13:34 +0100101 u32 head;
102 u32 tail;
103 int space;
104 int size;
105 int effective_size;
106
107 /** We track the position of the requests in the ring buffer, and
108 * when each is retired we increment last_retired_head as the GPU
109 * must have finished processing the request and so we know we
110 * can advance the ringbuffer up to that position.
111 *
112 * last_retired_head is set to -1 after the value is consumed so
113 * we can detect new retirements.
114 */
115 u32 last_retired_head;
116};
117
Chris Wilsone2efd132016-05-24 14:53:34 +0100118struct i915_gem_context;
Jordan Justen361b0272016-03-06 23:30:27 -0800119struct drm_i915_reg_table;
Nick Hoath21076372015-01-15 13:10:38 +0000120
Arun Siluvery17ee9502015-06-19 19:07:01 +0100121/*
122 * we use a single page to load ctx workarounds so all of these
123 * values are referred in terms of dwords
124 *
125 * struct i915_wa_ctx_bb:
126 * offset: specifies batch starting position, also helpful in case
127 * if we want to have multiple batches at different offsets based on
128 * some criteria. It is not a requirement at the moment but provides
129 * an option for future use.
130 * size: size of the batch in DWORDS
131 */
Chris Wilson48bb74e2016-08-15 10:49:04 +0100132struct i915_ctx_workarounds {
Arun Siluvery17ee9502015-06-19 19:07:01 +0100133 struct i915_wa_ctx_bb {
134 u32 offset;
135 u32 size;
136 } indirect_ctx, per_ctx;
Chris Wilson48bb74e2016-08-15 10:49:04 +0100137 struct i915_vma *vma;
Arun Siluvery17ee9502015-06-19 19:07:01 +0100138};
139
Chris Wilsonc81d4612016-07-01 17:23:25 +0100140struct drm_i915_gem_request;
141
Chris Wilsonc0336662016-05-06 15:40:21 +0100142struct intel_engine_cs {
143 struct drm_i915_private *i915;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800144 const char *name;
Tvrtko Ursulin117897f2016-03-16 11:00:40 +0000145 enum intel_engine_id {
Tvrtko Ursulinde1add32016-01-15 15:12:50 +0000146 RCS = 0,
Daniel Vetter96154f22011-12-14 13:57:00 +0100147 BCS,
Tvrtko Ursulinde1add32016-01-15 15:12:50 +0000148 VCS,
149 VCS2, /* Keep instances of the same type engine together. */
150 VECS
Chris Wilson92204342010-09-18 11:02:01 +0100151 } id;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000152#define I915_NUM_ENGINES 5
Tvrtko Ursulinde1add32016-01-15 15:12:50 +0000153#define _VCS(n) (VCS + (n))
Chris Wilson426960b2016-01-15 16:51:46 +0000154 unsigned int exec_id;
Tvrtko Ursulin5ec2cf72016-08-16 17:04:20 +0100155 enum intel_engine_hw_id {
156 RCS_HW = 0,
157 VCS_HW,
158 BCS_HW,
159 VECS_HW,
160 VCS2_HW
161 } hw_id;
162 enum intel_engine_hw_id guc_id; /* XXX same as hw_id? */
Chris Wilson04769652016-07-20 09:21:11 +0100163 u64 fence_context;
Daniel Vetter333e9fe2010-08-02 16:24:01 +0200164 u32 mmio_base;
Dave Gordonc2c7f242016-07-13 16:03:35 +0100165 unsigned int irq_shift;
Chris Wilson7e37f882016-08-02 22:50:21 +0100166 struct intel_ring *buffer;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800167
Chris Wilson688e6c72016-07-01 17:23:15 +0100168 /* Rather than have every client wait upon all user interrupts,
169 * with the herd waking after every interrupt and each doing the
170 * heavyweight seqno dance, we delegate the task (of being the
171 * bottom-half of the user interrupt) to the first client. After
172 * every interrupt, we wake up one client, who does the heavyweight
173 * coherent seqno read and either goes back to sleep (if incomplete),
174 * or wakes up all the completed clients in parallel, before then
175 * transferring the bottom-half status to the next client in the queue.
176 *
177 * Compared to walking the entire list of waiters in a single dedicated
178 * bottom-half, we reduce the latency of the first waiter by avoiding
179 * a context switch, but incur additional coherent seqno reads when
180 * following the chain of request breadcrumbs. Since it is most likely
181 * that we have a single client waiting on each seqno, then reducing
182 * the overhead of waking that client is much preferred.
183 */
184 struct intel_breadcrumbs {
Chris Wilsondbd6ef22016-08-09 17:47:52 +0100185 struct task_struct __rcu *irq_seqno_bh; /* bh for interrupts */
Chris Wilsonaca34b62016-07-06 12:39:02 +0100186 bool irq_posted;
187
Chris Wilson688e6c72016-07-01 17:23:15 +0100188 spinlock_t lock; /* protects the lists of requests */
189 struct rb_root waiters; /* sorted by retirement, priority */
Chris Wilsonc81d4612016-07-01 17:23:25 +0100190 struct rb_root signals; /* sorted by retirement */
Chris Wilson688e6c72016-07-01 17:23:15 +0100191 struct intel_wait *first_wait; /* oldest waiter by retirement */
Chris Wilsonc81d4612016-07-01 17:23:25 +0100192 struct task_struct *signaler; /* used for fence signalling */
Chris Wilsonb3850852016-07-01 17:23:26 +0100193 struct drm_i915_gem_request *first_signal;
Chris Wilson688e6c72016-07-01 17:23:15 +0100194 struct timer_list fake_irq; /* used after a missed interrupt */
Chris Wilson83348ba2016-08-09 17:47:51 +0100195 struct timer_list hangcheck; /* detect missed interrupts */
196
197 unsigned long timeout;
Chris Wilsonaca34b62016-07-06 12:39:02 +0100198
199 bool irq_enabled : 1;
200 bool rpm_wakelock : 1;
Chris Wilson688e6c72016-07-01 17:23:15 +0100201 } breadcrumbs;
202
Chris Wilson06fbca72015-04-07 16:20:36 +0100203 /*
204 * A pool of objects to use as shadow copies of client batch buffers
205 * when the command parser is enabled. Prevents the client from
206 * modifying the batch contents after software parsing.
207 */
208 struct i915_gem_batch_pool batch_pool;
209
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800210 struct intel_hw_status_page status_page;
Arun Siluvery17ee9502015-06-19 19:07:01 +0100211 struct i915_ctx_workarounds wa_ctx;
Chris Wilson56c0f1a2016-08-15 10:48:58 +0100212 struct i915_vma *scratch;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800213
Chris Wilson61ff75a2016-07-01 17:23:28 +0100214 u32 irq_keep_mask; /* always keep these interrupts */
215 u32 irq_enable_mask; /* bitmask to enable ring interrupt */
Dave Gordon38a0f2d2016-07-20 18:16:06 +0100216 void (*irq_enable)(struct intel_engine_cs *engine);
217 void (*irq_disable)(struct intel_engine_cs *engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800218
Dave Gordon38a0f2d2016-07-20 18:16:06 +0100219 int (*init_hw)(struct intel_engine_cs *engine);
Chris Wilson821ed7d2016-09-09 14:11:53 +0100220 void (*reset_hw)(struct intel_engine_cs *engine,
221 struct drm_i915_gem_request *req);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800222
John Harrison87531812015-05-29 17:43:44 +0100223 int (*init_context)(struct drm_i915_gem_request *req);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100224
Chris Wilsonddd66c52016-08-02 22:50:31 +0100225 int (*emit_flush)(struct drm_i915_gem_request *request,
226 u32 mode);
227#define EMIT_INVALIDATE BIT(0)
228#define EMIT_FLUSH BIT(1)
229#define EMIT_BARRIER (EMIT_INVALIDATE | EMIT_FLUSH)
230 int (*emit_bb_start)(struct drm_i915_gem_request *req,
231 u64 offset, u32 length,
232 unsigned int dispatch_flags);
233#define I915_DISPATCH_SECURE BIT(0)
234#define I915_DISPATCH_PINNED BIT(1)
235#define I915_DISPATCH_RS BIT(2)
236 int (*emit_request)(struct drm_i915_gem_request *req);
Chris Wilson5590af32016-09-09 14:11:54 +0100237
238 /* Pass the request to the hardware queue (e.g. directly into
239 * the legacy ringbuffer or to the end of an execlist).
240 *
241 * This is called from an atomic context with irqs disabled; must
242 * be irq safe.
243 */
Chris Wilsonddd66c52016-08-02 22:50:31 +0100244 void (*submit_request)(struct drm_i915_gem_request *req);
Chris Wilson5590af32016-09-09 14:11:54 +0100245
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100246 /* Some chipsets are not quite as coherent as advertised and need
247 * an expensive kick to force a true read of the up-to-date seqno.
248 * However, the up-to-date seqno is not always required and the last
249 * seen value is good enough. Note that the seqno will always be
250 * monotonic, even if not coherent.
251 */
Dave Gordon38a0f2d2016-07-20 18:16:06 +0100252 void (*irq_seqno_barrier)(struct intel_engine_cs *engine);
Dave Gordon38a0f2d2016-07-20 18:16:06 +0100253 void (*cleanup)(struct intel_engine_cs *engine);
Ben Widawskyebc348b2014-04-29 14:52:28 -0700254
Ben Widawsky3e789982014-06-30 09:53:37 -0700255 /* GEN8 signal/wait table - never trust comments!
256 * signal to signal to signal to signal to signal to
257 * RCS VCS BCS VECS VCS2
258 * --------------------------------------------------------------------
259 * RCS | NOP (0x00) | VCS (0x08) | BCS (0x10) | VECS (0x18) | VCS2 (0x20) |
260 * |-------------------------------------------------------------------
261 * VCS | RCS (0x28) | NOP (0x30) | BCS (0x38) | VECS (0x40) | VCS2 (0x48) |
262 * |-------------------------------------------------------------------
263 * BCS | RCS (0x50) | VCS (0x58) | NOP (0x60) | VECS (0x68) | VCS2 (0x70) |
264 * |-------------------------------------------------------------------
265 * VECS | RCS (0x78) | VCS (0x80) | BCS (0x88) | NOP (0x90) | VCS2 (0x98) |
266 * |-------------------------------------------------------------------
267 * VCS2 | RCS (0xa0) | VCS (0xa8) | BCS (0xb0) | VECS (0xb8) | NOP (0xc0) |
268 * |-------------------------------------------------------------------
269 *
270 * Generalization:
271 * f(x, y) := (x->id * NUM_RINGS * seqno_size) + (seqno_size * y->id)
272 * ie. transpose of g(x, y)
273 *
274 * sync from sync from sync from sync from sync from
275 * RCS VCS BCS VECS VCS2
276 * --------------------------------------------------------------------
277 * RCS | NOP (0x00) | VCS (0x28) | BCS (0x50) | VECS (0x78) | VCS2 (0xa0) |
278 * |-------------------------------------------------------------------
279 * VCS | RCS (0x08) | NOP (0x30) | BCS (0x58) | VECS (0x80) | VCS2 (0xa8) |
280 * |-------------------------------------------------------------------
281 * BCS | RCS (0x10) | VCS (0x38) | NOP (0x60) | VECS (0x88) | VCS2 (0xb0) |
282 * |-------------------------------------------------------------------
283 * VECS | RCS (0x18) | VCS (0x40) | BCS (0x68) | NOP (0x90) | VCS2 (0xb8) |
284 * |-------------------------------------------------------------------
285 * VCS2 | RCS (0x20) | VCS (0x48) | BCS (0x70) | VECS (0x98) | NOP (0xc0) |
286 * |-------------------------------------------------------------------
287 *
288 * Generalization:
289 * g(x, y) := (y->id * NUM_RINGS * seqno_size) + (seqno_size * x->id)
290 * ie. transpose of f(x, y)
291 */
Ben Widawskyebc348b2014-04-29 14:52:28 -0700292 struct {
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000293 u32 sync_seqno[I915_NUM_ENGINES-1];
Ben Widawsky78325f22014-04-29 14:52:29 -0700294
Ben Widawsky3e789982014-06-30 09:53:37 -0700295 union {
Tvrtko Ursulin318f89c2016-08-16 17:04:21 +0100296#define GEN6_SEMAPHORE_LAST VECS_HW
297#define GEN6_NUM_SEMAPHORES (GEN6_SEMAPHORE_LAST + 1)
298#define GEN6_SEMAPHORES_MASK GENMASK(GEN6_SEMAPHORE_LAST, 0)
Ben Widawsky3e789982014-06-30 09:53:37 -0700299 struct {
300 /* our mbox written by others */
Tvrtko Ursulin318f89c2016-08-16 17:04:21 +0100301 u32 wait[GEN6_NUM_SEMAPHORES];
Ben Widawsky3e789982014-06-30 09:53:37 -0700302 /* mboxes this ring signals to */
Tvrtko Ursulin318f89c2016-08-16 17:04:21 +0100303 i915_reg_t signal[GEN6_NUM_SEMAPHORES];
Ben Widawsky3e789982014-06-30 09:53:37 -0700304 } mbox;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000305 u64 signal_ggtt[I915_NUM_ENGINES];
Ben Widawsky3e789982014-06-30 09:53:37 -0700306 };
Ben Widawsky78325f22014-04-29 14:52:29 -0700307
308 /* AKA wait() */
Chris Wilsonad7bdb22016-08-02 22:50:40 +0100309 int (*sync_to)(struct drm_i915_gem_request *req,
310 struct drm_i915_gem_request *signal);
311 int (*signal)(struct drm_i915_gem_request *req);
Ben Widawskyebc348b2014-04-29 14:52:28 -0700312 } semaphore;
Ben Widawskyad776f82013-05-28 19:22:18 -0700313
Oscar Mateo4da46e12014-07-24 17:04:27 +0100314 /* Execlists */
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100315 struct tasklet_struct irq_tasklet;
316 spinlock_t execlist_lock; /* used inside tasklet, use spin_lock_bh */
Chris Wilson70c2a242016-09-09 14:11:46 +0100317 struct execlist_port {
318 struct drm_i915_gem_request *request;
319 unsigned int count;
320 } execlist_port[2];
Michel Thierryacdd8842014-07-24 17:04:38 +0100321 struct list_head execlist_queue;
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100322 unsigned int fw_domains;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000323 bool disable_lite_restore_wa;
Chris Wilson70c2a242016-09-09 14:11:46 +0100324 bool preempt_wa;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000325 u32 ctx_desc_template;
Oscar Mateo4da46e12014-07-24 17:04:27 +0100326
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800327 /**
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800328 * List of breadcrumbs associated with GPU requests currently
329 * outstanding.
330 */
331 struct list_head request_list;
332
Chris Wilsona56ba562010-09-28 10:07:56 +0100333 /**
Tomas Elf94f7bbe2015-07-09 15:30:57 +0100334 * Seqno of request most recently submitted to request_list.
335 * Used exclusively by hang checker to avoid grabbing lock while
336 * inspecting request list.
337 */
338 u32 last_submitted_seqno;
339
Chris Wilsondcff85c2016-08-05 10:14:11 +0100340 /* An RCU guarded pointer to the last request. No reference is
341 * held to the request, users must carefully acquire a reference to
Chris Wilson1426f712016-08-09 17:03:22 +0100342 * the request using i915_gem_active_get_rcu(), or hold the
Chris Wilsondcff85c2016-08-05 10:14:11 +0100343 * struct_mutex.
344 */
345 struct i915_gem_active last_request;
346
Chris Wilsone2efd132016-05-24 14:53:34 +0100347 struct i915_gem_context *last_context;
Ben Widawsky40521052012-06-04 14:42:43 -0700348
Chris Wilson7e37f882016-08-02 22:50:21 +0100349 struct intel_engine_hangcheck hangcheck;
Mika Kuoppala92cab732013-05-24 17:16:07 +0300350
Brad Volkin44e895a2014-05-10 14:10:43 -0700351 bool needs_cmd_parser;
352
Brad Volkin351e3db2014-02-18 10:15:46 -0800353 /*
Brad Volkin44e895a2014-05-10 14:10:43 -0700354 * Table of commands the command parser needs to know about
Chris Wilson33a051a2016-07-27 09:07:26 +0100355 * for this engine.
Brad Volkin351e3db2014-02-18 10:15:46 -0800356 */
Brad Volkin44e895a2014-05-10 14:10:43 -0700357 DECLARE_HASHTABLE(cmd_hash, I915_CMD_HASH_ORDER);
Brad Volkin351e3db2014-02-18 10:15:46 -0800358
359 /*
360 * Table of registers allowed in commands that read/write registers.
361 */
Jordan Justen361b0272016-03-06 23:30:27 -0800362 const struct drm_i915_reg_table *reg_tables;
363 int reg_table_count;
Brad Volkin351e3db2014-02-18 10:15:46 -0800364
365 /*
366 * Returns the bitmask for the length field of the specified command.
367 * Return 0 for an unrecognized/invalid command.
368 *
Chris Wilson33a051a2016-07-27 09:07:26 +0100369 * If the command parser finds an entry for a command in the engine's
Brad Volkin351e3db2014-02-18 10:15:46 -0800370 * cmd_tables, it gets the command's length based on the table entry.
Chris Wilson33a051a2016-07-27 09:07:26 +0100371 * If not, it calls this function to determine the per-engine length
372 * field encoding for the command (i.e. different opcode ranges use
373 * certain bits to encode the command length in the header).
Brad Volkin351e3db2014-02-18 10:15:46 -0800374 */
375 u32 (*get_cmd_length_mask)(u32 cmd_header);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800376};
377
Dave Gordonb0366a52015-12-08 15:02:36 +0000378static inline bool
Chris Wilson67d97da2016-07-04 08:08:31 +0100379intel_engine_initialized(const struct intel_engine_cs *engine)
Dave Gordonb0366a52015-12-08 15:02:36 +0000380{
Chris Wilsonc0336662016-05-06 15:40:21 +0100381 return engine->i915 != NULL;
Dave Gordonb0366a52015-12-08 15:02:36 +0000382}
Chris Wilsonb4519512012-05-11 14:29:30 +0100383
Daniel Vetter96154f22011-12-14 13:57:00 +0100384static inline unsigned
Chris Wilson67d97da2016-07-04 08:08:31 +0100385intel_engine_flag(const struct intel_engine_cs *engine)
Daniel Vetter96154f22011-12-14 13:57:00 +0100386{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000387 return 1 << engine->id;
Daniel Vetter96154f22011-12-14 13:57:00 +0100388}
389
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800390static inline u32
Chris Wilson7e37f882016-08-02 22:50:21 +0100391intel_engine_sync_index(struct intel_engine_cs *engine,
392 struct intel_engine_cs *other)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000393{
394 int idx;
395
396 /*
Rodrigo Vividdd4dbc2014-06-30 09:51:11 -0700397 * rcs -> 0 = vcs, 1 = bcs, 2 = vecs, 3 = vcs2;
398 * vcs -> 0 = bcs, 1 = vecs, 2 = vcs2, 3 = rcs;
399 * bcs -> 0 = vecs, 1 = vcs2. 2 = rcs, 3 = vcs;
400 * vecs -> 0 = vcs2, 1 = rcs, 2 = vcs, 3 = bcs;
401 * vcs2 -> 0 = rcs, 1 = vcs, 2 = bcs, 3 = vecs;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000402 */
403
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000404 idx = (other - engine) - 1;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000405 if (idx < 0)
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000406 idx += I915_NUM_ENGINES;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000407
408 return idx;
409}
410
Imre Deak319404d2015-08-14 18:35:27 +0300411static inline void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000412intel_flush_status_page(struct intel_engine_cs *engine, int reg)
Imre Deak319404d2015-08-14 18:35:27 +0300413{
Chris Wilson0d317ce2016-04-09 10:57:56 +0100414 mb();
415 clflush(&engine->status_page.page_addr[reg]);
416 mb();
Imre Deak319404d2015-08-14 18:35:27 +0300417}
418
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000419static inline u32
Chris Wilson5dd8e502016-04-09 10:57:57 +0100420intel_read_status_page(struct intel_engine_cs *engine, int reg)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800421{
Daniel Vetter4225d0f2012-04-26 23:28:16 +0200422 /* Ensure that the compiler doesn't optimize away the load. */
Chris Wilson5dd8e502016-04-09 10:57:57 +0100423 return READ_ONCE(engine->status_page.page_addr[reg]);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800424}
425
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200426static inline void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000427intel_write_status_page(struct intel_engine_cs *engine,
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200428 int reg, u32 value)
429{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000430 engine->status_page.page_addr[reg] = value;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200431}
432
Jani Nikulae2828912016-01-18 09:19:47 +0200433/*
Chris Wilson311bd682011-01-13 19:06:50 +0000434 * Reads a dword out of the status page, which is written to from the command
435 * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
436 * MI_STORE_DATA_IMM.
437 *
438 * The following dwords have a reserved meaning:
439 * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
440 * 0x04: ring 0 head pointer
441 * 0x05: ring 1 head pointer (915-class)
442 * 0x06: ring 2 head pointer (915-class)
443 * 0x10-0x1b: Context status DWords (GM45)
444 * 0x1f: Last written status offset. (GM45)
Thomas Danielb07da532015-02-18 11:48:21 +0000445 * 0x20-0x2f: Reserved (Gen6+)
Chris Wilson311bd682011-01-13 19:06:50 +0000446 *
Thomas Danielb07da532015-02-18 11:48:21 +0000447 * The area from dword 0x30 to 0x3ff is available for driver usage.
Chris Wilson311bd682011-01-13 19:06:50 +0000448 */
Thomas Danielb07da532015-02-18 11:48:21 +0000449#define I915_GEM_HWS_INDEX 0x30
Chris Wilson7c17d372016-01-20 15:43:35 +0200450#define I915_GEM_HWS_INDEX_ADDR (I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT)
Thomas Danielb07da532015-02-18 11:48:21 +0000451#define I915_GEM_HWS_SCRATCH_INDEX 0x40
Jesse Barnes9a289772012-10-26 09:42:42 -0700452#define I915_GEM_HWS_SCRATCH_ADDR (I915_GEM_HWS_SCRATCH_INDEX << MI_STORE_DWORD_INDEX_SHIFT)
Chris Wilson311bd682011-01-13 19:06:50 +0000453
Chris Wilson7e37f882016-08-02 22:50:21 +0100454struct intel_ring *
455intel_engine_create_ring(struct intel_engine_cs *engine, int size);
Chris Wilsonaad29fb2016-08-02 22:50:23 +0100456int intel_ring_pin(struct intel_ring *ring);
457void intel_ring_unpin(struct intel_ring *ring);
Chris Wilson7e37f882016-08-02 22:50:21 +0100458void intel_ring_free(struct intel_ring *ring);
Oscar Mateo84c23772014-07-24 17:04:15 +0100459
Chris Wilson7e37f882016-08-02 22:50:21 +0100460void intel_engine_stop(struct intel_engine_cs *engine);
461void intel_engine_cleanup(struct intel_engine_cs *engine);
Ben Widawsky96f298a2011-03-19 18:14:27 -0700462
Chris Wilson821ed7d2016-09-09 14:11:53 +0100463void intel_legacy_submission_resume(struct drm_i915_private *dev_priv);
464
John Harrison6689cb22015-03-19 12:30:08 +0000465int intel_ring_alloc_request_extras(struct drm_i915_gem_request *request);
466
John Harrison5fb9de12015-05-29 17:44:07 +0100467int __must_check intel_ring_begin(struct drm_i915_gem_request *req, int n);
John Harrisonbba09b12015-05-29 17:44:06 +0100468int __must_check intel_ring_cacheline_align(struct drm_i915_gem_request *req);
Chris Wilson406ea8d2016-07-20 13:31:55 +0100469
Chris Wilson7e37f882016-08-02 22:50:21 +0100470static inline void intel_ring_emit(struct intel_ring *ring, u32 data)
Chris Wilsone898cd22010-08-04 15:18:14 +0100471{
Chris Wilsonb5321f32016-08-02 22:50:18 +0100472 *(uint32_t *)(ring->vaddr + ring->tail) = data;
473 ring->tail += 4;
Chris Wilsone898cd22010-08-04 15:18:14 +0100474}
Chris Wilson406ea8d2016-07-20 13:31:55 +0100475
Chris Wilson7e37f882016-08-02 22:50:21 +0100476static inline void intel_ring_emit_reg(struct intel_ring *ring, i915_reg_t reg)
Ville Syrjäläf92a9162015-11-04 23:20:07 +0200477{
Chris Wilsonb5321f32016-08-02 22:50:18 +0100478 intel_ring_emit(ring, i915_mmio_reg_offset(reg));
Ville Syrjäläf92a9162015-11-04 23:20:07 +0200479}
Chris Wilson406ea8d2016-07-20 13:31:55 +0100480
Chris Wilson7e37f882016-08-02 22:50:21 +0100481static inline void intel_ring_advance(struct intel_ring *ring)
Chris Wilson09246732013-08-10 22:16:32 +0100482{
Chris Wilson8f942012016-08-02 22:50:30 +0100483 /* Dummy function.
484 *
485 * This serves as a placeholder in the code so that the reader
486 * can compare against the preceding intel_ring_begin() and
487 * check that the number of dwords emitted matches the space
488 * reserved for the command packet (i.e. the value passed to
489 * intel_ring_begin()).
Chris Wilsonc5efa1a2016-08-02 22:50:29 +0100490 */
Chris Wilson8f942012016-08-02 22:50:30 +0100491}
492
493static inline u32 intel_ring_offset(struct intel_ring *ring, u32 value)
494{
495 /* Don't write ring->size (equivalent to 0) as that hangs some GPUs. */
496 return value & (ring->size - 1);
Chris Wilson09246732013-08-10 22:16:32 +0100497}
Chris Wilson406ea8d2016-07-20 13:31:55 +0100498
Oscar Mateo82e104c2014-07-24 17:04:26 +0100499int __intel_ring_space(int head, int tail, int size);
Chris Wilson32c04f12016-08-02 22:50:22 +0100500void intel_ring_update_space(struct intel_ring *ring);
Chris Wilson09246732013-08-10 22:16:32 +0100501
Chris Wilson7e37f882016-08-02 22:50:21 +0100502void intel_engine_init_seqno(struct intel_engine_cs *engine, u32 seqno);
Chris Wilson821ed7d2016-09-09 14:11:53 +0100503void intel_engine_reset_irq(struct intel_engine_cs *engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800504
Tvrtko Ursulin019bf272016-07-13 16:03:41 +0100505void intel_engine_setup_common(struct intel_engine_cs *engine);
506int intel_engine_init_common(struct intel_engine_cs *engine);
Chris Wilsonadc320c2016-08-15 10:48:59 +0100507int intel_engine_create_scratch(struct intel_engine_cs *engine, int size);
Chris Wilson96a945a2016-08-03 13:19:16 +0100508void intel_engine_cleanup_common(struct intel_engine_cs *engine);
Tvrtko Ursulin019bf272016-07-13 16:03:41 +0100509
Chris Wilsondcff85c2016-08-05 10:14:11 +0100510static inline int intel_engine_idle(struct intel_engine_cs *engine,
Chris Wilsonea746f32016-09-09 14:11:49 +0100511 unsigned int flags)
Chris Wilsondcff85c2016-08-05 10:14:11 +0100512{
513 /* Wait upon the last request to be completed */
514 return i915_gem_active_wait_unlocked(&engine->last_request,
Chris Wilsonea746f32016-09-09 14:11:49 +0100515 flags, NULL, NULL);
Chris Wilsondcff85c2016-08-05 10:14:11 +0100516}
517
Tvrtko Ursulin8b3e2d32016-07-13 16:03:37 +0100518int intel_init_render_ring_buffer(struct intel_engine_cs *engine);
519int intel_init_bsd_ring_buffer(struct intel_engine_cs *engine);
520int intel_init_bsd2_ring_buffer(struct intel_engine_cs *engine);
521int intel_init_blt_ring_buffer(struct intel_engine_cs *engine);
522int intel_init_vebox_ring_buffer(struct intel_engine_cs *engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800523
Chris Wilson7e37f882016-08-02 22:50:21 +0100524u64 intel_engine_get_active_head(struct intel_engine_cs *engine);
Chris Wilson1b7744e2016-07-01 17:23:17 +0100525static inline u32 intel_engine_get_seqno(struct intel_engine_cs *engine)
526{
527 return intel_read_status_page(engine, I915_GEM_HWS_INDEX);
528}
Daniel Vetter79f321b2010-09-24 21:20:10 +0200529
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000530int init_workarounds_ring(struct intel_engine_cs *engine);
Michel Thierry771b9a52014-11-11 16:47:33 +0000531
John Harrison29b1b412015-06-18 13:10:09 +0100532/*
533 * Arbitrary size for largest possible 'add request' sequence. The code paths
534 * are complex and variable. Empirical measurement shows that the worst case
Chris Wilson596e5ef2016-04-29 09:07:04 +0100535 * is BDW at 192 bytes (6 + 6 + 36 dwords), then ILK at 136 bytes. However,
536 * we need to allocate double the largest single packet within that emission
537 * to account for tail wraparound (so 6 + 6 + 72 dwords for BDW).
John Harrison29b1b412015-06-18 13:10:09 +0100538 */
Chris Wilson596e5ef2016-04-29 09:07:04 +0100539#define MIN_SPACE_FOR_ADD_REQUEST 336
John Harrison29b1b412015-06-18 13:10:09 +0100540
Chris Wilsona58c01a2016-04-29 13:18:21 +0100541static inline u32 intel_hws_seqno_address(struct intel_engine_cs *engine)
542{
Chris Wilson57e88532016-08-15 10:48:57 +0100543 return engine->status_page.ggtt_offset + I915_GEM_HWS_INDEX_ADDR;
Chris Wilsona58c01a2016-04-29 13:18:21 +0100544}
545
Chris Wilson688e6c72016-07-01 17:23:15 +0100546/* intel_breadcrumbs.c -- user interrupt bottom-half for waiters */
Chris Wilson688e6c72016-07-01 17:23:15 +0100547int intel_engine_init_breadcrumbs(struct intel_engine_cs *engine);
548
549static inline void intel_wait_init(struct intel_wait *wait, u32 seqno)
550{
551 wait->tsk = current;
552 wait->seqno = seqno;
553}
554
555static inline bool intel_wait_complete(const struct intel_wait *wait)
556{
557 return RB_EMPTY_NODE(&wait->node);
558}
559
560bool intel_engine_add_wait(struct intel_engine_cs *engine,
561 struct intel_wait *wait);
562void intel_engine_remove_wait(struct intel_engine_cs *engine,
563 struct intel_wait *wait);
Chris Wilsonb3850852016-07-01 17:23:26 +0100564void intel_engine_enable_signaling(struct drm_i915_gem_request *request);
Chris Wilson688e6c72016-07-01 17:23:15 +0100565
Chris Wilsondbd6ef22016-08-09 17:47:52 +0100566static inline bool intel_engine_has_waiter(const struct intel_engine_cs *engine)
Chris Wilson688e6c72016-07-01 17:23:15 +0100567{
Chris Wilsondbd6ef22016-08-09 17:47:52 +0100568 return rcu_access_pointer(engine->breadcrumbs.irq_seqno_bh);
Chris Wilson688e6c72016-07-01 17:23:15 +0100569}
570
Chris Wilsondbd6ef22016-08-09 17:47:52 +0100571static inline bool intel_engine_wakeup(const struct intel_engine_cs *engine)
Chris Wilson688e6c72016-07-01 17:23:15 +0100572{
573 bool wakeup = false;
Chris Wilsondbd6ef22016-08-09 17:47:52 +0100574
Chris Wilson688e6c72016-07-01 17:23:15 +0100575 /* Note that for this not to dangerously chase a dangling pointer,
Chris Wilsondbd6ef22016-08-09 17:47:52 +0100576 * we must hold the rcu_read_lock here.
Chris Wilson688e6c72016-07-01 17:23:15 +0100577 *
578 * Also note that tsk is likely to be in !TASK_RUNNING state so an
579 * early test for tsk->state != TASK_RUNNING before wake_up_process()
580 * is unlikely to be beneficial.
581 */
Chris Wilsondbd6ef22016-08-09 17:47:52 +0100582 if (intel_engine_has_waiter(engine)) {
583 struct task_struct *tsk;
584
585 rcu_read_lock();
586 tsk = rcu_dereference(engine->breadcrumbs.irq_seqno_bh);
587 if (tsk)
588 wakeup = wake_up_process(tsk);
589 rcu_read_unlock();
590 }
591
Chris Wilson688e6c72016-07-01 17:23:15 +0100592 return wakeup;
593}
594
Chris Wilson688e6c72016-07-01 17:23:15 +0100595void intel_engine_fini_breadcrumbs(struct intel_engine_cs *engine);
596unsigned int intel_kick_waiters(struct drm_i915_private *i915);
Chris Wilsonc81d4612016-07-01 17:23:25 +0100597unsigned int intel_kick_signalers(struct drm_i915_private *i915);
Chris Wilson688e6c72016-07-01 17:23:15 +0100598
Chris Wilsondcff85c2016-08-05 10:14:11 +0100599static inline bool intel_engine_is_active(struct intel_engine_cs *engine)
600{
601 return i915_gem_active_isset(&engine->last_request);
602}
603
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800604#endif /* _INTEL_RINGBUFFER_H_ */