blob: 392f78384a604ad9175f5376845a0f8e854f5405 [file] [log] [blame]
Faisal Latif86dbcd02016-01-20 13:40:10 -06001/*******************************************************************************
2*
3* Copyright (c) 2015-2016 Intel Corporation. All rights reserved.
4*
5* This software is available to you under a choice of one of two
6* licenses. You may choose to be licensed under the terms of the GNU
7* General Public License (GPL) Version 2, available from the file
8* COPYING in the main directory of this source tree, or the
9* OpenFabrics.org BSD license below:
10*
11* Redistribution and use in source and binary forms, with or
12* without modification, are permitted provided that the following
13* conditions are met:
14*
15* - Redistributions of source code must retain the above
16* copyright notice, this list of conditions and the following
17* disclaimer.
18*
19* - Redistributions in binary form must reproduce the above
20* copyright notice, this list of conditions and the following
21* disclaimer in the documentation and/or other materials
22* provided with the distribution.
23*
24* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
25* EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
26* MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
27* NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
28* BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
29* ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
30* CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
31* SOFTWARE.
32*
33*******************************************************************************/
34
35#include "i40iw_osdep.h"
36#include "i40iw_register.h"
37#include "i40iw_status.h"
38#include "i40iw_hmc.h"
39
40#include "i40iw_d.h"
41#include "i40iw_type.h"
42#include "i40iw_p.h"
43#include "i40iw_vf.h"
44#include "i40iw_virtchnl.h"
45
46/**
47 * i40iw_insert_wqe_hdr - write wqe header
48 * @wqe: cqp wqe for header
49 * @header: header for the cqp wqe
50 */
51static inline void i40iw_insert_wqe_hdr(u64 *wqe, u64 header)
52{
53 wmb(); /* make sure WQE is populated before polarity is set */
54 set_64bit_val(wqe, 24, header);
55}
56
57/**
58 * i40iw_get_cqp_reg_info - get head and tail for cqp using registers
59 * @cqp: struct for cqp hw
60 * @val: cqp tail register value
61 * @tail:wqtail register value
62 * @error: cqp processing err
63 */
64static inline void i40iw_get_cqp_reg_info(struct i40iw_sc_cqp *cqp,
65 u32 *val,
66 u32 *tail,
67 u32 *error)
68{
69 if (cqp->dev->is_pf) {
70 *val = i40iw_rd32(cqp->dev->hw, I40E_PFPE_CQPTAIL);
71 *tail = RS_32(*val, I40E_PFPE_CQPTAIL_WQTAIL);
72 *error = RS_32(*val, I40E_PFPE_CQPTAIL_CQP_OP_ERR);
73 } else {
74 *val = i40iw_rd32(cqp->dev->hw, I40E_VFPE_CQPTAIL1);
75 *tail = RS_32(*val, I40E_VFPE_CQPTAIL_WQTAIL);
76 *error = RS_32(*val, I40E_VFPE_CQPTAIL_CQP_OP_ERR);
77 }
78}
79
80/**
81 * i40iw_cqp_poll_registers - poll cqp registers
82 * @cqp: struct for cqp hw
83 * @tail:wqtail register value
84 * @count: how many times to try for completion
85 */
86static enum i40iw_status_code i40iw_cqp_poll_registers(
87 struct i40iw_sc_cqp *cqp,
88 u32 tail,
89 u32 count)
90{
91 u32 i = 0;
92 u32 newtail, error, val;
93
94 while (i < count) {
95 i++;
96 i40iw_get_cqp_reg_info(cqp, &val, &newtail, &error);
97 if (error) {
98 error = (cqp->dev->is_pf) ?
99 i40iw_rd32(cqp->dev->hw, I40E_PFPE_CQPERRCODES) :
100 i40iw_rd32(cqp->dev->hw, I40E_VFPE_CQPERRCODES1);
101 return I40IW_ERR_CQP_COMPL_ERROR;
102 }
103 if (newtail != tail) {
104 /* SUCCESS */
105 I40IW_RING_MOVE_TAIL(cqp->sq_ring);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -0600106 cqp->dev->cqp_cmd_stats[OP_COMPLETED_COMMANDS]++;
Faisal Latif86dbcd02016-01-20 13:40:10 -0600107 return 0;
108 }
109 udelay(I40IW_SLEEP_COUNT);
110 }
111 return I40IW_ERR_TIMEOUT;
112}
113
114/**
115 * i40iw_sc_parse_fpm_commit_buf - parse fpm commit buffer
116 * @buf: ptr to fpm commit buffer
117 * @info: ptr to i40iw_hmc_obj_info struct
Ismail, Mustafafa415372016-04-18 10:33:08 -0500118 * @sd: number of SDs for HMC objects
Faisal Latif86dbcd02016-01-20 13:40:10 -0600119 *
120 * parses fpm commit info and copy base value
121 * of hmc objects in hmc_info
122 */
123static enum i40iw_status_code i40iw_sc_parse_fpm_commit_buf(
124 u64 *buf,
Ismail, Mustafafa415372016-04-18 10:33:08 -0500125 struct i40iw_hmc_obj_info *info,
126 u32 *sd)
Faisal Latif86dbcd02016-01-20 13:40:10 -0600127{
128 u64 temp;
Ismail, Mustafafa415372016-04-18 10:33:08 -0500129 u64 size;
130 u64 base = 0;
Faisal Latif86dbcd02016-01-20 13:40:10 -0600131 u32 i, j;
Ismail, Mustafafa415372016-04-18 10:33:08 -0500132 u32 k = 0;
Faisal Latif86dbcd02016-01-20 13:40:10 -0600133 u32 low;
134
135 /* copy base values in obj_info */
136 for (i = I40IW_HMC_IW_QP, j = 0;
137 i <= I40IW_HMC_IW_PBLE; i++, j += 8) {
138 get_64bit_val(buf, j, &temp);
139 info[i].base = RS_64_1(temp, 32) * 512;
Ismail, Mustafafa415372016-04-18 10:33:08 -0500140 if (info[i].base > base) {
141 base = info[i].base;
142 k = i;
143 }
Faisal Latif86dbcd02016-01-20 13:40:10 -0600144 low = (u32)(temp);
145 if (low)
146 info[i].cnt = low;
147 }
Ismail, Mustafafa415372016-04-18 10:33:08 -0500148 size = info[k].cnt * info[k].size + info[k].base;
149 if (size & 0x1FFFFF)
150 *sd = (u32)((size >> 21) + 1); /* add 1 for remainder */
151 else
152 *sd = (u32)(size >> 21);
153
Faisal Latif86dbcd02016-01-20 13:40:10 -0600154 return 0;
155}
156
157/**
158 * i40iw_sc_parse_fpm_query_buf() - parses fpm query buffer
159 * @buf: ptr to fpm query buffer
160 * @info: ptr to i40iw_hmc_obj_info struct
161 * @hmc_fpm_misc: ptr to fpm data
162 *
163 * parses fpm query buffer and copy max_cnt and
164 * size value of hmc objects in hmc_info
165 */
166static enum i40iw_status_code i40iw_sc_parse_fpm_query_buf(
167 u64 *buf,
168 struct i40iw_hmc_info *hmc_info,
169 struct i40iw_hmc_fpm_misc *hmc_fpm_misc)
170{
171 u64 temp;
172 struct i40iw_hmc_obj_info *obj_info;
173 u32 i, j, size;
174 u16 max_pe_sds;
175
176 obj_info = hmc_info->hmc_obj;
177
178 get_64bit_val(buf, 0, &temp);
179 hmc_info->first_sd_index = (u16)RS_64(temp, I40IW_QUERY_FPM_FIRST_PE_SD_INDEX);
180 max_pe_sds = (u16)RS_64(temp, I40IW_QUERY_FPM_MAX_PE_SDS);
181
182 /* Reduce SD count for VFs by 1 to account for PBLE backing page rounding */
183 if (hmc_info->hmc_fn_id >= I40IW_FIRST_VF_FPM_ID)
184 max_pe_sds--;
185 hmc_fpm_misc->max_sds = max_pe_sds;
186 hmc_info->sd_table.sd_cnt = max_pe_sds + hmc_info->first_sd_index;
187
188 for (i = I40IW_HMC_IW_QP, j = 8;
189 i <= I40IW_HMC_IW_ARP; i++, j += 8) {
190 get_64bit_val(buf, j, &temp);
191 if (i == I40IW_HMC_IW_QP)
192 obj_info[i].max_cnt = (u32)RS_64(temp, I40IW_QUERY_FPM_MAX_QPS);
193 else if (i == I40IW_HMC_IW_CQ)
194 obj_info[i].max_cnt = (u32)RS_64(temp, I40IW_QUERY_FPM_MAX_CQS);
195 else
196 obj_info[i].max_cnt = (u32)temp;
197
198 size = (u32)RS_64_1(temp, 32);
199 obj_info[i].size = ((u64)1 << size);
200 }
201 for (i = I40IW_HMC_IW_MR, j = 48;
202 i <= I40IW_HMC_IW_PBLE; i++, j += 8) {
203 get_64bit_val(buf, j, &temp);
204 obj_info[i].max_cnt = (u32)temp;
205 size = (u32)RS_64_1(temp, 32);
206 obj_info[i].size = LS_64_1(1, size);
207 }
208
209 get_64bit_val(buf, 120, &temp);
210 hmc_fpm_misc->max_ceqs = (u8)RS_64(temp, I40IW_QUERY_FPM_MAX_CEQS);
211 get_64bit_val(buf, 120, &temp);
212 hmc_fpm_misc->ht_multiplier = RS_64(temp, I40IW_QUERY_FPM_HTMULTIPLIER);
213 get_64bit_val(buf, 120, &temp);
214 hmc_fpm_misc->timer_bucket = RS_64(temp, I40IW_QUERY_FPM_TIMERBUCKET);
215 get_64bit_val(buf, 64, &temp);
216 hmc_fpm_misc->xf_block_size = RS_64(temp, I40IW_QUERY_FPM_XFBLOCKSIZE);
217 if (!hmc_fpm_misc->xf_block_size)
218 return I40IW_ERR_INVALID_SIZE;
219 get_64bit_val(buf, 80, &temp);
220 hmc_fpm_misc->q1_block_size = RS_64(temp, I40IW_QUERY_FPM_Q1BLOCKSIZE);
221 if (!hmc_fpm_misc->q1_block_size)
222 return I40IW_ERR_INVALID_SIZE;
223 return 0;
224}
225
226/**
Henry Orosco0fc2dc52016-10-10 21:12:10 -0500227 * i40iw_fill_qos_list - Change all unknown qs handles to available ones
228 * @qs_list: list of qs_handles to be fixed with valid qs_handles
229 */
230static void i40iw_fill_qos_list(u16 *qs_list)
231{
232 u16 qshandle = qs_list[0];
233 int i;
234
235 for (i = 0; i < I40IW_MAX_USER_PRIORITY; i++) {
236 if (qs_list[i] == QS_HANDLE_UNKNOWN)
237 qs_list[i] = qshandle;
238 else
239 qshandle = qs_list[i];
240 }
241}
242
243/**
244 * i40iw_qp_from_entry - Given entry, get to the qp structure
245 * @entry: Points to list of qp structure
246 */
247static struct i40iw_sc_qp *i40iw_qp_from_entry(struct list_head *entry)
248{
249 if (!entry)
250 return NULL;
251
252 return (struct i40iw_sc_qp *)((char *)entry - offsetof(struct i40iw_sc_qp, list));
253}
254
255/**
256 * i40iw_get_qp - get the next qp from the list given current qp
257 * @head: Listhead of qp's
258 * @qp: current qp
259 */
260static struct i40iw_sc_qp *i40iw_get_qp(struct list_head *head, struct i40iw_sc_qp *qp)
261{
262 struct list_head *entry = NULL;
263 struct list_head *lastentry;
264
265 if (list_empty(head))
266 return NULL;
267
268 if (!qp) {
269 entry = head->next;
270 } else {
271 lastentry = &qp->list;
272 entry = (lastentry != head) ? lastentry->next : NULL;
273 }
274
275 return i40iw_qp_from_entry(entry);
276}
277
278/**
279 * i40iw_change_l2params - given the new l2 parameters, change all qp
Henry Oroscod6f7bbc2016-12-06 16:16:20 -0600280 * @vsi: pointer to the vsi structure
Henry Orosco0fc2dc52016-10-10 21:12:10 -0500281 * @l2params: New paramaters from l2
282 */
Henry Oroscod6f7bbc2016-12-06 16:16:20 -0600283void i40iw_change_l2params(struct i40iw_sc_vsi *vsi, struct i40iw_l2params *l2params)
Henry Orosco0fc2dc52016-10-10 21:12:10 -0500284{
Henry Oroscod6f7bbc2016-12-06 16:16:20 -0600285 struct i40iw_sc_dev *dev = vsi->dev;
Henry Orosco0fc2dc52016-10-10 21:12:10 -0500286 struct i40iw_sc_qp *qp = NULL;
287 bool qs_handle_change = false;
288 bool mss_change = false;
289 unsigned long flags;
290 u16 qs_handle;
291 int i;
292
Henry Oroscod6f7bbc2016-12-06 16:16:20 -0600293 if (vsi->mss != l2params->mss) {
Henry Orosco0fc2dc52016-10-10 21:12:10 -0500294 mss_change = true;
Henry Oroscod6f7bbc2016-12-06 16:16:20 -0600295 vsi->mss = l2params->mss;
Henry Orosco0fc2dc52016-10-10 21:12:10 -0500296 }
297
298 i40iw_fill_qos_list(l2params->qs_handle_list);
299 for (i = 0; i < I40IW_MAX_USER_PRIORITY; i++) {
300 qs_handle = l2params->qs_handle_list[i];
Henry Oroscod6f7bbc2016-12-06 16:16:20 -0600301 if (vsi->qos[i].qs_handle != qs_handle)
Henry Orosco0fc2dc52016-10-10 21:12:10 -0500302 qs_handle_change = true;
303 else if (!mss_change)
304 continue; /* no MSS nor qs handle change */
Henry Oroscod6f7bbc2016-12-06 16:16:20 -0600305 spin_lock_irqsave(&vsi->qos[i].lock, flags);
306 qp = i40iw_get_qp(&vsi->qos[i].qplist, qp);
Henry Orosco0fc2dc52016-10-10 21:12:10 -0500307 while (qp) {
308 if (mss_change)
309 i40iw_qp_mss_modify(dev, qp);
310 if (qs_handle_change) {
311 qp->qs_handle = qs_handle;
312 /* issue cqp suspend command */
313 i40iw_qp_suspend_resume(dev, qp, true);
314 }
Henry Oroscod6f7bbc2016-12-06 16:16:20 -0600315 qp = i40iw_get_qp(&vsi->qos[i].qplist, qp);
Henry Orosco0fc2dc52016-10-10 21:12:10 -0500316 }
Henry Oroscod6f7bbc2016-12-06 16:16:20 -0600317 spin_unlock_irqrestore(&vsi->qos[i].lock, flags);
318 vsi->qos[i].qs_handle = qs_handle;
Henry Orosco0fc2dc52016-10-10 21:12:10 -0500319 }
320}
321
322/**
323 * i40iw_qp_rem_qos - remove qp from qos lists during destroy qp
Henry Orosco0fc2dc52016-10-10 21:12:10 -0500324 * @qp: qp to be removed from qos
325 */
Henry Oroscod6f7bbc2016-12-06 16:16:20 -0600326static void i40iw_qp_rem_qos(struct i40iw_sc_qp *qp)
Henry Orosco0fc2dc52016-10-10 21:12:10 -0500327{
Henry Oroscod6f7bbc2016-12-06 16:16:20 -0600328 struct i40iw_sc_vsi *vsi = qp->vsi;
Henry Orosco0fc2dc52016-10-10 21:12:10 -0500329 unsigned long flags;
330
331 if (!qp->on_qoslist)
332 return;
Henry Oroscod6f7bbc2016-12-06 16:16:20 -0600333 spin_lock_irqsave(&vsi->qos[qp->user_pri].lock, flags);
Henry Orosco0fc2dc52016-10-10 21:12:10 -0500334 list_del(&qp->list);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -0600335 spin_unlock_irqrestore(&vsi->qos[qp->user_pri].lock, flags);
Henry Orosco0fc2dc52016-10-10 21:12:10 -0500336}
337
338/**
339 * i40iw_qp_add_qos - called during setctx fot qp to be added to qos
Henry Orosco0fc2dc52016-10-10 21:12:10 -0500340 * @qp: qp to be added to qos
341 */
Henry Oroscod6f7bbc2016-12-06 16:16:20 -0600342void i40iw_qp_add_qos(struct i40iw_sc_qp *qp)
Henry Orosco0fc2dc52016-10-10 21:12:10 -0500343{
Henry Oroscod6f7bbc2016-12-06 16:16:20 -0600344 struct i40iw_sc_vsi *vsi = qp->vsi;
Henry Orosco0fc2dc52016-10-10 21:12:10 -0500345 unsigned long flags;
346
Henry Oroscod6f7bbc2016-12-06 16:16:20 -0600347 if (qp->on_qoslist)
348 return;
349 spin_lock_irqsave(&vsi->qos[qp->user_pri].lock, flags);
350 qp->qs_handle = vsi->qos[qp->user_pri].qs_handle;
351 list_add(&qp->list, &vsi->qos[qp->user_pri].qplist);
Henry Orosco0fc2dc52016-10-10 21:12:10 -0500352 qp->on_qoslist = true;
Henry Oroscod6f7bbc2016-12-06 16:16:20 -0600353 spin_unlock_irqrestore(&vsi->qos[qp->user_pri].lock, flags);
Henry Orosco0fc2dc52016-10-10 21:12:10 -0500354}
355
356/**
Faisal Latif86dbcd02016-01-20 13:40:10 -0600357 * i40iw_sc_pd_init - initialize sc pd struct
358 * @dev: sc device struct
359 * @pd: sc pd ptr
360 * @pd_id: pd_id for allocated pd
361 */
362static void i40iw_sc_pd_init(struct i40iw_sc_dev *dev,
363 struct i40iw_sc_pd *pd,
364 u16 pd_id)
365{
366 pd->size = sizeof(*pd);
367 pd->pd_id = pd_id;
368 pd->dev = dev;
369}
370
371/**
372 * i40iw_get_encoded_wqe_size - given wq size, returns hardware encoded size
373 * @wqsize: size of the wq (sq, rq, srq) to encoded_size
374 * @cqpsq: encoded size for sq for cqp as its encoded size is 1+ other wq's
375 */
376u8 i40iw_get_encoded_wqe_size(u32 wqsize, bool cqpsq)
377{
378 u8 encoded_size = 0;
379
380 /* cqp sq's hw coded value starts from 1 for size of 4
381 * while it starts from 0 for qp' wq's.
382 */
383 if (cqpsq)
384 encoded_size = 1;
385 wqsize >>= 2;
386 while (wqsize >>= 1)
387 encoded_size++;
388 return encoded_size;
389}
390
391/**
392 * i40iw_sc_cqp_init - Initialize buffers for a control Queue Pair
393 * @cqp: IWARP control queue pair pointer
394 * @info: IWARP control queue pair init info pointer
395 *
396 * Initializes the object and context buffers for a control Queue Pair.
397 */
398static enum i40iw_status_code i40iw_sc_cqp_init(struct i40iw_sc_cqp *cqp,
399 struct i40iw_cqp_init_info *info)
400{
401 u8 hw_sq_size;
402
403 if ((info->sq_size > I40IW_CQP_SW_SQSIZE_2048) ||
404 (info->sq_size < I40IW_CQP_SW_SQSIZE_4) ||
405 ((info->sq_size & (info->sq_size - 1))))
406 return I40IW_ERR_INVALID_SIZE;
407
408 hw_sq_size = i40iw_get_encoded_wqe_size(info->sq_size, true);
409 cqp->size = sizeof(*cqp);
410 cqp->sq_size = info->sq_size;
411 cqp->hw_sq_size = hw_sq_size;
412 cqp->sq_base = info->sq;
413 cqp->host_ctx = info->host_ctx;
414 cqp->sq_pa = info->sq_pa;
415 cqp->host_ctx_pa = info->host_ctx_pa;
416 cqp->dev = info->dev;
417 cqp->struct_ver = info->struct_ver;
418 cqp->scratch_array = info->scratch_array;
419 cqp->polarity = 0;
420 cqp->en_datacenter_tcp = info->en_datacenter_tcp;
421 cqp->enabled_vf_count = info->enabled_vf_count;
422 cqp->hmc_profile = info->hmc_profile;
423 info->dev->cqp = cqp;
424
425 I40IW_RING_INIT(cqp->sq_ring, cqp->sq_size);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -0600426 cqp->dev->cqp_cmd_stats[OP_REQUESTED_COMMANDS] = 0;
427 cqp->dev->cqp_cmd_stats[OP_COMPLETED_COMMANDS] = 0;
428
Faisal Latif86dbcd02016-01-20 13:40:10 -0600429 i40iw_debug(cqp->dev, I40IW_DEBUG_WQE,
430 "%s: sq_size[%04d] hw_sq_size[%04d] sq_base[%p] sq_pa[%llxh] cqp[%p] polarity[x%04X]\n",
431 __func__, cqp->sq_size, cqp->hw_sq_size,
432 cqp->sq_base, cqp->sq_pa, cqp, cqp->polarity);
433 return 0;
434}
435
436/**
437 * i40iw_sc_cqp_create - create cqp during bringup
438 * @cqp: struct for cqp hw
Faisal Latif86dbcd02016-01-20 13:40:10 -0600439 * @maj_err: If error, major err number
440 * @min_err: If error, minor err number
441 */
442static enum i40iw_status_code i40iw_sc_cqp_create(struct i40iw_sc_cqp *cqp,
Faisal Latif86dbcd02016-01-20 13:40:10 -0600443 u16 *maj_err,
444 u16 *min_err)
445{
446 u64 temp;
447 u32 cnt = 0, p1, p2, val = 0, err_code;
448 enum i40iw_status_code ret_code;
449
450 ret_code = i40iw_allocate_dma_mem(cqp->dev->hw,
451 &cqp->sdbuf,
452 128,
453 I40IW_SD_BUF_ALIGNMENT);
454
455 if (ret_code)
456 goto exit;
457
458 temp = LS_64(cqp->hw_sq_size, I40IW_CQPHC_SQSIZE) |
459 LS_64(cqp->struct_ver, I40IW_CQPHC_SVER);
460
Faisal Latif86dbcd02016-01-20 13:40:10 -0600461 set_64bit_val(cqp->host_ctx, 0, temp);
462 set_64bit_val(cqp->host_ctx, 8, cqp->sq_pa);
463 temp = LS_64(cqp->enabled_vf_count, I40IW_CQPHC_ENABLED_VFS) |
464 LS_64(cqp->hmc_profile, I40IW_CQPHC_HMC_PROFILE);
465 set_64bit_val(cqp->host_ctx, 16, temp);
466 set_64bit_val(cqp->host_ctx, 24, (uintptr_t)cqp);
467 set_64bit_val(cqp->host_ctx, 32, 0);
468 set_64bit_val(cqp->host_ctx, 40, 0);
469 set_64bit_val(cqp->host_ctx, 48, 0);
470 set_64bit_val(cqp->host_ctx, 56, 0);
471
472 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "CQP_HOST_CTX",
473 cqp->host_ctx, I40IW_CQP_CTX_SIZE * 8);
474
475 p1 = RS_32_1(cqp->host_ctx_pa, 32);
476 p2 = (u32)cqp->host_ctx_pa;
477
478 if (cqp->dev->is_pf) {
479 i40iw_wr32(cqp->dev->hw, I40E_PFPE_CCQPHIGH, p1);
480 i40iw_wr32(cqp->dev->hw, I40E_PFPE_CCQPLOW, p2);
481 } else {
482 i40iw_wr32(cqp->dev->hw, I40E_VFPE_CCQPHIGH1, p1);
483 i40iw_wr32(cqp->dev->hw, I40E_VFPE_CCQPLOW1, p2);
484 }
485 do {
486 if (cnt++ > I40IW_DONE_COUNT) {
487 i40iw_free_dma_mem(cqp->dev->hw, &cqp->sdbuf);
488 ret_code = I40IW_ERR_TIMEOUT;
489 /*
490 * read PFPE_CQPERRORCODES register to get the minor
491 * and major error code
492 */
493 if (cqp->dev->is_pf)
494 err_code = i40iw_rd32(cqp->dev->hw, I40E_PFPE_CQPERRCODES);
495 else
496 err_code = i40iw_rd32(cqp->dev->hw, I40E_VFPE_CQPERRCODES1);
497 *min_err = RS_32(err_code, I40E_PFPE_CQPERRCODES_CQP_MINOR_CODE);
498 *maj_err = RS_32(err_code, I40E_PFPE_CQPERRCODES_CQP_MAJOR_CODE);
499 goto exit;
500 }
501 udelay(I40IW_SLEEP_COUNT);
502 if (cqp->dev->is_pf)
503 val = i40iw_rd32(cqp->dev->hw, I40E_PFPE_CCQPSTATUS);
504 else
505 val = i40iw_rd32(cqp->dev->hw, I40E_VFPE_CCQPSTATUS1);
506 } while (!val);
507
508exit:
509 if (!ret_code)
510 cqp->process_cqp_sds = i40iw_update_sds_noccq;
511 return ret_code;
512}
513
514/**
515 * i40iw_sc_cqp_post_sq - post of cqp's sq
516 * @cqp: struct for cqp hw
517 */
518void i40iw_sc_cqp_post_sq(struct i40iw_sc_cqp *cqp)
519{
520 if (cqp->dev->is_pf)
521 i40iw_wr32(cqp->dev->hw, I40E_PFPE_CQPDB, I40IW_RING_GETCURRENT_HEAD(cqp->sq_ring));
522 else
523 i40iw_wr32(cqp->dev->hw, I40E_VFPE_CQPDB1, I40IW_RING_GETCURRENT_HEAD(cqp->sq_ring));
524
525 i40iw_debug(cqp->dev,
526 I40IW_DEBUG_WQE,
527 "%s: HEAD_TAIL[%04d,%04d,%04d]\n",
528 __func__,
529 cqp->sq_ring.head,
530 cqp->sq_ring.tail,
531 cqp->sq_ring.size);
532}
533
534/**
535 * i40iw_sc_cqp_get_next_send_wqe - get next wqe on cqp sq
536 * @cqp: struct for cqp hw
537 * @wqe_idx: we index of cqp ring
538 */
539u64 *i40iw_sc_cqp_get_next_send_wqe(struct i40iw_sc_cqp *cqp, u64 scratch)
540{
541 u64 *wqe = NULL;
542 u32 wqe_idx;
543 enum i40iw_status_code ret_code;
544
545 if (I40IW_RING_FULL_ERR(cqp->sq_ring)) {
546 i40iw_debug(cqp->dev,
547 I40IW_DEBUG_WQE,
548 "%s: ring is full head %x tail %x size %x\n",
549 __func__,
550 cqp->sq_ring.head,
551 cqp->sq_ring.tail,
552 cqp->sq_ring.size);
553 return NULL;
554 }
555 I40IW_ATOMIC_RING_MOVE_HEAD(cqp->sq_ring, wqe_idx, ret_code);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -0600556 cqp->dev->cqp_cmd_stats[OP_REQUESTED_COMMANDS]++;
Faisal Latif86dbcd02016-01-20 13:40:10 -0600557 if (ret_code)
558 return NULL;
559 if (!wqe_idx)
560 cqp->polarity = !cqp->polarity;
561
562 wqe = cqp->sq_base[wqe_idx].elem;
563 cqp->scratch_array[wqe_idx] = scratch;
564 I40IW_CQP_INIT_WQE(wqe);
565
566 return wqe;
567}
568
569/**
570 * i40iw_sc_cqp_destroy - destroy cqp during close
571 * @cqp: struct for cqp hw
572 */
573static enum i40iw_status_code i40iw_sc_cqp_destroy(struct i40iw_sc_cqp *cqp)
574{
575 u32 cnt = 0, val = 1;
576 enum i40iw_status_code ret_code = 0;
577 u32 cqpstat_addr;
578
579 if (cqp->dev->is_pf) {
580 i40iw_wr32(cqp->dev->hw, I40E_PFPE_CCQPHIGH, 0);
581 i40iw_wr32(cqp->dev->hw, I40E_PFPE_CCQPLOW, 0);
582 cqpstat_addr = I40E_PFPE_CCQPSTATUS;
583 } else {
584 i40iw_wr32(cqp->dev->hw, I40E_VFPE_CCQPHIGH1, 0);
585 i40iw_wr32(cqp->dev->hw, I40E_VFPE_CCQPLOW1, 0);
586 cqpstat_addr = I40E_VFPE_CCQPSTATUS1;
587 }
588 do {
589 if (cnt++ > I40IW_DONE_COUNT) {
590 ret_code = I40IW_ERR_TIMEOUT;
591 break;
592 }
593 udelay(I40IW_SLEEP_COUNT);
594 val = i40iw_rd32(cqp->dev->hw, cqpstat_addr);
595 } while (val);
596
597 i40iw_free_dma_mem(cqp->dev->hw, &cqp->sdbuf);
598 return ret_code;
599}
600
601/**
602 * i40iw_sc_ccq_arm - enable intr for control cq
603 * @ccq: ccq sc struct
604 */
605static void i40iw_sc_ccq_arm(struct i40iw_sc_cq *ccq)
606{
607 u64 temp_val;
608 u16 sw_cq_sel;
609 u8 arm_next_se;
610 u8 arm_seq_num;
611
612 /* write to cq doorbell shadow area */
613 /* arm next se should always be zero */
614 get_64bit_val(ccq->cq_uk.shadow_area, 32, &temp_val);
615
616 sw_cq_sel = (u16)RS_64(temp_val, I40IW_CQ_DBSA_SW_CQ_SELECT);
617 arm_next_se = (u8)RS_64(temp_val, I40IW_CQ_DBSA_ARM_NEXT_SE);
618
619 arm_seq_num = (u8)RS_64(temp_val, I40IW_CQ_DBSA_ARM_SEQ_NUM);
620 arm_seq_num++;
621
622 temp_val = LS_64(arm_seq_num, I40IW_CQ_DBSA_ARM_SEQ_NUM) |
623 LS_64(sw_cq_sel, I40IW_CQ_DBSA_SW_CQ_SELECT) |
624 LS_64(arm_next_se, I40IW_CQ_DBSA_ARM_NEXT_SE) |
625 LS_64(1, I40IW_CQ_DBSA_ARM_NEXT);
626
627 set_64bit_val(ccq->cq_uk.shadow_area, 32, temp_val);
628
629 wmb(); /* make sure shadow area is updated before arming */
630
631 if (ccq->dev->is_pf)
632 i40iw_wr32(ccq->dev->hw, I40E_PFPE_CQARM, ccq->cq_uk.cq_id);
633 else
634 i40iw_wr32(ccq->dev->hw, I40E_VFPE_CQARM1, ccq->cq_uk.cq_id);
635}
636
637/**
638 * i40iw_sc_ccq_get_cqe_info - get ccq's cq entry
639 * @ccq: ccq sc struct
640 * @info: completion q entry to return
641 */
642static enum i40iw_status_code i40iw_sc_ccq_get_cqe_info(
643 struct i40iw_sc_cq *ccq,
644 struct i40iw_ccq_cqe_info *info)
645{
646 u64 qp_ctx, temp, temp1;
647 u64 *cqe;
648 struct i40iw_sc_cqp *cqp;
649 u32 wqe_idx;
650 u8 polarity;
651 enum i40iw_status_code ret_code = 0;
652
653 if (ccq->cq_uk.avoid_mem_cflct)
654 cqe = (u64 *)I40IW_GET_CURRENT_EXTENDED_CQ_ELEMENT(&ccq->cq_uk);
655 else
656 cqe = (u64 *)I40IW_GET_CURRENT_CQ_ELEMENT(&ccq->cq_uk);
657
658 get_64bit_val(cqe, 24, &temp);
659 polarity = (u8)RS_64(temp, I40IW_CQ_VALID);
660 if (polarity != ccq->cq_uk.polarity)
661 return I40IW_ERR_QUEUE_EMPTY;
662
663 get_64bit_val(cqe, 8, &qp_ctx);
664 cqp = (struct i40iw_sc_cqp *)(unsigned long)qp_ctx;
665 info->error = (bool)RS_64(temp, I40IW_CQ_ERROR);
666 info->min_err_code = (u16)RS_64(temp, I40IW_CQ_MINERR);
667 if (info->error) {
668 info->maj_err_code = (u16)RS_64(temp, I40IW_CQ_MAJERR);
669 info->min_err_code = (u16)RS_64(temp, I40IW_CQ_MINERR);
670 }
671 wqe_idx = (u32)RS_64(temp, I40IW_CQ_WQEIDX);
672 info->scratch = cqp->scratch_array[wqe_idx];
673
674 get_64bit_val(cqe, 16, &temp1);
675 info->op_ret_val = (u32)RS_64(temp1, I40IW_CCQ_OPRETVAL);
676 get_64bit_val(cqp->sq_base[wqe_idx].elem, 24, &temp1);
677 info->op_code = (u8)RS_64(temp1, I40IW_CQPSQ_OPCODE);
678 info->cqp = cqp;
679
680 /* move the head for cq */
681 I40IW_RING_MOVE_HEAD(ccq->cq_uk.cq_ring, ret_code);
682 if (I40IW_RING_GETCURRENT_HEAD(ccq->cq_uk.cq_ring) == 0)
683 ccq->cq_uk.polarity ^= 1;
684
685 /* update cq tail in cq shadow memory also */
686 I40IW_RING_MOVE_TAIL(ccq->cq_uk.cq_ring);
687 set_64bit_val(ccq->cq_uk.shadow_area,
688 0,
689 I40IW_RING_GETCURRENT_HEAD(ccq->cq_uk.cq_ring));
690 wmb(); /* write shadow area before tail */
691 I40IW_RING_MOVE_TAIL(cqp->sq_ring);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -0600692 ccq->dev->cqp_cmd_stats[OP_COMPLETED_COMMANDS]++;
693
Faisal Latif86dbcd02016-01-20 13:40:10 -0600694 return ret_code;
695}
696
697/**
698 * i40iw_sc_poll_for_cqp_op_done - Waits for last write to complete in CQP SQ
699 * @cqp: struct for cqp hw
700 * @op_code: cqp opcode for completion
701 * @info: completion q entry to return
702 */
703static enum i40iw_status_code i40iw_sc_poll_for_cqp_op_done(
704 struct i40iw_sc_cqp *cqp,
705 u8 op_code,
706 struct i40iw_ccq_cqe_info *compl_info)
707{
708 struct i40iw_ccq_cqe_info info;
709 struct i40iw_sc_cq *ccq;
710 enum i40iw_status_code ret_code = 0;
711 u32 cnt = 0;
712
713 memset(&info, 0, sizeof(info));
714 ccq = cqp->dev->ccq;
715 while (1) {
716 if (cnt++ > I40IW_DONE_COUNT)
717 return I40IW_ERR_TIMEOUT;
718
719 if (i40iw_sc_ccq_get_cqe_info(ccq, &info)) {
720 udelay(I40IW_SLEEP_COUNT);
721 continue;
722 }
723
724 if (info.error) {
725 ret_code = I40IW_ERR_CQP_COMPL_ERROR;
726 break;
727 }
728 /* check if opcode is cq create */
729 if (op_code != info.op_code) {
730 i40iw_debug(cqp->dev, I40IW_DEBUG_WQE,
731 "%s: opcode mismatch for my op code 0x%x, returned opcode %x\n",
732 __func__, op_code, info.op_code);
733 }
734 /* success, exit out of the loop */
735 if (op_code == info.op_code)
736 break;
737 }
738
739 if (compl_info)
740 memcpy(compl_info, &info, sizeof(*compl_info));
741
742 return ret_code;
743}
744
745/**
746 * i40iw_sc_manage_push_page - Handle push page
747 * @cqp: struct for cqp hw
748 * @info: push page info
749 * @scratch: u64 saved to be used during cqp completion
750 * @post_sq: flag for cqp db to ring
751 */
752static enum i40iw_status_code i40iw_sc_manage_push_page(
753 struct i40iw_sc_cqp *cqp,
754 struct i40iw_cqp_manage_push_page_info *info,
755 u64 scratch,
756 bool post_sq)
757{
758 u64 *wqe;
759 u64 header;
760
761 if (info->push_idx >= I40IW_MAX_PUSH_PAGE_COUNT)
762 return I40IW_ERR_INVALID_PUSH_PAGE_INDEX;
763
764 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
765 if (!wqe)
766 return I40IW_ERR_RING_FULL;
767
768 set_64bit_val(wqe, 16, info->qs_handle);
769
770 header = LS_64(info->push_idx, I40IW_CQPSQ_MPP_PPIDX) |
771 LS_64(I40IW_CQP_OP_MANAGE_PUSH_PAGES, I40IW_CQPSQ_OPCODE) |
772 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID) |
773 LS_64(info->free_page, I40IW_CQPSQ_MPP_FREE_PAGE);
774
775 i40iw_insert_wqe_hdr(wqe, header);
776
777 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "MANAGE_PUSH_PAGES WQE",
778 wqe, I40IW_CQP_WQE_SIZE * 8);
779
780 if (post_sq)
781 i40iw_sc_cqp_post_sq(cqp);
782 return 0;
783}
784
785/**
786 * i40iw_sc_manage_hmc_pm_func_table - manage of function table
787 * @cqp: struct for cqp hw
788 * @scratch: u64 saved to be used during cqp completion
789 * @vf_index: vf index for cqp
790 * @free_pm_fcn: function number
791 * @post_sq: flag for cqp db to ring
792 */
793static enum i40iw_status_code i40iw_sc_manage_hmc_pm_func_table(
794 struct i40iw_sc_cqp *cqp,
795 u64 scratch,
796 u8 vf_index,
797 bool free_pm_fcn,
798 bool post_sq)
799{
800 u64 *wqe;
801 u64 header;
802
803 if (vf_index >= I40IW_MAX_VF_PER_PF)
804 return I40IW_ERR_INVALID_VF_ID;
805 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
806 if (!wqe)
807 return I40IW_ERR_RING_FULL;
808
809 header = LS_64(vf_index, I40IW_CQPSQ_MHMC_VFIDX) |
810 LS_64(I40IW_CQP_OP_MANAGE_HMC_PM_FUNC_TABLE, I40IW_CQPSQ_OPCODE) |
811 LS_64(free_pm_fcn, I40IW_CQPSQ_MHMC_FREEPMFN) |
812 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
813
814 i40iw_insert_wqe_hdr(wqe, header);
815 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "MANAGE_HMC_PM_FUNC_TABLE WQE",
816 wqe, I40IW_CQP_WQE_SIZE * 8);
817 if (post_sq)
818 i40iw_sc_cqp_post_sq(cqp);
819 return 0;
820}
821
822/**
823 * i40iw_sc_set_hmc_resource_profile - cqp wqe for hmc profile
824 * @cqp: struct for cqp hw
825 * @scratch: u64 saved to be used during cqp completion
826 * @hmc_profile_type: type of profile to set
827 * @vf_num: vf number for profile
828 * @post_sq: flag for cqp db to ring
829 * @poll_registers: flag to poll register for cqp completion
830 */
831static enum i40iw_status_code i40iw_sc_set_hmc_resource_profile(
832 struct i40iw_sc_cqp *cqp,
833 u64 scratch,
834 u8 hmc_profile_type,
835 u8 vf_num, bool post_sq,
836 bool poll_registers)
837{
838 u64 *wqe;
839 u64 header;
840 u32 val, tail, error;
841 enum i40iw_status_code ret_code = 0;
842
843 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
844 if (!wqe)
845 return I40IW_ERR_RING_FULL;
846
847 set_64bit_val(wqe, 16,
848 (LS_64(hmc_profile_type, I40IW_CQPSQ_SHMCRP_HMC_PROFILE) |
849 LS_64(vf_num, I40IW_CQPSQ_SHMCRP_VFNUM)));
850
851 header = LS_64(I40IW_CQP_OP_SET_HMC_RESOURCE_PROFILE, I40IW_CQPSQ_OPCODE) |
852 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
853
854 i40iw_insert_wqe_hdr(wqe, header);
855
856 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "MANAGE_HMC_PM_FUNC_TABLE WQE",
857 wqe, I40IW_CQP_WQE_SIZE * 8);
858
859 i40iw_get_cqp_reg_info(cqp, &val, &tail, &error);
860 if (error)
861 return I40IW_ERR_CQP_COMPL_ERROR;
862
863 if (post_sq) {
864 i40iw_sc_cqp_post_sq(cqp);
865 if (poll_registers)
866 ret_code = i40iw_cqp_poll_registers(cqp, tail, 1000000);
867 else
868 ret_code = i40iw_sc_poll_for_cqp_op_done(cqp,
869 I40IW_CQP_OP_SHMC_PAGES_ALLOCATED,
870 NULL);
871 }
872
873 return ret_code;
874}
875
876/**
877 * i40iw_sc_manage_hmc_pm_func_table_done - wait for cqp wqe completion for function table
878 * @cqp: struct for cqp hw
879 */
880static enum i40iw_status_code i40iw_sc_manage_hmc_pm_func_table_done(struct i40iw_sc_cqp *cqp)
881{
882 return i40iw_sc_poll_for_cqp_op_done(cqp, I40IW_CQP_OP_MANAGE_HMC_PM_FUNC_TABLE, NULL);
883}
884
885/**
886 * i40iw_sc_commit_fpm_values_done - wait for cqp eqe completion for fpm commit
887 * @cqp: struct for cqp hw
888 */
889static enum i40iw_status_code i40iw_sc_commit_fpm_values_done(struct i40iw_sc_cqp *cqp)
890{
891 return i40iw_sc_poll_for_cqp_op_done(cqp, I40IW_CQP_OP_COMMIT_FPM_VALUES, NULL);
892}
893
894/**
895 * i40iw_sc_commit_fpm_values - cqp wqe for commit fpm values
896 * @cqp: struct for cqp hw
897 * @scratch: u64 saved to be used during cqp completion
898 * @hmc_fn_id: hmc function id
899 * @commit_fpm_mem; Memory for fpm values
900 * @post_sq: flag for cqp db to ring
901 * @wait_type: poll ccq or cqp registers for cqp completion
902 */
903static enum i40iw_status_code i40iw_sc_commit_fpm_values(
904 struct i40iw_sc_cqp *cqp,
905 u64 scratch,
906 u8 hmc_fn_id,
907 struct i40iw_dma_mem *commit_fpm_mem,
908 bool post_sq,
909 u8 wait_type)
910{
911 u64 *wqe;
912 u64 header;
913 u32 tail, val, error;
914 enum i40iw_status_code ret_code = 0;
915
916 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
917 if (!wqe)
918 return I40IW_ERR_RING_FULL;
919
920 set_64bit_val(wqe, 16, hmc_fn_id);
921 set_64bit_val(wqe, 32, commit_fpm_mem->pa);
922
923 header = LS_64(I40IW_CQP_OP_COMMIT_FPM_VALUES, I40IW_CQPSQ_OPCODE) |
924 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
925
926 i40iw_insert_wqe_hdr(wqe, header);
927
928 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "COMMIT_FPM_VALUES WQE",
929 wqe, I40IW_CQP_WQE_SIZE * 8);
930
931 i40iw_get_cqp_reg_info(cqp, &val, &tail, &error);
932 if (error)
933 return I40IW_ERR_CQP_COMPL_ERROR;
934
935 if (post_sq) {
936 i40iw_sc_cqp_post_sq(cqp);
937
938 if (wait_type == I40IW_CQP_WAIT_POLL_REGS)
939 ret_code = i40iw_cqp_poll_registers(cqp, tail, I40IW_DONE_COUNT);
940 else if (wait_type == I40IW_CQP_WAIT_POLL_CQ)
941 ret_code = i40iw_sc_commit_fpm_values_done(cqp);
942 }
943
944 return ret_code;
945}
946
947/**
948 * i40iw_sc_query_fpm_values_done - poll for cqp wqe completion for query fpm
949 * @cqp: struct for cqp hw
950 */
951static enum i40iw_status_code i40iw_sc_query_fpm_values_done(struct i40iw_sc_cqp *cqp)
952{
953 return i40iw_sc_poll_for_cqp_op_done(cqp, I40IW_CQP_OP_QUERY_FPM_VALUES, NULL);
954}
955
956/**
957 * i40iw_sc_query_fpm_values - cqp wqe query fpm values
958 * @cqp: struct for cqp hw
959 * @scratch: u64 saved to be used during cqp completion
960 * @hmc_fn_id: hmc function id
961 * @query_fpm_mem: memory for return fpm values
962 * @post_sq: flag for cqp db to ring
963 * @wait_type: poll ccq or cqp registers for cqp completion
964 */
965static enum i40iw_status_code i40iw_sc_query_fpm_values(
966 struct i40iw_sc_cqp *cqp,
967 u64 scratch,
968 u8 hmc_fn_id,
969 struct i40iw_dma_mem *query_fpm_mem,
970 bool post_sq,
971 u8 wait_type)
972{
973 u64 *wqe;
974 u64 header;
975 u32 tail, val, error;
976 enum i40iw_status_code ret_code = 0;
977
978 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
979 if (!wqe)
980 return I40IW_ERR_RING_FULL;
981
982 set_64bit_val(wqe, 16, hmc_fn_id);
983 set_64bit_val(wqe, 32, query_fpm_mem->pa);
984
985 header = LS_64(I40IW_CQP_OP_QUERY_FPM_VALUES, I40IW_CQPSQ_OPCODE) |
986 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
987
988 i40iw_insert_wqe_hdr(wqe, header);
989
990 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "QUERY_FPM WQE",
991 wqe, I40IW_CQP_WQE_SIZE * 8);
992
993 /* read the tail from CQP_TAIL register */
994 i40iw_get_cqp_reg_info(cqp, &val, &tail, &error);
995
996 if (error)
997 return I40IW_ERR_CQP_COMPL_ERROR;
998
999 if (post_sq) {
1000 i40iw_sc_cqp_post_sq(cqp);
1001 if (wait_type == I40IW_CQP_WAIT_POLL_REGS)
1002 ret_code = i40iw_cqp_poll_registers(cqp, tail, I40IW_DONE_COUNT);
1003 else if (wait_type == I40IW_CQP_WAIT_POLL_CQ)
1004 ret_code = i40iw_sc_query_fpm_values_done(cqp);
1005 }
1006
1007 return ret_code;
1008}
1009
1010/**
1011 * i40iw_sc_add_arp_cache_entry - cqp wqe add arp cache entry
1012 * @cqp: struct for cqp hw
1013 * @info: arp entry information
1014 * @scratch: u64 saved to be used during cqp completion
1015 * @post_sq: flag for cqp db to ring
1016 */
1017static enum i40iw_status_code i40iw_sc_add_arp_cache_entry(
1018 struct i40iw_sc_cqp *cqp,
1019 struct i40iw_add_arp_cache_entry_info *info,
1020 u64 scratch,
1021 bool post_sq)
1022{
1023 u64 *wqe;
1024 u64 temp, header;
1025
1026 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
1027 if (!wqe)
1028 return I40IW_ERR_RING_FULL;
1029 set_64bit_val(wqe, 8, info->reach_max);
1030
1031 temp = info->mac_addr[5] |
1032 LS_64_1(info->mac_addr[4], 8) |
1033 LS_64_1(info->mac_addr[3], 16) |
1034 LS_64_1(info->mac_addr[2], 24) |
1035 LS_64_1(info->mac_addr[1], 32) |
1036 LS_64_1(info->mac_addr[0], 40);
1037
1038 set_64bit_val(wqe, 16, temp);
1039
1040 header = info->arp_index |
1041 LS_64(I40IW_CQP_OP_MANAGE_ARP, I40IW_CQPSQ_OPCODE) |
1042 LS_64((info->permanent ? 1 : 0), I40IW_CQPSQ_MAT_PERMANENT) |
1043 LS_64(1, I40IW_CQPSQ_MAT_ENTRYVALID) |
1044 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
1045
1046 i40iw_insert_wqe_hdr(wqe, header);
1047
1048 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "ARP_CACHE_ENTRY WQE",
1049 wqe, I40IW_CQP_WQE_SIZE * 8);
1050
1051 if (post_sq)
1052 i40iw_sc_cqp_post_sq(cqp);
1053 return 0;
1054}
1055
1056/**
1057 * i40iw_sc_del_arp_cache_entry - dele arp cache entry
1058 * @cqp: struct for cqp hw
1059 * @scratch: u64 saved to be used during cqp completion
1060 * @arp_index: arp index to delete arp entry
1061 * @post_sq: flag for cqp db to ring
1062 */
1063static enum i40iw_status_code i40iw_sc_del_arp_cache_entry(
1064 struct i40iw_sc_cqp *cqp,
1065 u64 scratch,
1066 u16 arp_index,
1067 bool post_sq)
1068{
1069 u64 *wqe;
1070 u64 header;
1071
1072 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
1073 if (!wqe)
1074 return I40IW_ERR_RING_FULL;
1075
1076 header = arp_index |
1077 LS_64(I40IW_CQP_OP_MANAGE_ARP, I40IW_CQPSQ_OPCODE) |
1078 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
1079 i40iw_insert_wqe_hdr(wqe, header);
1080
1081 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "ARP_CACHE_DEL_ENTRY WQE",
1082 wqe, I40IW_CQP_WQE_SIZE * 8);
1083
1084 if (post_sq)
1085 i40iw_sc_cqp_post_sq(cqp);
1086 return 0;
1087}
1088
1089/**
1090 * i40iw_sc_query_arp_cache_entry - cqp wqe to query arp and arp index
1091 * @cqp: struct for cqp hw
1092 * @scratch: u64 saved to be used during cqp completion
1093 * @arp_index: arp index to delete arp entry
1094 * @post_sq: flag for cqp db to ring
1095 */
1096static enum i40iw_status_code i40iw_sc_query_arp_cache_entry(
1097 struct i40iw_sc_cqp *cqp,
1098 u64 scratch,
1099 u16 arp_index,
1100 bool post_sq)
1101{
1102 u64 *wqe;
1103 u64 header;
1104
1105 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
1106 if (!wqe)
1107 return I40IW_ERR_RING_FULL;
1108
1109 header = arp_index |
1110 LS_64(I40IW_CQP_OP_MANAGE_ARP, I40IW_CQPSQ_OPCODE) |
1111 LS_64(1, I40IW_CQPSQ_MAT_QUERY) |
1112 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
1113
1114 i40iw_insert_wqe_hdr(wqe, header);
1115
1116 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "QUERY_ARP_CACHE_ENTRY WQE",
1117 wqe, I40IW_CQP_WQE_SIZE * 8);
1118
1119 if (post_sq)
1120 i40iw_sc_cqp_post_sq(cqp);
1121 return 0;
1122}
1123
1124/**
1125 * i40iw_sc_manage_apbvt_entry - for adding and deleting apbvt entries
1126 * @cqp: struct for cqp hw
1127 * @info: info for apbvt entry to add or delete
1128 * @scratch: u64 saved to be used during cqp completion
1129 * @post_sq: flag for cqp db to ring
1130 */
1131static enum i40iw_status_code i40iw_sc_manage_apbvt_entry(
1132 struct i40iw_sc_cqp *cqp,
1133 struct i40iw_apbvt_info *info,
1134 u64 scratch,
1135 bool post_sq)
1136{
1137 u64 *wqe;
1138 u64 header;
1139
1140 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
1141 if (!wqe)
1142 return I40IW_ERR_RING_FULL;
1143
1144 set_64bit_val(wqe, 16, info->port);
1145
1146 header = LS_64(I40IW_CQP_OP_MANAGE_APBVT, I40IW_CQPSQ_OPCODE) |
1147 LS_64(info->add, I40IW_CQPSQ_MAPT_ADDPORT) |
1148 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
1149
1150 i40iw_insert_wqe_hdr(wqe, header);
1151
1152 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "MANAGE_APBVT WQE",
1153 wqe, I40IW_CQP_WQE_SIZE * 8);
1154
1155 if (post_sq)
1156 i40iw_sc_cqp_post_sq(cqp);
1157 return 0;
1158}
1159
1160/**
1161 * i40iw_sc_manage_qhash_table_entry - manage quad hash entries
1162 * @cqp: struct for cqp hw
1163 * @info: info for quad hash to manage
1164 * @scratch: u64 saved to be used during cqp completion
1165 * @post_sq: flag for cqp db to ring
1166 *
1167 * This is called before connection establishment is started. For passive connections, when
1168 * listener is created, it will call with entry type of I40IW_QHASH_TYPE_TCP_SYN with local
1169 * ip address and tcp port. When SYN is received (passive connections) or
1170 * sent (active connections), this routine is called with entry type of
1171 * I40IW_QHASH_TYPE_TCP_ESTABLISHED and quad is passed in info.
1172 *
1173 * When iwarp connection is done and its state moves to RTS, the quad hash entry in
1174 * the hardware will point to iwarp's qp number and requires no calls from the driver.
1175 */
1176static enum i40iw_status_code i40iw_sc_manage_qhash_table_entry(
1177 struct i40iw_sc_cqp *cqp,
1178 struct i40iw_qhash_table_info *info,
1179 u64 scratch,
1180 bool post_sq)
1181{
1182 u64 *wqe;
1183 u64 qw1 = 0;
1184 u64 qw2 = 0;
1185 u64 temp;
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06001186 struct i40iw_sc_vsi *vsi = info->vsi;
Faisal Latif86dbcd02016-01-20 13:40:10 -06001187
1188 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
1189 if (!wqe)
1190 return I40IW_ERR_RING_FULL;
1191
1192 temp = info->mac_addr[5] |
1193 LS_64_1(info->mac_addr[4], 8) |
1194 LS_64_1(info->mac_addr[3], 16) |
1195 LS_64_1(info->mac_addr[2], 24) |
1196 LS_64_1(info->mac_addr[1], 32) |
1197 LS_64_1(info->mac_addr[0], 40);
1198
1199 set_64bit_val(wqe, 0, temp);
1200
1201 qw1 = LS_64(info->qp_num, I40IW_CQPSQ_QHASH_QPN) |
1202 LS_64(info->dest_port, I40IW_CQPSQ_QHASH_DEST_PORT);
1203 if (info->ipv4_valid) {
1204 set_64bit_val(wqe,
1205 48,
1206 LS_64(info->dest_ip[0], I40IW_CQPSQ_QHASH_ADDR3));
1207 } else {
1208 set_64bit_val(wqe,
1209 56,
1210 LS_64(info->dest_ip[0], I40IW_CQPSQ_QHASH_ADDR0) |
1211 LS_64(info->dest_ip[1], I40IW_CQPSQ_QHASH_ADDR1));
1212
1213 set_64bit_val(wqe,
1214 48,
1215 LS_64(info->dest_ip[2], I40IW_CQPSQ_QHASH_ADDR2) |
1216 LS_64(info->dest_ip[3], I40IW_CQPSQ_QHASH_ADDR3));
1217 }
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06001218 qw2 = LS_64(vsi->qos[info->user_pri].qs_handle, I40IW_CQPSQ_QHASH_QS_HANDLE);
Faisal Latif86dbcd02016-01-20 13:40:10 -06001219 if (info->vlan_valid)
1220 qw2 |= LS_64(info->vlan_id, I40IW_CQPSQ_QHASH_VLANID);
1221 set_64bit_val(wqe, 16, qw2);
1222 if (info->entry_type == I40IW_QHASH_TYPE_TCP_ESTABLISHED) {
1223 qw1 |= LS_64(info->src_port, I40IW_CQPSQ_QHASH_SRC_PORT);
1224 if (!info->ipv4_valid) {
1225 set_64bit_val(wqe,
1226 40,
1227 LS_64(info->src_ip[0], I40IW_CQPSQ_QHASH_ADDR0) |
1228 LS_64(info->src_ip[1], I40IW_CQPSQ_QHASH_ADDR1));
1229 set_64bit_val(wqe,
1230 32,
1231 LS_64(info->src_ip[2], I40IW_CQPSQ_QHASH_ADDR2) |
1232 LS_64(info->src_ip[3], I40IW_CQPSQ_QHASH_ADDR3));
1233 } else {
1234 set_64bit_val(wqe,
1235 32,
1236 LS_64(info->src_ip[0], I40IW_CQPSQ_QHASH_ADDR3));
1237 }
1238 }
1239
1240 set_64bit_val(wqe, 8, qw1);
1241 temp = LS_64(cqp->polarity, I40IW_CQPSQ_QHASH_WQEVALID) |
1242 LS_64(I40IW_CQP_OP_MANAGE_QUAD_HASH_TABLE_ENTRY, I40IW_CQPSQ_QHASH_OPCODE) |
1243 LS_64(info->manage, I40IW_CQPSQ_QHASH_MANAGE) |
1244 LS_64(info->ipv4_valid, I40IW_CQPSQ_QHASH_IPV4VALID) |
1245 LS_64(info->vlan_valid, I40IW_CQPSQ_QHASH_VLANVALID) |
1246 LS_64(info->entry_type, I40IW_CQPSQ_QHASH_ENTRYTYPE);
1247
1248 i40iw_insert_wqe_hdr(wqe, temp);
1249
1250 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "MANAGE_QHASH WQE",
1251 wqe, I40IW_CQP_WQE_SIZE * 8);
1252
1253 if (post_sq)
1254 i40iw_sc_cqp_post_sq(cqp);
1255 return 0;
1256}
1257
1258/**
1259 * i40iw_sc_alloc_local_mac_ipaddr_entry - cqp wqe for loc mac entry
1260 * @cqp: struct for cqp hw
1261 * @scratch: u64 saved to be used during cqp completion
1262 * @post_sq: flag for cqp db to ring
1263 */
1264static enum i40iw_status_code i40iw_sc_alloc_local_mac_ipaddr_entry(
1265 struct i40iw_sc_cqp *cqp,
1266 u64 scratch,
1267 bool post_sq)
1268{
1269 u64 *wqe;
1270 u64 header;
1271
1272 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
1273 if (!wqe)
1274 return I40IW_ERR_RING_FULL;
1275 header = LS_64(I40IW_CQP_OP_ALLOCATE_LOC_MAC_IP_TABLE_ENTRY, I40IW_CQPSQ_OPCODE) |
1276 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
1277
1278 i40iw_insert_wqe_hdr(wqe, header);
1279 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "ALLOCATE_LOCAL_MAC_IPADDR WQE",
1280 wqe, I40IW_CQP_WQE_SIZE * 8);
1281 if (post_sq)
1282 i40iw_sc_cqp_post_sq(cqp);
1283 return 0;
1284}
1285
1286/**
1287 * i40iw_sc_add_local_mac_ipaddr_entry - add mac enry
1288 * @cqp: struct for cqp hw
1289 * @info:mac addr info
1290 * @scratch: u64 saved to be used during cqp completion
1291 * @post_sq: flag for cqp db to ring
1292 */
1293static enum i40iw_status_code i40iw_sc_add_local_mac_ipaddr_entry(
1294 struct i40iw_sc_cqp *cqp,
1295 struct i40iw_local_mac_ipaddr_entry_info *info,
1296 u64 scratch,
1297 bool post_sq)
1298{
1299 u64 *wqe;
1300 u64 temp, header;
1301
1302 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
1303 if (!wqe)
1304 return I40IW_ERR_RING_FULL;
1305 temp = info->mac_addr[5] |
1306 LS_64_1(info->mac_addr[4], 8) |
1307 LS_64_1(info->mac_addr[3], 16) |
1308 LS_64_1(info->mac_addr[2], 24) |
1309 LS_64_1(info->mac_addr[1], 32) |
1310 LS_64_1(info->mac_addr[0], 40);
1311
1312 set_64bit_val(wqe, 32, temp);
1313
1314 header = LS_64(info->entry_idx, I40IW_CQPSQ_MLIPA_IPTABLEIDX) |
1315 LS_64(I40IW_CQP_OP_MANAGE_LOC_MAC_IP_TABLE, I40IW_CQPSQ_OPCODE) |
1316 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
1317
1318 i40iw_insert_wqe_hdr(wqe, header);
1319
1320 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "ADD_LOCAL_MAC_IPADDR WQE",
1321 wqe, I40IW_CQP_WQE_SIZE * 8);
1322
1323 if (post_sq)
1324 i40iw_sc_cqp_post_sq(cqp);
1325 return 0;
1326}
1327
1328/**
1329 * i40iw_sc_del_local_mac_ipaddr_entry - cqp wqe to dele local mac
1330 * @cqp: struct for cqp hw
1331 * @scratch: u64 saved to be used during cqp completion
1332 * @entry_idx: index of mac entry
1333 * @ ignore_ref_count: to force mac adde delete
1334 * @post_sq: flag for cqp db to ring
1335 */
1336static enum i40iw_status_code i40iw_sc_del_local_mac_ipaddr_entry(
1337 struct i40iw_sc_cqp *cqp,
1338 u64 scratch,
1339 u8 entry_idx,
1340 u8 ignore_ref_count,
1341 bool post_sq)
1342{
1343 u64 *wqe;
1344 u64 header;
1345
1346 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
1347 if (!wqe)
1348 return I40IW_ERR_RING_FULL;
1349 header = LS_64(entry_idx, I40IW_CQPSQ_MLIPA_IPTABLEIDX) |
1350 LS_64(I40IW_CQP_OP_MANAGE_LOC_MAC_IP_TABLE, I40IW_CQPSQ_OPCODE) |
1351 LS_64(1, I40IW_CQPSQ_MLIPA_FREEENTRY) |
1352 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID) |
1353 LS_64(ignore_ref_count, I40IW_CQPSQ_MLIPA_IGNORE_REF_CNT);
1354
1355 i40iw_insert_wqe_hdr(wqe, header);
1356
1357 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "DEL_LOCAL_MAC_IPADDR WQE",
1358 wqe, I40IW_CQP_WQE_SIZE * 8);
1359
1360 if (post_sq)
1361 i40iw_sc_cqp_post_sq(cqp);
1362 return 0;
1363}
1364
1365/**
1366 * i40iw_sc_cqp_nop - send a nop wqe
1367 * @cqp: struct for cqp hw
1368 * @scratch: u64 saved to be used during cqp completion
1369 * @post_sq: flag for cqp db to ring
1370 */
1371static enum i40iw_status_code i40iw_sc_cqp_nop(struct i40iw_sc_cqp *cqp,
1372 u64 scratch,
1373 bool post_sq)
1374{
1375 u64 *wqe;
1376 u64 header;
1377
1378 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
1379 if (!wqe)
1380 return I40IW_ERR_RING_FULL;
1381 header = LS_64(I40IW_CQP_OP_NOP, I40IW_CQPSQ_OPCODE) |
1382 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
1383 i40iw_insert_wqe_hdr(wqe, header);
1384 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "NOP WQE",
1385 wqe, I40IW_CQP_WQE_SIZE * 8);
1386
1387 if (post_sq)
1388 i40iw_sc_cqp_post_sq(cqp);
1389 return 0;
1390}
1391
1392/**
1393 * i40iw_sc_ceq_init - initialize ceq
1394 * @ceq: ceq sc structure
1395 * @info: ceq initialization info
1396 */
1397static enum i40iw_status_code i40iw_sc_ceq_init(struct i40iw_sc_ceq *ceq,
1398 struct i40iw_ceq_init_info *info)
1399{
1400 u32 pble_obj_cnt;
1401
1402 if ((info->elem_cnt < I40IW_MIN_CEQ_ENTRIES) ||
1403 (info->elem_cnt > I40IW_MAX_CEQ_ENTRIES))
1404 return I40IW_ERR_INVALID_SIZE;
1405
1406 if (info->ceq_id >= I40IW_MAX_CEQID)
1407 return I40IW_ERR_INVALID_CEQ_ID;
1408
1409 pble_obj_cnt = info->dev->hmc_info->hmc_obj[I40IW_HMC_IW_PBLE].cnt;
1410
1411 if (info->virtual_map && (info->first_pm_pbl_idx >= pble_obj_cnt))
1412 return I40IW_ERR_INVALID_PBLE_INDEX;
1413
1414 ceq->size = sizeof(*ceq);
1415 ceq->ceqe_base = (struct i40iw_ceqe *)info->ceqe_base;
1416 ceq->ceq_id = info->ceq_id;
1417 ceq->dev = info->dev;
1418 ceq->elem_cnt = info->elem_cnt;
1419 ceq->ceq_elem_pa = info->ceqe_pa;
1420 ceq->virtual_map = info->virtual_map;
1421
1422 ceq->pbl_chunk_size = (ceq->virtual_map ? info->pbl_chunk_size : 0);
1423 ceq->first_pm_pbl_idx = (ceq->virtual_map ? info->first_pm_pbl_idx : 0);
1424 ceq->pbl_list = (ceq->virtual_map ? info->pbl_list : NULL);
1425
1426 ceq->tph_en = info->tph_en;
1427 ceq->tph_val = info->tph_val;
1428 ceq->polarity = 1;
1429 I40IW_RING_INIT(ceq->ceq_ring, ceq->elem_cnt);
1430 ceq->dev->ceq[info->ceq_id] = ceq;
1431
1432 return 0;
1433}
1434
1435/**
1436 * i40iw_sc_ceq_create - create ceq wqe
1437 * @ceq: ceq sc structure
1438 * @scratch: u64 saved to be used during cqp completion
1439 * @post_sq: flag for cqp db to ring
1440 */
1441static enum i40iw_status_code i40iw_sc_ceq_create(struct i40iw_sc_ceq *ceq,
1442 u64 scratch,
1443 bool post_sq)
1444{
1445 struct i40iw_sc_cqp *cqp;
1446 u64 *wqe;
1447 u64 header;
1448
1449 cqp = ceq->dev->cqp;
1450 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
1451 if (!wqe)
1452 return I40IW_ERR_RING_FULL;
1453 set_64bit_val(wqe, 16, ceq->elem_cnt);
1454 set_64bit_val(wqe, 32, (ceq->virtual_map ? 0 : ceq->ceq_elem_pa));
1455 set_64bit_val(wqe, 48, (ceq->virtual_map ? ceq->first_pm_pbl_idx : 0));
1456 set_64bit_val(wqe, 56, LS_64(ceq->tph_val, I40IW_CQPSQ_TPHVAL));
1457
1458 header = ceq->ceq_id |
1459 LS_64(I40IW_CQP_OP_CREATE_CEQ, I40IW_CQPSQ_OPCODE) |
1460 LS_64(ceq->pbl_chunk_size, I40IW_CQPSQ_CEQ_LPBLSIZE) |
1461 LS_64(ceq->virtual_map, I40IW_CQPSQ_CEQ_VMAP) |
1462 LS_64(ceq->tph_en, I40IW_CQPSQ_TPHEN) |
1463 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
1464
1465 i40iw_insert_wqe_hdr(wqe, header);
1466
1467 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "CEQ_CREATE WQE",
1468 wqe, I40IW_CQP_WQE_SIZE * 8);
1469
1470 if (post_sq)
1471 i40iw_sc_cqp_post_sq(cqp);
1472 return 0;
1473}
1474
1475/**
1476 * i40iw_sc_cceq_create_done - poll for control ceq wqe to complete
1477 * @ceq: ceq sc structure
1478 */
1479static enum i40iw_status_code i40iw_sc_cceq_create_done(struct i40iw_sc_ceq *ceq)
1480{
1481 struct i40iw_sc_cqp *cqp;
1482
1483 cqp = ceq->dev->cqp;
1484 return i40iw_sc_poll_for_cqp_op_done(cqp, I40IW_CQP_OP_CREATE_CEQ, NULL);
1485}
1486
1487/**
1488 * i40iw_sc_cceq_destroy_done - poll for destroy cceq to complete
1489 * @ceq: ceq sc structure
1490 */
1491static enum i40iw_status_code i40iw_sc_cceq_destroy_done(struct i40iw_sc_ceq *ceq)
1492{
1493 struct i40iw_sc_cqp *cqp;
1494
1495 cqp = ceq->dev->cqp;
1496 cqp->process_cqp_sds = i40iw_update_sds_noccq;
1497 return i40iw_sc_poll_for_cqp_op_done(cqp, I40IW_CQP_OP_DESTROY_CEQ, NULL);
1498}
1499
1500/**
1501 * i40iw_sc_cceq_create - create cceq
1502 * @ceq: ceq sc structure
1503 * @scratch: u64 saved to be used during cqp completion
1504 */
1505static enum i40iw_status_code i40iw_sc_cceq_create(struct i40iw_sc_ceq *ceq, u64 scratch)
1506{
1507 enum i40iw_status_code ret_code;
1508
1509 ret_code = i40iw_sc_ceq_create(ceq, scratch, true);
1510 if (!ret_code)
1511 ret_code = i40iw_sc_cceq_create_done(ceq);
1512 return ret_code;
1513}
1514
1515/**
1516 * i40iw_sc_ceq_destroy - destroy ceq
1517 * @ceq: ceq sc structure
1518 * @scratch: u64 saved to be used during cqp completion
1519 * @post_sq: flag for cqp db to ring
1520 */
1521static enum i40iw_status_code i40iw_sc_ceq_destroy(struct i40iw_sc_ceq *ceq,
1522 u64 scratch,
1523 bool post_sq)
1524{
1525 struct i40iw_sc_cqp *cqp;
1526 u64 *wqe;
1527 u64 header;
1528
1529 cqp = ceq->dev->cqp;
1530 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
1531 if (!wqe)
1532 return I40IW_ERR_RING_FULL;
1533 set_64bit_val(wqe, 16, ceq->elem_cnt);
1534 set_64bit_val(wqe, 48, ceq->first_pm_pbl_idx);
1535 header = ceq->ceq_id |
1536 LS_64(I40IW_CQP_OP_DESTROY_CEQ, I40IW_CQPSQ_OPCODE) |
1537 LS_64(ceq->pbl_chunk_size, I40IW_CQPSQ_CEQ_LPBLSIZE) |
1538 LS_64(ceq->virtual_map, I40IW_CQPSQ_CEQ_VMAP) |
1539 LS_64(ceq->tph_en, I40IW_CQPSQ_TPHEN) |
1540 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
1541 i40iw_insert_wqe_hdr(wqe, header);
1542 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "CEQ_DESTROY WQE",
1543 wqe, I40IW_CQP_WQE_SIZE * 8);
1544
1545 if (post_sq)
1546 i40iw_sc_cqp_post_sq(cqp);
1547 return 0;
1548}
1549
1550/**
1551 * i40iw_sc_process_ceq - process ceq
1552 * @dev: sc device struct
1553 * @ceq: ceq sc structure
1554 */
1555static void *i40iw_sc_process_ceq(struct i40iw_sc_dev *dev, struct i40iw_sc_ceq *ceq)
1556{
1557 u64 temp;
1558 u64 *ceqe;
1559 struct i40iw_sc_cq *cq = NULL;
1560 u8 polarity;
1561
1562 ceqe = (u64 *)I40IW_GET_CURRENT_CEQ_ELEMENT(ceq);
1563 get_64bit_val(ceqe, 0, &temp);
1564 polarity = (u8)RS_64(temp, I40IW_CEQE_VALID);
1565 if (polarity != ceq->polarity)
1566 return cq;
1567
1568 cq = (struct i40iw_sc_cq *)(unsigned long)LS_64_1(temp, 1);
1569
1570 I40IW_RING_MOVE_TAIL(ceq->ceq_ring);
1571 if (I40IW_RING_GETCURRENT_TAIL(ceq->ceq_ring) == 0)
1572 ceq->polarity ^= 1;
1573
1574 if (dev->is_pf)
1575 i40iw_wr32(dev->hw, I40E_PFPE_CQACK, cq->cq_uk.cq_id);
1576 else
1577 i40iw_wr32(dev->hw, I40E_VFPE_CQACK1, cq->cq_uk.cq_id);
1578
1579 return cq;
1580}
1581
1582/**
1583 * i40iw_sc_aeq_init - initialize aeq
1584 * @aeq: aeq structure ptr
1585 * @info: aeq initialization info
1586 */
1587static enum i40iw_status_code i40iw_sc_aeq_init(struct i40iw_sc_aeq *aeq,
1588 struct i40iw_aeq_init_info *info)
1589{
1590 u32 pble_obj_cnt;
1591
1592 if ((info->elem_cnt < I40IW_MIN_AEQ_ENTRIES) ||
1593 (info->elem_cnt > I40IW_MAX_AEQ_ENTRIES))
1594 return I40IW_ERR_INVALID_SIZE;
1595 pble_obj_cnt = info->dev->hmc_info->hmc_obj[I40IW_HMC_IW_PBLE].cnt;
1596
1597 if (info->virtual_map && (info->first_pm_pbl_idx >= pble_obj_cnt))
1598 return I40IW_ERR_INVALID_PBLE_INDEX;
1599
1600 aeq->size = sizeof(*aeq);
1601 aeq->polarity = 1;
1602 aeq->aeqe_base = (struct i40iw_sc_aeqe *)info->aeqe_base;
1603 aeq->dev = info->dev;
1604 aeq->elem_cnt = info->elem_cnt;
1605
1606 aeq->aeq_elem_pa = info->aeq_elem_pa;
1607 I40IW_RING_INIT(aeq->aeq_ring, aeq->elem_cnt);
1608 info->dev->aeq = aeq;
1609
1610 aeq->virtual_map = info->virtual_map;
1611 aeq->pbl_list = (aeq->virtual_map ? info->pbl_list : NULL);
1612 aeq->pbl_chunk_size = (aeq->virtual_map ? info->pbl_chunk_size : 0);
1613 aeq->first_pm_pbl_idx = (aeq->virtual_map ? info->first_pm_pbl_idx : 0);
1614 info->dev->aeq = aeq;
1615 return 0;
1616}
1617
1618/**
1619 * i40iw_sc_aeq_create - create aeq
1620 * @aeq: aeq structure ptr
1621 * @scratch: u64 saved to be used during cqp completion
1622 * @post_sq: flag for cqp db to ring
1623 */
1624static enum i40iw_status_code i40iw_sc_aeq_create(struct i40iw_sc_aeq *aeq,
1625 u64 scratch,
1626 bool post_sq)
1627{
1628 u64 *wqe;
1629 struct i40iw_sc_cqp *cqp;
1630 u64 header;
1631
1632 cqp = aeq->dev->cqp;
1633 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
1634 if (!wqe)
1635 return I40IW_ERR_RING_FULL;
1636 set_64bit_val(wqe, 16, aeq->elem_cnt);
1637 set_64bit_val(wqe, 32,
1638 (aeq->virtual_map ? 0 : aeq->aeq_elem_pa));
1639 set_64bit_val(wqe, 48,
1640 (aeq->virtual_map ? aeq->first_pm_pbl_idx : 0));
1641
1642 header = LS_64(I40IW_CQP_OP_CREATE_AEQ, I40IW_CQPSQ_OPCODE) |
1643 LS_64(aeq->pbl_chunk_size, I40IW_CQPSQ_AEQ_LPBLSIZE) |
1644 LS_64(aeq->virtual_map, I40IW_CQPSQ_AEQ_VMAP) |
1645 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
1646
1647 i40iw_insert_wqe_hdr(wqe, header);
1648 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "AEQ_CREATE WQE",
1649 wqe, I40IW_CQP_WQE_SIZE * 8);
1650 if (post_sq)
1651 i40iw_sc_cqp_post_sq(cqp);
1652 return 0;
1653}
1654
1655/**
1656 * i40iw_sc_aeq_destroy - destroy aeq during close
1657 * @aeq: aeq structure ptr
1658 * @scratch: u64 saved to be used during cqp completion
1659 * @post_sq: flag for cqp db to ring
1660 */
1661static enum i40iw_status_code i40iw_sc_aeq_destroy(struct i40iw_sc_aeq *aeq,
1662 u64 scratch,
1663 bool post_sq)
1664{
1665 u64 *wqe;
1666 struct i40iw_sc_cqp *cqp;
1667 u64 header;
1668
1669 cqp = aeq->dev->cqp;
1670 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
1671 if (!wqe)
1672 return I40IW_ERR_RING_FULL;
1673 set_64bit_val(wqe, 16, aeq->elem_cnt);
1674 set_64bit_val(wqe, 48, aeq->first_pm_pbl_idx);
1675 header = LS_64(I40IW_CQP_OP_DESTROY_AEQ, I40IW_CQPSQ_OPCODE) |
1676 LS_64(aeq->pbl_chunk_size, I40IW_CQPSQ_AEQ_LPBLSIZE) |
1677 LS_64(aeq->virtual_map, I40IW_CQPSQ_AEQ_VMAP) |
1678 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
1679 i40iw_insert_wqe_hdr(wqe, header);
1680
1681 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "AEQ_DESTROY WQE",
1682 wqe, I40IW_CQP_WQE_SIZE * 8);
1683 if (post_sq)
1684 i40iw_sc_cqp_post_sq(cqp);
1685 return 0;
1686}
1687
1688/**
1689 * i40iw_sc_get_next_aeqe - get next aeq entry
1690 * @aeq: aeq structure ptr
1691 * @info: aeqe info to be returned
1692 */
1693static enum i40iw_status_code i40iw_sc_get_next_aeqe(struct i40iw_sc_aeq *aeq,
1694 struct i40iw_aeqe_info *info)
1695{
1696 u64 temp, compl_ctx;
1697 u64 *aeqe;
1698 u16 wqe_idx;
1699 u8 ae_src;
1700 u8 polarity;
1701
1702 aeqe = (u64 *)I40IW_GET_CURRENT_AEQ_ELEMENT(aeq);
1703 get_64bit_val(aeqe, 0, &compl_ctx);
1704 get_64bit_val(aeqe, 8, &temp);
1705 polarity = (u8)RS_64(temp, I40IW_AEQE_VALID);
1706
1707 if (aeq->polarity != polarity)
1708 return I40IW_ERR_QUEUE_EMPTY;
1709
1710 i40iw_debug_buf(aeq->dev, I40IW_DEBUG_WQE, "AEQ_ENTRY", aeqe, 16);
1711
1712 ae_src = (u8)RS_64(temp, I40IW_AEQE_AESRC);
1713 wqe_idx = (u16)RS_64(temp, I40IW_AEQE_WQDESCIDX);
1714 info->qp_cq_id = (u32)RS_64(temp, I40IW_AEQE_QPCQID);
1715 info->ae_id = (u16)RS_64(temp, I40IW_AEQE_AECODE);
1716 info->tcp_state = (u8)RS_64(temp, I40IW_AEQE_TCPSTATE);
1717 info->iwarp_state = (u8)RS_64(temp, I40IW_AEQE_IWSTATE);
1718 info->q2_data_written = (u8)RS_64(temp, I40IW_AEQE_Q2DATA);
1719 info->aeqe_overflow = (bool)RS_64(temp, I40IW_AEQE_OVERFLOW);
1720 switch (ae_src) {
1721 case I40IW_AE_SOURCE_RQ:
1722 case I40IW_AE_SOURCE_RQ_0011:
1723 info->qp = true;
1724 info->wqe_idx = wqe_idx;
1725 info->compl_ctx = compl_ctx;
1726 break;
1727 case I40IW_AE_SOURCE_CQ:
1728 case I40IW_AE_SOURCE_CQ_0110:
1729 case I40IW_AE_SOURCE_CQ_1010:
1730 case I40IW_AE_SOURCE_CQ_1110:
1731 info->cq = true;
1732 info->compl_ctx = LS_64_1(compl_ctx, 1);
1733 break;
1734 case I40IW_AE_SOURCE_SQ:
1735 case I40IW_AE_SOURCE_SQ_0111:
1736 info->qp = true;
1737 info->sq = true;
1738 info->wqe_idx = wqe_idx;
1739 info->compl_ctx = compl_ctx;
1740 break;
1741 case I40IW_AE_SOURCE_IN_RR_WR:
1742 case I40IW_AE_SOURCE_IN_RR_WR_1011:
1743 info->qp = true;
1744 info->compl_ctx = compl_ctx;
1745 info->in_rdrsp_wr = true;
1746 break;
1747 case I40IW_AE_SOURCE_OUT_RR:
1748 case I40IW_AE_SOURCE_OUT_RR_1111:
1749 info->qp = true;
1750 info->compl_ctx = compl_ctx;
1751 info->out_rdrsp = true;
1752 break;
1753 default:
1754 break;
1755 }
1756 I40IW_RING_MOVE_TAIL(aeq->aeq_ring);
1757 if (I40IW_RING_GETCURRENT_TAIL(aeq->aeq_ring) == 0)
1758 aeq->polarity ^= 1;
1759 return 0;
1760}
1761
1762/**
1763 * i40iw_sc_repost_aeq_entries - repost completed aeq entries
1764 * @dev: sc device struct
1765 * @count: allocate count
1766 */
1767static enum i40iw_status_code i40iw_sc_repost_aeq_entries(struct i40iw_sc_dev *dev,
1768 u32 count)
1769{
1770 if (count > I40IW_MAX_AEQ_ALLOCATE_COUNT)
1771 return I40IW_ERR_INVALID_SIZE;
1772
1773 if (dev->is_pf)
1774 i40iw_wr32(dev->hw, I40E_PFPE_AEQALLOC, count);
1775 else
1776 i40iw_wr32(dev->hw, I40E_VFPE_AEQALLOC1, count);
1777
1778 return 0;
1779}
1780
1781/**
1782 * i40iw_sc_aeq_create_done - create aeq
1783 * @aeq: aeq structure ptr
1784 */
1785static enum i40iw_status_code i40iw_sc_aeq_create_done(struct i40iw_sc_aeq *aeq)
1786{
1787 struct i40iw_sc_cqp *cqp;
1788
1789 cqp = aeq->dev->cqp;
1790 return i40iw_sc_poll_for_cqp_op_done(cqp, I40IW_CQP_OP_CREATE_AEQ, NULL);
1791}
1792
1793/**
1794 * i40iw_sc_aeq_destroy_done - destroy of aeq during close
1795 * @aeq: aeq structure ptr
1796 */
1797static enum i40iw_status_code i40iw_sc_aeq_destroy_done(struct i40iw_sc_aeq *aeq)
1798{
1799 struct i40iw_sc_cqp *cqp;
1800
1801 cqp = aeq->dev->cqp;
1802 return i40iw_sc_poll_for_cqp_op_done(cqp, I40IW_CQP_OP_DESTROY_AEQ, NULL);
1803}
1804
1805/**
1806 * i40iw_sc_ccq_init - initialize control cq
1807 * @cq: sc's cq ctruct
1808 * @info: info for control cq initialization
1809 */
1810static enum i40iw_status_code i40iw_sc_ccq_init(struct i40iw_sc_cq *cq,
1811 struct i40iw_ccq_init_info *info)
1812{
1813 u32 pble_obj_cnt;
1814
1815 if (info->num_elem < I40IW_MIN_CQ_SIZE || info->num_elem > I40IW_MAX_CQ_SIZE)
1816 return I40IW_ERR_INVALID_SIZE;
1817
1818 if (info->ceq_id > I40IW_MAX_CEQID)
1819 return I40IW_ERR_INVALID_CEQ_ID;
1820
1821 pble_obj_cnt = info->dev->hmc_info->hmc_obj[I40IW_HMC_IW_PBLE].cnt;
1822
1823 if (info->virtual_map && (info->first_pm_pbl_idx >= pble_obj_cnt))
1824 return I40IW_ERR_INVALID_PBLE_INDEX;
1825
1826 cq->cq_pa = info->cq_pa;
1827 cq->cq_uk.cq_base = info->cq_base;
1828 cq->shadow_area_pa = info->shadow_area_pa;
1829 cq->cq_uk.shadow_area = info->shadow_area;
1830 cq->shadow_read_threshold = info->shadow_read_threshold;
1831 cq->dev = info->dev;
1832 cq->ceq_id = info->ceq_id;
1833 cq->cq_uk.cq_size = info->num_elem;
1834 cq->cq_type = I40IW_CQ_TYPE_CQP;
1835 cq->ceqe_mask = info->ceqe_mask;
1836 I40IW_RING_INIT(cq->cq_uk.cq_ring, info->num_elem);
1837
1838 cq->cq_uk.cq_id = 0; /* control cq is id 0 always */
1839 cq->ceq_id_valid = info->ceq_id_valid;
1840 cq->tph_en = info->tph_en;
1841 cq->tph_val = info->tph_val;
1842 cq->cq_uk.avoid_mem_cflct = info->avoid_mem_cflct;
1843
1844 cq->pbl_list = info->pbl_list;
1845 cq->virtual_map = info->virtual_map;
1846 cq->pbl_chunk_size = info->pbl_chunk_size;
1847 cq->first_pm_pbl_idx = info->first_pm_pbl_idx;
1848 cq->cq_uk.polarity = true;
1849
1850 /* following are only for iw cqs so initialize them to zero */
1851 cq->cq_uk.cqe_alloc_reg = NULL;
1852 info->dev->ccq = cq;
1853 return 0;
1854}
1855
1856/**
1857 * i40iw_sc_ccq_create_done - poll cqp for ccq create
1858 * @ccq: ccq sc struct
1859 */
1860static enum i40iw_status_code i40iw_sc_ccq_create_done(struct i40iw_sc_cq *ccq)
1861{
1862 struct i40iw_sc_cqp *cqp;
1863
1864 cqp = ccq->dev->cqp;
1865 return i40iw_sc_poll_for_cqp_op_done(cqp, I40IW_CQP_OP_CREATE_CQ, NULL);
1866}
1867
1868/**
1869 * i40iw_sc_ccq_create - create control cq
1870 * @ccq: ccq sc struct
1871 * @scratch: u64 saved to be used during cqp completion
1872 * @check_overflow: overlow flag for ccq
1873 * @post_sq: flag for cqp db to ring
1874 */
1875static enum i40iw_status_code i40iw_sc_ccq_create(struct i40iw_sc_cq *ccq,
1876 u64 scratch,
1877 bool check_overflow,
1878 bool post_sq)
1879{
1880 u64 *wqe;
1881 struct i40iw_sc_cqp *cqp;
1882 u64 header;
1883 enum i40iw_status_code ret_code;
1884
1885 cqp = ccq->dev->cqp;
1886 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
1887 if (!wqe)
1888 return I40IW_ERR_RING_FULL;
1889 set_64bit_val(wqe, 0, ccq->cq_uk.cq_size);
1890 set_64bit_val(wqe, 8, RS_64_1(ccq, 1));
1891 set_64bit_val(wqe, 16,
1892 LS_64(ccq->shadow_read_threshold, I40IW_CQPSQ_CQ_SHADOW_READ_THRESHOLD));
1893 set_64bit_val(wqe, 32, (ccq->virtual_map ? 0 : ccq->cq_pa));
1894 set_64bit_val(wqe, 40, ccq->shadow_area_pa);
1895 set_64bit_val(wqe, 48,
1896 (ccq->virtual_map ? ccq->first_pm_pbl_idx : 0));
1897 set_64bit_val(wqe, 56,
1898 LS_64(ccq->tph_val, I40IW_CQPSQ_TPHVAL));
1899
1900 header = ccq->cq_uk.cq_id |
1901 LS_64((ccq->ceq_id_valid ? ccq->ceq_id : 0), I40IW_CQPSQ_CQ_CEQID) |
1902 LS_64(I40IW_CQP_OP_CREATE_CQ, I40IW_CQPSQ_OPCODE) |
1903 LS_64(ccq->pbl_chunk_size, I40IW_CQPSQ_CQ_LPBLSIZE) |
1904 LS_64(check_overflow, I40IW_CQPSQ_CQ_CHKOVERFLOW) |
1905 LS_64(ccq->virtual_map, I40IW_CQPSQ_CQ_VIRTMAP) |
1906 LS_64(ccq->ceqe_mask, I40IW_CQPSQ_CQ_ENCEQEMASK) |
1907 LS_64(ccq->ceq_id_valid, I40IW_CQPSQ_CQ_CEQIDVALID) |
1908 LS_64(ccq->tph_en, I40IW_CQPSQ_TPHEN) |
1909 LS_64(ccq->cq_uk.avoid_mem_cflct, I40IW_CQPSQ_CQ_AVOIDMEMCNFLCT) |
1910 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
1911
1912 i40iw_insert_wqe_hdr(wqe, header);
1913
1914 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "CCQ_CREATE WQE",
1915 wqe, I40IW_CQP_WQE_SIZE * 8);
1916
1917 if (post_sq) {
1918 i40iw_sc_cqp_post_sq(cqp);
1919 ret_code = i40iw_sc_ccq_create_done(ccq);
1920 if (ret_code)
1921 return ret_code;
1922 }
1923 cqp->process_cqp_sds = i40iw_cqp_sds_cmd;
1924
1925 return 0;
1926}
1927
1928/**
1929 * i40iw_sc_ccq_destroy - destroy ccq during close
1930 * @ccq: ccq sc struct
1931 * @scratch: u64 saved to be used during cqp completion
1932 * @post_sq: flag for cqp db to ring
1933 */
1934static enum i40iw_status_code i40iw_sc_ccq_destroy(struct i40iw_sc_cq *ccq,
1935 u64 scratch,
1936 bool post_sq)
1937{
1938 struct i40iw_sc_cqp *cqp;
1939 u64 *wqe;
1940 u64 header;
1941 enum i40iw_status_code ret_code = 0;
1942 u32 tail, val, error;
1943
1944 cqp = ccq->dev->cqp;
1945 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
1946 if (!wqe)
1947 return I40IW_ERR_RING_FULL;
1948 set_64bit_val(wqe, 0, ccq->cq_uk.cq_size);
1949 set_64bit_val(wqe, 8, RS_64_1(ccq, 1));
1950 set_64bit_val(wqe, 40, ccq->shadow_area_pa);
1951
1952 header = ccq->cq_uk.cq_id |
1953 LS_64((ccq->ceq_id_valid ? ccq->ceq_id : 0), I40IW_CQPSQ_CQ_CEQID) |
1954 LS_64(I40IW_CQP_OP_DESTROY_CQ, I40IW_CQPSQ_OPCODE) |
1955 LS_64(ccq->ceqe_mask, I40IW_CQPSQ_CQ_ENCEQEMASK) |
1956 LS_64(ccq->ceq_id_valid, I40IW_CQPSQ_CQ_CEQIDVALID) |
1957 LS_64(ccq->tph_en, I40IW_CQPSQ_TPHEN) |
1958 LS_64(ccq->cq_uk.avoid_mem_cflct, I40IW_CQPSQ_CQ_AVOIDMEMCNFLCT) |
1959 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
1960
1961 i40iw_insert_wqe_hdr(wqe, header);
1962
1963 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "CCQ_DESTROY WQE",
1964 wqe, I40IW_CQP_WQE_SIZE * 8);
1965
1966 i40iw_get_cqp_reg_info(cqp, &val, &tail, &error);
1967 if (error)
1968 return I40IW_ERR_CQP_COMPL_ERROR;
1969
1970 if (post_sq) {
1971 i40iw_sc_cqp_post_sq(cqp);
1972 ret_code = i40iw_cqp_poll_registers(cqp, tail, 1000);
1973 }
1974
1975 return ret_code;
1976}
1977
1978/**
1979 * i40iw_sc_cq_init - initialize completion q
1980 * @cq: cq struct
1981 * @info: cq initialization info
1982 */
1983static enum i40iw_status_code i40iw_sc_cq_init(struct i40iw_sc_cq *cq,
1984 struct i40iw_cq_init_info *info)
1985{
1986 u32 __iomem *cqe_alloc_reg = NULL;
1987 enum i40iw_status_code ret_code;
1988 u32 pble_obj_cnt;
1989 u32 arm_offset;
1990
1991 pble_obj_cnt = info->dev->hmc_info->hmc_obj[I40IW_HMC_IW_PBLE].cnt;
1992
1993 if (info->virtual_map && (info->first_pm_pbl_idx >= pble_obj_cnt))
1994 return I40IW_ERR_INVALID_PBLE_INDEX;
1995
1996 cq->cq_pa = info->cq_base_pa;
1997 cq->dev = info->dev;
1998 cq->ceq_id = info->ceq_id;
1999 arm_offset = (info->dev->is_pf) ? I40E_PFPE_CQARM : I40E_VFPE_CQARM1;
2000 if (i40iw_get_hw_addr(cq->dev))
2001 cqe_alloc_reg = (u32 __iomem *)(i40iw_get_hw_addr(cq->dev) +
2002 arm_offset);
2003 info->cq_uk_init_info.cqe_alloc_reg = cqe_alloc_reg;
2004 ret_code = i40iw_cq_uk_init(&cq->cq_uk, &info->cq_uk_init_info);
2005 if (ret_code)
2006 return ret_code;
2007 cq->virtual_map = info->virtual_map;
2008 cq->pbl_chunk_size = info->pbl_chunk_size;
2009 cq->ceqe_mask = info->ceqe_mask;
2010 cq->cq_type = (info->type) ? info->type : I40IW_CQ_TYPE_IWARP;
2011
2012 cq->shadow_area_pa = info->shadow_area_pa;
2013 cq->shadow_read_threshold = info->shadow_read_threshold;
2014
2015 cq->ceq_id_valid = info->ceq_id_valid;
2016 cq->tph_en = info->tph_en;
2017 cq->tph_val = info->tph_val;
2018
2019 cq->first_pm_pbl_idx = info->first_pm_pbl_idx;
2020
2021 return 0;
2022}
2023
2024/**
2025 * i40iw_sc_cq_create - create completion q
2026 * @cq: cq struct
2027 * @scratch: u64 saved to be used during cqp completion
2028 * @check_overflow: flag for overflow check
2029 * @post_sq: flag for cqp db to ring
2030 */
2031static enum i40iw_status_code i40iw_sc_cq_create(struct i40iw_sc_cq *cq,
2032 u64 scratch,
2033 bool check_overflow,
2034 bool post_sq)
2035{
2036 u64 *wqe;
2037 struct i40iw_sc_cqp *cqp;
2038 u64 header;
2039
2040 if (cq->cq_uk.cq_id > I40IW_MAX_CQID)
2041 return I40IW_ERR_INVALID_CQ_ID;
2042
2043 if (cq->ceq_id > I40IW_MAX_CEQID)
2044 return I40IW_ERR_INVALID_CEQ_ID;
2045
2046 cqp = cq->dev->cqp;
2047 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
2048 if (!wqe)
2049 return I40IW_ERR_RING_FULL;
2050
2051 set_64bit_val(wqe, 0, cq->cq_uk.cq_size);
2052 set_64bit_val(wqe, 8, RS_64_1(cq, 1));
2053 set_64bit_val(wqe,
2054 16,
2055 LS_64(cq->shadow_read_threshold, I40IW_CQPSQ_CQ_SHADOW_READ_THRESHOLD));
2056
2057 set_64bit_val(wqe, 32, (cq->virtual_map ? 0 : cq->cq_pa));
2058
2059 set_64bit_val(wqe, 40, cq->shadow_area_pa);
2060 set_64bit_val(wqe, 48, (cq->virtual_map ? cq->first_pm_pbl_idx : 0));
2061 set_64bit_val(wqe, 56, LS_64(cq->tph_val, I40IW_CQPSQ_TPHVAL));
2062
2063 header = cq->cq_uk.cq_id |
2064 LS_64((cq->ceq_id_valid ? cq->ceq_id : 0), I40IW_CQPSQ_CQ_CEQID) |
2065 LS_64(I40IW_CQP_OP_CREATE_CQ, I40IW_CQPSQ_OPCODE) |
2066 LS_64(cq->pbl_chunk_size, I40IW_CQPSQ_CQ_LPBLSIZE) |
2067 LS_64(check_overflow, I40IW_CQPSQ_CQ_CHKOVERFLOW) |
2068 LS_64(cq->virtual_map, I40IW_CQPSQ_CQ_VIRTMAP) |
2069 LS_64(cq->ceqe_mask, I40IW_CQPSQ_CQ_ENCEQEMASK) |
2070 LS_64(cq->ceq_id_valid, I40IW_CQPSQ_CQ_CEQIDVALID) |
2071 LS_64(cq->tph_en, I40IW_CQPSQ_TPHEN) |
2072 LS_64(cq->cq_uk.avoid_mem_cflct, I40IW_CQPSQ_CQ_AVOIDMEMCNFLCT) |
2073 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
2074
2075 i40iw_insert_wqe_hdr(wqe, header);
2076
2077 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "CQ_CREATE WQE",
2078 wqe, I40IW_CQP_WQE_SIZE * 8);
2079
2080 if (post_sq)
2081 i40iw_sc_cqp_post_sq(cqp);
2082 return 0;
2083}
2084
2085/**
2086 * i40iw_sc_cq_destroy - destroy completion q
2087 * @cq: cq struct
2088 * @scratch: u64 saved to be used during cqp completion
2089 * @post_sq: flag for cqp db to ring
2090 */
2091static enum i40iw_status_code i40iw_sc_cq_destroy(struct i40iw_sc_cq *cq,
2092 u64 scratch,
2093 bool post_sq)
2094{
2095 struct i40iw_sc_cqp *cqp;
2096 u64 *wqe;
2097 u64 header;
2098
2099 cqp = cq->dev->cqp;
2100 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
2101 if (!wqe)
2102 return I40IW_ERR_RING_FULL;
2103 set_64bit_val(wqe, 0, cq->cq_uk.cq_size);
2104 set_64bit_val(wqe, 8, RS_64_1(cq, 1));
2105 set_64bit_val(wqe, 40, cq->shadow_area_pa);
2106 set_64bit_val(wqe, 48, (cq->virtual_map ? cq->first_pm_pbl_idx : 0));
2107
2108 header = cq->cq_uk.cq_id |
2109 LS_64((cq->ceq_id_valid ? cq->ceq_id : 0), I40IW_CQPSQ_CQ_CEQID) |
2110 LS_64(I40IW_CQP_OP_DESTROY_CQ, I40IW_CQPSQ_OPCODE) |
2111 LS_64(cq->pbl_chunk_size, I40IW_CQPSQ_CQ_LPBLSIZE) |
2112 LS_64(cq->virtual_map, I40IW_CQPSQ_CQ_VIRTMAP) |
2113 LS_64(cq->ceqe_mask, I40IW_CQPSQ_CQ_ENCEQEMASK) |
2114 LS_64(cq->ceq_id_valid, I40IW_CQPSQ_CQ_CEQIDVALID) |
2115 LS_64(cq->tph_en, I40IW_CQPSQ_TPHEN) |
2116 LS_64(cq->cq_uk.avoid_mem_cflct, I40IW_CQPSQ_CQ_AVOIDMEMCNFLCT) |
2117 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
2118
2119 i40iw_insert_wqe_hdr(wqe, header);
2120
2121 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "CQ_DESTROY WQE",
2122 wqe, I40IW_CQP_WQE_SIZE * 8);
2123
2124 if (post_sq)
2125 i40iw_sc_cqp_post_sq(cqp);
2126 return 0;
2127}
2128
2129/**
2130 * i40iw_sc_cq_modify - modify a Completion Queue
2131 * @cq: cq struct
2132 * @info: modification info struct
2133 * @scratch:
2134 * @post_sq: flag to post to sq
2135 */
2136static enum i40iw_status_code i40iw_sc_cq_modify(struct i40iw_sc_cq *cq,
2137 struct i40iw_modify_cq_info *info,
2138 u64 scratch,
2139 bool post_sq)
2140{
2141 struct i40iw_sc_cqp *cqp;
2142 u64 *wqe;
2143 u64 header;
2144 u32 cq_size, ceq_id, first_pm_pbl_idx;
2145 u8 pbl_chunk_size;
2146 bool virtual_map, ceq_id_valid, check_overflow;
2147 u32 pble_obj_cnt;
2148
2149 if (info->ceq_valid && (info->ceq_id > I40IW_MAX_CEQID))
2150 return I40IW_ERR_INVALID_CEQ_ID;
2151
2152 pble_obj_cnt = cq->dev->hmc_info->hmc_obj[I40IW_HMC_IW_PBLE].cnt;
2153
2154 if (info->cq_resize && info->virtual_map &&
2155 (info->first_pm_pbl_idx >= pble_obj_cnt))
2156 return I40IW_ERR_INVALID_PBLE_INDEX;
2157
2158 cqp = cq->dev->cqp;
2159 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
2160 if (!wqe)
2161 return I40IW_ERR_RING_FULL;
2162
2163 cq->pbl_list = info->pbl_list;
2164 cq->cq_pa = info->cq_pa;
2165 cq->first_pm_pbl_idx = info->first_pm_pbl_idx;
2166
2167 cq_size = info->cq_resize ? info->cq_size : cq->cq_uk.cq_size;
2168 if (info->ceq_change) {
2169 ceq_id_valid = true;
2170 ceq_id = info->ceq_id;
2171 } else {
2172 ceq_id_valid = cq->ceq_id_valid;
2173 ceq_id = ceq_id_valid ? cq->ceq_id : 0;
2174 }
2175 virtual_map = info->cq_resize ? info->virtual_map : cq->virtual_map;
2176 first_pm_pbl_idx = (info->cq_resize ?
2177 (info->virtual_map ? info->first_pm_pbl_idx : 0) :
2178 (cq->virtual_map ? cq->first_pm_pbl_idx : 0));
2179 pbl_chunk_size = (info->cq_resize ?
2180 (info->virtual_map ? info->pbl_chunk_size : 0) :
2181 (cq->virtual_map ? cq->pbl_chunk_size : 0));
2182 check_overflow = info->check_overflow_change ? info->check_overflow :
2183 cq->check_overflow;
2184 cq->cq_uk.cq_size = cq_size;
2185 cq->ceq_id_valid = ceq_id_valid;
2186 cq->ceq_id = ceq_id;
2187 cq->virtual_map = virtual_map;
2188 cq->first_pm_pbl_idx = first_pm_pbl_idx;
2189 cq->pbl_chunk_size = pbl_chunk_size;
2190 cq->check_overflow = check_overflow;
2191
2192 set_64bit_val(wqe, 0, cq_size);
2193 set_64bit_val(wqe, 8, RS_64_1(cq, 1));
2194 set_64bit_val(wqe, 16,
2195 LS_64(info->shadow_read_threshold, I40IW_CQPSQ_CQ_SHADOW_READ_THRESHOLD));
2196 set_64bit_val(wqe, 32, (cq->virtual_map ? 0 : cq->cq_pa));
2197 set_64bit_val(wqe, 40, cq->shadow_area_pa);
2198 set_64bit_val(wqe, 48, (cq->virtual_map ? first_pm_pbl_idx : 0));
2199 set_64bit_val(wqe, 56, LS_64(cq->tph_val, I40IW_CQPSQ_TPHVAL));
2200
2201 header = cq->cq_uk.cq_id |
2202 LS_64(ceq_id, I40IW_CQPSQ_CQ_CEQID) |
2203 LS_64(I40IW_CQP_OP_MODIFY_CQ, I40IW_CQPSQ_OPCODE) |
2204 LS_64(info->cq_resize, I40IW_CQPSQ_CQ_CQRESIZE) |
2205 LS_64(pbl_chunk_size, I40IW_CQPSQ_CQ_LPBLSIZE) |
2206 LS_64(check_overflow, I40IW_CQPSQ_CQ_CHKOVERFLOW) |
2207 LS_64(virtual_map, I40IW_CQPSQ_CQ_VIRTMAP) |
2208 LS_64(cq->ceqe_mask, I40IW_CQPSQ_CQ_ENCEQEMASK) |
2209 LS_64(ceq_id_valid, I40IW_CQPSQ_CQ_CEQIDVALID) |
2210 LS_64(cq->tph_en, I40IW_CQPSQ_TPHEN) |
2211 LS_64(cq->cq_uk.avoid_mem_cflct, I40IW_CQPSQ_CQ_AVOIDMEMCNFLCT) |
2212 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
2213
2214 i40iw_insert_wqe_hdr(wqe, header);
2215
2216 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "CQ_MODIFY WQE",
2217 wqe, I40IW_CQP_WQE_SIZE * 8);
2218
2219 if (post_sq)
2220 i40iw_sc_cqp_post_sq(cqp);
2221 return 0;
2222}
2223
2224/**
2225 * i40iw_sc_qp_init - initialize qp
2226 * @qp: sc qp
2227 * @info: initialization qp info
2228 */
2229static enum i40iw_status_code i40iw_sc_qp_init(struct i40iw_sc_qp *qp,
2230 struct i40iw_qp_init_info *info)
2231{
2232 u32 __iomem *wqe_alloc_reg = NULL;
2233 enum i40iw_status_code ret_code;
2234 u32 pble_obj_cnt;
2235 u8 wqe_size;
2236 u32 offset;
2237
2238 qp->dev = info->pd->dev;
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06002239 qp->vsi = info->vsi;
Faisal Latif86dbcd02016-01-20 13:40:10 -06002240 qp->sq_pa = info->sq_pa;
2241 qp->rq_pa = info->rq_pa;
2242 qp->hw_host_ctx_pa = info->host_ctx_pa;
2243 qp->q2_pa = info->q2_pa;
2244 qp->shadow_area_pa = info->shadow_area_pa;
2245
2246 qp->q2_buf = info->q2;
2247 qp->pd = info->pd;
2248 qp->hw_host_ctx = info->host_ctx;
2249 offset = (qp->pd->dev->is_pf) ? I40E_PFPE_WQEALLOC : I40E_VFPE_WQEALLOC1;
2250 if (i40iw_get_hw_addr(qp->pd->dev))
2251 wqe_alloc_reg = (u32 __iomem *)(i40iw_get_hw_addr(qp->pd->dev) +
2252 offset);
2253
2254 info->qp_uk_init_info.wqe_alloc_reg = wqe_alloc_reg;
2255 ret_code = i40iw_qp_uk_init(&qp->qp_uk, &info->qp_uk_init_info);
2256 if (ret_code)
2257 return ret_code;
2258 qp->virtual_map = info->virtual_map;
2259
2260 pble_obj_cnt = info->pd->dev->hmc_info->hmc_obj[I40IW_HMC_IW_PBLE].cnt;
2261
2262 if ((info->virtual_map && (info->sq_pa >= pble_obj_cnt)) ||
2263 (info->virtual_map && (info->rq_pa >= pble_obj_cnt)))
2264 return I40IW_ERR_INVALID_PBLE_INDEX;
2265
2266 qp->llp_stream_handle = (void *)(-1);
2267 qp->qp_type = (info->type) ? info->type : I40IW_QP_TYPE_IWARP;
2268
2269 qp->hw_sq_size = i40iw_get_encoded_wqe_size(qp->qp_uk.sq_ring.size,
2270 false);
2271 i40iw_debug(qp->dev, I40IW_DEBUG_WQE, "%s: hw_sq_size[%04d] sq_ring.size[%04d]\n",
2272 __func__, qp->hw_sq_size, qp->qp_uk.sq_ring.size);
2273 ret_code = i40iw_fragcnt_to_wqesize_rq(qp->qp_uk.max_rq_frag_cnt,
2274 &wqe_size);
2275 if (ret_code)
2276 return ret_code;
2277 qp->hw_rq_size = i40iw_get_encoded_wqe_size(qp->qp_uk.rq_size *
2278 (wqe_size / I40IW_QP_WQE_MIN_SIZE), false);
2279 i40iw_debug(qp->dev, I40IW_DEBUG_WQE,
2280 "%s: hw_rq_size[%04d] qp_uk.rq_size[%04d] wqe_size[%04d]\n",
2281 __func__, qp->hw_rq_size, qp->qp_uk.rq_size, wqe_size);
2282 qp->sq_tph_val = info->sq_tph_val;
2283 qp->rq_tph_val = info->rq_tph_val;
2284 qp->sq_tph_en = info->sq_tph_en;
2285 qp->rq_tph_en = info->rq_tph_en;
2286 qp->rcv_tph_en = info->rcv_tph_en;
2287 qp->xmit_tph_en = info->xmit_tph_en;
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06002288 qp->qs_handle = qp->vsi->qos[qp->user_pri].qs_handle;
Faisal Latif86dbcd02016-01-20 13:40:10 -06002289 qp->exception_lan_queue = qp->pd->dev->exception_lan_queue;
2290
2291 return 0;
2292}
2293
2294/**
2295 * i40iw_sc_qp_create - create qp
2296 * @qp: sc qp
2297 * @info: qp create info
2298 * @scratch: u64 saved to be used during cqp completion
2299 * @post_sq: flag for cqp db to ring
2300 */
2301static enum i40iw_status_code i40iw_sc_qp_create(
2302 struct i40iw_sc_qp *qp,
2303 struct i40iw_create_qp_info *info,
2304 u64 scratch,
2305 bool post_sq)
2306{
2307 struct i40iw_sc_cqp *cqp;
2308 u64 *wqe;
2309 u64 header;
2310
2311 if ((qp->qp_uk.qp_id < I40IW_MIN_IW_QP_ID) ||
2312 (qp->qp_uk.qp_id > I40IW_MAX_IW_QP_ID))
2313 return I40IW_ERR_INVALID_QP_ID;
2314
2315 cqp = qp->pd->dev->cqp;
2316 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
2317 if (!wqe)
2318 return I40IW_ERR_RING_FULL;
2319
2320 set_64bit_val(wqe, 16, qp->hw_host_ctx_pa);
2321
2322 set_64bit_val(wqe, 40, qp->shadow_area_pa);
2323
2324 header = qp->qp_uk.qp_id |
2325 LS_64(I40IW_CQP_OP_CREATE_QP, I40IW_CQPSQ_OPCODE) |
2326 LS_64((info->ord_valid ? 1 : 0), I40IW_CQPSQ_QP_ORDVALID) |
2327 LS_64(info->tcp_ctx_valid, I40IW_CQPSQ_QP_TOECTXVALID) |
2328 LS_64(qp->qp_type, I40IW_CQPSQ_QP_QPTYPE) |
2329 LS_64(qp->virtual_map, I40IW_CQPSQ_QP_VQ) |
2330 LS_64(info->cq_num_valid, I40IW_CQPSQ_QP_CQNUMVALID) |
2331 LS_64(info->static_rsrc, I40IW_CQPSQ_QP_STATRSRC) |
2332 LS_64(info->arp_cache_idx_valid, I40IW_CQPSQ_QP_ARPTABIDXVALID) |
2333 LS_64(info->next_iwarp_state, I40IW_CQPSQ_QP_NEXTIWSTATE) |
2334 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
2335
2336 i40iw_insert_wqe_hdr(wqe, header);
2337 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "QP_CREATE WQE",
2338 wqe, I40IW_CQP_WQE_SIZE * 8);
2339
2340 if (post_sq)
2341 i40iw_sc_cqp_post_sq(cqp);
2342 return 0;
2343}
2344
2345/**
2346 * i40iw_sc_qp_modify - modify qp cqp wqe
2347 * @qp: sc qp
2348 * @info: modify qp info
2349 * @scratch: u64 saved to be used during cqp completion
2350 * @post_sq: flag for cqp db to ring
2351 */
2352static enum i40iw_status_code i40iw_sc_qp_modify(
2353 struct i40iw_sc_qp *qp,
2354 struct i40iw_modify_qp_info *info,
2355 u64 scratch,
2356 bool post_sq)
2357{
2358 u64 *wqe;
2359 struct i40iw_sc_cqp *cqp;
2360 u64 header;
2361 u8 term_actions = 0;
2362 u8 term_len = 0;
2363
2364 cqp = qp->pd->dev->cqp;
2365 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
2366 if (!wqe)
2367 return I40IW_ERR_RING_FULL;
2368 if (info->next_iwarp_state == I40IW_QP_STATE_TERMINATE) {
2369 if (info->dont_send_fin)
2370 term_actions += I40IWQP_TERM_SEND_TERM_ONLY;
2371 if (info->dont_send_term)
2372 term_actions += I40IWQP_TERM_SEND_FIN_ONLY;
2373 if ((term_actions == I40IWQP_TERM_SEND_TERM_AND_FIN) ||
2374 (term_actions == I40IWQP_TERM_SEND_TERM_ONLY))
2375 term_len = info->termlen;
2376 }
2377
2378 set_64bit_val(wqe,
2379 8,
2380 LS_64(info->new_mss, I40IW_CQPSQ_QP_NEWMSS) |
2381 LS_64(term_len, I40IW_CQPSQ_QP_TERMLEN));
2382
2383 set_64bit_val(wqe, 16, qp->hw_host_ctx_pa);
2384 set_64bit_val(wqe, 40, qp->shadow_area_pa);
2385
2386 header = qp->qp_uk.qp_id |
2387 LS_64(I40IW_CQP_OP_MODIFY_QP, I40IW_CQPSQ_OPCODE) |
2388 LS_64(info->ord_valid, I40IW_CQPSQ_QP_ORDVALID) |
2389 LS_64(info->tcp_ctx_valid, I40IW_CQPSQ_QP_TOECTXVALID) |
2390 LS_64(info->cached_var_valid, I40IW_CQPSQ_QP_CACHEDVARVALID) |
2391 LS_64(qp->virtual_map, I40IW_CQPSQ_QP_VQ) |
2392 LS_64(info->cq_num_valid, I40IW_CQPSQ_QP_CQNUMVALID) |
2393 LS_64(info->force_loopback, I40IW_CQPSQ_QP_FORCELOOPBACK) |
2394 LS_64(qp->qp_type, I40IW_CQPSQ_QP_QPTYPE) |
2395 LS_64(info->mss_change, I40IW_CQPSQ_QP_MSSCHANGE) |
2396 LS_64(info->static_rsrc, I40IW_CQPSQ_QP_STATRSRC) |
2397 LS_64(info->remove_hash_idx, I40IW_CQPSQ_QP_REMOVEHASHENTRY) |
2398 LS_64(term_actions, I40IW_CQPSQ_QP_TERMACT) |
2399 LS_64(info->reset_tcp_conn, I40IW_CQPSQ_QP_RESETCON) |
2400 LS_64(info->arp_cache_idx_valid, I40IW_CQPSQ_QP_ARPTABIDXVALID) |
2401 LS_64(info->next_iwarp_state, I40IW_CQPSQ_QP_NEXTIWSTATE) |
2402 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
2403
2404 i40iw_insert_wqe_hdr(wqe, header);
2405
2406 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "QP_MODIFY WQE",
2407 wqe, I40IW_CQP_WQE_SIZE * 8);
2408
2409 if (post_sq)
2410 i40iw_sc_cqp_post_sq(cqp);
2411 return 0;
2412}
2413
2414/**
2415 * i40iw_sc_qp_destroy - cqp destroy qp
2416 * @qp: sc qp
2417 * @scratch: u64 saved to be used during cqp completion
2418 * @remove_hash_idx: flag if to remove hash idx
2419 * @ignore_mw_bnd: memory window bind flag
2420 * @post_sq: flag for cqp db to ring
2421 */
2422static enum i40iw_status_code i40iw_sc_qp_destroy(
2423 struct i40iw_sc_qp *qp,
2424 u64 scratch,
2425 bool remove_hash_idx,
2426 bool ignore_mw_bnd,
2427 bool post_sq)
2428{
2429 u64 *wqe;
2430 struct i40iw_sc_cqp *cqp;
2431 u64 header;
2432
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06002433 i40iw_qp_rem_qos(qp);
Faisal Latif86dbcd02016-01-20 13:40:10 -06002434 cqp = qp->pd->dev->cqp;
2435 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
2436 if (!wqe)
2437 return I40IW_ERR_RING_FULL;
2438 set_64bit_val(wqe, 16, qp->hw_host_ctx_pa);
2439 set_64bit_val(wqe, 40, qp->shadow_area_pa);
2440
2441 header = qp->qp_uk.qp_id |
2442 LS_64(I40IW_CQP_OP_DESTROY_QP, I40IW_CQPSQ_OPCODE) |
2443 LS_64(qp->qp_type, I40IW_CQPSQ_QP_QPTYPE) |
2444 LS_64(ignore_mw_bnd, I40IW_CQPSQ_QP_IGNOREMWBOUND) |
2445 LS_64(remove_hash_idx, I40IW_CQPSQ_QP_REMOVEHASHENTRY) |
2446 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
2447
2448 i40iw_insert_wqe_hdr(wqe, header);
2449 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "QP_DESTROY WQE",
2450 wqe, I40IW_CQP_WQE_SIZE * 8);
2451
2452 if (post_sq)
2453 i40iw_sc_cqp_post_sq(cqp);
2454 return 0;
2455}
2456
2457/**
2458 * i40iw_sc_qp_flush_wqes - flush qp's wqe
2459 * @qp: sc qp
2460 * @info: dlush information
2461 * @scratch: u64 saved to be used during cqp completion
2462 * @post_sq: flag for cqp db to ring
2463 */
2464static enum i40iw_status_code i40iw_sc_qp_flush_wqes(
2465 struct i40iw_sc_qp *qp,
2466 struct i40iw_qp_flush_info *info,
2467 u64 scratch,
2468 bool post_sq)
2469{
2470 u64 temp = 0;
2471 u64 *wqe;
2472 struct i40iw_sc_cqp *cqp;
2473 u64 header;
2474 bool flush_sq = false, flush_rq = false;
2475
2476 if (info->rq && !qp->flush_rq)
2477 flush_rq = true;
2478
2479 if (info->sq && !qp->flush_sq)
2480 flush_sq = true;
2481
2482 qp->flush_sq |= flush_sq;
2483 qp->flush_rq |= flush_rq;
2484 if (!flush_sq && !flush_rq) {
2485 if (info->ae_code != I40IW_AE_LLP_RECEIVED_MPA_CRC_ERROR)
2486 return 0;
2487 }
2488
2489 cqp = qp->pd->dev->cqp;
2490 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
2491 if (!wqe)
2492 return I40IW_ERR_RING_FULL;
2493 if (info->userflushcode) {
2494 if (flush_rq) {
2495 temp |= LS_64(info->rq_minor_code, I40IW_CQPSQ_FWQE_RQMNERR) |
2496 LS_64(info->rq_major_code, I40IW_CQPSQ_FWQE_RQMJERR);
2497 }
2498 if (flush_sq) {
2499 temp |= LS_64(info->sq_minor_code, I40IW_CQPSQ_FWQE_SQMNERR) |
2500 LS_64(info->sq_major_code, I40IW_CQPSQ_FWQE_SQMJERR);
2501 }
2502 }
2503 set_64bit_val(wqe, 16, temp);
2504
2505 temp = (info->generate_ae) ?
2506 info->ae_code | LS_64(info->ae_source, I40IW_CQPSQ_FWQE_AESOURCE) : 0;
2507
2508 set_64bit_val(wqe, 8, temp);
2509
2510 header = qp->qp_uk.qp_id |
2511 LS_64(I40IW_CQP_OP_FLUSH_WQES, I40IW_CQPSQ_OPCODE) |
2512 LS_64(info->generate_ae, I40IW_CQPSQ_FWQE_GENERATE_AE) |
2513 LS_64(info->userflushcode, I40IW_CQPSQ_FWQE_USERFLCODE) |
2514 LS_64(flush_sq, I40IW_CQPSQ_FWQE_FLUSHSQ) |
2515 LS_64(flush_rq, I40IW_CQPSQ_FWQE_FLUSHRQ) |
2516 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
2517
2518 i40iw_insert_wqe_hdr(wqe, header);
2519
2520 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "QP_FLUSH WQE",
2521 wqe, I40IW_CQP_WQE_SIZE * 8);
2522
2523 if (post_sq)
2524 i40iw_sc_cqp_post_sq(cqp);
2525 return 0;
2526}
2527
2528/**
2529 * i40iw_sc_qp_upload_context - upload qp's context
2530 * @dev: sc device struct
2531 * @info: upload context info ptr for return
2532 * @scratch: u64 saved to be used during cqp completion
2533 * @post_sq: flag for cqp db to ring
2534 */
2535static enum i40iw_status_code i40iw_sc_qp_upload_context(
2536 struct i40iw_sc_dev *dev,
2537 struct i40iw_upload_context_info *info,
2538 u64 scratch,
2539 bool post_sq)
2540{
2541 u64 *wqe;
2542 struct i40iw_sc_cqp *cqp;
2543 u64 header;
2544
2545 cqp = dev->cqp;
2546 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
2547 if (!wqe)
2548 return I40IW_ERR_RING_FULL;
2549 set_64bit_val(wqe, 16, info->buf_pa);
2550
2551 header = LS_64(info->qp_id, I40IW_CQPSQ_UCTX_QPID) |
2552 LS_64(I40IW_CQP_OP_UPLOAD_CONTEXT, I40IW_CQPSQ_OPCODE) |
2553 LS_64(info->qp_type, I40IW_CQPSQ_UCTX_QPTYPE) |
2554 LS_64(info->raw_format, I40IW_CQPSQ_UCTX_RAWFORMAT) |
2555 LS_64(info->freeze_qp, I40IW_CQPSQ_UCTX_FREEZEQP) |
2556 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
2557
2558 i40iw_insert_wqe_hdr(wqe, header);
2559
2560 i40iw_debug_buf(dev, I40IW_DEBUG_WQE, "QP_UPLOAD_CTX WQE",
2561 wqe, I40IW_CQP_WQE_SIZE * 8);
2562
2563 if (post_sq)
2564 i40iw_sc_cqp_post_sq(cqp);
2565 return 0;
2566}
2567
2568/**
2569 * i40iw_sc_qp_setctx - set qp's context
2570 * @qp: sc qp
2571 * @qp_ctx: context ptr
2572 * @info: ctx info
2573 */
2574static enum i40iw_status_code i40iw_sc_qp_setctx(
2575 struct i40iw_sc_qp *qp,
2576 u64 *qp_ctx,
2577 struct i40iw_qp_host_ctx_info *info)
2578{
2579 struct i40iwarp_offload_info *iw;
2580 struct i40iw_tcp_offload_info *tcp;
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06002581 struct i40iw_sc_vsi *vsi;
2582 struct i40iw_sc_dev *dev;
Faisal Latif86dbcd02016-01-20 13:40:10 -06002583 u64 qw0, qw3, qw7 = 0;
2584
2585 iw = info->iwarp_info;
2586 tcp = info->tcp_info;
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06002587 vsi = qp->vsi;
2588 dev = qp->dev;
Henry Orosco0fc2dc52016-10-10 21:12:10 -05002589 if (info->add_to_qoslist) {
2590 qp->user_pri = info->user_pri;
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06002591 i40iw_qp_add_qos(qp);
Henry Orosco0fc2dc52016-10-10 21:12:10 -05002592 i40iw_debug(qp->dev, I40IW_DEBUG_DCB, "%s qp[%d] UP[%d] qset[%d]\n",
2593 __func__, qp->qp_uk.qp_id, qp->user_pri, qp->qs_handle);
2594 }
Faisal Latif86dbcd02016-01-20 13:40:10 -06002595 qw0 = LS_64(qp->qp_uk.rq_wqe_size, I40IWQPC_RQWQESIZE) |
2596 LS_64(info->err_rq_idx_valid, I40IWQPC_ERR_RQ_IDX_VALID) |
2597 LS_64(qp->rcv_tph_en, I40IWQPC_RCVTPHEN) |
2598 LS_64(qp->xmit_tph_en, I40IWQPC_XMITTPHEN) |
2599 LS_64(qp->rq_tph_en, I40IWQPC_RQTPHEN) |
2600 LS_64(qp->sq_tph_en, I40IWQPC_SQTPHEN) |
2601 LS_64(info->push_idx, I40IWQPC_PPIDX) |
2602 LS_64(info->push_mode_en, I40IWQPC_PMENA);
2603
2604 set_64bit_val(qp_ctx, 8, qp->sq_pa);
2605 set_64bit_val(qp_ctx, 16, qp->rq_pa);
2606
2607 qw3 = LS_64(qp->src_mac_addr_idx, I40IWQPC_SRCMACADDRIDX) |
2608 LS_64(qp->hw_rq_size, I40IWQPC_RQSIZE) |
2609 LS_64(qp->hw_sq_size, I40IWQPC_SQSIZE);
2610
2611 set_64bit_val(qp_ctx,
2612 128,
2613 LS_64(info->err_rq_idx, I40IWQPC_ERR_RQ_IDX));
2614
2615 set_64bit_val(qp_ctx,
2616 136,
2617 LS_64(info->send_cq_num, I40IWQPC_TXCQNUM) |
2618 LS_64(info->rcv_cq_num, I40IWQPC_RXCQNUM));
2619
2620 set_64bit_val(qp_ctx,
2621 168,
2622 LS_64(info->qp_compl_ctx, I40IWQPC_QPCOMPCTX));
2623 set_64bit_val(qp_ctx,
2624 176,
2625 LS_64(qp->sq_tph_val, I40IWQPC_SQTPHVAL) |
2626 LS_64(qp->rq_tph_val, I40IWQPC_RQTPHVAL) |
2627 LS_64(qp->qs_handle, I40IWQPC_QSHANDLE) |
2628 LS_64(qp->exception_lan_queue, I40IWQPC_EXCEPTION_LAN_QUEUE));
2629
2630 if (info->iwarp_info_valid) {
2631 qw0 |= LS_64(iw->ddp_ver, I40IWQPC_DDP_VER) |
2632 LS_64(iw->rdmap_ver, I40IWQPC_RDMAP_VER);
2633
2634 qw7 |= LS_64(iw->pd_id, I40IWQPC_PDIDX);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06002635 set_64bit_val(qp_ctx,
2636 144,
2637 LS_64(qp->q2_pa, I40IWQPC_Q2ADDR) |
2638 LS_64(vsi->fcn_id, I40IWQPC_STAT_INDEX));
Faisal Latif86dbcd02016-01-20 13:40:10 -06002639 set_64bit_val(qp_ctx,
2640 152,
2641 LS_64(iw->last_byte_sent, I40IWQPC_LASTBYTESENT));
2642
Faisal Latif86dbcd02016-01-20 13:40:10 -06002643 set_64bit_val(qp_ctx,
2644 160,
2645 LS_64(iw->ord_size, I40IWQPC_ORDSIZE) |
2646 LS_64(iw->ird_size, I40IWQPC_IRDSIZE) |
2647 LS_64(iw->wr_rdresp_en, I40IWQPC_WRRDRSPOK) |
2648 LS_64(iw->rd_enable, I40IWQPC_RDOK) |
2649 LS_64(iw->snd_mark_en, I40IWQPC_SNDMARKERS) |
2650 LS_64(iw->bind_en, I40IWQPC_BINDEN) |
2651 LS_64(iw->fast_reg_en, I40IWQPC_FASTREGEN) |
2652 LS_64(iw->priv_mode_en, I40IWQPC_PRIVEN) |
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06002653 LS_64((((vsi->stats_fcn_id_alloc) &&
2654 (dev->is_pf) && (vsi->fcn_id >= I40IW_FIRST_NON_PF_STAT)) ? 1 : 0),
2655 I40IWQPC_USESTATSINSTANCE) |
Faisal Latif86dbcd02016-01-20 13:40:10 -06002656 LS_64(1, I40IWQPC_IWARPMODE) |
2657 LS_64(iw->rcv_mark_en, I40IWQPC_RCVMARKERS) |
2658 LS_64(iw->align_hdrs, I40IWQPC_ALIGNHDRS) |
2659 LS_64(iw->rcv_no_mpa_crc, I40IWQPC_RCVNOMPACRC) |
2660 LS_64(iw->rcv_mark_offset, I40IWQPC_RCVMARKOFFSET) |
2661 LS_64(iw->snd_mark_offset, I40IWQPC_SNDMARKOFFSET));
2662 }
2663 if (info->tcp_info_valid) {
2664 qw0 |= LS_64(tcp->ipv4, I40IWQPC_IPV4) |
2665 LS_64(tcp->no_nagle, I40IWQPC_NONAGLE) |
2666 LS_64(tcp->insert_vlan_tag, I40IWQPC_INSERTVLANTAG) |
2667 LS_64(tcp->time_stamp, I40IWQPC_TIMESTAMP) |
2668 LS_64(tcp->cwnd_inc_limit, I40IWQPC_LIMIT) |
2669 LS_64(tcp->drop_ooo_seg, I40IWQPC_DROPOOOSEG) |
2670 LS_64(tcp->dup_ack_thresh, I40IWQPC_DUPACK_THRESH);
2671
2672 qw3 |= LS_64(tcp->ttl, I40IWQPC_TTL) |
2673 LS_64(tcp->src_mac_addr_idx, I40IWQPC_SRCMACADDRIDX) |
2674 LS_64(tcp->avoid_stretch_ack, I40IWQPC_AVOIDSTRETCHACK) |
2675 LS_64(tcp->tos, I40IWQPC_TOS) |
2676 LS_64(tcp->src_port, I40IWQPC_SRCPORTNUM) |
2677 LS_64(tcp->dst_port, I40IWQPC_DESTPORTNUM);
2678
2679 qp->src_mac_addr_idx = tcp->src_mac_addr_idx;
2680 set_64bit_val(qp_ctx,
2681 32,
2682 LS_64(tcp->dest_ip_addr2, I40IWQPC_DESTIPADDR2) |
2683 LS_64(tcp->dest_ip_addr3, I40IWQPC_DESTIPADDR3));
2684
2685 set_64bit_val(qp_ctx,
2686 40,
2687 LS_64(tcp->dest_ip_addr0, I40IWQPC_DESTIPADDR0) |
2688 LS_64(tcp->dest_ip_addr1, I40IWQPC_DESTIPADDR1));
2689
2690 set_64bit_val(qp_ctx,
2691 48,
2692 LS_64(tcp->snd_mss, I40IWQPC_SNDMSS) |
2693 LS_64(tcp->vlan_tag, I40IWQPC_VLANTAG) |
2694 LS_64(tcp->arp_idx, I40IWQPC_ARPIDX));
2695
2696 qw7 |= LS_64(tcp->flow_label, I40IWQPC_FLOWLABEL) |
2697 LS_64(tcp->wscale, I40IWQPC_WSCALE) |
2698 LS_64(tcp->ignore_tcp_opt, I40IWQPC_IGNORE_TCP_OPT) |
2699 LS_64(tcp->ignore_tcp_uns_opt, I40IWQPC_IGNORE_TCP_UNS_OPT) |
2700 LS_64(tcp->tcp_state, I40IWQPC_TCPSTATE) |
2701 LS_64(tcp->rcv_wscale, I40IWQPC_RCVSCALE) |
2702 LS_64(tcp->snd_wscale, I40IWQPC_SNDSCALE);
2703
2704 set_64bit_val(qp_ctx,
2705 72,
2706 LS_64(tcp->time_stamp_recent, I40IWQPC_TIMESTAMP_RECENT) |
2707 LS_64(tcp->time_stamp_age, I40IWQPC_TIMESTAMP_AGE));
2708 set_64bit_val(qp_ctx,
2709 80,
2710 LS_64(tcp->snd_nxt, I40IWQPC_SNDNXT) |
2711 LS_64(tcp->snd_wnd, I40IWQPC_SNDWND));
2712
2713 set_64bit_val(qp_ctx,
2714 88,
2715 LS_64(tcp->rcv_nxt, I40IWQPC_RCVNXT) |
2716 LS_64(tcp->rcv_wnd, I40IWQPC_RCVWND));
2717 set_64bit_val(qp_ctx,
2718 96,
2719 LS_64(tcp->snd_max, I40IWQPC_SNDMAX) |
2720 LS_64(tcp->snd_una, I40IWQPC_SNDUNA));
2721 set_64bit_val(qp_ctx,
2722 104,
2723 LS_64(tcp->srtt, I40IWQPC_SRTT) |
2724 LS_64(tcp->rtt_var, I40IWQPC_RTTVAR));
2725 set_64bit_val(qp_ctx,
2726 112,
2727 LS_64(tcp->ss_thresh, I40IWQPC_SSTHRESH) |
2728 LS_64(tcp->cwnd, I40IWQPC_CWND));
2729 set_64bit_val(qp_ctx,
2730 120,
2731 LS_64(tcp->snd_wl1, I40IWQPC_SNDWL1) |
2732 LS_64(tcp->snd_wl2, I40IWQPC_SNDWL2));
2733 set_64bit_val(qp_ctx,
2734 128,
2735 LS_64(tcp->max_snd_window, I40IWQPC_MAXSNDWND) |
2736 LS_64(tcp->rexmit_thresh, I40IWQPC_REXMIT_THRESH));
2737 set_64bit_val(qp_ctx,
2738 184,
2739 LS_64(tcp->local_ipaddr3, I40IWQPC_LOCAL_IPADDR3) |
2740 LS_64(tcp->local_ipaddr2, I40IWQPC_LOCAL_IPADDR2));
2741 set_64bit_val(qp_ctx,
2742 192,
2743 LS_64(tcp->local_ipaddr1, I40IWQPC_LOCAL_IPADDR1) |
2744 LS_64(tcp->local_ipaddr0, I40IWQPC_LOCAL_IPADDR0));
2745 }
2746
2747 set_64bit_val(qp_ctx, 0, qw0);
2748 set_64bit_val(qp_ctx, 24, qw3);
2749 set_64bit_val(qp_ctx, 56, qw7);
2750
2751 i40iw_debug_buf(qp->dev, I40IW_DEBUG_WQE, "QP_HOST)CTX WQE",
2752 qp_ctx, I40IW_QP_CTX_SIZE);
2753 return 0;
2754}
2755
2756/**
2757 * i40iw_sc_alloc_stag - mr stag alloc
2758 * @dev: sc device struct
2759 * @info: stag info
2760 * @scratch: u64 saved to be used during cqp completion
2761 * @post_sq: flag for cqp db to ring
2762 */
2763static enum i40iw_status_code i40iw_sc_alloc_stag(
2764 struct i40iw_sc_dev *dev,
2765 struct i40iw_allocate_stag_info *info,
2766 u64 scratch,
2767 bool post_sq)
2768{
2769 u64 *wqe;
2770 struct i40iw_sc_cqp *cqp;
2771 u64 header;
Henry Orosco68583ca2016-11-19 20:26:25 -06002772 enum i40iw_page_size page_size;
Faisal Latif86dbcd02016-01-20 13:40:10 -06002773
Henry Orosco68583ca2016-11-19 20:26:25 -06002774 page_size = (info->page_size == 0x200000) ? I40IW_PAGE_SIZE_2M : I40IW_PAGE_SIZE_4K;
Faisal Latif86dbcd02016-01-20 13:40:10 -06002775 cqp = dev->cqp;
2776 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
2777 if (!wqe)
2778 return I40IW_ERR_RING_FULL;
2779 set_64bit_val(wqe,
2780 8,
2781 LS_64(info->pd_id, I40IW_CQPSQ_STAG_PDID) |
2782 LS_64(info->total_len, I40IW_CQPSQ_STAG_STAGLEN));
2783 set_64bit_val(wqe,
2784 16,
2785 LS_64(info->stag_idx, I40IW_CQPSQ_STAG_IDX));
2786 set_64bit_val(wqe,
2787 40,
2788 LS_64(info->hmc_fcn_index, I40IW_CQPSQ_STAG_HMCFNIDX));
2789
2790 header = LS_64(I40IW_CQP_OP_ALLOC_STAG, I40IW_CQPSQ_OPCODE) |
2791 LS_64(1, I40IW_CQPSQ_STAG_MR) |
2792 LS_64(info->access_rights, I40IW_CQPSQ_STAG_ARIGHTS) |
2793 LS_64(info->chunk_size, I40IW_CQPSQ_STAG_LPBLSIZE) |
Henry Orosco68583ca2016-11-19 20:26:25 -06002794 LS_64(page_size, I40IW_CQPSQ_STAG_HPAGESIZE) |
Faisal Latif86dbcd02016-01-20 13:40:10 -06002795 LS_64(info->remote_access, I40IW_CQPSQ_STAG_REMACCENABLED) |
2796 LS_64(info->use_hmc_fcn_index, I40IW_CQPSQ_STAG_USEHMCFNIDX) |
2797 LS_64(info->use_pf_rid, I40IW_CQPSQ_STAG_USEPFRID) |
2798 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
2799
2800 i40iw_insert_wqe_hdr(wqe, header);
2801
2802 i40iw_debug_buf(dev, I40IW_DEBUG_WQE, "ALLOC_STAG WQE",
2803 wqe, I40IW_CQP_WQE_SIZE * 8);
2804
2805 if (post_sq)
2806 i40iw_sc_cqp_post_sq(cqp);
2807 return 0;
2808}
2809
2810/**
2811 * i40iw_sc_mr_reg_non_shared - non-shared mr registration
2812 * @dev: sc device struct
2813 * @info: mr info
2814 * @scratch: u64 saved to be used during cqp completion
2815 * @post_sq: flag for cqp db to ring
2816 */
2817static enum i40iw_status_code i40iw_sc_mr_reg_non_shared(
2818 struct i40iw_sc_dev *dev,
2819 struct i40iw_reg_ns_stag_info *info,
2820 u64 scratch,
2821 bool post_sq)
2822{
2823 u64 *wqe;
2824 u64 temp;
2825 struct i40iw_sc_cqp *cqp;
2826 u64 header;
2827 u32 pble_obj_cnt;
2828 bool remote_access;
2829 u8 addr_type;
Henry Orosco68583ca2016-11-19 20:26:25 -06002830 enum i40iw_page_size page_size;
Faisal Latif86dbcd02016-01-20 13:40:10 -06002831
Henry Orosco68583ca2016-11-19 20:26:25 -06002832 page_size = (info->page_size == 0x200000) ? I40IW_PAGE_SIZE_2M : I40IW_PAGE_SIZE_4K;
Faisal Latif86dbcd02016-01-20 13:40:10 -06002833 if (info->access_rights & (I40IW_ACCESS_FLAGS_REMOTEREAD_ONLY |
2834 I40IW_ACCESS_FLAGS_REMOTEWRITE_ONLY))
2835 remote_access = true;
2836 else
2837 remote_access = false;
2838
2839 pble_obj_cnt = dev->hmc_info->hmc_obj[I40IW_HMC_IW_PBLE].cnt;
2840
2841 if (info->chunk_size && (info->first_pm_pbl_index >= pble_obj_cnt))
2842 return I40IW_ERR_INVALID_PBLE_INDEX;
2843
2844 cqp = dev->cqp;
2845 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
2846 if (!wqe)
2847 return I40IW_ERR_RING_FULL;
2848
2849 temp = (info->addr_type == I40IW_ADDR_TYPE_VA_BASED) ? (uintptr_t)info->va : info->fbo;
2850 set_64bit_val(wqe, 0, temp);
2851
2852 set_64bit_val(wqe,
2853 8,
2854 LS_64(info->total_len, I40IW_CQPSQ_STAG_STAGLEN) |
2855 LS_64(info->pd_id, I40IW_CQPSQ_STAG_PDID));
2856
2857 set_64bit_val(wqe,
2858 16,
2859 LS_64(info->stag_key, I40IW_CQPSQ_STAG_KEY) |
2860 LS_64(info->stag_idx, I40IW_CQPSQ_STAG_IDX));
2861 if (!info->chunk_size) {
2862 set_64bit_val(wqe, 32, info->reg_addr_pa);
2863 set_64bit_val(wqe, 48, 0);
2864 } else {
2865 set_64bit_val(wqe, 32, 0);
2866 set_64bit_val(wqe, 48, info->first_pm_pbl_index);
2867 }
2868 set_64bit_val(wqe, 40, info->hmc_fcn_index);
2869 set_64bit_val(wqe, 56, 0);
2870
2871 addr_type = (info->addr_type == I40IW_ADDR_TYPE_VA_BASED) ? 1 : 0;
2872 header = LS_64(I40IW_CQP_OP_REG_MR, I40IW_CQPSQ_OPCODE) |
2873 LS_64(1, I40IW_CQPSQ_STAG_MR) |
2874 LS_64(info->chunk_size, I40IW_CQPSQ_STAG_LPBLSIZE) |
Henry Orosco68583ca2016-11-19 20:26:25 -06002875 LS_64(page_size, I40IW_CQPSQ_STAG_HPAGESIZE) |
Faisal Latif86dbcd02016-01-20 13:40:10 -06002876 LS_64(info->access_rights, I40IW_CQPSQ_STAG_ARIGHTS) |
2877 LS_64(remote_access, I40IW_CQPSQ_STAG_REMACCENABLED) |
2878 LS_64(addr_type, I40IW_CQPSQ_STAG_VABASEDTO) |
2879 LS_64(info->use_hmc_fcn_index, I40IW_CQPSQ_STAG_USEHMCFNIDX) |
2880 LS_64(info->use_pf_rid, I40IW_CQPSQ_STAG_USEPFRID) |
2881 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
2882
2883 i40iw_insert_wqe_hdr(wqe, header);
2884
2885 i40iw_debug_buf(dev, I40IW_DEBUG_WQE, "MR_REG_NS WQE",
2886 wqe, I40IW_CQP_WQE_SIZE * 8);
2887
2888 if (post_sq)
2889 i40iw_sc_cqp_post_sq(cqp);
2890 return 0;
2891}
2892
2893/**
2894 * i40iw_sc_mr_reg_shared - registered shared memory region
2895 * @dev: sc device struct
2896 * @info: info for shared memory registeration
2897 * @scratch: u64 saved to be used during cqp completion
2898 * @post_sq: flag for cqp db to ring
2899 */
2900static enum i40iw_status_code i40iw_sc_mr_reg_shared(
2901 struct i40iw_sc_dev *dev,
2902 struct i40iw_register_shared_stag *info,
2903 u64 scratch,
2904 bool post_sq)
2905{
2906 u64 *wqe;
2907 struct i40iw_sc_cqp *cqp;
2908 u64 temp, va64, fbo, header;
2909 u32 va32;
2910 bool remote_access;
2911 u8 addr_type;
2912
2913 if (info->access_rights & (I40IW_ACCESS_FLAGS_REMOTEREAD_ONLY |
2914 I40IW_ACCESS_FLAGS_REMOTEWRITE_ONLY))
2915 remote_access = true;
2916 else
2917 remote_access = false;
2918 cqp = dev->cqp;
2919 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
2920 if (!wqe)
2921 return I40IW_ERR_RING_FULL;
2922 va64 = (uintptr_t)(info->va);
2923 va32 = (u32)(va64 & 0x00000000FFFFFFFF);
2924 fbo = (u64)(va32 & (4096 - 1));
2925
2926 set_64bit_val(wqe,
2927 0,
2928 (info->addr_type == I40IW_ADDR_TYPE_VA_BASED ? (uintptr_t)info->va : fbo));
2929
2930 set_64bit_val(wqe,
2931 8,
2932 LS_64(info->pd_id, I40IW_CQPSQ_STAG_PDID));
2933 temp = LS_64(info->new_stag_key, I40IW_CQPSQ_STAG_KEY) |
2934 LS_64(info->new_stag_idx, I40IW_CQPSQ_STAG_IDX) |
2935 LS_64(info->parent_stag_idx, I40IW_CQPSQ_STAG_PARENTSTAGIDX);
2936 set_64bit_val(wqe, 16, temp);
2937
2938 addr_type = (info->addr_type == I40IW_ADDR_TYPE_VA_BASED) ? 1 : 0;
2939 header = LS_64(I40IW_CQP_OP_REG_SMR, I40IW_CQPSQ_OPCODE) |
2940 LS_64(1, I40IW_CQPSQ_STAG_MR) |
2941 LS_64(info->access_rights, I40IW_CQPSQ_STAG_ARIGHTS) |
2942 LS_64(remote_access, I40IW_CQPSQ_STAG_REMACCENABLED) |
2943 LS_64(addr_type, I40IW_CQPSQ_STAG_VABASEDTO) |
2944 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
2945
2946 i40iw_insert_wqe_hdr(wqe, header);
2947
2948 i40iw_debug_buf(dev, I40IW_DEBUG_WQE, "MR_REG_SHARED WQE",
2949 wqe, I40IW_CQP_WQE_SIZE * 8);
2950
2951 if (post_sq)
2952 i40iw_sc_cqp_post_sq(cqp);
2953 return 0;
2954}
2955
2956/**
2957 * i40iw_sc_dealloc_stag - deallocate stag
2958 * @dev: sc device struct
2959 * @info: dealloc stag info
2960 * @scratch: u64 saved to be used during cqp completion
2961 * @post_sq: flag for cqp db to ring
2962 */
2963static enum i40iw_status_code i40iw_sc_dealloc_stag(
2964 struct i40iw_sc_dev *dev,
2965 struct i40iw_dealloc_stag_info *info,
2966 u64 scratch,
2967 bool post_sq)
2968{
2969 u64 header;
2970 u64 *wqe;
2971 struct i40iw_sc_cqp *cqp;
2972
2973 cqp = dev->cqp;
2974 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
2975 if (!wqe)
2976 return I40IW_ERR_RING_FULL;
2977 set_64bit_val(wqe,
2978 8,
2979 LS_64(info->pd_id, I40IW_CQPSQ_STAG_PDID));
2980 set_64bit_val(wqe,
2981 16,
2982 LS_64(info->stag_idx, I40IW_CQPSQ_STAG_IDX));
2983
2984 header = LS_64(I40IW_CQP_OP_DEALLOC_STAG, I40IW_CQPSQ_OPCODE) |
2985 LS_64(info->mr, I40IW_CQPSQ_STAG_MR) |
2986 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
2987
2988 i40iw_insert_wqe_hdr(wqe, header);
2989
2990 i40iw_debug_buf(dev, I40IW_DEBUG_WQE, "DEALLOC_STAG WQE",
2991 wqe, I40IW_CQP_WQE_SIZE * 8);
2992
2993 if (post_sq)
2994 i40iw_sc_cqp_post_sq(cqp);
2995 return 0;
2996}
2997
2998/**
2999 * i40iw_sc_query_stag - query hardware for stag
3000 * @dev: sc device struct
3001 * @scratch: u64 saved to be used during cqp completion
3002 * @stag_index: stag index for query
3003 * @post_sq: flag for cqp db to ring
3004 */
3005static enum i40iw_status_code i40iw_sc_query_stag(struct i40iw_sc_dev *dev,
3006 u64 scratch,
3007 u32 stag_index,
3008 bool post_sq)
3009{
3010 u64 header;
3011 u64 *wqe;
3012 struct i40iw_sc_cqp *cqp;
3013
3014 cqp = dev->cqp;
3015 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
3016 if (!wqe)
3017 return I40IW_ERR_RING_FULL;
3018 set_64bit_val(wqe,
3019 16,
3020 LS_64(stag_index, I40IW_CQPSQ_QUERYSTAG_IDX));
3021
3022 header = LS_64(I40IW_CQP_OP_QUERY_STAG, I40IW_CQPSQ_OPCODE) |
3023 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
3024
3025 i40iw_insert_wqe_hdr(wqe, header);
3026
3027 i40iw_debug_buf(dev, I40IW_DEBUG_WQE, "QUERY_STAG WQE",
3028 wqe, I40IW_CQP_WQE_SIZE * 8);
3029
3030 if (post_sq)
3031 i40iw_sc_cqp_post_sq(cqp);
3032 return 0;
3033}
3034
3035/**
3036 * i40iw_sc_mw_alloc - mw allocate
3037 * @dev: sc device struct
3038 * @scratch: u64 saved to be used during cqp completion
3039 * @mw_stag_index:stag index
3040 * @pd_id: pd is for this mw
3041 * @post_sq: flag for cqp db to ring
3042 */
3043static enum i40iw_status_code i40iw_sc_mw_alloc(
3044 struct i40iw_sc_dev *dev,
3045 u64 scratch,
3046 u32 mw_stag_index,
3047 u16 pd_id,
3048 bool post_sq)
3049{
3050 u64 header;
3051 struct i40iw_sc_cqp *cqp;
3052 u64 *wqe;
3053
3054 cqp = dev->cqp;
3055 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
3056 if (!wqe)
3057 return I40IW_ERR_RING_FULL;
3058 set_64bit_val(wqe, 8, LS_64(pd_id, I40IW_CQPSQ_STAG_PDID));
3059 set_64bit_val(wqe,
3060 16,
3061 LS_64(mw_stag_index, I40IW_CQPSQ_STAG_IDX));
3062
3063 header = LS_64(I40IW_CQP_OP_ALLOC_STAG, I40IW_CQPSQ_OPCODE) |
3064 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
3065
3066 i40iw_insert_wqe_hdr(wqe, header);
3067
3068 i40iw_debug_buf(dev, I40IW_DEBUG_WQE, "MW_ALLOC WQE",
3069 wqe, I40IW_CQP_WQE_SIZE * 8);
3070
3071 if (post_sq)
3072 i40iw_sc_cqp_post_sq(cqp);
3073 return 0;
3074}
3075
3076/**
Ismail, Mustafab7aee852016-04-18 10:33:06 -05003077 * i40iw_sc_mr_fast_register - Posts RDMA fast register mr WR to iwarp qp
3078 * @qp: sc qp struct
3079 * @info: fast mr info
3080 * @post_sq: flag for cqp db to ring
3081 */
3082enum i40iw_status_code i40iw_sc_mr_fast_register(
3083 struct i40iw_sc_qp *qp,
3084 struct i40iw_fast_reg_stag_info *info,
3085 bool post_sq)
3086{
3087 u64 temp, header;
3088 u64 *wqe;
3089 u32 wqe_idx;
Henry Orosco68583ca2016-11-19 20:26:25 -06003090 enum i40iw_page_size page_size;
Ismail, Mustafab7aee852016-04-18 10:33:06 -05003091
Henry Orosco68583ca2016-11-19 20:26:25 -06003092 page_size = (info->page_size == 0x200000) ? I40IW_PAGE_SIZE_2M : I40IW_PAGE_SIZE_4K;
Ismail, Mustafab7aee852016-04-18 10:33:06 -05003093 wqe = i40iw_qp_get_next_send_wqe(&qp->qp_uk, &wqe_idx, I40IW_QP_WQE_MIN_SIZE,
3094 0, info->wr_id);
3095 if (!wqe)
3096 return I40IW_ERR_QP_TOOMANY_WRS_POSTED;
3097
3098 i40iw_debug(qp->dev, I40IW_DEBUG_MR, "%s: wr_id[%llxh] wqe_idx[%04d] location[%p]\n",
3099 __func__, info->wr_id, wqe_idx,
3100 &qp->qp_uk.sq_wrtrk_array[wqe_idx].wrid);
3101 temp = (info->addr_type == I40IW_ADDR_TYPE_VA_BASED) ? (uintptr_t)info->va : info->fbo;
3102 set_64bit_val(wqe, 0, temp);
3103
3104 temp = RS_64(info->first_pm_pbl_index >> 16, I40IWQPSQ_FIRSTPMPBLIDXHI);
3105 set_64bit_val(wqe,
3106 8,
3107 LS_64(temp, I40IWQPSQ_FIRSTPMPBLIDXHI) |
3108 LS_64(info->reg_addr_pa >> I40IWQPSQ_PBLADDR_SHIFT, I40IWQPSQ_PBLADDR));
3109
3110 set_64bit_val(wqe,
3111 16,
3112 info->total_len |
3113 LS_64(info->first_pm_pbl_index, I40IWQPSQ_FIRSTPMPBLIDXLO));
3114
3115 header = LS_64(info->stag_key, I40IWQPSQ_STAGKEY) |
3116 LS_64(info->stag_idx, I40IWQPSQ_STAGINDEX) |
3117 LS_64(I40IWQP_OP_FAST_REGISTER, I40IWQPSQ_OPCODE) |
3118 LS_64(info->chunk_size, I40IWQPSQ_LPBLSIZE) |
Henry Orosco68583ca2016-11-19 20:26:25 -06003119 LS_64(page_size, I40IWQPSQ_HPAGESIZE) |
Ismail, Mustafab7aee852016-04-18 10:33:06 -05003120 LS_64(info->access_rights, I40IWQPSQ_STAGRIGHTS) |
3121 LS_64(info->addr_type, I40IWQPSQ_VABASEDTO) |
3122 LS_64(info->read_fence, I40IWQPSQ_READFENCE) |
3123 LS_64(info->local_fence, I40IWQPSQ_LOCALFENCE) |
3124 LS_64(info->signaled, I40IWQPSQ_SIGCOMPL) |
3125 LS_64(qp->qp_uk.swqe_polarity, I40IWQPSQ_VALID);
3126
3127 i40iw_insert_wqe_hdr(wqe, header);
3128
3129 i40iw_debug_buf(qp->dev, I40IW_DEBUG_WQE, "FAST_REG WQE",
3130 wqe, I40IW_QP_WQE_MIN_SIZE);
3131
3132 if (post_sq)
3133 i40iw_qp_post_wr(&qp->qp_uk);
3134 return 0;
3135}
3136
3137/**
Faisal Latif86dbcd02016-01-20 13:40:10 -06003138 * i40iw_sc_send_lsmm - send last streaming mode message
3139 * @qp: sc qp struct
3140 * @lsmm_buf: buffer with lsmm message
3141 * @size: size of lsmm buffer
3142 * @stag: stag of lsmm buffer
3143 */
3144static void i40iw_sc_send_lsmm(struct i40iw_sc_qp *qp,
3145 void *lsmm_buf,
3146 u32 size,
3147 i40iw_stag stag)
3148{
3149 u64 *wqe;
3150 u64 header;
3151 struct i40iw_qp_uk *qp_uk;
3152
3153 qp_uk = &qp->qp_uk;
3154 wqe = qp_uk->sq_base->elem;
3155
3156 set_64bit_val(wqe, 0, (uintptr_t)lsmm_buf);
3157
3158 set_64bit_val(wqe, 8, (size | LS_64(stag, I40IWQPSQ_FRAG_STAG)));
3159
3160 set_64bit_val(wqe, 16, 0);
3161
3162 header = LS_64(I40IWQP_OP_RDMA_SEND, I40IWQPSQ_OPCODE) |
3163 LS_64(1, I40IWQPSQ_STREAMMODE) |
3164 LS_64(1, I40IWQPSQ_WAITFORRCVPDU) |
3165 LS_64(qp->qp_uk.swqe_polarity, I40IWQPSQ_VALID);
3166
3167 i40iw_insert_wqe_hdr(wqe, header);
3168
3169 i40iw_debug_buf(qp->dev, I40IW_DEBUG_QP, "SEND_LSMM WQE",
3170 wqe, I40IW_QP_WQE_MIN_SIZE);
3171}
3172
3173/**
3174 * i40iw_sc_send_lsmm_nostag - for privilege qp
3175 * @qp: sc qp struct
3176 * @lsmm_buf: buffer with lsmm message
3177 * @size: size of lsmm buffer
3178 */
3179static void i40iw_sc_send_lsmm_nostag(struct i40iw_sc_qp *qp,
3180 void *lsmm_buf,
3181 u32 size)
3182{
3183 u64 *wqe;
3184 u64 header;
3185 struct i40iw_qp_uk *qp_uk;
3186
3187 qp_uk = &qp->qp_uk;
3188 wqe = qp_uk->sq_base->elem;
3189
3190 set_64bit_val(wqe, 0, (uintptr_t)lsmm_buf);
3191
3192 set_64bit_val(wqe, 8, size);
3193
3194 set_64bit_val(wqe, 16, 0);
3195
3196 header = LS_64(I40IWQP_OP_RDMA_SEND, I40IWQPSQ_OPCODE) |
3197 LS_64(1, I40IWQPSQ_STREAMMODE) |
3198 LS_64(1, I40IWQPSQ_WAITFORRCVPDU) |
3199 LS_64(qp->qp_uk.swqe_polarity, I40IWQPSQ_VALID);
3200
3201 i40iw_insert_wqe_hdr(wqe, header);
3202
3203 i40iw_debug_buf(qp->dev, I40IW_DEBUG_WQE, "SEND_LSMM_NOSTAG WQE",
3204 wqe, I40IW_QP_WQE_MIN_SIZE);
3205}
3206
3207/**
3208 * i40iw_sc_send_rtt - send last read0 or write0
3209 * @qp: sc qp struct
3210 * @read: Do read0 or write0
3211 */
3212static void i40iw_sc_send_rtt(struct i40iw_sc_qp *qp, bool read)
3213{
3214 u64 *wqe;
3215 u64 header;
3216 struct i40iw_qp_uk *qp_uk;
3217
3218 qp_uk = &qp->qp_uk;
3219 wqe = qp_uk->sq_base->elem;
3220
3221 set_64bit_val(wqe, 0, 0);
3222 set_64bit_val(wqe, 8, 0);
3223 set_64bit_val(wqe, 16, 0);
3224 if (read) {
3225 header = LS_64(0x1234, I40IWQPSQ_REMSTAG) |
3226 LS_64(I40IWQP_OP_RDMA_READ, I40IWQPSQ_OPCODE) |
3227 LS_64(qp->qp_uk.swqe_polarity, I40IWQPSQ_VALID);
3228 set_64bit_val(wqe, 8, ((u64)0xabcd << 32));
3229 } else {
3230 header = LS_64(I40IWQP_OP_RDMA_WRITE, I40IWQPSQ_OPCODE) |
3231 LS_64(qp->qp_uk.swqe_polarity, I40IWQPSQ_VALID);
3232 }
3233
3234 i40iw_insert_wqe_hdr(wqe, header);
3235
3236 i40iw_debug_buf(qp->dev, I40IW_DEBUG_WQE, "RTR WQE",
3237 wqe, I40IW_QP_WQE_MIN_SIZE);
3238}
3239
3240/**
3241 * i40iw_sc_post_wqe0 - send wqe with opcode
3242 * @qp: sc qp struct
3243 * @opcode: opcode to use for wqe0
3244 */
3245static enum i40iw_status_code i40iw_sc_post_wqe0(struct i40iw_sc_qp *qp, u8 opcode)
3246{
3247 u64 *wqe;
3248 u64 header;
3249 struct i40iw_qp_uk *qp_uk;
3250
3251 qp_uk = &qp->qp_uk;
3252 wqe = qp_uk->sq_base->elem;
3253
3254 if (!wqe)
3255 return I40IW_ERR_QP_TOOMANY_WRS_POSTED;
3256 switch (opcode) {
3257 case I40IWQP_OP_NOP:
3258 set_64bit_val(wqe, 0, 0);
3259 set_64bit_val(wqe, 8, 0);
3260 set_64bit_val(wqe, 16, 0);
3261 header = LS_64(I40IWQP_OP_NOP, I40IWQPSQ_OPCODE) |
3262 LS_64(qp->qp_uk.swqe_polarity, I40IWQPSQ_VALID);
3263
3264 i40iw_insert_wqe_hdr(wqe, header);
3265 break;
3266 case I40IWQP_OP_RDMA_SEND:
3267 set_64bit_val(wqe, 0, 0);
3268 set_64bit_val(wqe, 8, 0);
3269 set_64bit_val(wqe, 16, 0);
3270 header = LS_64(I40IWQP_OP_RDMA_SEND, I40IWQPSQ_OPCODE) |
3271 LS_64(qp->qp_uk.swqe_polarity, I40IWQPSQ_VALID) |
3272 LS_64(1, I40IWQPSQ_STREAMMODE) |
3273 LS_64(1, I40IWQPSQ_WAITFORRCVPDU);
3274
3275 i40iw_insert_wqe_hdr(wqe, header);
3276 break;
3277 default:
3278 i40iw_debug(qp->dev, I40IW_DEBUG_QP, "%s: Invalid WQE zero opcode\n",
3279 __func__);
3280 break;
3281 }
3282 return 0;
3283}
3284
3285/**
3286 * i40iw_sc_init_iw_hmc() - queries fpm values using cqp and populates hmc_info
3287 * @dev : ptr to i40iw_dev struct
3288 * @hmc_fn_id: hmc function id
3289 */
3290enum i40iw_status_code i40iw_sc_init_iw_hmc(struct i40iw_sc_dev *dev, u8 hmc_fn_id)
3291{
3292 struct i40iw_hmc_info *hmc_info;
3293 struct i40iw_dma_mem query_fpm_mem;
3294 struct i40iw_virt_mem virt_mem;
3295 struct i40iw_vfdev *vf_dev = NULL;
3296 u32 mem_size;
3297 enum i40iw_status_code ret_code = 0;
3298 bool poll_registers = true;
3299 u16 iw_vf_idx;
3300 u8 wait_type;
3301
3302 if (hmc_fn_id >= I40IW_MAX_VF_FPM_ID ||
3303 (dev->hmc_fn_id != hmc_fn_id && hmc_fn_id < I40IW_FIRST_VF_FPM_ID))
3304 return I40IW_ERR_INVALID_HMCFN_ID;
3305
3306 i40iw_debug(dev, I40IW_DEBUG_HMC, "hmc_fn_id %u, dev->hmc_fn_id %u\n", hmc_fn_id,
3307 dev->hmc_fn_id);
3308 if (hmc_fn_id == dev->hmc_fn_id) {
3309 hmc_info = dev->hmc_info;
3310 query_fpm_mem.pa = dev->fpm_query_buf_pa;
3311 query_fpm_mem.va = dev->fpm_query_buf;
3312 } else {
3313 vf_dev = i40iw_vfdev_from_fpm(dev, hmc_fn_id);
3314 if (!vf_dev)
3315 return I40IW_ERR_INVALID_VF_ID;
3316
3317 hmc_info = &vf_dev->hmc_info;
3318 iw_vf_idx = vf_dev->iw_vf_idx;
3319 i40iw_debug(dev, I40IW_DEBUG_HMC, "vf_dev %p, hmc_info %p, hmc_obj %p\n", vf_dev,
3320 hmc_info, hmc_info->hmc_obj);
3321 if (!vf_dev->fpm_query_buf) {
3322 if (!dev->vf_fpm_query_buf[iw_vf_idx].va) {
3323 ret_code = i40iw_alloc_query_fpm_buf(dev,
3324 &dev->vf_fpm_query_buf[iw_vf_idx]);
3325 if (ret_code)
3326 return ret_code;
3327 }
3328 vf_dev->fpm_query_buf = dev->vf_fpm_query_buf[iw_vf_idx].va;
3329 vf_dev->fpm_query_buf_pa = dev->vf_fpm_query_buf[iw_vf_idx].pa;
3330 }
3331 query_fpm_mem.pa = vf_dev->fpm_query_buf_pa;
3332 query_fpm_mem.va = vf_dev->fpm_query_buf;
3333 /**
3334 * It is HARDWARE specific:
3335 * this call is done by PF for VF and
3336 * i40iw_sc_query_fpm_values needs ccq poll
3337 * because PF ccq is already created.
3338 */
3339 poll_registers = false;
3340 }
3341
3342 hmc_info->hmc_fn_id = hmc_fn_id;
3343
3344 if (hmc_fn_id != dev->hmc_fn_id) {
3345 ret_code =
3346 i40iw_cqp_query_fpm_values_cmd(dev, &query_fpm_mem, hmc_fn_id);
3347 } else {
3348 wait_type = poll_registers ? (u8)I40IW_CQP_WAIT_POLL_REGS :
3349 (u8)I40IW_CQP_WAIT_POLL_CQ;
3350
3351 ret_code = i40iw_sc_query_fpm_values(
3352 dev->cqp,
3353 0,
3354 hmc_info->hmc_fn_id,
3355 &query_fpm_mem,
3356 true,
3357 wait_type);
3358 }
3359 if (ret_code)
3360 return ret_code;
3361
3362 /* parse the fpm_query_buf and fill hmc obj info */
3363 ret_code =
3364 i40iw_sc_parse_fpm_query_buf((u64 *)query_fpm_mem.va,
3365 hmc_info,
3366 &dev->hmc_fpm_misc);
3367 if (ret_code)
3368 return ret_code;
3369 i40iw_debug_buf(dev, I40IW_DEBUG_HMC, "QUERY FPM BUFFER",
3370 query_fpm_mem.va, I40IW_QUERY_FPM_BUF_SIZE);
3371
3372 if (hmc_fn_id != dev->hmc_fn_id) {
3373 i40iw_cqp_commit_fpm_values_cmd(dev, &query_fpm_mem, hmc_fn_id);
3374
3375 /* parse the fpm_commit_buf and fill hmc obj info */
Ismail, Mustafafa415372016-04-18 10:33:08 -05003376 i40iw_sc_parse_fpm_commit_buf((u64 *)query_fpm_mem.va, hmc_info->hmc_obj, &hmc_info->sd_table.sd_cnt);
Faisal Latif86dbcd02016-01-20 13:40:10 -06003377 mem_size = sizeof(struct i40iw_hmc_sd_entry) *
3378 (hmc_info->sd_table.sd_cnt + hmc_info->first_sd_index);
3379 ret_code = i40iw_allocate_virt_mem(dev->hw, &virt_mem, mem_size);
3380 if (ret_code)
3381 return ret_code;
3382 hmc_info->sd_table.sd_entry = virt_mem.va;
3383 }
3384
3385 /* fill size of objects which are fixed */
3386 hmc_info->hmc_obj[I40IW_HMC_IW_XFFL].size = 4;
3387 hmc_info->hmc_obj[I40IW_HMC_IW_Q1FL].size = 4;
3388 hmc_info->hmc_obj[I40IW_HMC_IW_PBLE].size = 8;
3389 hmc_info->hmc_obj[I40IW_HMC_IW_APBVT_ENTRY].size = 8192;
3390 hmc_info->hmc_obj[I40IW_HMC_IW_APBVT_ENTRY].max_cnt = 1;
3391
3392 return ret_code;
3393}
3394
3395/**
3396 * i40iw_sc_configure_iw_fpm() - commits hmc obj cnt values using cqp command and
3397 * populates fpm base address in hmc_info
3398 * @dev : ptr to i40iw_dev struct
3399 * @hmc_fn_id: hmc function id
3400 */
3401static enum i40iw_status_code i40iw_sc_configure_iw_fpm(struct i40iw_sc_dev *dev,
3402 u8 hmc_fn_id)
3403{
3404 struct i40iw_hmc_info *hmc_info;
3405 struct i40iw_hmc_obj_info *obj_info;
3406 u64 *buf;
3407 struct i40iw_dma_mem commit_fpm_mem;
3408 u32 i, j;
3409 enum i40iw_status_code ret_code = 0;
3410 bool poll_registers = true;
3411 u8 wait_type;
3412
3413 if (hmc_fn_id >= I40IW_MAX_VF_FPM_ID ||
3414 (dev->hmc_fn_id != hmc_fn_id && hmc_fn_id < I40IW_FIRST_VF_FPM_ID))
3415 return I40IW_ERR_INVALID_HMCFN_ID;
3416
3417 if (hmc_fn_id == dev->hmc_fn_id) {
3418 hmc_info = dev->hmc_info;
3419 } else {
3420 hmc_info = i40iw_vf_hmcinfo_from_fpm(dev, hmc_fn_id);
3421 poll_registers = false;
3422 }
3423 if (!hmc_info)
3424 return I40IW_ERR_BAD_PTR;
3425
3426 obj_info = hmc_info->hmc_obj;
3427 buf = dev->fpm_commit_buf;
3428
3429 /* copy cnt values in commit buf */
3430 for (i = I40IW_HMC_IW_QP, j = 0; i <= I40IW_HMC_IW_PBLE;
3431 i++, j += 8)
3432 set_64bit_val(buf, j, (u64)obj_info[i].cnt);
3433
3434 set_64bit_val(buf, 40, 0); /* APBVT rsvd */
3435
3436 commit_fpm_mem.pa = dev->fpm_commit_buf_pa;
3437 commit_fpm_mem.va = dev->fpm_commit_buf;
3438 wait_type = poll_registers ? (u8)I40IW_CQP_WAIT_POLL_REGS :
3439 (u8)I40IW_CQP_WAIT_POLL_CQ;
3440 ret_code = i40iw_sc_commit_fpm_values(
3441 dev->cqp,
3442 0,
3443 hmc_info->hmc_fn_id,
3444 &commit_fpm_mem,
3445 true,
3446 wait_type);
3447
3448 /* parse the fpm_commit_buf and fill hmc obj info */
3449 if (!ret_code)
Ismail, Mustafafa415372016-04-18 10:33:08 -05003450 ret_code = i40iw_sc_parse_fpm_commit_buf(dev->fpm_commit_buf,
3451 hmc_info->hmc_obj,
3452 &hmc_info->sd_table.sd_cnt);
Faisal Latif86dbcd02016-01-20 13:40:10 -06003453
3454 i40iw_debug_buf(dev, I40IW_DEBUG_HMC, "COMMIT FPM BUFFER",
3455 commit_fpm_mem.va, I40IW_COMMIT_FPM_BUF_SIZE);
3456
3457 return ret_code;
3458}
3459
3460/**
3461 * cqp_sds_wqe_fill - fill cqp wqe doe sd
3462 * @cqp: struct for cqp hw
3463 * @info; sd info for wqe
3464 * @scratch: u64 saved to be used during cqp completion
3465 */
3466static enum i40iw_status_code cqp_sds_wqe_fill(struct i40iw_sc_cqp *cqp,
3467 struct i40iw_update_sds_info *info,
3468 u64 scratch)
3469{
3470 u64 data;
3471 u64 header;
3472 u64 *wqe;
3473 int mem_entries, wqe_entries;
3474 struct i40iw_dma_mem *sdbuf = &cqp->sdbuf;
3475
3476 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
3477 if (!wqe)
3478 return I40IW_ERR_RING_FULL;
3479
3480 I40IW_CQP_INIT_WQE(wqe);
3481 wqe_entries = (info->cnt > 3) ? 3 : info->cnt;
3482 mem_entries = info->cnt - wqe_entries;
3483
3484 header = LS_64(I40IW_CQP_OP_UPDATE_PE_SDS, I40IW_CQPSQ_OPCODE) |
3485 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID) |
3486 LS_64(mem_entries, I40IW_CQPSQ_UPESD_ENTRY_COUNT);
3487
3488 if (mem_entries) {
3489 memcpy(sdbuf->va, &info->entry[3], (mem_entries << 4));
3490 data = sdbuf->pa;
3491 } else {
3492 data = 0;
3493 }
3494 data |= LS_64(info->hmc_fn_id, I40IW_CQPSQ_UPESD_HMCFNID);
3495
3496 set_64bit_val(wqe, 16, data);
3497
3498 switch (wqe_entries) {
3499 case 3:
3500 set_64bit_val(wqe, 48,
3501 (LS_64(info->entry[2].cmd, I40IW_CQPSQ_UPESD_SDCMD) |
3502 LS_64(1, I40IW_CQPSQ_UPESD_ENTRY_VALID)));
3503
3504 set_64bit_val(wqe, 56, info->entry[2].data);
3505 /* fallthrough */
3506 case 2:
3507 set_64bit_val(wqe, 32,
3508 (LS_64(info->entry[1].cmd, I40IW_CQPSQ_UPESD_SDCMD) |
3509 LS_64(1, I40IW_CQPSQ_UPESD_ENTRY_VALID)));
3510
3511 set_64bit_val(wqe, 40, info->entry[1].data);
3512 /* fallthrough */
3513 case 1:
3514 set_64bit_val(wqe, 0,
3515 LS_64(info->entry[0].cmd, I40IW_CQPSQ_UPESD_SDCMD));
3516
3517 set_64bit_val(wqe, 8, info->entry[0].data);
3518 break;
3519 default:
3520 break;
3521 }
3522
3523 i40iw_insert_wqe_hdr(wqe, header);
3524
3525 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "UPDATE_PE_SDS WQE",
3526 wqe, I40IW_CQP_WQE_SIZE * 8);
3527 return 0;
3528}
3529
3530/**
3531 * i40iw_update_pe_sds - cqp wqe for sd
3532 * @dev: ptr to i40iw_dev struct
3533 * @info: sd info for sd's
3534 * @scratch: u64 saved to be used during cqp completion
3535 */
3536static enum i40iw_status_code i40iw_update_pe_sds(struct i40iw_sc_dev *dev,
3537 struct i40iw_update_sds_info *info,
3538 u64 scratch)
3539{
3540 struct i40iw_sc_cqp *cqp = dev->cqp;
3541 enum i40iw_status_code ret_code;
3542
3543 ret_code = cqp_sds_wqe_fill(cqp, info, scratch);
3544 if (!ret_code)
3545 i40iw_sc_cqp_post_sq(cqp);
3546
3547 return ret_code;
3548}
3549
3550/**
3551 * i40iw_update_sds_noccq - update sd before ccq created
3552 * @dev: sc device struct
3553 * @info: sd info for sd's
3554 */
3555enum i40iw_status_code i40iw_update_sds_noccq(struct i40iw_sc_dev *dev,
3556 struct i40iw_update_sds_info *info)
3557{
3558 u32 error, val, tail;
3559 struct i40iw_sc_cqp *cqp = dev->cqp;
3560 enum i40iw_status_code ret_code;
3561
3562 ret_code = cqp_sds_wqe_fill(cqp, info, 0);
3563 if (ret_code)
3564 return ret_code;
3565 i40iw_get_cqp_reg_info(cqp, &val, &tail, &error);
3566 if (error)
3567 return I40IW_ERR_CQP_COMPL_ERROR;
3568
3569 i40iw_sc_cqp_post_sq(cqp);
3570 ret_code = i40iw_cqp_poll_registers(cqp, tail, I40IW_DONE_COUNT);
3571
3572 return ret_code;
3573}
3574
3575/**
3576 * i40iw_sc_suspend_qp - suspend qp for param change
3577 * @cqp: struct for cqp hw
3578 * @qp: sc qp struct
3579 * @scratch: u64 saved to be used during cqp completion
3580 */
3581enum i40iw_status_code i40iw_sc_suspend_qp(struct i40iw_sc_cqp *cqp,
3582 struct i40iw_sc_qp *qp,
3583 u64 scratch)
3584{
3585 u64 header;
3586 u64 *wqe;
3587
3588 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
3589 if (!wqe)
3590 return I40IW_ERR_RING_FULL;
3591 header = LS_64(qp->qp_uk.qp_id, I40IW_CQPSQ_SUSPENDQP_QPID) |
3592 LS_64(I40IW_CQP_OP_SUSPEND_QP, I40IW_CQPSQ_OPCODE) |
3593 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
3594
3595 i40iw_insert_wqe_hdr(wqe, header);
3596
3597 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "SUSPEND_QP WQE",
3598 wqe, I40IW_CQP_WQE_SIZE * 8);
3599
3600 i40iw_sc_cqp_post_sq(cqp);
3601 return 0;
3602}
3603
3604/**
3605 * i40iw_sc_resume_qp - resume qp after suspend
3606 * @cqp: struct for cqp hw
3607 * @qp: sc qp struct
3608 * @scratch: u64 saved to be used during cqp completion
3609 */
3610enum i40iw_status_code i40iw_sc_resume_qp(struct i40iw_sc_cqp *cqp,
3611 struct i40iw_sc_qp *qp,
3612 u64 scratch)
3613{
3614 u64 header;
3615 u64 *wqe;
3616
3617 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
3618 if (!wqe)
3619 return I40IW_ERR_RING_FULL;
3620 set_64bit_val(wqe,
3621 16,
3622 LS_64(qp->qs_handle, I40IW_CQPSQ_RESUMEQP_QSHANDLE));
3623
3624 header = LS_64(qp->qp_uk.qp_id, I40IW_CQPSQ_RESUMEQP_QPID) |
3625 LS_64(I40IW_CQP_OP_RESUME_QP, I40IW_CQPSQ_OPCODE) |
3626 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
3627
3628 i40iw_insert_wqe_hdr(wqe, header);
3629
3630 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "RESUME_QP WQE",
3631 wqe, I40IW_CQP_WQE_SIZE * 8);
3632
3633 i40iw_sc_cqp_post_sq(cqp);
3634 return 0;
3635}
3636
3637/**
3638 * i40iw_sc_static_hmc_pages_allocated - cqp wqe to allocate hmc pages
3639 * @cqp: struct for cqp hw
3640 * @scratch: u64 saved to be used during cqp completion
3641 * @hmc_fn_id: hmc function id
3642 * @post_sq: flag for cqp db to ring
3643 * @poll_registers: flag to poll register for cqp completion
3644 */
3645enum i40iw_status_code i40iw_sc_static_hmc_pages_allocated(
3646 struct i40iw_sc_cqp *cqp,
3647 u64 scratch,
3648 u8 hmc_fn_id,
3649 bool post_sq,
3650 bool poll_registers)
3651{
3652 u64 header;
3653 u64 *wqe;
3654 u32 tail, val, error;
3655 enum i40iw_status_code ret_code = 0;
3656
3657 wqe = i40iw_sc_cqp_get_next_send_wqe(cqp, scratch);
3658 if (!wqe)
3659 return I40IW_ERR_RING_FULL;
3660 set_64bit_val(wqe,
3661 16,
3662 LS_64(hmc_fn_id, I40IW_SHMC_PAGE_ALLOCATED_HMC_FN_ID));
3663
3664 header = LS_64(I40IW_CQP_OP_SHMC_PAGES_ALLOCATED, I40IW_CQPSQ_OPCODE) |
3665 LS_64(cqp->polarity, I40IW_CQPSQ_WQEVALID);
3666
3667 i40iw_insert_wqe_hdr(wqe, header);
3668
3669 i40iw_debug_buf(cqp->dev, I40IW_DEBUG_WQE, "SHMC_PAGES_ALLOCATED WQE",
3670 wqe, I40IW_CQP_WQE_SIZE * 8);
3671 i40iw_get_cqp_reg_info(cqp, &val, &tail, &error);
3672 if (error) {
3673 ret_code = I40IW_ERR_CQP_COMPL_ERROR;
3674 return ret_code;
3675 }
3676 if (post_sq) {
3677 i40iw_sc_cqp_post_sq(cqp);
3678 if (poll_registers)
3679 /* check for cqp sq tail update */
3680 ret_code = i40iw_cqp_poll_registers(cqp, tail, 1000);
3681 else
3682 ret_code = i40iw_sc_poll_for_cqp_op_done(cqp,
3683 I40IW_CQP_OP_SHMC_PAGES_ALLOCATED,
3684 NULL);
3685 }
3686
3687 return ret_code;
3688}
3689
3690/**
3691 * i40iw_ring_full - check if cqp ring is full
3692 * @cqp: struct for cqp hw
3693 */
3694static bool i40iw_ring_full(struct i40iw_sc_cqp *cqp)
3695{
3696 return I40IW_RING_FULL_ERR(cqp->sq_ring);
3697}
3698
3699/**
Ismail, Mustafafa415372016-04-18 10:33:08 -05003700 * i40iw_est_sd - returns approximate number of SDs for HMC
3701 * @dev: sc device struct
3702 * @hmc_info: hmc structure, size and count for HMC objects
3703 */
3704static u64 i40iw_est_sd(struct i40iw_sc_dev *dev, struct i40iw_hmc_info *hmc_info)
3705{
3706 int i;
3707 u64 size = 0;
3708 u64 sd;
3709
3710 for (i = I40IW_HMC_IW_QP; i < I40IW_HMC_IW_PBLE; i++)
3711 size += hmc_info->hmc_obj[i].cnt * hmc_info->hmc_obj[i].size;
3712
3713 if (dev->is_pf)
3714 size += hmc_info->hmc_obj[I40IW_HMC_IW_PBLE].cnt * hmc_info->hmc_obj[I40IW_HMC_IW_PBLE].size;
3715
3716 if (size & 0x1FFFFF)
3717 sd = (size >> 21) + 1; /* add 1 for remainder */
3718 else
3719 sd = size >> 21;
3720
3721 if (!dev->is_pf) {
3722 /* 2MB alignment for VF PBLE HMC */
3723 size = hmc_info->hmc_obj[I40IW_HMC_IW_PBLE].cnt * hmc_info->hmc_obj[I40IW_HMC_IW_PBLE].size;
3724 if (size & 0x1FFFFF)
3725 sd += (size >> 21) + 1; /* add 1 for remainder */
3726 else
3727 sd += size >> 21;
3728 }
3729
3730 return sd;
3731}
3732
3733/**
Faisal Latif86dbcd02016-01-20 13:40:10 -06003734 * i40iw_config_fpm_values - configure HMC objects
3735 * @dev: sc device struct
3736 * @qp_count: desired qp count
3737 */
3738enum i40iw_status_code i40iw_config_fpm_values(struct i40iw_sc_dev *dev, u32 qp_count)
3739{
3740 struct i40iw_virt_mem virt_mem;
3741 u32 i, mem_size;
3742 u32 qpwantedoriginal, qpwanted, mrwanted, pblewanted;
3743 u32 powerof2;
Ismail, Mustafafa415372016-04-18 10:33:08 -05003744 u64 sd_needed;
Faisal Latif86dbcd02016-01-20 13:40:10 -06003745 u32 loop_count = 0;
3746
3747 struct i40iw_hmc_info *hmc_info;
3748 struct i40iw_hmc_fpm_misc *hmc_fpm_misc;
3749 enum i40iw_status_code ret_code = 0;
3750
3751 hmc_info = dev->hmc_info;
3752 hmc_fpm_misc = &dev->hmc_fpm_misc;
3753
3754 ret_code = i40iw_sc_init_iw_hmc(dev, dev->hmc_fn_id);
3755 if (ret_code) {
3756 i40iw_debug(dev, I40IW_DEBUG_HMC,
3757 "i40iw_sc_init_iw_hmc returned error_code = %d\n",
3758 ret_code);
3759 return ret_code;
3760 }
3761
Ismail, Mustafafa415372016-04-18 10:33:08 -05003762 for (i = I40IW_HMC_IW_QP; i < I40IW_HMC_IW_MAX; i++)
Faisal Latif86dbcd02016-01-20 13:40:10 -06003763 hmc_info->hmc_obj[i].cnt = hmc_info->hmc_obj[i].max_cnt;
Ismail, Mustafafa415372016-04-18 10:33:08 -05003764 sd_needed = i40iw_est_sd(dev, hmc_info);
Faisal Latif86dbcd02016-01-20 13:40:10 -06003765 i40iw_debug(dev, I40IW_DEBUG_HMC,
3766 "%s: FW initial max sd_count[%08lld] first_sd_index[%04d]\n",
3767 __func__, sd_needed, hmc_info->first_sd_index);
3768 i40iw_debug(dev, I40IW_DEBUG_HMC,
Ismail, Mustafafa415372016-04-18 10:33:08 -05003769 "%s: sd count %d where max sd is %d\n",
3770 __func__, hmc_info->sd_table.sd_cnt,
Faisal Latif86dbcd02016-01-20 13:40:10 -06003771 hmc_fpm_misc->max_sds);
3772
3773 qpwanted = min(qp_count, hmc_info->hmc_obj[I40IW_HMC_IW_QP].max_cnt);
3774 qpwantedoriginal = qpwanted;
3775 mrwanted = hmc_info->hmc_obj[I40IW_HMC_IW_MR].max_cnt;
3776 pblewanted = hmc_info->hmc_obj[I40IW_HMC_IW_PBLE].max_cnt;
3777
3778 i40iw_debug(dev, I40IW_DEBUG_HMC,
3779 "req_qp=%d max_sd=%d, max_qp = %d, max_cq=%d, max_mr=%d, max_pble=%d\n",
3780 qp_count, hmc_fpm_misc->max_sds,
3781 hmc_info->hmc_obj[I40IW_HMC_IW_QP].max_cnt,
3782 hmc_info->hmc_obj[I40IW_HMC_IW_CQ].max_cnt,
3783 hmc_info->hmc_obj[I40IW_HMC_IW_MR].max_cnt,
3784 hmc_info->hmc_obj[I40IW_HMC_IW_PBLE].max_cnt);
3785
3786 do {
3787 ++loop_count;
3788 hmc_info->hmc_obj[I40IW_HMC_IW_QP].cnt = qpwanted;
3789 hmc_info->hmc_obj[I40IW_HMC_IW_CQ].cnt =
3790 min(2 * qpwanted, hmc_info->hmc_obj[I40IW_HMC_IW_CQ].cnt);
3791 hmc_info->hmc_obj[I40IW_HMC_IW_SRQ].cnt = 0x00; /* Reserved */
3792 hmc_info->hmc_obj[I40IW_HMC_IW_HTE].cnt =
3793 qpwanted * hmc_fpm_misc->ht_multiplier;
3794 hmc_info->hmc_obj[I40IW_HMC_IW_ARP].cnt =
3795 hmc_info->hmc_obj[I40IW_HMC_IW_ARP].max_cnt;
3796 hmc_info->hmc_obj[I40IW_HMC_IW_APBVT_ENTRY].cnt = 1;
3797 hmc_info->hmc_obj[I40IW_HMC_IW_MR].cnt = mrwanted;
3798
3799 hmc_info->hmc_obj[I40IW_HMC_IW_XF].cnt = I40IW_MAX_WQ_ENTRIES * qpwanted;
3800 hmc_info->hmc_obj[I40IW_HMC_IW_Q1].cnt = 4 * I40IW_MAX_IRD_SIZE * qpwanted;
3801 hmc_info->hmc_obj[I40IW_HMC_IW_XFFL].cnt =
3802 hmc_info->hmc_obj[I40IW_HMC_IW_XF].cnt / hmc_fpm_misc->xf_block_size;
3803 hmc_info->hmc_obj[I40IW_HMC_IW_Q1FL].cnt =
3804 hmc_info->hmc_obj[I40IW_HMC_IW_Q1].cnt / hmc_fpm_misc->q1_block_size;
3805 hmc_info->hmc_obj[I40IW_HMC_IW_TIMER].cnt =
3806 ((qpwanted) / 512 + 1) * hmc_fpm_misc->timer_bucket;
3807 hmc_info->hmc_obj[I40IW_HMC_IW_FSIMC].cnt = 0x00;
3808 hmc_info->hmc_obj[I40IW_HMC_IW_FSIAV].cnt = 0x00;
3809 hmc_info->hmc_obj[I40IW_HMC_IW_PBLE].cnt = pblewanted;
3810
3811 /* How much memory is needed for all the objects. */
Ismail, Mustafafa415372016-04-18 10:33:08 -05003812 sd_needed = i40iw_est_sd(dev, hmc_info);
Faisal Latif86dbcd02016-01-20 13:40:10 -06003813 if ((loop_count > 1000) ||
3814 ((!(loop_count % 10)) &&
3815 (qpwanted > qpwantedoriginal * 2 / 3))) {
3816 if (qpwanted > FPM_MULTIPLIER) {
3817 qpwanted -= FPM_MULTIPLIER;
3818 powerof2 = 1;
3819 while (powerof2 < qpwanted)
3820 powerof2 *= 2;
3821 powerof2 /= 2;
3822 qpwanted = powerof2;
3823 } else {
3824 qpwanted /= 2;
3825 }
3826 }
3827 if (mrwanted > FPM_MULTIPLIER * 10)
3828 mrwanted -= FPM_MULTIPLIER * 10;
3829 if (pblewanted > FPM_MULTIPLIER * 1000)
3830 pblewanted -= FPM_MULTIPLIER * 1000;
3831 } while (sd_needed > hmc_fpm_misc->max_sds && loop_count < 2000);
3832
Ismail, Mustafafa415372016-04-18 10:33:08 -05003833 sd_needed = i40iw_est_sd(dev, hmc_info);
Faisal Latif86dbcd02016-01-20 13:40:10 -06003834
3835 i40iw_debug(dev, I40IW_DEBUG_HMC,
3836 "loop_cnt=%d, sd_needed=%lld, qpcnt = %d, cqcnt=%d, mrcnt=%d, pblecnt=%d\n",
3837 loop_count, sd_needed,
3838 hmc_info->hmc_obj[I40IW_HMC_IW_QP].cnt,
3839 hmc_info->hmc_obj[I40IW_HMC_IW_CQ].cnt,
3840 hmc_info->hmc_obj[I40IW_HMC_IW_MR].cnt,
3841 hmc_info->hmc_obj[I40IW_HMC_IW_PBLE].cnt);
3842
3843 ret_code = i40iw_sc_configure_iw_fpm(dev, dev->hmc_fn_id);
3844 if (ret_code) {
3845 i40iw_debug(dev, I40IW_DEBUG_HMC,
3846 "configure_iw_fpm returned error_code[x%08X]\n",
3847 i40iw_rd32(dev->hw, dev->is_pf ? I40E_PFPE_CQPERRCODES : I40E_VFPE_CQPERRCODES1));
3848 return ret_code;
3849 }
3850
Faisal Latif86dbcd02016-01-20 13:40:10 -06003851 mem_size = sizeof(struct i40iw_hmc_sd_entry) *
3852 (hmc_info->sd_table.sd_cnt + hmc_info->first_sd_index + 1);
3853 ret_code = i40iw_allocate_virt_mem(dev->hw, &virt_mem, mem_size);
3854 if (ret_code) {
3855 i40iw_debug(dev, I40IW_DEBUG_HMC,
3856 "%s: failed to allocate memory for sd_entry buffer\n",
3857 __func__);
3858 return ret_code;
3859 }
3860 hmc_info->sd_table.sd_entry = virt_mem.va;
3861
3862 return ret_code;
3863}
3864
3865/**
3866 * i40iw_exec_cqp_cmd - execute cqp cmd when wqe are available
3867 * @dev: rdma device
3868 * @pcmdinfo: cqp command info
3869 */
3870static enum i40iw_status_code i40iw_exec_cqp_cmd(struct i40iw_sc_dev *dev,
3871 struct cqp_commands_info *pcmdinfo)
3872{
3873 enum i40iw_status_code status;
3874 struct i40iw_dma_mem values_mem;
3875
3876 dev->cqp_cmd_stats[pcmdinfo->cqp_cmd]++;
3877 switch (pcmdinfo->cqp_cmd) {
3878 case OP_DELETE_LOCAL_MAC_IPADDR_ENTRY:
3879 status = i40iw_sc_del_local_mac_ipaddr_entry(
3880 pcmdinfo->in.u.del_local_mac_ipaddr_entry.cqp,
3881 pcmdinfo->in.u.del_local_mac_ipaddr_entry.scratch,
3882 pcmdinfo->in.u.del_local_mac_ipaddr_entry.entry_idx,
3883 pcmdinfo->in.u.del_local_mac_ipaddr_entry.ignore_ref_count,
3884 pcmdinfo->post_sq);
3885 break;
3886 case OP_CEQ_DESTROY:
3887 status = i40iw_sc_ceq_destroy(pcmdinfo->in.u.ceq_destroy.ceq,
3888 pcmdinfo->in.u.ceq_destroy.scratch,
3889 pcmdinfo->post_sq);
3890 break;
3891 case OP_AEQ_DESTROY:
3892 status = i40iw_sc_aeq_destroy(pcmdinfo->in.u.aeq_destroy.aeq,
3893 pcmdinfo->in.u.aeq_destroy.scratch,
3894 pcmdinfo->post_sq);
3895
3896 break;
3897 case OP_DELETE_ARP_CACHE_ENTRY:
3898 status = i40iw_sc_del_arp_cache_entry(
3899 pcmdinfo->in.u.del_arp_cache_entry.cqp,
3900 pcmdinfo->in.u.del_arp_cache_entry.scratch,
3901 pcmdinfo->in.u.del_arp_cache_entry.arp_index,
3902 pcmdinfo->post_sq);
3903 break;
3904 case OP_MANAGE_APBVT_ENTRY:
3905 status = i40iw_sc_manage_apbvt_entry(
3906 pcmdinfo->in.u.manage_apbvt_entry.cqp,
3907 &pcmdinfo->in.u.manage_apbvt_entry.info,
3908 pcmdinfo->in.u.manage_apbvt_entry.scratch,
3909 pcmdinfo->post_sq);
3910 break;
3911 case OP_CEQ_CREATE:
3912 status = i40iw_sc_ceq_create(pcmdinfo->in.u.ceq_create.ceq,
3913 pcmdinfo->in.u.ceq_create.scratch,
3914 pcmdinfo->post_sq);
3915 break;
3916 case OP_AEQ_CREATE:
3917 status = i40iw_sc_aeq_create(pcmdinfo->in.u.aeq_create.aeq,
3918 pcmdinfo->in.u.aeq_create.scratch,
3919 pcmdinfo->post_sq);
3920 break;
3921 case OP_ALLOC_LOCAL_MAC_IPADDR_ENTRY:
3922 status = i40iw_sc_alloc_local_mac_ipaddr_entry(
3923 pcmdinfo->in.u.alloc_local_mac_ipaddr_entry.cqp,
3924 pcmdinfo->in.u.alloc_local_mac_ipaddr_entry.scratch,
3925 pcmdinfo->post_sq);
3926 break;
3927 case OP_ADD_LOCAL_MAC_IPADDR_ENTRY:
3928 status = i40iw_sc_add_local_mac_ipaddr_entry(
3929 pcmdinfo->in.u.add_local_mac_ipaddr_entry.cqp,
3930 &pcmdinfo->in.u.add_local_mac_ipaddr_entry.info,
3931 pcmdinfo->in.u.add_local_mac_ipaddr_entry.scratch,
3932 pcmdinfo->post_sq);
3933 break;
3934 case OP_MANAGE_QHASH_TABLE_ENTRY:
3935 status = i40iw_sc_manage_qhash_table_entry(
3936 pcmdinfo->in.u.manage_qhash_table_entry.cqp,
3937 &pcmdinfo->in.u.manage_qhash_table_entry.info,
3938 pcmdinfo->in.u.manage_qhash_table_entry.scratch,
3939 pcmdinfo->post_sq);
3940
3941 break;
3942 case OP_QP_MODIFY:
3943 status = i40iw_sc_qp_modify(
3944 pcmdinfo->in.u.qp_modify.qp,
3945 &pcmdinfo->in.u.qp_modify.info,
3946 pcmdinfo->in.u.qp_modify.scratch,
3947 pcmdinfo->post_sq);
3948
3949 break;
3950 case OP_QP_UPLOAD_CONTEXT:
3951 status = i40iw_sc_qp_upload_context(
3952 pcmdinfo->in.u.qp_upload_context.dev,
3953 &pcmdinfo->in.u.qp_upload_context.info,
3954 pcmdinfo->in.u.qp_upload_context.scratch,
3955 pcmdinfo->post_sq);
3956
3957 break;
3958 case OP_CQ_CREATE:
3959 status = i40iw_sc_cq_create(
3960 pcmdinfo->in.u.cq_create.cq,
3961 pcmdinfo->in.u.cq_create.scratch,
3962 pcmdinfo->in.u.cq_create.check_overflow,
3963 pcmdinfo->post_sq);
3964 break;
3965 case OP_CQ_DESTROY:
3966 status = i40iw_sc_cq_destroy(
3967 pcmdinfo->in.u.cq_destroy.cq,
3968 pcmdinfo->in.u.cq_destroy.scratch,
3969 pcmdinfo->post_sq);
3970
3971 break;
3972 case OP_QP_CREATE:
3973 status = i40iw_sc_qp_create(
3974 pcmdinfo->in.u.qp_create.qp,
3975 &pcmdinfo->in.u.qp_create.info,
3976 pcmdinfo->in.u.qp_create.scratch,
3977 pcmdinfo->post_sq);
3978 break;
3979 case OP_QP_DESTROY:
3980 status = i40iw_sc_qp_destroy(
3981 pcmdinfo->in.u.qp_destroy.qp,
3982 pcmdinfo->in.u.qp_destroy.scratch,
3983 pcmdinfo->in.u.qp_destroy.remove_hash_idx,
3984 pcmdinfo->in.u.qp_destroy.
3985 ignore_mw_bnd,
3986 pcmdinfo->post_sq);
3987
3988 break;
3989 case OP_ALLOC_STAG:
3990 status = i40iw_sc_alloc_stag(
3991 pcmdinfo->in.u.alloc_stag.dev,
3992 &pcmdinfo->in.u.alloc_stag.info,
3993 pcmdinfo->in.u.alloc_stag.scratch,
3994 pcmdinfo->post_sq);
3995 break;
3996 case OP_MR_REG_NON_SHARED:
3997 status = i40iw_sc_mr_reg_non_shared(
3998 pcmdinfo->in.u.mr_reg_non_shared.dev,
3999 &pcmdinfo->in.u.mr_reg_non_shared.info,
4000 pcmdinfo->in.u.mr_reg_non_shared.scratch,
4001 pcmdinfo->post_sq);
4002
4003 break;
4004 case OP_DEALLOC_STAG:
4005 status = i40iw_sc_dealloc_stag(
4006 pcmdinfo->in.u.dealloc_stag.dev,
4007 &pcmdinfo->in.u.dealloc_stag.info,
4008 pcmdinfo->in.u.dealloc_stag.scratch,
4009 pcmdinfo->post_sq);
4010
4011 break;
4012 case OP_MW_ALLOC:
4013 status = i40iw_sc_mw_alloc(
4014 pcmdinfo->in.u.mw_alloc.dev,
4015 pcmdinfo->in.u.mw_alloc.scratch,
4016 pcmdinfo->in.u.mw_alloc.mw_stag_index,
4017 pcmdinfo->in.u.mw_alloc.pd_id,
4018 pcmdinfo->post_sq);
4019
4020 break;
4021 case OP_QP_FLUSH_WQES:
4022 status = i40iw_sc_qp_flush_wqes(
4023 pcmdinfo->in.u.qp_flush_wqes.qp,
4024 &pcmdinfo->in.u.qp_flush_wqes.info,
4025 pcmdinfo->in.u.qp_flush_wqes.
4026 scratch, pcmdinfo->post_sq);
4027 break;
4028 case OP_ADD_ARP_CACHE_ENTRY:
4029 status = i40iw_sc_add_arp_cache_entry(
4030 pcmdinfo->in.u.add_arp_cache_entry.cqp,
4031 &pcmdinfo->in.u.add_arp_cache_entry.info,
4032 pcmdinfo->in.u.add_arp_cache_entry.scratch,
4033 pcmdinfo->post_sq);
4034 break;
4035 case OP_MANAGE_PUSH_PAGE:
4036 status = i40iw_sc_manage_push_page(
4037 pcmdinfo->in.u.manage_push_page.cqp,
4038 &pcmdinfo->in.u.manage_push_page.info,
4039 pcmdinfo->in.u.manage_push_page.scratch,
4040 pcmdinfo->post_sq);
4041 break;
4042 case OP_UPDATE_PE_SDS:
4043 /* case I40IW_CQP_OP_UPDATE_PE_SDS */
4044 status = i40iw_update_pe_sds(
4045 pcmdinfo->in.u.update_pe_sds.dev,
4046 &pcmdinfo->in.u.update_pe_sds.info,
4047 pcmdinfo->in.u.update_pe_sds.
4048 scratch);
4049
4050 break;
4051 case OP_MANAGE_HMC_PM_FUNC_TABLE:
4052 status = i40iw_sc_manage_hmc_pm_func_table(
4053 pcmdinfo->in.u.manage_hmc_pm.dev->cqp,
4054 pcmdinfo->in.u.manage_hmc_pm.scratch,
4055 (u8)pcmdinfo->in.u.manage_hmc_pm.info.vf_id,
4056 pcmdinfo->in.u.manage_hmc_pm.info.free_fcn,
4057 true);
4058 break;
4059 case OP_SUSPEND:
4060 status = i40iw_sc_suspend_qp(
4061 pcmdinfo->in.u.suspend_resume.cqp,
4062 pcmdinfo->in.u.suspend_resume.qp,
4063 pcmdinfo->in.u.suspend_resume.scratch);
4064 break;
4065 case OP_RESUME:
4066 status = i40iw_sc_resume_qp(
4067 pcmdinfo->in.u.suspend_resume.cqp,
4068 pcmdinfo->in.u.suspend_resume.qp,
4069 pcmdinfo->in.u.suspend_resume.scratch);
4070 break;
4071 case OP_MANAGE_VF_PBLE_BP:
4072 status = i40iw_manage_vf_pble_bp(
4073 pcmdinfo->in.u.manage_vf_pble_bp.cqp,
4074 &pcmdinfo->in.u.manage_vf_pble_bp.info,
4075 pcmdinfo->in.u.manage_vf_pble_bp.scratch, true);
4076 break;
4077 case OP_QUERY_FPM_VALUES:
4078 values_mem.pa = pcmdinfo->in.u.query_fpm_values.fpm_values_pa;
4079 values_mem.va = pcmdinfo->in.u.query_fpm_values.fpm_values_va;
4080 status = i40iw_sc_query_fpm_values(
4081 pcmdinfo->in.u.query_fpm_values.cqp,
4082 pcmdinfo->in.u.query_fpm_values.scratch,
4083 pcmdinfo->in.u.query_fpm_values.hmc_fn_id,
4084 &values_mem, true, I40IW_CQP_WAIT_EVENT);
4085 break;
4086 case OP_COMMIT_FPM_VALUES:
4087 values_mem.pa = pcmdinfo->in.u.commit_fpm_values.fpm_values_pa;
4088 values_mem.va = pcmdinfo->in.u.commit_fpm_values.fpm_values_va;
4089 status = i40iw_sc_commit_fpm_values(
4090 pcmdinfo->in.u.commit_fpm_values.cqp,
4091 pcmdinfo->in.u.commit_fpm_values.scratch,
4092 pcmdinfo->in.u.commit_fpm_values.hmc_fn_id,
4093 &values_mem,
4094 true,
4095 I40IW_CQP_WAIT_EVENT);
4096 break;
4097 default:
4098 status = I40IW_NOT_SUPPORTED;
4099 break;
4100 }
4101
4102 return status;
4103}
4104
4105/**
4106 * i40iw_process_cqp_cmd - process all cqp commands
4107 * @dev: sc device struct
4108 * @pcmdinfo: cqp command info
4109 */
4110enum i40iw_status_code i40iw_process_cqp_cmd(struct i40iw_sc_dev *dev,
4111 struct cqp_commands_info *pcmdinfo)
4112{
4113 enum i40iw_status_code status = 0;
Henry Orosco0fc2dc52016-10-10 21:12:10 -05004114 unsigned long flags;
Faisal Latif86dbcd02016-01-20 13:40:10 -06004115
4116 spin_lock_irqsave(&dev->cqp_lock, flags);
4117 if (list_empty(&dev->cqp_cmd_head) && !i40iw_ring_full(dev->cqp))
4118 status = i40iw_exec_cqp_cmd(dev, pcmdinfo);
4119 else
4120 list_add_tail(&pcmdinfo->cqp_cmd_entry, &dev->cqp_cmd_head);
4121 spin_unlock_irqrestore(&dev->cqp_lock, flags);
4122 return status;
4123}
4124
4125/**
4126 * i40iw_process_bh - called from tasklet for cqp list
4127 * @dev: sc device struct
4128 */
4129enum i40iw_status_code i40iw_process_bh(struct i40iw_sc_dev *dev)
4130{
4131 enum i40iw_status_code status = 0;
4132 struct cqp_commands_info *pcmdinfo;
Henry Orosco0fc2dc52016-10-10 21:12:10 -05004133 unsigned long flags;
Faisal Latif86dbcd02016-01-20 13:40:10 -06004134
4135 spin_lock_irqsave(&dev->cqp_lock, flags);
4136 while (!list_empty(&dev->cqp_cmd_head) && !i40iw_ring_full(dev->cqp)) {
4137 pcmdinfo = (struct cqp_commands_info *)i40iw_remove_head(&dev->cqp_cmd_head);
4138
4139 status = i40iw_exec_cqp_cmd(dev, pcmdinfo);
4140 if (status)
4141 break;
4142 }
4143 spin_unlock_irqrestore(&dev->cqp_lock, flags);
4144 return status;
4145}
4146
4147/**
4148 * i40iw_iwarp_opcode - determine if incoming is rdma layer
4149 * @info: aeq info for the packet
4150 * @pkt: packet for error
4151 */
4152static u32 i40iw_iwarp_opcode(struct i40iw_aeqe_info *info, u8 *pkt)
4153{
Ismail, Mustafa20c61f72016-04-18 10:33:07 -05004154 __be16 *mpa;
Faisal Latif86dbcd02016-01-20 13:40:10 -06004155 u32 opcode = 0xffffffff;
4156
4157 if (info->q2_data_written) {
Ismail, Mustafa20c61f72016-04-18 10:33:07 -05004158 mpa = (__be16 *)pkt;
Faisal Latif86dbcd02016-01-20 13:40:10 -06004159 opcode = ntohs(mpa[1]) & 0xf;
4160 }
4161 return opcode;
4162}
4163
4164/**
4165 * i40iw_locate_mpa - return pointer to mpa in the pkt
4166 * @pkt: packet with data
4167 */
4168static u8 *i40iw_locate_mpa(u8 *pkt)
4169{
4170 /* skip over ethernet header */
4171 pkt += I40IW_MAC_HLEN;
4172
4173 /* Skip over IP and TCP headers */
4174 pkt += 4 * (pkt[0] & 0x0f);
4175 pkt += 4 * ((pkt[12] >> 4) & 0x0f);
4176 return pkt;
4177}
4178
4179/**
4180 * i40iw_setup_termhdr - termhdr for terminate pkt
4181 * @qp: sc qp ptr for pkt
4182 * @hdr: term hdr
4183 * @opcode: flush opcode for termhdr
4184 * @layer_etype: error layer + error type
4185 * @err: error cod ein the header
4186 */
4187static void i40iw_setup_termhdr(struct i40iw_sc_qp *qp,
4188 struct i40iw_terminate_hdr *hdr,
4189 enum i40iw_flush_opcode opcode,
4190 u8 layer_etype,
4191 u8 err)
4192{
4193 qp->flush_code = opcode;
4194 hdr->layer_etype = layer_etype;
4195 hdr->error_code = err;
4196}
4197
4198/**
4199 * i40iw_bld_terminate_hdr - build terminate message header
4200 * @qp: qp associated with received terminate AE
4201 * @info: the struct contiaing AE information
4202 */
4203static int i40iw_bld_terminate_hdr(struct i40iw_sc_qp *qp,
4204 struct i40iw_aeqe_info *info)
4205{
4206 u8 *pkt = qp->q2_buf + Q2_BAD_FRAME_OFFSET;
4207 u16 ddp_seg_len;
4208 int copy_len = 0;
4209 u8 is_tagged = 0;
Faisal Latif86dbcd02016-01-20 13:40:10 -06004210 u32 opcode;
4211 struct i40iw_terminate_hdr *termhdr;
4212
4213 termhdr = (struct i40iw_terminate_hdr *)qp->q2_buf;
4214 memset(termhdr, 0, Q2_BAD_FRAME_OFFSET);
4215
4216 if (info->q2_data_written) {
4217 /* Use data from offending packet to fill in ddp & rdma hdrs */
4218 pkt = i40iw_locate_mpa(pkt);
Ismail, Mustafa20c61f72016-04-18 10:33:07 -05004219 ddp_seg_len = ntohs(*(__be16 *)pkt);
Faisal Latif86dbcd02016-01-20 13:40:10 -06004220 if (ddp_seg_len) {
4221 copy_len = 2;
4222 termhdr->hdrct = DDP_LEN_FLAG;
4223 if (pkt[2] & 0x80) {
4224 is_tagged = 1;
4225 if (ddp_seg_len >= TERM_DDP_LEN_TAGGED) {
4226 copy_len += TERM_DDP_LEN_TAGGED;
4227 termhdr->hdrct |= DDP_HDR_FLAG;
4228 }
4229 } else {
4230 if (ddp_seg_len >= TERM_DDP_LEN_UNTAGGED) {
4231 copy_len += TERM_DDP_LEN_UNTAGGED;
4232 termhdr->hdrct |= DDP_HDR_FLAG;
4233 }
4234
4235 if (ddp_seg_len >= (TERM_DDP_LEN_UNTAGGED + TERM_RDMA_LEN)) {
4236 if ((pkt[3] & RDMA_OPCODE_MASK) == RDMA_READ_REQ_OPCODE) {
4237 copy_len += TERM_RDMA_LEN;
4238 termhdr->hdrct |= RDMA_HDR_FLAG;
4239 }
4240 }
4241 }
4242 }
4243 }
4244
4245 opcode = i40iw_iwarp_opcode(info, pkt);
4246
4247 switch (info->ae_id) {
4248 case I40IW_AE_AMP_UNALLOCATED_STAG:
4249 qp->eventtype = TERM_EVENT_QP_ACCESS_ERR;
4250 if (opcode == I40IW_OP_TYPE_RDMA_WRITE)
4251 i40iw_setup_termhdr(qp, termhdr, FLUSH_PROT_ERR,
4252 (LAYER_DDP << 4) | DDP_TAGGED_BUFFER, DDP_TAGGED_INV_STAG);
4253 else
4254 i40iw_setup_termhdr(qp, termhdr, FLUSH_REM_ACCESS_ERR,
4255 (LAYER_RDMA << 4) | RDMAP_REMOTE_PROT, RDMAP_INV_STAG);
4256 break;
4257 case I40IW_AE_AMP_BOUNDS_VIOLATION:
4258 qp->eventtype = TERM_EVENT_QP_ACCESS_ERR;
4259 if (info->q2_data_written)
4260 i40iw_setup_termhdr(qp, termhdr, FLUSH_PROT_ERR,
4261 (LAYER_DDP << 4) | DDP_TAGGED_BUFFER, DDP_TAGGED_BOUNDS);
4262 else
4263 i40iw_setup_termhdr(qp, termhdr, FLUSH_REM_ACCESS_ERR,
4264 (LAYER_RDMA << 4) | RDMAP_REMOTE_PROT, RDMAP_INV_BOUNDS);
4265 break;
4266 case I40IW_AE_AMP_BAD_PD:
4267 switch (opcode) {
4268 case I40IW_OP_TYPE_RDMA_WRITE:
4269 i40iw_setup_termhdr(qp, termhdr, FLUSH_PROT_ERR,
4270 (LAYER_DDP << 4) | DDP_TAGGED_BUFFER, DDP_TAGGED_UNASSOC_STAG);
4271 break;
4272 case I40IW_OP_TYPE_SEND_INV:
4273 case I40IW_OP_TYPE_SEND_SOL_INV:
4274 i40iw_setup_termhdr(qp, termhdr, FLUSH_REM_ACCESS_ERR,
4275 (LAYER_RDMA << 4) | RDMAP_REMOTE_PROT, RDMAP_CANT_INV_STAG);
4276 break;
4277 default:
4278 i40iw_setup_termhdr(qp, termhdr, FLUSH_REM_ACCESS_ERR,
4279 (LAYER_RDMA << 4) | RDMAP_REMOTE_PROT, RDMAP_UNASSOC_STAG);
4280 }
4281 break;
4282 case I40IW_AE_AMP_INVALID_STAG:
4283 qp->eventtype = TERM_EVENT_QP_ACCESS_ERR;
4284 i40iw_setup_termhdr(qp, termhdr, FLUSH_REM_ACCESS_ERR,
4285 (LAYER_RDMA << 4) | RDMAP_REMOTE_PROT, RDMAP_INV_STAG);
4286 break;
4287 case I40IW_AE_AMP_BAD_QP:
4288 i40iw_setup_termhdr(qp, termhdr, FLUSH_LOC_QP_OP_ERR,
4289 (LAYER_DDP << 4) | DDP_UNTAGGED_BUFFER, DDP_UNTAGGED_INV_QN);
4290 break;
4291 case I40IW_AE_AMP_BAD_STAG_KEY:
4292 case I40IW_AE_AMP_BAD_STAG_INDEX:
4293 qp->eventtype = TERM_EVENT_QP_ACCESS_ERR;
4294 switch (opcode) {
4295 case I40IW_OP_TYPE_SEND_INV:
4296 case I40IW_OP_TYPE_SEND_SOL_INV:
4297 i40iw_setup_termhdr(qp, termhdr, FLUSH_REM_OP_ERR,
4298 (LAYER_RDMA << 4) | RDMAP_REMOTE_OP, RDMAP_CANT_INV_STAG);
4299 break;
4300 default:
4301 i40iw_setup_termhdr(qp, termhdr, FLUSH_REM_ACCESS_ERR,
4302 (LAYER_RDMA << 4) | RDMAP_REMOTE_OP, RDMAP_INV_STAG);
4303 }
4304 break;
4305 case I40IW_AE_AMP_RIGHTS_VIOLATION:
4306 case I40IW_AE_AMP_INVALIDATE_NO_REMOTE_ACCESS_RIGHTS:
4307 case I40IW_AE_PRIV_OPERATION_DENIED:
4308 qp->eventtype = TERM_EVENT_QP_ACCESS_ERR;
4309 i40iw_setup_termhdr(qp, termhdr, FLUSH_REM_ACCESS_ERR,
4310 (LAYER_RDMA << 4) | RDMAP_REMOTE_PROT, RDMAP_ACCESS);
4311 break;
4312 case I40IW_AE_AMP_TO_WRAP:
4313 qp->eventtype = TERM_EVENT_QP_ACCESS_ERR;
4314 i40iw_setup_termhdr(qp, termhdr, FLUSH_REM_ACCESS_ERR,
4315 (LAYER_RDMA << 4) | RDMAP_REMOTE_PROT, RDMAP_TO_WRAP);
4316 break;
4317 case I40IW_AE_LLP_RECEIVED_MARKER_AND_LENGTH_FIELDS_DONT_MATCH:
4318 i40iw_setup_termhdr(qp, termhdr, FLUSH_LOC_LEN_ERR,
4319 (LAYER_MPA << 4) | DDP_LLP, MPA_MARKER);
4320 break;
4321 case I40IW_AE_LLP_RECEIVED_MPA_CRC_ERROR:
4322 i40iw_setup_termhdr(qp, termhdr, FLUSH_GENERAL_ERR,
4323 (LAYER_MPA << 4) | DDP_LLP, MPA_CRC);
4324 break;
4325 case I40IW_AE_LLP_SEGMENT_TOO_LARGE:
4326 case I40IW_AE_LLP_SEGMENT_TOO_SMALL:
4327 i40iw_setup_termhdr(qp, termhdr, FLUSH_LOC_LEN_ERR,
4328 (LAYER_DDP << 4) | DDP_CATASTROPHIC, DDP_CATASTROPHIC_LOCAL);
4329 break;
4330 case I40IW_AE_LCE_QP_CATASTROPHIC:
4331 case I40IW_AE_DDP_NO_L_BIT:
4332 i40iw_setup_termhdr(qp, termhdr, FLUSH_FATAL_ERR,
4333 (LAYER_DDP << 4) | DDP_CATASTROPHIC, DDP_CATASTROPHIC_LOCAL);
4334 break;
4335 case I40IW_AE_DDP_INVALID_MSN_GAP_IN_MSN:
4336 case I40IW_AE_DDP_INVALID_MSN_RANGE_IS_NOT_VALID:
4337 i40iw_setup_termhdr(qp, termhdr, FLUSH_GENERAL_ERR,
4338 (LAYER_DDP << 4) | DDP_UNTAGGED_BUFFER, DDP_UNTAGGED_INV_MSN_RANGE);
4339 break;
4340 case I40IW_AE_DDP_UBE_DDP_MESSAGE_TOO_LONG_FOR_AVAILABLE_BUFFER:
4341 qp->eventtype = TERM_EVENT_QP_ACCESS_ERR;
4342 i40iw_setup_termhdr(qp, termhdr, FLUSH_LOC_LEN_ERR,
4343 (LAYER_DDP << 4) | DDP_UNTAGGED_BUFFER, DDP_UNTAGGED_INV_TOO_LONG);
4344 break;
4345 case I40IW_AE_DDP_UBE_INVALID_DDP_VERSION:
4346 if (is_tagged)
4347 i40iw_setup_termhdr(qp, termhdr, FLUSH_GENERAL_ERR,
4348 (LAYER_DDP << 4) | DDP_TAGGED_BUFFER, DDP_TAGGED_INV_DDP_VER);
4349 else
4350 i40iw_setup_termhdr(qp, termhdr, FLUSH_GENERAL_ERR,
4351 (LAYER_DDP << 4) | DDP_UNTAGGED_BUFFER, DDP_UNTAGGED_INV_DDP_VER);
4352 break;
4353 case I40IW_AE_DDP_UBE_INVALID_MO:
4354 i40iw_setup_termhdr(qp, termhdr, FLUSH_GENERAL_ERR,
4355 (LAYER_DDP << 4) | DDP_UNTAGGED_BUFFER, DDP_UNTAGGED_INV_MO);
4356 break;
4357 case I40IW_AE_DDP_UBE_INVALID_MSN_NO_BUFFER_AVAILABLE:
4358 i40iw_setup_termhdr(qp, termhdr, FLUSH_REM_OP_ERR,
4359 (LAYER_DDP << 4) | DDP_UNTAGGED_BUFFER, DDP_UNTAGGED_INV_MSN_NO_BUF);
4360 break;
4361 case I40IW_AE_DDP_UBE_INVALID_QN:
4362 i40iw_setup_termhdr(qp, termhdr, FLUSH_GENERAL_ERR,
4363 (LAYER_DDP << 4) | DDP_UNTAGGED_BUFFER, DDP_UNTAGGED_INV_QN);
4364 break;
4365 case I40IW_AE_RDMAP_ROE_INVALID_RDMAP_VERSION:
4366 i40iw_setup_termhdr(qp, termhdr, FLUSH_GENERAL_ERR,
4367 (LAYER_RDMA << 4) | RDMAP_REMOTE_OP, RDMAP_INV_RDMAP_VER);
4368 break;
4369 case I40IW_AE_RDMAP_ROE_UNEXPECTED_OPCODE:
4370 i40iw_setup_termhdr(qp, termhdr, FLUSH_LOC_QP_OP_ERR,
4371 (LAYER_RDMA << 4) | RDMAP_REMOTE_OP, RDMAP_UNEXPECTED_OP);
4372 break;
4373 default:
4374 i40iw_setup_termhdr(qp, termhdr, FLUSH_FATAL_ERR,
4375 (LAYER_RDMA << 4) | RDMAP_REMOTE_OP, RDMAP_UNSPECIFIED);
4376 break;
4377 }
4378
4379 if (copy_len)
4380 memcpy(termhdr + 1, pkt, copy_len);
4381
Faisal Latif86dbcd02016-01-20 13:40:10 -06004382 return sizeof(struct i40iw_terminate_hdr) + copy_len;
4383}
4384
4385/**
4386 * i40iw_terminate_send_fin() - Send fin for terminate message
4387 * @qp: qp associated with received terminate AE
4388 */
4389void i40iw_terminate_send_fin(struct i40iw_sc_qp *qp)
4390{
4391 /* Send the fin only */
4392 i40iw_term_modify_qp(qp,
4393 I40IW_QP_STATE_TERMINATE,
4394 I40IWQP_TERM_SEND_FIN_ONLY,
4395 0);
4396}
4397
4398/**
4399 * i40iw_terminate_connection() - Bad AE and send terminate to remote QP
4400 * @qp: qp associated with received terminate AE
4401 * @info: the struct contiaing AE information
4402 */
4403void i40iw_terminate_connection(struct i40iw_sc_qp *qp, struct i40iw_aeqe_info *info)
4404{
4405 u8 termlen = 0;
4406
4407 if (qp->term_flags & I40IW_TERM_SENT)
4408 return; /* Sanity check */
4409
4410 /* Eventtype can change from bld_terminate_hdr */
4411 qp->eventtype = TERM_EVENT_QP_FATAL;
4412 termlen = i40iw_bld_terminate_hdr(qp, info);
4413 i40iw_terminate_start_timer(qp);
4414 qp->term_flags |= I40IW_TERM_SENT;
4415 i40iw_term_modify_qp(qp, I40IW_QP_STATE_TERMINATE,
4416 I40IWQP_TERM_SEND_TERM_ONLY, termlen);
4417}
4418
4419/**
4420 * i40iw_terminate_received - handle terminate received AE
4421 * @qp: qp associated with received terminate AE
4422 * @info: the struct contiaing AE information
4423 */
4424void i40iw_terminate_received(struct i40iw_sc_qp *qp, struct i40iw_aeqe_info *info)
4425{
4426 u8 *pkt = qp->q2_buf + Q2_BAD_FRAME_OFFSET;
Ismail, Mustafa20c61f72016-04-18 10:33:07 -05004427 __be32 *mpa;
Faisal Latif86dbcd02016-01-20 13:40:10 -06004428 u8 ddp_ctl;
4429 u8 rdma_ctl;
4430 u16 aeq_id = 0;
4431 struct i40iw_terminate_hdr *termhdr;
4432
Ismail, Mustafa20c61f72016-04-18 10:33:07 -05004433 mpa = (__be32 *)i40iw_locate_mpa(pkt);
Faisal Latif86dbcd02016-01-20 13:40:10 -06004434 if (info->q2_data_written) {
4435 /* did not validate the frame - do it now */
4436 ddp_ctl = (ntohl(mpa[0]) >> 8) & 0xff;
4437 rdma_ctl = ntohl(mpa[0]) & 0xff;
4438 if ((ddp_ctl & 0xc0) != 0x40)
4439 aeq_id = I40IW_AE_LCE_QP_CATASTROPHIC;
4440 else if ((ddp_ctl & 0x03) != 1)
4441 aeq_id = I40IW_AE_DDP_UBE_INVALID_DDP_VERSION;
4442 else if (ntohl(mpa[2]) != 2)
4443 aeq_id = I40IW_AE_DDP_UBE_INVALID_QN;
4444 else if (ntohl(mpa[3]) != 1)
4445 aeq_id = I40IW_AE_DDP_INVALID_MSN_GAP_IN_MSN;
4446 else if (ntohl(mpa[4]) != 0)
4447 aeq_id = I40IW_AE_DDP_UBE_INVALID_MO;
4448 else if ((rdma_ctl & 0xc0) != 0x40)
4449 aeq_id = I40IW_AE_RDMAP_ROE_INVALID_RDMAP_VERSION;
4450
4451 info->ae_id = aeq_id;
4452 if (info->ae_id) {
4453 /* Bad terminate recvd - send back a terminate */
4454 i40iw_terminate_connection(qp, info);
4455 return;
4456 }
4457 }
4458
4459 qp->term_flags |= I40IW_TERM_RCVD;
4460 qp->eventtype = TERM_EVENT_QP_FATAL;
4461 termhdr = (struct i40iw_terminate_hdr *)&mpa[5];
4462 if (termhdr->layer_etype == RDMAP_REMOTE_PROT ||
4463 termhdr->layer_etype == RDMAP_REMOTE_OP) {
4464 i40iw_terminate_done(qp, 0);
4465 } else {
4466 i40iw_terminate_start_timer(qp);
4467 i40iw_terminate_send_fin(qp);
4468 }
4469}
4470
4471/**
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004472 * i40iw_sc_vsi_init - Initialize virtual device
4473 * @vsi: pointer to the vsi structure
4474 * @info: parameters to initialize vsi
4475 **/
4476void i40iw_sc_vsi_init(struct i40iw_sc_vsi *vsi, struct i40iw_vsi_init_info *info)
4477{
4478 int i;
4479
4480 vsi->dev = info->dev;
4481 vsi->back_vsi = info->back_vsi;
4482 vsi->mss = info->params->mss;
4483 i40iw_fill_qos_list(info->params->qs_handle_list);
4484
4485 for (i = 0; i < I40IW_MAX_USER_PRIORITY; i++) {
4486 vsi->qos[i].qs_handle =
4487 info->params->qs_handle_list[i];
4488 i40iw_debug(vsi->dev, I40IW_DEBUG_DCB, "qset[%d]: %d\n", i, vsi->qos[i].qs_handle);
4489 spin_lock_init(&vsi->qos[i].lock);
4490 INIT_LIST_HEAD(&vsi->qos[i].qplist);
4491 }
4492}
4493
4494/**
4495 * i40iw_hw_stats_init - Initiliaze HW stats table
4496 * @stats: pestat struct
Faisal Latif86dbcd02016-01-20 13:40:10 -06004497 * @fcn_idx: PCI fn id
Faisal Latif86dbcd02016-01-20 13:40:10 -06004498 * @is_pf: Is it a PF?
4499 *
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004500 * Populate the HW stats table with register offset addr for each
4501 * stats. And start the perioidic stats timer.
Faisal Latif86dbcd02016-01-20 13:40:10 -06004502 */
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004503void i40iw_hw_stats_init(struct i40iw_vsi_pestat *stats, u8 fcn_idx, bool is_pf)
Faisal Latif86dbcd02016-01-20 13:40:10 -06004504{
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004505 u32 stats_reg_offset;
4506 u32 stats_index;
4507 struct i40iw_dev_hw_stats_offsets *stats_table =
4508 &stats->hw_stats_offsets;
4509 struct i40iw_dev_hw_stats *last_rd_stats = &stats->last_read_hw_stats;
Faisal Latif86dbcd02016-01-20 13:40:10 -06004510
4511 if (is_pf) {
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004512 stats_table->stats_offset_32[I40IW_HW_STAT_INDEX_IP4RXDISCARD] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004513 I40E_GLPES_PFIP4RXDISCARD(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004514 stats_table->stats_offset_32[I40IW_HW_STAT_INDEX_IP4RXTRUNC] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004515 I40E_GLPES_PFIP4RXTRUNC(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004516 stats_table->stats_offset_32[I40IW_HW_STAT_INDEX_IP4TXNOROUTE] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004517 I40E_GLPES_PFIP4TXNOROUTE(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004518 stats_table->stats_offset_32[I40IW_HW_STAT_INDEX_IP6RXDISCARD] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004519 I40E_GLPES_PFIP6RXDISCARD(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004520 stats_table->stats_offset_32[I40IW_HW_STAT_INDEX_IP6RXTRUNC] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004521 I40E_GLPES_PFIP6RXTRUNC(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004522 stats_table->stats_offset_32[I40IW_HW_STAT_INDEX_IP6TXNOROUTE] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004523 I40E_GLPES_PFIP6TXNOROUTE(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004524 stats_table->stats_offset_32[I40IW_HW_STAT_INDEX_TCPRTXSEG] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004525 I40E_GLPES_PFTCPRTXSEG(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004526 stats_table->stats_offset_32[I40IW_HW_STAT_INDEX_TCPRXOPTERR] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004527 I40E_GLPES_PFTCPRXOPTERR(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004528 stats_table->stats_offset_32[I40IW_HW_STAT_INDEX_TCPRXPROTOERR] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004529 I40E_GLPES_PFTCPRXPROTOERR(fcn_idx);
4530
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004531 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP4RXOCTS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004532 I40E_GLPES_PFIP4RXOCTSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004533 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP4RXPKTS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004534 I40E_GLPES_PFIP4RXPKTSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004535 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP4RXFRAGS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004536 I40E_GLPES_PFIP4RXFRAGSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004537 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP4RXMCPKTS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004538 I40E_GLPES_PFIP4RXMCPKTSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004539 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP4TXOCTS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004540 I40E_GLPES_PFIP4TXOCTSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004541 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP4TXPKTS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004542 I40E_GLPES_PFIP4TXPKTSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004543 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP4TXFRAGS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004544 I40E_GLPES_PFIP4TXFRAGSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004545 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP4TXMCPKTS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004546 I40E_GLPES_PFIP4TXMCPKTSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004547 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP6RXOCTS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004548 I40E_GLPES_PFIP6RXOCTSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004549 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP6RXPKTS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004550 I40E_GLPES_PFIP6RXPKTSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004551 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP6RXFRAGS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004552 I40E_GLPES_PFIP6RXFRAGSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004553 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP6RXMCPKTS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004554 I40E_GLPES_PFIP6RXMCPKTSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004555 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP6TXOCTS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004556 I40E_GLPES_PFIP6TXOCTSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004557 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP6TXPKTS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004558 I40E_GLPES_PFIP6TXPKTSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004559 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP6TXPKTS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004560 I40E_GLPES_PFIP6TXPKTSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004561 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP6TXFRAGS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004562 I40E_GLPES_PFIP6TXFRAGSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004563 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_TCPRXSEGS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004564 I40E_GLPES_PFTCPRXSEGSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004565 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_TCPTXSEG] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004566 I40E_GLPES_PFTCPTXSEGLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004567 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_RDMARXRDS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004568 I40E_GLPES_PFRDMARXRDSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004569 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_RDMARXSNDS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004570 I40E_GLPES_PFRDMARXSNDSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004571 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_RDMARXWRS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004572 I40E_GLPES_PFRDMARXWRSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004573 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_RDMATXRDS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004574 I40E_GLPES_PFRDMATXRDSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004575 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_RDMATXSNDS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004576 I40E_GLPES_PFRDMATXSNDSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004577 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_RDMATXWRS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004578 I40E_GLPES_PFRDMATXWRSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004579 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_RDMAVBND] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004580 I40E_GLPES_PFRDMAVBNDLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004581 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_RDMAVINV] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004582 I40E_GLPES_PFRDMAVINVLO(fcn_idx);
4583 } else {
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004584 stats_table->stats_offset_32[I40IW_HW_STAT_INDEX_IP4RXDISCARD] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004585 I40E_GLPES_VFIP4RXDISCARD(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004586 stats_table->stats_offset_32[I40IW_HW_STAT_INDEX_IP4RXTRUNC] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004587 I40E_GLPES_VFIP4RXTRUNC(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004588 stats_table->stats_offset_32[I40IW_HW_STAT_INDEX_IP4TXNOROUTE] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004589 I40E_GLPES_VFIP4TXNOROUTE(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004590 stats_table->stats_offset_32[I40IW_HW_STAT_INDEX_IP6RXDISCARD] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004591 I40E_GLPES_VFIP6RXDISCARD(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004592 stats_table->stats_offset_32[I40IW_HW_STAT_INDEX_IP6RXTRUNC] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004593 I40E_GLPES_VFIP6RXTRUNC(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004594 stats_table->stats_offset_32[I40IW_HW_STAT_INDEX_IP6TXNOROUTE] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004595 I40E_GLPES_VFIP6TXNOROUTE(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004596 stats_table->stats_offset_32[I40IW_HW_STAT_INDEX_TCPRTXSEG] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004597 I40E_GLPES_VFTCPRTXSEG(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004598 stats_table->stats_offset_32[I40IW_HW_STAT_INDEX_TCPRXOPTERR] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004599 I40E_GLPES_VFTCPRXOPTERR(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004600 stats_table->stats_offset_32[I40IW_HW_STAT_INDEX_TCPRXPROTOERR] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004601 I40E_GLPES_VFTCPRXPROTOERR(fcn_idx);
4602
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004603 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP4RXOCTS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004604 I40E_GLPES_VFIP4RXOCTSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004605 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP4RXPKTS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004606 I40E_GLPES_VFIP4RXPKTSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004607 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP4RXFRAGS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004608 I40E_GLPES_VFIP4RXFRAGSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004609 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP4RXMCPKTS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004610 I40E_GLPES_VFIP4RXMCPKTSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004611 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP4TXOCTS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004612 I40E_GLPES_VFIP4TXOCTSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004613 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP4TXPKTS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004614 I40E_GLPES_VFIP4TXPKTSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004615 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP4TXFRAGS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004616 I40E_GLPES_VFIP4TXFRAGSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004617 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP4TXMCPKTS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004618 I40E_GLPES_VFIP4TXMCPKTSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004619 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP6RXOCTS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004620 I40E_GLPES_VFIP6RXOCTSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004621 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP6RXPKTS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004622 I40E_GLPES_VFIP6RXPKTSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004623 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP6RXFRAGS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004624 I40E_GLPES_VFIP6RXFRAGSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004625 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP6RXMCPKTS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004626 I40E_GLPES_VFIP6RXMCPKTSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004627 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP6TXOCTS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004628 I40E_GLPES_VFIP6TXOCTSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004629 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP6TXPKTS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004630 I40E_GLPES_VFIP6TXPKTSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004631 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP6TXPKTS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004632 I40E_GLPES_VFIP6TXPKTSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004633 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_IP6TXFRAGS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004634 I40E_GLPES_VFIP6TXFRAGSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004635 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_TCPRXSEGS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004636 I40E_GLPES_VFTCPRXSEGSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004637 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_TCPTXSEG] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004638 I40E_GLPES_VFTCPTXSEGLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004639 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_RDMARXRDS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004640 I40E_GLPES_VFRDMARXRDSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004641 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_RDMARXSNDS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004642 I40E_GLPES_VFRDMARXSNDSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004643 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_RDMARXWRS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004644 I40E_GLPES_VFRDMARXWRSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004645 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_RDMATXRDS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004646 I40E_GLPES_VFRDMATXRDSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004647 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_RDMATXSNDS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004648 I40E_GLPES_VFRDMATXSNDSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004649 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_RDMATXWRS] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004650 I40E_GLPES_VFRDMATXWRSLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004651 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_RDMAVBND] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004652 I40E_GLPES_VFRDMAVBNDLO(fcn_idx);
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004653 stats_table->stats_offset_64[I40IW_HW_STAT_INDEX_RDMAVINV] =
Faisal Latif86dbcd02016-01-20 13:40:10 -06004654 I40E_GLPES_VFRDMAVINVLO(fcn_idx);
4655 }
4656
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004657 for (stats_index = 0; stats_index < I40IW_HW_STAT_INDEX_MAX_64;
4658 stats_index++) {
4659 stats_reg_offset = stats_table->stats_offset_64[stats_index];
4660 last_rd_stats->stats_value_64[stats_index] =
4661 readq(stats->hw->hw_addr + stats_reg_offset);
Faisal Latif86dbcd02016-01-20 13:40:10 -06004662 }
4663
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004664 for (stats_index = 0; stats_index < I40IW_HW_STAT_INDEX_MAX_32;
4665 stats_index++) {
4666 stats_reg_offset = stats_table->stats_offset_32[stats_index];
4667 last_rd_stats->stats_value_32[stats_index] =
4668 i40iw_rd32(stats->hw, stats_reg_offset);
Faisal Latif86dbcd02016-01-20 13:40:10 -06004669 }
4670}
4671
4672/**
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004673 * i40iw_hw_stats_read_32 - Read 32-bit HW stats counters and accommodates for roll-overs.
4674 * @stat: pestat struct
4675 * @index: index in HW stats table which contains offset reg-addr
4676 * @value: hw stats value
Faisal Latif86dbcd02016-01-20 13:40:10 -06004677 */
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004678void i40iw_hw_stats_read_32(struct i40iw_vsi_pestat *stats,
4679 enum i40iw_hw_stats_index_32b index,
4680 u64 *value)
Faisal Latif86dbcd02016-01-20 13:40:10 -06004681{
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004682 struct i40iw_dev_hw_stats_offsets *stats_table =
4683 &stats->hw_stats_offsets;
4684 struct i40iw_dev_hw_stats *last_rd_stats = &stats->last_read_hw_stats;
4685 struct i40iw_dev_hw_stats *hw_stats = &stats->hw_stats;
4686 u64 new_stats_value = 0;
4687 u32 stats_reg_offset = stats_table->stats_offset_32[index];
Faisal Latif86dbcd02016-01-20 13:40:10 -06004688
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004689 new_stats_value = i40iw_rd32(stats->hw, stats_reg_offset);
Faisal Latif86dbcd02016-01-20 13:40:10 -06004690 /*roll-over case */
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004691 if (new_stats_value < last_rd_stats->stats_value_32[index])
4692 hw_stats->stats_value_32[index] += new_stats_value;
Faisal Latif86dbcd02016-01-20 13:40:10 -06004693 else
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004694 hw_stats->stats_value_32[index] +=
4695 new_stats_value - last_rd_stats->stats_value_32[index];
4696 last_rd_stats->stats_value_32[index] = new_stats_value;
4697 *value = hw_stats->stats_value_32[index];
Faisal Latif86dbcd02016-01-20 13:40:10 -06004698}
4699
4700/**
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004701 * i40iw_hw_stats_read_64 - Read HW stats counters (greater than 32-bit) and accommodates for roll-overs.
4702 * @stats: pestat struct
4703 * @index: index in HW stats table which contains offset reg-addr
4704 * @value: hw stats value
Faisal Latif86dbcd02016-01-20 13:40:10 -06004705 */
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004706void i40iw_hw_stats_read_64(struct i40iw_vsi_pestat *stats,
4707 enum i40iw_hw_stats_index_64b index,
4708 u64 *value)
Faisal Latif86dbcd02016-01-20 13:40:10 -06004709{
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004710 struct i40iw_dev_hw_stats_offsets *stats_table =
4711 &stats->hw_stats_offsets;
4712 struct i40iw_dev_hw_stats *last_rd_stats = &stats->last_read_hw_stats;
4713 struct i40iw_dev_hw_stats *hw_stats = &stats->hw_stats;
4714 u64 new_stats_value = 0;
4715 u32 stats_reg_offset = stats_table->stats_offset_64[index];
Faisal Latif86dbcd02016-01-20 13:40:10 -06004716
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004717 new_stats_value = readq(stats->hw->hw_addr + stats_reg_offset);
Faisal Latif86dbcd02016-01-20 13:40:10 -06004718 /*roll-over case */
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004719 if (new_stats_value < last_rd_stats->stats_value_64[index])
4720 hw_stats->stats_value_64[index] += new_stats_value;
Faisal Latif86dbcd02016-01-20 13:40:10 -06004721 else
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004722 hw_stats->stats_value_64[index] +=
4723 new_stats_value - last_rd_stats->stats_value_64[index];
4724 last_rd_stats->stats_value_64[index] = new_stats_value;
4725 *value = hw_stats->stats_value_64[index];
Faisal Latif86dbcd02016-01-20 13:40:10 -06004726}
4727
4728/**
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004729 * i40iw_hw_stats_read_all - read all HW stat counters
4730 * @stats: pestat struct
4731 * @stats_values: hw stats structure
Faisal Latif86dbcd02016-01-20 13:40:10 -06004732 *
4733 * Read all the HW stat counters and populates hw_stats structure
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004734 * of passed-in vsi's pestat as well as copy created in stat_values.
Faisal Latif86dbcd02016-01-20 13:40:10 -06004735 */
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004736void i40iw_hw_stats_read_all(struct i40iw_vsi_pestat *stats,
4737 struct i40iw_dev_hw_stats *stats_values)
Faisal Latif86dbcd02016-01-20 13:40:10 -06004738{
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004739 u32 stats_index;
4740 unsigned long flags;
Faisal Latif86dbcd02016-01-20 13:40:10 -06004741
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004742 spin_lock_irqsave(&stats->lock, flags);
4743
4744 for (stats_index = 0; stats_index < I40IW_HW_STAT_INDEX_MAX_32;
4745 stats_index++)
4746 i40iw_hw_stats_read_32(stats, stats_index,
4747 &stats_values->stats_value_32[stats_index]);
4748 for (stats_index = 0; stats_index < I40IW_HW_STAT_INDEX_MAX_64;
4749 stats_index++)
4750 i40iw_hw_stats_read_64(stats, stats_index,
4751 &stats_values->stats_value_64[stats_index]);
4752 spin_unlock_irqrestore(&stats->lock, flags);
Faisal Latif86dbcd02016-01-20 13:40:10 -06004753}
4754
4755/**
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004756 * i40iw_hw_stats_refresh_all - Update all HW stats structs
4757 * @stats: pestat struct
Faisal Latif86dbcd02016-01-20 13:40:10 -06004758 *
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004759 * Read all the HW stats counters to refresh values in hw_stats structure
Faisal Latif86dbcd02016-01-20 13:40:10 -06004760 * of passed-in dev's pestat
4761 */
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004762void i40iw_hw_stats_refresh_all(struct i40iw_vsi_pestat *stats)
Faisal Latif86dbcd02016-01-20 13:40:10 -06004763{
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004764 u64 stats_value;
4765 u32 stats_index;
4766 unsigned long flags;
Faisal Latif86dbcd02016-01-20 13:40:10 -06004767
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004768 spin_lock_irqsave(&stats->lock, flags);
4769
4770 for (stats_index = 0; stats_index < I40IW_HW_STAT_INDEX_MAX_32;
4771 stats_index++)
4772 i40iw_hw_stats_read_32(stats, stats_index, &stats_value);
4773 for (stats_index = 0; stats_index < I40IW_HW_STAT_INDEX_MAX_64;
4774 stats_index++)
4775 i40iw_hw_stats_read_64(stats, stats_index, &stats_value);
4776 spin_unlock_irqrestore(&stats->lock, flags);
4777}
4778
4779/**
4780 * i40iw_get_fcn_id - Return the function id
4781 * @dev: pointer to the device
4782 */
4783static u8 i40iw_get_fcn_id(struct i40iw_sc_dev *dev)
4784{
4785 u8 fcn_id = I40IW_INVALID_FCN_ID;
4786 u8 i;
4787
4788 for (i = I40IW_FIRST_NON_PF_STAT; i < I40IW_MAX_STATS_COUNT; i++)
4789 if (!dev->fcn_id_array[i]) {
4790 fcn_id = i;
4791 dev->fcn_id_array[i] = true;
4792 break;
4793 }
4794 return fcn_id;
4795}
4796
4797/**
4798 * i40iw_vsi_stats_init - Initialize the vsi statistics
4799 * @vsi: pointer to the vsi structure
4800 * @info: The info structure used for initialization
4801 */
4802enum i40iw_status_code i40iw_vsi_stats_init(struct i40iw_sc_vsi *vsi, struct i40iw_vsi_stats_info *info)
4803{
4804 u8 fcn_id = info->fcn_id;
4805
4806 if (info->alloc_fcn_id)
4807 fcn_id = i40iw_get_fcn_id(vsi->dev);
4808
4809 if (fcn_id == I40IW_INVALID_FCN_ID)
4810 return I40IW_ERR_NOT_READY;
4811
4812 vsi->pestat = info->pestat;
4813 vsi->pestat->hw = vsi->dev->hw;
4814
4815 if (info->stats_initialize) {
4816 i40iw_hw_stats_init(vsi->pestat, fcn_id, true);
4817 spin_lock_init(&vsi->pestat->lock);
4818 i40iw_hw_stats_start_timer(vsi);
4819 }
4820 vsi->stats_fcn_id_alloc = info->alloc_fcn_id;
4821 vsi->fcn_id = fcn_id;
4822 return I40IW_SUCCESS;
4823}
4824
4825/**
4826 * i40iw_vsi_stats_free - Free the vsi stats
4827 * @vsi: pointer to the vsi structure
4828 */
4829void i40iw_vsi_stats_free(struct i40iw_sc_vsi *vsi)
4830{
4831 u8 fcn_id = vsi->fcn_id;
4832
4833 if ((vsi->stats_fcn_id_alloc) && (fcn_id != I40IW_INVALID_FCN_ID))
4834 vsi->dev->fcn_id_array[fcn_id] = false;
4835 i40iw_hw_stats_stop_timer(vsi);
Faisal Latif86dbcd02016-01-20 13:40:10 -06004836}
4837
4838static struct i40iw_cqp_ops iw_cqp_ops = {
4839 i40iw_sc_cqp_init,
4840 i40iw_sc_cqp_create,
4841 i40iw_sc_cqp_post_sq,
4842 i40iw_sc_cqp_get_next_send_wqe,
4843 i40iw_sc_cqp_destroy,
4844 i40iw_sc_poll_for_cqp_op_done
4845};
4846
4847static struct i40iw_ccq_ops iw_ccq_ops = {
4848 i40iw_sc_ccq_init,
4849 i40iw_sc_ccq_create,
4850 i40iw_sc_ccq_destroy,
4851 i40iw_sc_ccq_create_done,
4852 i40iw_sc_ccq_get_cqe_info,
4853 i40iw_sc_ccq_arm
4854};
4855
4856static struct i40iw_ceq_ops iw_ceq_ops = {
4857 i40iw_sc_ceq_init,
4858 i40iw_sc_ceq_create,
4859 i40iw_sc_cceq_create_done,
4860 i40iw_sc_cceq_destroy_done,
4861 i40iw_sc_cceq_create,
4862 i40iw_sc_ceq_destroy,
4863 i40iw_sc_process_ceq
4864};
4865
4866static struct i40iw_aeq_ops iw_aeq_ops = {
4867 i40iw_sc_aeq_init,
4868 i40iw_sc_aeq_create,
4869 i40iw_sc_aeq_destroy,
4870 i40iw_sc_get_next_aeqe,
4871 i40iw_sc_repost_aeq_entries,
4872 i40iw_sc_aeq_create_done,
4873 i40iw_sc_aeq_destroy_done
4874};
4875
4876/* iwarp pd ops */
4877static struct i40iw_pd_ops iw_pd_ops = {
4878 i40iw_sc_pd_init,
4879};
4880
4881static struct i40iw_priv_qp_ops iw_priv_qp_ops = {
Ismail, Mustafab7aee852016-04-18 10:33:06 -05004882 .qp_init = i40iw_sc_qp_init,
4883 .qp_create = i40iw_sc_qp_create,
4884 .qp_modify = i40iw_sc_qp_modify,
4885 .qp_destroy = i40iw_sc_qp_destroy,
4886 .qp_flush_wqes = i40iw_sc_qp_flush_wqes,
4887 .qp_upload_context = i40iw_sc_qp_upload_context,
4888 .qp_setctx = i40iw_sc_qp_setctx,
4889 .qp_send_lsmm = i40iw_sc_send_lsmm,
4890 .qp_send_lsmm_nostag = i40iw_sc_send_lsmm_nostag,
4891 .qp_send_rtt = i40iw_sc_send_rtt,
4892 .qp_post_wqe0 = i40iw_sc_post_wqe0,
4893 .iw_mr_fast_register = i40iw_sc_mr_fast_register
Faisal Latif86dbcd02016-01-20 13:40:10 -06004894};
4895
4896static struct i40iw_priv_cq_ops iw_priv_cq_ops = {
4897 i40iw_sc_cq_init,
4898 i40iw_sc_cq_create,
4899 i40iw_sc_cq_destroy,
4900 i40iw_sc_cq_modify,
4901};
4902
4903static struct i40iw_mr_ops iw_mr_ops = {
4904 i40iw_sc_alloc_stag,
4905 i40iw_sc_mr_reg_non_shared,
4906 i40iw_sc_mr_reg_shared,
4907 i40iw_sc_dealloc_stag,
4908 i40iw_sc_query_stag,
4909 i40iw_sc_mw_alloc
4910};
4911
4912static struct i40iw_cqp_misc_ops iw_cqp_misc_ops = {
4913 i40iw_sc_manage_push_page,
4914 i40iw_sc_manage_hmc_pm_func_table,
4915 i40iw_sc_set_hmc_resource_profile,
4916 i40iw_sc_commit_fpm_values,
4917 i40iw_sc_query_fpm_values,
4918 i40iw_sc_static_hmc_pages_allocated,
4919 i40iw_sc_add_arp_cache_entry,
4920 i40iw_sc_del_arp_cache_entry,
4921 i40iw_sc_query_arp_cache_entry,
4922 i40iw_sc_manage_apbvt_entry,
4923 i40iw_sc_manage_qhash_table_entry,
4924 i40iw_sc_alloc_local_mac_ipaddr_entry,
4925 i40iw_sc_add_local_mac_ipaddr_entry,
4926 i40iw_sc_del_local_mac_ipaddr_entry,
4927 i40iw_sc_cqp_nop,
4928 i40iw_sc_commit_fpm_values_done,
4929 i40iw_sc_query_fpm_values_done,
4930 i40iw_sc_manage_hmc_pm_func_table_done,
4931 i40iw_sc_suspend_qp,
4932 i40iw_sc_resume_qp
4933};
4934
4935static struct i40iw_hmc_ops iw_hmc_ops = {
4936 i40iw_sc_init_iw_hmc,
4937 i40iw_sc_parse_fpm_query_buf,
4938 i40iw_sc_configure_iw_fpm,
4939 i40iw_sc_parse_fpm_commit_buf,
4940 i40iw_sc_create_hmc_obj,
4941 i40iw_sc_del_hmc_obj,
4942 NULL,
4943 NULL
4944};
4945
Faisal Latif86dbcd02016-01-20 13:40:10 -06004946/**
4947 * i40iw_device_init - Initialize IWARP device
4948 * @dev: IWARP device pointer
4949 * @info: IWARP init info
4950 */
4951enum i40iw_status_code i40iw_device_init(struct i40iw_sc_dev *dev,
4952 struct i40iw_device_init_info *info)
4953{
4954 u32 val;
4955 u32 vchnl_ver = 0;
4956 u16 hmc_fcn = 0;
4957 enum i40iw_status_code ret_code = 0;
4958 u8 db_size;
4959
4960 spin_lock_init(&dev->cqp_lock);
4961 INIT_LIST_HEAD(&dev->cqp_cmd_head); /* for the cqp commands backlog. */
4962
4963 i40iw_device_init_uk(&dev->dev_uk);
4964
4965 dev->debug_mask = info->debug_mask;
4966
Faisal Latif86dbcd02016-01-20 13:40:10 -06004967 dev->hmc_fn_id = info->hmc_fn_id;
Faisal Latif86dbcd02016-01-20 13:40:10 -06004968 dev->exception_lan_queue = info->exception_lan_queue;
4969 dev->is_pf = info->is_pf;
4970
4971 dev->fpm_query_buf_pa = info->fpm_query_buf_pa;
4972 dev->fpm_query_buf = info->fpm_query_buf;
4973
4974 dev->fpm_commit_buf_pa = info->fpm_commit_buf_pa;
4975 dev->fpm_commit_buf = info->fpm_commit_buf;
4976
4977 dev->hw = info->hw;
4978 dev->hw->hw_addr = info->bar0;
4979
Faisal Latif86dbcd02016-01-20 13:40:10 -06004980 if (dev->is_pf) {
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06004981 val = i40iw_rd32(dev->hw, I40E_GLPCI_DREVID);
4982 dev->hw_rev = (u8)RS_32(val, I40E_GLPCI_DREVID_DEFAULT_REVID);
4983
Faisal Latif86dbcd02016-01-20 13:40:10 -06004984 val = i40iw_rd32(dev->hw, I40E_GLPCI_LBARCTRL);
4985 db_size = (u8)RS_32(val, I40E_GLPCI_LBARCTRL_PE_DB_SIZE);
4986 if ((db_size != I40IW_PE_DB_SIZE_4M) &&
4987 (db_size != I40IW_PE_DB_SIZE_8M)) {
4988 i40iw_debug(dev, I40IW_DEBUG_DEV,
4989 "%s: PE doorbell is not enabled in CSR val 0x%x\n",
4990 __func__, val);
4991 ret_code = I40IW_ERR_PE_DOORBELL_NOT_ENABLED;
4992 return ret_code;
4993 }
4994 dev->db_addr = dev->hw->hw_addr + I40IW_DB_ADDR_OFFSET;
4995 dev->vchnl_if.vchnl_recv = i40iw_vchnl_recv_pf;
4996 } else {
4997 dev->db_addr = dev->hw->hw_addr + I40IW_VF_DB_ADDR_OFFSET;
4998 }
4999
5000 dev->cqp_ops = &iw_cqp_ops;
5001 dev->ccq_ops = &iw_ccq_ops;
5002 dev->ceq_ops = &iw_ceq_ops;
5003 dev->aeq_ops = &iw_aeq_ops;
5004 dev->cqp_misc_ops = &iw_cqp_misc_ops;
5005 dev->iw_pd_ops = &iw_pd_ops;
5006 dev->iw_priv_qp_ops = &iw_priv_qp_ops;
5007 dev->iw_priv_cq_ops = &iw_priv_cq_ops;
5008 dev->mr_ops = &iw_mr_ops;
5009 dev->hmc_ops = &iw_hmc_ops;
5010 dev->vchnl_if.vchnl_send = info->vchnl_send;
5011 if (dev->vchnl_if.vchnl_send)
5012 dev->vchnl_up = true;
5013 else
5014 dev->vchnl_up = false;
5015 if (!dev->is_pf) {
5016 dev->vchnl_if.vchnl_recv = i40iw_vchnl_recv_vf;
5017 ret_code = i40iw_vchnl_vf_get_ver(dev, &vchnl_ver);
5018 if (!ret_code) {
5019 i40iw_debug(dev, I40IW_DEBUG_DEV,
5020 "%s: Get Channel version rc = 0x%0x, version is %u\n",
5021 __func__, ret_code, vchnl_ver);
5022 ret_code = i40iw_vchnl_vf_get_hmc_fcn(dev, &hmc_fcn);
5023 if (!ret_code) {
5024 i40iw_debug(dev, I40IW_DEBUG_DEV,
5025 "%s Get HMC function rc = 0x%0x, hmc fcn is %u\n",
5026 __func__, ret_code, hmc_fcn);
5027 dev->hmc_fn_id = (u8)hmc_fcn;
5028 }
5029 }
5030 }
5031 dev->iw_vf_cqp_ops = &iw_vf_cqp_ops;
5032
5033 return ret_code;
5034}