blob: 09c9a1edb2c6d285c772d70d9904267702bcd920 [file] [log] [blame]
Fabio Estevam79650592018-05-02 16:18:27 -03001// SPDX-License-Identifier: GPL-2.0+
2// Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
3// Copyright (C) 2008 Juergen Beisert
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07004
5#include <linux/clk.h>
6#include <linux/completion.h>
7#include <linux/delay.h>
Robin Gongf62cacc2014-09-11 09:18:44 +08008#include <linux/dmaengine.h>
9#include <linux/dma-mapping.h>
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070010#include <linux/err.h>
11#include <linux/gpio.h>
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070012#include <linux/interrupt.h>
13#include <linux/io.h>
14#include <linux/irq.h>
15#include <linux/kernel.h>
16#include <linux/module.h>
17#include <linux/platform_device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090018#include <linux/slab.h>
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070019#include <linux/spi/spi.h>
20#include <linux/spi/spi_bitbang.h>
21#include <linux/types.h>
Shawn Guo22a85e42011-07-10 01:16:41 +080022#include <linux/of.h>
23#include <linux/of_device.h>
24#include <linux/of_gpio.h>
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070025
Robin Gongf62cacc2014-09-11 09:18:44 +080026#include <linux/platform_data/dma-imx.h>
Arnd Bergmann82906b12012-08-24 15:14:29 +020027#include <linux/platform_data/spi-imx.h>
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070028
29#define DRIVER_NAME "spi_imx"
30
Trent Piepho0a9c8992019-03-04 23:02:36 +000031static bool use_dma = true;
32module_param(use_dma, bool, 0644);
33MODULE_PARM_DESC(use_dma, "Enable usage of DMA when available (default)");
34
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070035#define MXC_CSPIRXDATA 0x00
36#define MXC_CSPITXDATA 0x04
37#define MXC_CSPICTRL 0x08
38#define MXC_CSPIINT 0x0c
39#define MXC_RESET 0x1c
40
41/* generic defines to abstract from the different register layouts */
42#define MXC_INT_RR (1 << 0) /* Receive data ready interrupt */
43#define MXC_INT_TE (1 << 1) /* Transmit FIFO empty interrupt */
jiada wang71abd292017-09-05 14:12:32 +090044#define MXC_INT_RDR BIT(4) /* Receive date threshold interrupt */
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070045
Uwe Kleine-König30d67142018-11-30 07:47:07 +010046/* The maximum bytes that a sdma BD can transfer. */
47#define MAX_SDMA_BD_BYTES (1 << 15)
jiada wang1673c812017-08-10 13:50:08 +090048#define MX51_ECSPI_CTRL_MAX_BURST 512
jiada wang71abd292017-09-05 14:12:32 +090049/* The maximum bytes that IMX53_ECSPI can transfer in slave mode.*/
50#define MX53_MAX_TRANSFER_BYTES 512
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070051
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +020052enum spi_imx_devtype {
Shawn Guo04ee5852011-07-10 01:16:39 +080053 IMX1_CSPI,
54 IMX21_CSPI,
55 IMX27_CSPI,
56 IMX31_CSPI,
57 IMX35_CSPI, /* CSPI on all i.mx except above */
jiada wang26e4bb82017-06-08 14:16:01 +090058 IMX51_ECSPI, /* ECSPI on i.mx51 */
59 IMX53_ECSPI, /* ECSPI on i.mx53 and later */
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +020060};
61
62struct spi_imx_data;
63
64struct spi_imx_devtype_data {
65 void (*intctrl)(struct spi_imx_data *, int);
Uwe Kleine-Könige6972712018-11-30 07:47:05 +010066 int (*prepare_message)(struct spi_imx_data *, struct spi_message *);
Uwe Kleine-König1d374702018-11-30 07:47:08 +010067 int (*prepare_transfer)(struct spi_imx_data *, struct spi_device *,
68 struct spi_transfer *);
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +020069 void (*trigger)(struct spi_imx_data *);
70 int (*rx_available)(struct spi_imx_data *);
Uwe Kleine-König1723e662010-09-10 09:19:18 +020071 void (*reset)(struct spi_imx_data *);
Robin Gong987a2df2018-10-10 10:32:42 +000072 void (*setup_wml)(struct spi_imx_data *);
jiada wang71abd292017-09-05 14:12:32 +090073 void (*disable)(struct spi_imx_data *);
jiada wangfd8d4e22017-06-08 14:16:00 +090074 bool has_dmamode;
jiada wang71abd292017-09-05 14:12:32 +090075 bool has_slavemode;
jiada wangfd8d4e22017-06-08 14:16:00 +090076 unsigned int fifo_size;
jiada wang1673c812017-08-10 13:50:08 +090077 bool dynamic_burst;
Shawn Guo04ee5852011-07-10 01:16:39 +080078 enum spi_imx_devtype devtype;
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +020079};
80
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070081struct spi_imx_data {
82 struct spi_bitbang bitbang;
Sascha Hauer6aa800c2016-02-17 14:28:48 +010083 struct device *dev;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070084
85 struct completion xfer_done;
Uwe Kleine-Königcc4d22a2012-03-29 21:54:18 +020086 void __iomem *base;
Anton Bondarenkof12ae172016-02-24 09:20:29 +010087 unsigned long base_phys;
88
Sascha Haueraa29d8402012-03-07 09:30:22 +010089 struct clk *clk_per;
90 struct clk *clk_ipg;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070091 unsigned long spi_clk;
Anton Bondarenko4bfe9272016-02-19 08:43:03 +010092 unsigned int spi_bus_clk;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070093
Sascha Hauerd52345b2017-06-02 07:38:01 +020094 unsigned int bits_per_word;
Leif Middelschultef72efa72017-04-23 21:19:58 +020095 unsigned int spi_drctl;
Anton Bondarenkof12ae172016-02-24 09:20:29 +010096
jiada wang1673c812017-08-10 13:50:08 +090097 unsigned int count, remainder;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070098 void (*tx)(struct spi_imx_data *);
99 void (*rx)(struct spi_imx_data *);
100 void *rx_buf;
101 const void *tx_buf;
102 unsigned int txfifo; /* number of words pushed in tx FIFO */
Maxime Chevallier2ca300a2018-07-17 16:31:54 +0200103 unsigned int dynamic_burst;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700104
jiada wang71abd292017-09-05 14:12:32 +0900105 /* Slave mode */
106 bool slave_mode;
107 bool slave_aborted;
108 unsigned int slave_burst;
109
Robin Gongf62cacc2014-09-11 09:18:44 +0800110 /* DMA */
Robin Gongf62cacc2014-09-11 09:18:44 +0800111 bool usedma;
Anton Bondarenko0dfbaa82015-12-05 17:57:01 +0100112 u32 wml;
Robin Gongf62cacc2014-09-11 09:18:44 +0800113 struct completion dma_rx_completion;
114 struct completion dma_tx_completion;
115
Uwe Kleine-König80023cb2012-05-21 21:49:35 +0200116 const struct spi_imx_devtype_data *devtype_data;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700117};
118
Shawn Guo04ee5852011-07-10 01:16:39 +0800119static inline int is_imx27_cspi(struct spi_imx_data *d)
120{
121 return d->devtype_data->devtype == IMX27_CSPI;
122}
123
124static inline int is_imx35_cspi(struct spi_imx_data *d)
125{
126 return d->devtype_data->devtype == IMX35_CSPI;
127}
128
Anton Bondarenkof8a87612015-12-05 17:57:02 +0100129static inline int is_imx51_ecspi(struct spi_imx_data *d)
130{
131 return d->devtype_data->devtype == IMX51_ECSPI;
132}
133
jiada wang26e4bb82017-06-08 14:16:01 +0900134static inline int is_imx53_ecspi(struct spi_imx_data *d)
135{
136 return d->devtype_data->devtype == IMX53_ECSPI;
137}
138
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700139#define MXC_SPI_BUF_RX(type) \
140static void spi_imx_buf_rx_##type(struct spi_imx_data *spi_imx) \
141{ \
142 unsigned int val = readl(spi_imx->base + MXC_CSPIRXDATA); \
143 \
144 if (spi_imx->rx_buf) { \
145 *(type *)spi_imx->rx_buf = val; \
146 spi_imx->rx_buf += sizeof(type); \
147 } \
Maxime Chevallier2ca300a2018-07-17 16:31:54 +0200148 \
149 spi_imx->remainder -= sizeof(type); \
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700150}
151
152#define MXC_SPI_BUF_TX(type) \
153static void spi_imx_buf_tx_##type(struct spi_imx_data *spi_imx) \
154{ \
155 type val = 0; \
156 \
157 if (spi_imx->tx_buf) { \
158 val = *(type *)spi_imx->tx_buf; \
159 spi_imx->tx_buf += sizeof(type); \
160 } \
161 \
162 spi_imx->count -= sizeof(type); \
163 \
164 writel(val, spi_imx->base + MXC_CSPITXDATA); \
165}
166
167MXC_SPI_BUF_RX(u8)
168MXC_SPI_BUF_TX(u8)
169MXC_SPI_BUF_RX(u16)
170MXC_SPI_BUF_TX(u16)
171MXC_SPI_BUF_RX(u32)
172MXC_SPI_BUF_TX(u32)
173
174/* First entry is reserved, second entry is valid only if SDHC_SPIEN is set
175 * (which is currently not the case in this driver)
176 */
177static int mxc_clkdivs[] = {0, 3, 4, 6, 8, 12, 16, 24, 32, 48, 64, 96, 128, 192,
178 256, 384, 512, 768, 1024};
179
180/* MX21, MX27 */
181static unsigned int spi_imx_clkdiv_1(unsigned int fin,
Robert Baldyga32df9ff2016-11-01 22:18:39 +0100182 unsigned int fspi, unsigned int max, unsigned int *fres)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700183{
Shawn Guo04ee5852011-07-10 01:16:39 +0800184 int i;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700185
186 for (i = 2; i < max; i++)
187 if (fspi * mxc_clkdivs[i] >= fin)
Robert Baldyga32df9ff2016-11-01 22:18:39 +0100188 break;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700189
Robert Baldyga32df9ff2016-11-01 22:18:39 +0100190 *fres = fin / mxc_clkdivs[i];
191 return i;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700192}
193
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200194/* MX1, MX31, MX35, MX51 CSPI */
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700195static unsigned int spi_imx_clkdiv_2(unsigned int fin,
Martin Kaiser2636ba82016-09-01 22:38:40 +0200196 unsigned int fspi, unsigned int *fres)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700197{
198 int i, div = 4;
199
200 for (i = 0; i < 7; i++) {
201 if (fspi * div >= fin)
Martin Kaiser2636ba82016-09-01 22:38:40 +0200202 goto out;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700203 div <<= 1;
204 }
205
Martin Kaiser2636ba82016-09-01 22:38:40 +0200206out:
207 *fres = fin / div;
208 return i;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700209}
210
Sascha Hauer2e312f62017-06-02 07:38:04 +0200211static int spi_imx_bytes_per_word(const int bits_per_word)
Anton Bondarenkof12ae172016-02-24 09:20:29 +0100212{
Maxime Chevallierafb272082018-07-17 16:31:52 +0200213 if (bits_per_word <= 8)
214 return 1;
215 else if (bits_per_word <= 16)
216 return 2;
217 else
218 return 4;
Anton Bondarenkof12ae172016-02-24 09:20:29 +0100219}
220
Robin Gongf62cacc2014-09-11 09:18:44 +0800221static bool spi_imx_can_dma(struct spi_master *master, struct spi_device *spi,
222 struct spi_transfer *transfer)
223{
224 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
225
Trent Piepho0a9c8992019-03-04 23:02:36 +0000226 if (!use_dma)
227 return false;
228
Anton Bondarenkof12ae172016-02-24 09:20:29 +0100229 if (!master->dma_rx)
230 return false;
231
jiada wang71abd292017-09-05 14:12:32 +0900232 if (spi_imx->slave_mode)
233 return false;
234
Robin Gong133eb8e2018-10-10 10:32:48 +0000235 if (transfer->len < spi_imx->devtype_data->fifo_size)
236 return false;
237
jiada wang1673c812017-08-10 13:50:08 +0900238 spi_imx->dynamic_burst = 0;
Anton Bondarenkof12ae172016-02-24 09:20:29 +0100239
240 return true;
Robin Gongf62cacc2014-09-11 09:18:44 +0800241}
242
Shawn Guo66de7572011-07-10 01:16:37 +0800243#define MX51_ECSPI_CTRL 0x08
244#define MX51_ECSPI_CTRL_ENABLE (1 << 0)
245#define MX51_ECSPI_CTRL_XCH (1 << 2)
Robin Gongf62cacc2014-09-11 09:18:44 +0800246#define MX51_ECSPI_CTRL_SMC (1 << 3)
Shawn Guo66de7572011-07-10 01:16:37 +0800247#define MX51_ECSPI_CTRL_MODE_MASK (0xf << 4)
Leif Middelschultef72efa72017-04-23 21:19:58 +0200248#define MX51_ECSPI_CTRL_DRCTL(drctl) ((drctl) << 16)
Shawn Guo66de7572011-07-10 01:16:37 +0800249#define MX51_ECSPI_CTRL_POSTDIV_OFFSET 8
250#define MX51_ECSPI_CTRL_PREDIV_OFFSET 12
251#define MX51_ECSPI_CTRL_CS(cs) ((cs) << 18)
252#define MX51_ECSPI_CTRL_BL_OFFSET 20
jiada wang1673c812017-08-10 13:50:08 +0900253#define MX51_ECSPI_CTRL_BL_MASK (0xfff << 20)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200254
Shawn Guo66de7572011-07-10 01:16:37 +0800255#define MX51_ECSPI_CONFIG 0x0c
256#define MX51_ECSPI_CONFIG_SCLKPHA(cs) (1 << ((cs) + 0))
257#define MX51_ECSPI_CONFIG_SCLKPOL(cs) (1 << ((cs) + 4))
258#define MX51_ECSPI_CONFIG_SBBCTRL(cs) (1 << ((cs) + 8))
259#define MX51_ECSPI_CONFIG_SSBPOL(cs) (1 << ((cs) + 12))
Knut Wohlrabc09b8902012-09-25 13:21:57 +0200260#define MX51_ECSPI_CONFIG_SCLKCTL(cs) (1 << ((cs) + 20))
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200261
Shawn Guo66de7572011-07-10 01:16:37 +0800262#define MX51_ECSPI_INT 0x10
263#define MX51_ECSPI_INT_TEEN (1 << 0)
264#define MX51_ECSPI_INT_RREN (1 << 3)
jiada wang71abd292017-09-05 14:12:32 +0900265#define MX51_ECSPI_INT_RDREN (1 << 4)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200266
Uwe Kleine-König30d67142018-11-30 07:47:07 +0100267#define MX51_ECSPI_DMA 0x14
Sascha Hauerd629c2a2016-02-24 09:20:31 +0100268#define MX51_ECSPI_DMA_TX_WML(wml) ((wml) & 0x3f)
269#define MX51_ECSPI_DMA_RX_WML(wml) (((wml) & 0x3f) << 16)
270#define MX51_ECSPI_DMA_RXT_WML(wml) (((wml) & 0x3f) << 24)
Robin Gongf62cacc2014-09-11 09:18:44 +0800271
Sascha Hauer2b0fd062016-02-24 09:20:27 +0100272#define MX51_ECSPI_DMA_TEDEN (1 << 7)
273#define MX51_ECSPI_DMA_RXDEN (1 << 23)
274#define MX51_ECSPI_DMA_RXTDEN (1 << 31)
Robin Gongf62cacc2014-09-11 09:18:44 +0800275
Shawn Guo66de7572011-07-10 01:16:37 +0800276#define MX51_ECSPI_STAT 0x18
277#define MX51_ECSPI_STAT_RR (1 << 3)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200278
Fabio Estevam9f6aa422015-12-03 23:23:24 -0200279#define MX51_ECSPI_TESTREG 0x20
280#define MX51_ECSPI_TESTREG_LBC BIT(31)
281
jiada wang1673c812017-08-10 13:50:08 +0900282static void spi_imx_buf_rx_swap_u32(struct spi_imx_data *spi_imx)
283{
284 unsigned int val = readl(spi_imx->base + MXC_CSPIRXDATA);
Arnd Bergmann5904c9d2017-08-23 15:34:43 +0200285#ifdef __LITTLE_ENDIAN
jiada wang1673c812017-08-10 13:50:08 +0900286 unsigned int bytes_per_word;
Arnd Bergmann5904c9d2017-08-23 15:34:43 +0200287#endif
jiada wang1673c812017-08-10 13:50:08 +0900288
289 if (spi_imx->rx_buf) {
290#ifdef __LITTLE_ENDIAN
291 bytes_per_word = spi_imx_bytes_per_word(spi_imx->bits_per_word);
292 if (bytes_per_word == 1)
293 val = cpu_to_be32(val);
294 else if (bytes_per_word == 2)
295 val = (val << 16) | (val >> 16);
296#endif
jiada wang1673c812017-08-10 13:50:08 +0900297 *(u32 *)spi_imx->rx_buf = val;
298 spi_imx->rx_buf += sizeof(u32);
299 }
Maxime Chevallier2ca300a2018-07-17 16:31:54 +0200300
301 spi_imx->remainder -= sizeof(u32);
jiada wang1673c812017-08-10 13:50:08 +0900302}
303
304static void spi_imx_buf_rx_swap(struct spi_imx_data *spi_imx)
305{
Maxime Chevallier2ca300a2018-07-17 16:31:54 +0200306 int unaligned;
307 u32 val;
jiada wang1673c812017-08-10 13:50:08 +0900308
Maxime Chevallier2ca300a2018-07-17 16:31:54 +0200309 unaligned = spi_imx->remainder % 4;
310
311 if (!unaligned) {
jiada wang1673c812017-08-10 13:50:08 +0900312 spi_imx_buf_rx_swap_u32(spi_imx);
313 return;
314 }
315
Maxime Chevallier2ca300a2018-07-17 16:31:54 +0200316 if (spi_imx_bytes_per_word(spi_imx->bits_per_word) == 2) {
jiada wang1673c812017-08-10 13:50:08 +0900317 spi_imx_buf_rx_u16(spi_imx);
Maxime Chevallier2ca300a2018-07-17 16:31:54 +0200318 return;
319 }
320
321 val = readl(spi_imx->base + MXC_CSPIRXDATA);
322
323 while (unaligned--) {
324 if (spi_imx->rx_buf) {
325 *(u8 *)spi_imx->rx_buf = (val >> (8 * unaligned)) & 0xff;
326 spi_imx->rx_buf++;
327 }
328 spi_imx->remainder--;
329 }
jiada wang1673c812017-08-10 13:50:08 +0900330}
331
332static void spi_imx_buf_tx_swap_u32(struct spi_imx_data *spi_imx)
333{
334 u32 val = 0;
Arnd Bergmann5904c9d2017-08-23 15:34:43 +0200335#ifdef __LITTLE_ENDIAN
jiada wang1673c812017-08-10 13:50:08 +0900336 unsigned int bytes_per_word;
Arnd Bergmann5904c9d2017-08-23 15:34:43 +0200337#endif
jiada wang1673c812017-08-10 13:50:08 +0900338
339 if (spi_imx->tx_buf) {
340 val = *(u32 *)spi_imx->tx_buf;
jiada wang1673c812017-08-10 13:50:08 +0900341 spi_imx->tx_buf += sizeof(u32);
342 }
343
344 spi_imx->count -= sizeof(u32);
345#ifdef __LITTLE_ENDIAN
346 bytes_per_word = spi_imx_bytes_per_word(spi_imx->bits_per_word);
347
348 if (bytes_per_word == 1)
349 val = cpu_to_be32(val);
350 else if (bytes_per_word == 2)
351 val = (val << 16) | (val >> 16);
352#endif
353 writel(val, spi_imx->base + MXC_CSPITXDATA);
354}
355
356static void spi_imx_buf_tx_swap(struct spi_imx_data *spi_imx)
357{
Maxime Chevallier2ca300a2018-07-17 16:31:54 +0200358 int unaligned;
359 u32 val = 0;
jiada wang1673c812017-08-10 13:50:08 +0900360
Maxime Chevallier2ca300a2018-07-17 16:31:54 +0200361 unaligned = spi_imx->count % 4;
jiada wang1673c812017-08-10 13:50:08 +0900362
Maxime Chevallier2ca300a2018-07-17 16:31:54 +0200363 if (!unaligned) {
jiada wang1673c812017-08-10 13:50:08 +0900364 spi_imx_buf_tx_swap_u32(spi_imx);
365 return;
366 }
367
Maxime Chevallier2ca300a2018-07-17 16:31:54 +0200368 if (spi_imx_bytes_per_word(spi_imx->bits_per_word) == 2) {
jiada wang1673c812017-08-10 13:50:08 +0900369 spi_imx_buf_tx_u16(spi_imx);
Maxime Chevallier2ca300a2018-07-17 16:31:54 +0200370 return;
371 }
372
373 while (unaligned--) {
374 if (spi_imx->tx_buf) {
375 val |= *(u8 *)spi_imx->tx_buf << (8 * unaligned);
376 spi_imx->tx_buf++;
377 }
378 spi_imx->count--;
379 }
380
381 writel(val, spi_imx->base + MXC_CSPITXDATA);
jiada wang1673c812017-08-10 13:50:08 +0900382}
383
jiada wang71abd292017-09-05 14:12:32 +0900384static void mx53_ecspi_rx_slave(struct spi_imx_data *spi_imx)
385{
386 u32 val = be32_to_cpu(readl(spi_imx->base + MXC_CSPIRXDATA));
387
388 if (spi_imx->rx_buf) {
389 int n_bytes = spi_imx->slave_burst % sizeof(val);
390
391 if (!n_bytes)
392 n_bytes = sizeof(val);
393
394 memcpy(spi_imx->rx_buf,
395 ((u8 *)&val) + sizeof(val) - n_bytes, n_bytes);
396
397 spi_imx->rx_buf += n_bytes;
398 spi_imx->slave_burst -= n_bytes;
399 }
Maxime Chevallier2ca300a2018-07-17 16:31:54 +0200400
401 spi_imx->remainder -= sizeof(u32);
jiada wang71abd292017-09-05 14:12:32 +0900402}
403
404static void mx53_ecspi_tx_slave(struct spi_imx_data *spi_imx)
405{
406 u32 val = 0;
407 int n_bytes = spi_imx->count % sizeof(val);
408
409 if (!n_bytes)
410 n_bytes = sizeof(val);
411
412 if (spi_imx->tx_buf) {
413 memcpy(((u8 *)&val) + sizeof(val) - n_bytes,
414 spi_imx->tx_buf, n_bytes);
415 val = cpu_to_be32(val);
416 spi_imx->tx_buf += n_bytes;
417 }
418
419 spi_imx->count -= n_bytes;
420
421 writel(val, spi_imx->base + MXC_CSPITXDATA);
422}
423
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200424/* MX51 eCSPI */
Sascha Hauer6aa800c2016-02-17 14:28:48 +0100425static unsigned int mx51_ecspi_clkdiv(struct spi_imx_data *spi_imx,
426 unsigned int fspi, unsigned int *fres)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200427{
428 /*
429 * there are two 4-bit dividers, the pre-divider divides by
430 * $pre, the post-divider by 2^$post
431 */
432 unsigned int pre, post;
Sascha Hauer6aa800c2016-02-17 14:28:48 +0100433 unsigned int fin = spi_imx->spi_clk;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200434
435 if (unlikely(fspi > fin))
436 return 0;
437
438 post = fls(fin) - fls(fspi);
439 if (fin > fspi << post)
440 post++;
441
442 /* now we have: (fin <= fspi << post) with post being minimal */
443
444 post = max(4U, post) - 4;
445 if (unlikely(post > 0xf)) {
Sascha Hauer6aa800c2016-02-17 14:28:48 +0100446 dev_err(spi_imx->dev, "cannot set clock freq: %u (base freq: %u)\n",
447 fspi, fin);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200448 return 0xff;
449 }
450
451 pre = DIV_ROUND_UP(fin, fspi << post) - 1;
452
Sascha Hauer6aa800c2016-02-17 14:28:48 +0100453 dev_dbg(spi_imx->dev, "%s: fin: %u, fspi: %u, post: %u, pre: %u\n",
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200454 __func__, fin, fspi, post, pre);
Marek Vasut6fd8b852013-12-18 18:31:47 +0100455
456 /* Resulting frequency for the SCLK line. */
457 *fres = (fin / (pre + 1)) >> post;
458
Shawn Guo66de7572011-07-10 01:16:37 +0800459 return (pre << MX51_ECSPI_CTRL_PREDIV_OFFSET) |
460 (post << MX51_ECSPI_CTRL_POSTDIV_OFFSET);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200461}
462
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300463static void mx51_ecspi_intctrl(struct spi_imx_data *spi_imx, int enable)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200464{
465 unsigned val = 0;
466
467 if (enable & MXC_INT_TE)
Shawn Guo66de7572011-07-10 01:16:37 +0800468 val |= MX51_ECSPI_INT_TEEN;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200469
470 if (enable & MXC_INT_RR)
Shawn Guo66de7572011-07-10 01:16:37 +0800471 val |= MX51_ECSPI_INT_RREN;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200472
jiada wang71abd292017-09-05 14:12:32 +0900473 if (enable & MXC_INT_RDR)
474 val |= MX51_ECSPI_INT_RDREN;
475
Shawn Guo66de7572011-07-10 01:16:37 +0800476 writel(val, spi_imx->base + MX51_ECSPI_INT);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200477}
478
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300479static void mx51_ecspi_trigger(struct spi_imx_data *spi_imx)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200480{
Sascha Hauerb03c3882016-02-24 09:20:32 +0100481 u32 reg;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200482
Sascha Hauerb03c3882016-02-24 09:20:32 +0100483 reg = readl(spi_imx->base + MX51_ECSPI_CTRL);
484 reg |= MX51_ECSPI_CTRL_XCH;
Shawn Guo66de7572011-07-10 01:16:37 +0800485 writel(reg, spi_imx->base + MX51_ECSPI_CTRL);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200486}
487
jiada wang71abd292017-09-05 14:12:32 +0900488static void mx51_ecspi_disable(struct spi_imx_data *spi_imx)
489{
490 u32 ctrl;
491
492 ctrl = readl(spi_imx->base + MX51_ECSPI_CTRL);
493 ctrl &= ~MX51_ECSPI_CTRL_ENABLE;
494 writel(ctrl, spi_imx->base + MX51_ECSPI_CTRL);
495}
496
Uwe Kleine-Könige6972712018-11-30 07:47:05 +0100497static int mx51_ecspi_prepare_message(struct spi_imx_data *spi_imx,
498 struct spi_message *msg)
499{
Uwe Kleine-König00b80ac2018-11-30 07:47:06 +0100500 struct spi_device *spi = msg->spi;
Knut Wohlrab793c7f92016-03-15 14:24:36 +0100501 u32 ctrl = MX51_ECSPI_CTRL_ENABLE;
Uwe Kleine-König00b80ac2018-11-30 07:47:06 +0100502 u32 testreg;
Knut Wohlrab793c7f92016-03-15 14:24:36 +0100503 u32 cfg = readl(spi_imx->base + MX51_ECSPI_CONFIG);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200504
jiada wang71abd292017-09-05 14:12:32 +0900505 /* set Master or Slave mode */
506 if (spi_imx->slave_mode)
507 ctrl &= ~MX51_ECSPI_CTRL_MODE_MASK;
508 else
509 ctrl |= MX51_ECSPI_CTRL_MODE_MASK;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200510
Leif Middelschultef72efa72017-04-23 21:19:58 +0200511 /*
512 * Enable SPI_RDY handling (falling edge/level triggered).
513 */
514 if (spi->mode & SPI_READY)
515 ctrl |= MX51_ECSPI_CTRL_DRCTL(spi_imx->spi_drctl);
516
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200517 /* set chip select to use */
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300518 ctrl |= MX51_ECSPI_CTRL_CS(spi->chip_select);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200519
Uwe Kleine-König00b80ac2018-11-30 07:47:06 +0100520 /*
521 * The ctrl register must be written first, with the EN bit set other
522 * registers must not be written to.
523 */
524 writel(ctrl, spi_imx->base + MX51_ECSPI_CTRL);
525
526 testreg = readl(spi_imx->base + MX51_ECSPI_TESTREG);
527 if (spi->mode & SPI_LOOP)
528 testreg |= MX51_ECSPI_TESTREG_LBC;
jiada wang71abd292017-09-05 14:12:32 +0900529 else
Uwe Kleine-König00b80ac2018-11-30 07:47:06 +0100530 testreg &= ~MX51_ECSPI_TESTREG_LBC;
531 writel(testreg, spi_imx->base + MX51_ECSPI_TESTREG);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200532
jiada wang71abd292017-09-05 14:12:32 +0900533 /*
534 * eCSPI burst completion by Chip Select signal in Slave mode
535 * is not functional for imx53 Soc, config SPI burst completed when
536 * BURST_LENGTH + 1 bits are received
537 */
538 if (spi_imx->slave_mode && is_imx53_ecspi(spi_imx))
539 cfg &= ~MX51_ECSPI_CONFIG_SBBCTRL(spi->chip_select);
540 else
541 cfg |= MX51_ECSPI_CONFIG_SBBCTRL(spi->chip_select);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200542
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300543 if (spi->mode & SPI_CPHA)
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300544 cfg |= MX51_ECSPI_CONFIG_SCLKPHA(spi->chip_select);
Knut Wohlrab793c7f92016-03-15 14:24:36 +0100545 else
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300546 cfg &= ~MX51_ECSPI_CONFIG_SCLKPHA(spi->chip_select);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200547
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300548 if (spi->mode & SPI_CPOL) {
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300549 cfg |= MX51_ECSPI_CONFIG_SCLKPOL(spi->chip_select);
550 cfg |= MX51_ECSPI_CONFIG_SCLKCTL(spi->chip_select);
Knut Wohlrab793c7f92016-03-15 14:24:36 +0100551 } else {
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300552 cfg &= ~MX51_ECSPI_CONFIG_SCLKPOL(spi->chip_select);
553 cfg &= ~MX51_ECSPI_CONFIG_SCLKCTL(spi->chip_select);
Knut Wohlrabc09b8902012-09-25 13:21:57 +0200554 }
Uwe Kleine-König00b80ac2018-11-30 07:47:06 +0100555
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300556 if (spi->mode & SPI_CS_HIGH)
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300557 cfg |= MX51_ECSPI_CONFIG_SSBPOL(spi->chip_select);
Knut Wohlrab793c7f92016-03-15 14:24:36 +0100558 else
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300559 cfg &= ~MX51_ECSPI_CONFIG_SSBPOL(spi->chip_select);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200560
Uwe Kleine-König00b80ac2018-11-30 07:47:06 +0100561 writel(cfg, spi_imx->base + MX51_ECSPI_CONFIG);
562
563 return 0;
564}
565
Uwe Kleine-König1d374702018-11-30 07:47:08 +0100566static int mx51_ecspi_prepare_transfer(struct spi_imx_data *spi_imx,
567 struct spi_device *spi,
568 struct spi_transfer *t)
Uwe Kleine-König00b80ac2018-11-30 07:47:06 +0100569{
Uwe Kleine-König00b80ac2018-11-30 07:47:06 +0100570 u32 ctrl = readl(spi_imx->base + MX51_ECSPI_CTRL);
Uwe Kleine-König3f757202018-11-30 07:47:09 +0100571 u32 clk = t->speed_hz, delay;
Uwe Kleine-König00b80ac2018-11-30 07:47:06 +0100572
573 /* Clear BL field and set the right value */
574 ctrl &= ~MX51_ECSPI_CTRL_BL_MASK;
575 if (spi_imx->slave_mode && is_imx53_ecspi(spi_imx))
576 ctrl |= (spi_imx->slave_burst * 8 - 1)
577 << MX51_ECSPI_CTRL_BL_OFFSET;
578 else
579 ctrl |= (spi_imx->bits_per_word - 1)
580 << MX51_ECSPI_CTRL_BL_OFFSET;
581
582 /* set clock speed */
583 ctrl &= ~(0xf << MX51_ECSPI_CTRL_POSTDIV_OFFSET |
584 0xf << MX51_ECSPI_CTRL_PREDIV_OFFSET);
Uwe Kleine-König3f757202018-11-30 07:47:09 +0100585 ctrl |= mx51_ecspi_clkdiv(spi_imx, t->speed_hz, &clk);
Uwe Kleine-König00b80ac2018-11-30 07:47:06 +0100586 spi_imx->spi_bus_clk = clk;
587
Sascha Hauerb03c3882016-02-24 09:20:32 +0100588 if (spi_imx->usedma)
589 ctrl |= MX51_ECSPI_CTRL_SMC;
590
Anton Bondarenkof677f172015-12-08 07:43:43 +0100591 writel(ctrl, spi_imx->base + MX51_ECSPI_CTRL);
592
Marek Vasut6fd8b852013-12-18 18:31:47 +0100593 /*
594 * Wait until the changes in the configuration register CONFIGREG
595 * propagate into the hardware. It takes exactly one tick of the
596 * SCLK clock, but we will wait two SCLK clock just to be sure. The
597 * effect of the delay it takes for the hardware to apply changes
598 * is noticable if the SCLK clock run very slow. In such a case, if
599 * the polarity of SCLK should be inverted, the GPIO ChipSelect might
600 * be asserted before the SCLK polarity changes, which would disrupt
601 * the SPI communication as the device on the other end would consider
602 * the change of SCLK polarity as a clock tick already.
603 */
604 delay = (2 * 1000000) / clk;
605 if (likely(delay < 10)) /* SCLK is faster than 100 kHz */
606 udelay(delay);
607 else /* SCLK is _very_ slow */
608 usleep_range(delay, delay + 10);
609
Robin Gong987a2df2018-10-10 10:32:42 +0000610 return 0;
611}
612
613static void mx51_setup_wml(struct spi_imx_data *spi_imx)
614{
Robin Gongf62cacc2014-09-11 09:18:44 +0800615 /*
616 * Configure the DMA register: setup the watermark
617 * and enable DMA request.
618 */
Robin Gong5ba5a372018-10-10 10:32:45 +0000619 writel(MX51_ECSPI_DMA_RX_WML(spi_imx->wml - 1) |
Sascha Hauerd629c2a2016-02-24 09:20:31 +0100620 MX51_ECSPI_DMA_TX_WML(spi_imx->wml) |
621 MX51_ECSPI_DMA_RXT_WML(spi_imx->wml) |
Sascha Hauer2b0fd062016-02-24 09:20:27 +0100622 MX51_ECSPI_DMA_TEDEN | MX51_ECSPI_DMA_RXDEN |
623 MX51_ECSPI_DMA_RXTDEN, spi_imx->base + MX51_ECSPI_DMA);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200624}
625
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300626static int mx51_ecspi_rx_available(struct spi_imx_data *spi_imx)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200627{
Shawn Guo66de7572011-07-10 01:16:37 +0800628 return readl(spi_imx->base + MX51_ECSPI_STAT) & MX51_ECSPI_STAT_RR;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200629}
630
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300631static void mx51_ecspi_reset(struct spi_imx_data *spi_imx)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200632{
633 /* drain receive buffer */
Shawn Guo66de7572011-07-10 01:16:37 +0800634 while (mx51_ecspi_rx_available(spi_imx))
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200635 readl(spi_imx->base + MXC_CSPIRXDATA);
636}
637
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700638#define MX31_INTREG_TEEN (1 << 0)
639#define MX31_INTREG_RREN (1 << 3)
640
641#define MX31_CSPICTRL_ENABLE (1 << 0)
642#define MX31_CSPICTRL_MASTER (1 << 1)
643#define MX31_CSPICTRL_XCH (1 << 2)
Martin Kaiser2dd33f92016-10-20 00:42:25 +0200644#define MX31_CSPICTRL_SMC (1 << 3)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700645#define MX31_CSPICTRL_POL (1 << 4)
646#define MX31_CSPICTRL_PHA (1 << 5)
647#define MX31_CSPICTRL_SSCTL (1 << 6)
648#define MX31_CSPICTRL_SSPOL (1 << 7)
649#define MX31_CSPICTRL_BC_SHIFT 8
650#define MX35_CSPICTRL_BL_SHIFT 20
651#define MX31_CSPICTRL_CS_SHIFT 24
652#define MX35_CSPICTRL_CS_SHIFT 12
653#define MX31_CSPICTRL_DR_SHIFT 16
654
Martin Kaiser2dd33f92016-10-20 00:42:25 +0200655#define MX31_CSPI_DMAREG 0x10
656#define MX31_DMAREG_RH_DEN (1<<4)
657#define MX31_DMAREG_TH_DEN (1<<1)
658
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700659#define MX31_CSPISTATUS 0x14
660#define MX31_STATUS_RR (1 << 3)
661
Martin Kaiser15ca9212016-09-01 22:39:58 +0200662#define MX31_CSPI_TESTREG 0x1C
663#define MX31_TEST_LBC (1 << 14)
664
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700665/* These functions also work for the i.MX35, but be aware that
666 * the i.MX35 has a slightly different register layout for bits
667 * we do not use here.
668 */
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300669static void mx31_intctrl(struct spi_imx_data *spi_imx, int enable)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700670{
671 unsigned int val = 0;
672
673 if (enable & MXC_INT_TE)
674 val |= MX31_INTREG_TEEN;
675 if (enable & MXC_INT_RR)
676 val |= MX31_INTREG_RREN;
677
678 writel(val, spi_imx->base + MXC_CSPIINT);
679}
680
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300681static void mx31_trigger(struct spi_imx_data *spi_imx)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700682{
683 unsigned int reg;
684
685 reg = readl(spi_imx->base + MXC_CSPICTRL);
686 reg |= MX31_CSPICTRL_XCH;
687 writel(reg, spi_imx->base + MXC_CSPICTRL);
688}
689
Uwe Kleine-Könige6972712018-11-30 07:47:05 +0100690static int mx31_prepare_message(struct spi_imx_data *spi_imx,
691 struct spi_message *msg)
692{
693 return 0;
694}
695
Uwe Kleine-König1d374702018-11-30 07:47:08 +0100696static int mx31_prepare_transfer(struct spi_imx_data *spi_imx,
697 struct spi_device *spi,
698 struct spi_transfer *t)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700699{
700 unsigned int reg = MX31_CSPICTRL_ENABLE | MX31_CSPICTRL_MASTER;
Martin Kaiser2636ba82016-09-01 22:38:40 +0200701 unsigned int clk;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700702
Uwe Kleine-König3f757202018-11-30 07:47:09 +0100703 reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, t->speed_hz, &clk) <<
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700704 MX31_CSPICTRL_DR_SHIFT;
Martin Kaiser2636ba82016-09-01 22:38:40 +0200705 spi_imx->spi_bus_clk = clk;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700706
Shawn Guo04ee5852011-07-10 01:16:39 +0800707 if (is_imx35_cspi(spi_imx)) {
Sascha Hauerd52345b2017-06-02 07:38:01 +0200708 reg |= (spi_imx->bits_per_word - 1) << MX35_CSPICTRL_BL_SHIFT;
Shawn Guo2a64a902011-07-10 01:16:38 +0800709 reg |= MX31_CSPICTRL_SSCTL;
710 } else {
Sascha Hauerd52345b2017-06-02 07:38:01 +0200711 reg |= (spi_imx->bits_per_word - 1) << MX31_CSPICTRL_BC_SHIFT;
Shawn Guo2a64a902011-07-10 01:16:38 +0800712 }
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700713
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300714 if (spi->mode & SPI_CPHA)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700715 reg |= MX31_CSPICTRL_PHA;
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300716 if (spi->mode & SPI_CPOL)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700717 reg |= MX31_CSPICTRL_POL;
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300718 if (spi->mode & SPI_CS_HIGH)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700719 reg |= MX31_CSPICTRL_SSPOL;
Greg Ungerer602c8f42017-07-11 14:22:11 +1000720 if (!gpio_is_valid(spi->cs_gpio))
721 reg |= (spi->chip_select) <<
Shawn Guo04ee5852011-07-10 01:16:39 +0800722 (is_imx35_cspi(spi_imx) ? MX35_CSPICTRL_CS_SHIFT :
723 MX31_CSPICTRL_CS_SHIFT);
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200724
Martin Kaiser2dd33f92016-10-20 00:42:25 +0200725 if (spi_imx->usedma)
726 reg |= MX31_CSPICTRL_SMC;
727
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200728 writel(reg, spi_imx->base + MXC_CSPICTRL);
729
Martin Kaiser15ca9212016-09-01 22:39:58 +0200730 reg = readl(spi_imx->base + MX31_CSPI_TESTREG);
731 if (spi->mode & SPI_LOOP)
732 reg |= MX31_TEST_LBC;
733 else
734 reg &= ~MX31_TEST_LBC;
735 writel(reg, spi_imx->base + MX31_CSPI_TESTREG);
736
Martin Kaiser2dd33f92016-10-20 00:42:25 +0200737 if (spi_imx->usedma) {
Uwe Kleine-König30d67142018-11-30 07:47:07 +0100738 /*
739 * configure DMA requests when RXFIFO is half full and
740 * when TXFIFO is half empty
741 */
Martin Kaiser2dd33f92016-10-20 00:42:25 +0200742 writel(MX31_DMAREG_RH_DEN | MX31_DMAREG_TH_DEN,
743 spi_imx->base + MX31_CSPI_DMAREG);
744 }
745
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200746 return 0;
747}
748
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300749static int mx31_rx_available(struct spi_imx_data *spi_imx)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700750{
751 return readl(spi_imx->base + MX31_CSPISTATUS) & MX31_STATUS_RR;
752}
753
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300754static void mx31_reset(struct spi_imx_data *spi_imx)
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200755{
756 /* drain receive buffer */
Shawn Guo2a64a902011-07-10 01:16:38 +0800757 while (readl(spi_imx->base + MX31_CSPISTATUS) & MX31_STATUS_RR)
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200758 readl(spi_imx->base + MXC_CSPIRXDATA);
759}
760
Shawn Guo3451fb12011-07-10 01:16:36 +0800761#define MX21_INTREG_RR (1 << 4)
762#define MX21_INTREG_TEEN (1 << 9)
763#define MX21_INTREG_RREN (1 << 13)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700764
Shawn Guo3451fb12011-07-10 01:16:36 +0800765#define MX21_CSPICTRL_POL (1 << 5)
766#define MX21_CSPICTRL_PHA (1 << 6)
767#define MX21_CSPICTRL_SSPOL (1 << 8)
768#define MX21_CSPICTRL_XCH (1 << 9)
769#define MX21_CSPICTRL_ENABLE (1 << 10)
770#define MX21_CSPICTRL_MASTER (1 << 11)
771#define MX21_CSPICTRL_DR_SHIFT 14
772#define MX21_CSPICTRL_CS_SHIFT 19
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700773
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300774static void mx21_intctrl(struct spi_imx_data *spi_imx, int enable)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700775{
776 unsigned int val = 0;
777
778 if (enable & MXC_INT_TE)
Shawn Guo3451fb12011-07-10 01:16:36 +0800779 val |= MX21_INTREG_TEEN;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700780 if (enable & MXC_INT_RR)
Shawn Guo3451fb12011-07-10 01:16:36 +0800781 val |= MX21_INTREG_RREN;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700782
783 writel(val, spi_imx->base + MXC_CSPIINT);
784}
785
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300786static void mx21_trigger(struct spi_imx_data *spi_imx)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700787{
788 unsigned int reg;
789
790 reg = readl(spi_imx->base + MXC_CSPICTRL);
Shawn Guo3451fb12011-07-10 01:16:36 +0800791 reg |= MX21_CSPICTRL_XCH;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700792 writel(reg, spi_imx->base + MXC_CSPICTRL);
793}
794
Uwe Kleine-Könige6972712018-11-30 07:47:05 +0100795static int mx21_prepare_message(struct spi_imx_data *spi_imx,
796 struct spi_message *msg)
797{
798 return 0;
799}
800
Uwe Kleine-König1d374702018-11-30 07:47:08 +0100801static int mx21_prepare_transfer(struct spi_imx_data *spi_imx,
802 struct spi_device *spi,
803 struct spi_transfer *t)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700804{
Shawn Guo3451fb12011-07-10 01:16:36 +0800805 unsigned int reg = MX21_CSPICTRL_ENABLE | MX21_CSPICTRL_MASTER;
Shawn Guo04ee5852011-07-10 01:16:39 +0800806 unsigned int max = is_imx27_cspi(spi_imx) ? 16 : 18;
Robert Baldyga32df9ff2016-11-01 22:18:39 +0100807 unsigned int clk;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700808
Uwe Kleine-König3f757202018-11-30 07:47:09 +0100809 reg |= spi_imx_clkdiv_1(spi_imx->spi_clk, t->speed_hz, max, &clk)
Robert Baldyga32df9ff2016-11-01 22:18:39 +0100810 << MX21_CSPICTRL_DR_SHIFT;
811 spi_imx->spi_bus_clk = clk;
812
Sascha Hauerd52345b2017-06-02 07:38:01 +0200813 reg |= spi_imx->bits_per_word - 1;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700814
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300815 if (spi->mode & SPI_CPHA)
Shawn Guo3451fb12011-07-10 01:16:36 +0800816 reg |= MX21_CSPICTRL_PHA;
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300817 if (spi->mode & SPI_CPOL)
Shawn Guo3451fb12011-07-10 01:16:36 +0800818 reg |= MX21_CSPICTRL_POL;
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300819 if (spi->mode & SPI_CS_HIGH)
Shawn Guo3451fb12011-07-10 01:16:36 +0800820 reg |= MX21_CSPICTRL_SSPOL;
Greg Ungerer602c8f42017-07-11 14:22:11 +1000821 if (!gpio_is_valid(spi->cs_gpio))
822 reg |= spi->chip_select << MX21_CSPICTRL_CS_SHIFT;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700823
824 writel(reg, spi_imx->base + MXC_CSPICTRL);
825
826 return 0;
827}
828
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300829static int mx21_rx_available(struct spi_imx_data *spi_imx)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700830{
Shawn Guo3451fb12011-07-10 01:16:36 +0800831 return readl(spi_imx->base + MXC_CSPIINT) & MX21_INTREG_RR;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700832}
833
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300834static void mx21_reset(struct spi_imx_data *spi_imx)
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200835{
836 writel(1, spi_imx->base + MXC_RESET);
837}
838
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700839#define MX1_INTREG_RR (1 << 3)
840#define MX1_INTREG_TEEN (1 << 8)
841#define MX1_INTREG_RREN (1 << 11)
842
843#define MX1_CSPICTRL_POL (1 << 4)
844#define MX1_CSPICTRL_PHA (1 << 5)
845#define MX1_CSPICTRL_XCH (1 << 8)
846#define MX1_CSPICTRL_ENABLE (1 << 9)
847#define MX1_CSPICTRL_MASTER (1 << 10)
848#define MX1_CSPICTRL_DR_SHIFT 13
849
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300850static void mx1_intctrl(struct spi_imx_data *spi_imx, int enable)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700851{
852 unsigned int val = 0;
853
854 if (enable & MXC_INT_TE)
855 val |= MX1_INTREG_TEEN;
856 if (enable & MXC_INT_RR)
857 val |= MX1_INTREG_RREN;
858
859 writel(val, spi_imx->base + MXC_CSPIINT);
860}
861
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300862static void mx1_trigger(struct spi_imx_data *spi_imx)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700863{
864 unsigned int reg;
865
866 reg = readl(spi_imx->base + MXC_CSPICTRL);
867 reg |= MX1_CSPICTRL_XCH;
868 writel(reg, spi_imx->base + MXC_CSPICTRL);
869}
870
Uwe Kleine-Könige6972712018-11-30 07:47:05 +0100871static int mx1_prepare_message(struct spi_imx_data *spi_imx,
872 struct spi_message *msg)
873{
874 return 0;
875}
876
Uwe Kleine-König1d374702018-11-30 07:47:08 +0100877static int mx1_prepare_transfer(struct spi_imx_data *spi_imx,
878 struct spi_device *spi,
879 struct spi_transfer *t)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700880{
881 unsigned int reg = MX1_CSPICTRL_ENABLE | MX1_CSPICTRL_MASTER;
Martin Kaiser2636ba82016-09-01 22:38:40 +0200882 unsigned int clk;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700883
Uwe Kleine-König3f757202018-11-30 07:47:09 +0100884 reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, t->speed_hz, &clk) <<
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700885 MX1_CSPICTRL_DR_SHIFT;
Martin Kaiser2636ba82016-09-01 22:38:40 +0200886 spi_imx->spi_bus_clk = clk;
887
Sascha Hauerd52345b2017-06-02 07:38:01 +0200888 reg |= spi_imx->bits_per_word - 1;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700889
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300890 if (spi->mode & SPI_CPHA)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700891 reg |= MX1_CSPICTRL_PHA;
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300892 if (spi->mode & SPI_CPOL)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700893 reg |= MX1_CSPICTRL_POL;
894
895 writel(reg, spi_imx->base + MXC_CSPICTRL);
896
897 return 0;
898}
899
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300900static int mx1_rx_available(struct spi_imx_data *spi_imx)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700901{
902 return readl(spi_imx->base + MXC_CSPIINT) & MX1_INTREG_RR;
903}
904
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300905static void mx1_reset(struct spi_imx_data *spi_imx)
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200906{
907 writel(1, spi_imx->base + MXC_RESET);
908}
909
Shawn Guo04ee5852011-07-10 01:16:39 +0800910static struct spi_imx_devtype_data imx1_cspi_devtype_data = {
911 .intctrl = mx1_intctrl,
Uwe Kleine-Könige6972712018-11-30 07:47:05 +0100912 .prepare_message = mx1_prepare_message,
Uwe Kleine-König1d374702018-11-30 07:47:08 +0100913 .prepare_transfer = mx1_prepare_transfer,
Shawn Guo04ee5852011-07-10 01:16:39 +0800914 .trigger = mx1_trigger,
915 .rx_available = mx1_rx_available,
916 .reset = mx1_reset,
jiada wangfd8d4e22017-06-08 14:16:00 +0900917 .fifo_size = 8,
918 .has_dmamode = false,
jiada wang1673c812017-08-10 13:50:08 +0900919 .dynamic_burst = false,
jiada wang71abd292017-09-05 14:12:32 +0900920 .has_slavemode = false,
Shawn Guo04ee5852011-07-10 01:16:39 +0800921 .devtype = IMX1_CSPI,
922};
923
924static struct spi_imx_devtype_data imx21_cspi_devtype_data = {
925 .intctrl = mx21_intctrl,
Uwe Kleine-Könige6972712018-11-30 07:47:05 +0100926 .prepare_message = mx21_prepare_message,
Uwe Kleine-König1d374702018-11-30 07:47:08 +0100927 .prepare_transfer = mx21_prepare_transfer,
Shawn Guo04ee5852011-07-10 01:16:39 +0800928 .trigger = mx21_trigger,
929 .rx_available = mx21_rx_available,
930 .reset = mx21_reset,
jiada wangfd8d4e22017-06-08 14:16:00 +0900931 .fifo_size = 8,
932 .has_dmamode = false,
jiada wang1673c812017-08-10 13:50:08 +0900933 .dynamic_burst = false,
jiada wang71abd292017-09-05 14:12:32 +0900934 .has_slavemode = false,
Shawn Guo04ee5852011-07-10 01:16:39 +0800935 .devtype = IMX21_CSPI,
936};
937
938static struct spi_imx_devtype_data imx27_cspi_devtype_data = {
939 /* i.mx27 cspi shares the functions with i.mx21 one */
940 .intctrl = mx21_intctrl,
Uwe Kleine-Könige6972712018-11-30 07:47:05 +0100941 .prepare_message = mx21_prepare_message,
Uwe Kleine-König1d374702018-11-30 07:47:08 +0100942 .prepare_transfer = mx21_prepare_transfer,
Shawn Guo04ee5852011-07-10 01:16:39 +0800943 .trigger = mx21_trigger,
944 .rx_available = mx21_rx_available,
945 .reset = mx21_reset,
jiada wangfd8d4e22017-06-08 14:16:00 +0900946 .fifo_size = 8,
947 .has_dmamode = false,
jiada wang1673c812017-08-10 13:50:08 +0900948 .dynamic_burst = false,
jiada wang71abd292017-09-05 14:12:32 +0900949 .has_slavemode = false,
Shawn Guo04ee5852011-07-10 01:16:39 +0800950 .devtype = IMX27_CSPI,
951};
952
953static struct spi_imx_devtype_data imx31_cspi_devtype_data = {
954 .intctrl = mx31_intctrl,
Uwe Kleine-Könige6972712018-11-30 07:47:05 +0100955 .prepare_message = mx31_prepare_message,
Uwe Kleine-König1d374702018-11-30 07:47:08 +0100956 .prepare_transfer = mx31_prepare_transfer,
Shawn Guo04ee5852011-07-10 01:16:39 +0800957 .trigger = mx31_trigger,
958 .rx_available = mx31_rx_available,
959 .reset = mx31_reset,
jiada wangfd8d4e22017-06-08 14:16:00 +0900960 .fifo_size = 8,
961 .has_dmamode = false,
jiada wang1673c812017-08-10 13:50:08 +0900962 .dynamic_burst = false,
jiada wang71abd292017-09-05 14:12:32 +0900963 .has_slavemode = false,
Shawn Guo04ee5852011-07-10 01:16:39 +0800964 .devtype = IMX31_CSPI,
965};
966
967static struct spi_imx_devtype_data imx35_cspi_devtype_data = {
968 /* i.mx35 and later cspi shares the functions with i.mx31 one */
969 .intctrl = mx31_intctrl,
Uwe Kleine-Könige6972712018-11-30 07:47:05 +0100970 .prepare_message = mx31_prepare_message,
Uwe Kleine-König1d374702018-11-30 07:47:08 +0100971 .prepare_transfer = mx31_prepare_transfer,
Shawn Guo04ee5852011-07-10 01:16:39 +0800972 .trigger = mx31_trigger,
973 .rx_available = mx31_rx_available,
974 .reset = mx31_reset,
jiada wangfd8d4e22017-06-08 14:16:00 +0900975 .fifo_size = 8,
976 .has_dmamode = true,
jiada wang1673c812017-08-10 13:50:08 +0900977 .dynamic_burst = false,
jiada wang71abd292017-09-05 14:12:32 +0900978 .has_slavemode = false,
Shawn Guo04ee5852011-07-10 01:16:39 +0800979 .devtype = IMX35_CSPI,
980};
981
982static struct spi_imx_devtype_data imx51_ecspi_devtype_data = {
983 .intctrl = mx51_ecspi_intctrl,
Uwe Kleine-Könige6972712018-11-30 07:47:05 +0100984 .prepare_message = mx51_ecspi_prepare_message,
Uwe Kleine-König1d374702018-11-30 07:47:08 +0100985 .prepare_transfer = mx51_ecspi_prepare_transfer,
Shawn Guo04ee5852011-07-10 01:16:39 +0800986 .trigger = mx51_ecspi_trigger,
987 .rx_available = mx51_ecspi_rx_available,
988 .reset = mx51_ecspi_reset,
Robin Gong987a2df2018-10-10 10:32:42 +0000989 .setup_wml = mx51_setup_wml,
jiada wangfd8d4e22017-06-08 14:16:00 +0900990 .fifo_size = 64,
991 .has_dmamode = true,
jiada wang1673c812017-08-10 13:50:08 +0900992 .dynamic_burst = true,
jiada wang71abd292017-09-05 14:12:32 +0900993 .has_slavemode = true,
994 .disable = mx51_ecspi_disable,
Shawn Guo04ee5852011-07-10 01:16:39 +0800995 .devtype = IMX51_ECSPI,
996};
997
jiada wang26e4bb82017-06-08 14:16:01 +0900998static struct spi_imx_devtype_data imx53_ecspi_devtype_data = {
999 .intctrl = mx51_ecspi_intctrl,
Uwe Kleine-Könige6972712018-11-30 07:47:05 +01001000 .prepare_message = mx51_ecspi_prepare_message,
Uwe Kleine-König1d374702018-11-30 07:47:08 +01001001 .prepare_transfer = mx51_ecspi_prepare_transfer,
jiada wang26e4bb82017-06-08 14:16:01 +09001002 .trigger = mx51_ecspi_trigger,
1003 .rx_available = mx51_ecspi_rx_available,
1004 .reset = mx51_ecspi_reset,
1005 .fifo_size = 64,
1006 .has_dmamode = true,
jiada wang71abd292017-09-05 14:12:32 +09001007 .has_slavemode = true,
1008 .disable = mx51_ecspi_disable,
jiada wang26e4bb82017-06-08 14:16:01 +09001009 .devtype = IMX53_ECSPI,
1010};
1011
Krzysztof Kozlowskidb1b8202015-05-02 00:44:04 +09001012static const struct platform_device_id spi_imx_devtype[] = {
Shawn Guo04ee5852011-07-10 01:16:39 +08001013 {
1014 .name = "imx1-cspi",
1015 .driver_data = (kernel_ulong_t) &imx1_cspi_devtype_data,
1016 }, {
1017 .name = "imx21-cspi",
1018 .driver_data = (kernel_ulong_t) &imx21_cspi_devtype_data,
1019 }, {
1020 .name = "imx27-cspi",
1021 .driver_data = (kernel_ulong_t) &imx27_cspi_devtype_data,
1022 }, {
1023 .name = "imx31-cspi",
1024 .driver_data = (kernel_ulong_t) &imx31_cspi_devtype_data,
1025 }, {
1026 .name = "imx35-cspi",
1027 .driver_data = (kernel_ulong_t) &imx35_cspi_devtype_data,
1028 }, {
1029 .name = "imx51-ecspi",
1030 .driver_data = (kernel_ulong_t) &imx51_ecspi_devtype_data,
1031 }, {
jiada wang26e4bb82017-06-08 14:16:01 +09001032 .name = "imx53-ecspi",
1033 .driver_data = (kernel_ulong_t) &imx53_ecspi_devtype_data,
1034 }, {
Shawn Guo04ee5852011-07-10 01:16:39 +08001035 /* sentinel */
1036 }
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +02001037};
1038
Shawn Guo22a85e42011-07-10 01:16:41 +08001039static const struct of_device_id spi_imx_dt_ids[] = {
1040 { .compatible = "fsl,imx1-cspi", .data = &imx1_cspi_devtype_data, },
1041 { .compatible = "fsl,imx21-cspi", .data = &imx21_cspi_devtype_data, },
1042 { .compatible = "fsl,imx27-cspi", .data = &imx27_cspi_devtype_data, },
1043 { .compatible = "fsl,imx31-cspi", .data = &imx31_cspi_devtype_data, },
1044 { .compatible = "fsl,imx35-cspi", .data = &imx35_cspi_devtype_data, },
1045 { .compatible = "fsl,imx51-ecspi", .data = &imx51_ecspi_devtype_data, },
jiada wang26e4bb82017-06-08 14:16:01 +09001046 { .compatible = "fsl,imx53-ecspi", .data = &imx53_ecspi_devtype_data, },
Shawn Guo22a85e42011-07-10 01:16:41 +08001047 { /* sentinel */ }
1048};
Niels de Vos27743e02013-07-29 09:38:05 +02001049MODULE_DEVICE_TABLE(of, spi_imx_dt_ids);
Shawn Guo22a85e42011-07-10 01:16:41 +08001050
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001051static void spi_imx_chipselect(struct spi_device *spi, int is_active)
1052{
Uwe Kleine-Könige6a0a8b2009-10-01 15:44:33 -07001053 int active = is_active != BITBANG_CS_INACTIVE;
1054 int dev_is_lowactive = !(spi->mode & SPI_CS_HIGH);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001055
Oleksij Rempelab2f3572017-07-25 09:57:09 +02001056 if (spi->mode & SPI_NO_CS)
1057 return;
1058
Alexander Shiyanb36581d2016-06-08 20:02:06 +03001059 if (!gpio_is_valid(spi->cs_gpio))
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001060 return;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001061
Alexander Shiyanb36581d2016-06-08 20:02:06 +03001062 gpio_set_value(spi->cs_gpio, dev_is_lowactive ^ active);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001063}
1064
Maxime Chevallier2ca300a2018-07-17 16:31:54 +02001065static void spi_imx_set_burst_len(struct spi_imx_data *spi_imx, int n_bits)
1066{
1067 u32 ctrl;
1068
1069 ctrl = readl(spi_imx->base + MX51_ECSPI_CTRL);
1070 ctrl &= ~MX51_ECSPI_CTRL_BL_MASK;
1071 ctrl |= ((n_bits - 1) << MX51_ECSPI_CTRL_BL_OFFSET);
1072 writel(ctrl, spi_imx->base + MX51_ECSPI_CTRL);
1073}
1074
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001075static void spi_imx_push(struct spi_imx_data *spi_imx)
1076{
Maxime Chevallier2ca300a2018-07-17 16:31:54 +02001077 unsigned int burst_len, fifo_words;
1078
1079 if (spi_imx->dynamic_burst)
1080 fifo_words = 4;
1081 else
1082 fifo_words = spi_imx_bytes_per_word(spi_imx->bits_per_word);
1083 /*
1084 * Reload the FIFO when the remaining bytes to be transferred in the
1085 * current burst is 0. This only applies when bits_per_word is a
1086 * multiple of 8.
1087 */
1088 if (!spi_imx->remainder) {
1089 if (spi_imx->dynamic_burst) {
1090
1091 /* We need to deal unaligned data first */
1092 burst_len = spi_imx->count % MX51_ECSPI_CTRL_MAX_BURST;
1093
1094 if (!burst_len)
1095 burst_len = MX51_ECSPI_CTRL_MAX_BURST;
1096
1097 spi_imx_set_burst_len(spi_imx, burst_len * 8);
1098
1099 spi_imx->remainder = burst_len;
1100 } else {
1101 spi_imx->remainder = fifo_words;
1102 }
1103 }
1104
jiada wangfd8d4e22017-06-08 14:16:00 +09001105 while (spi_imx->txfifo < spi_imx->devtype_data->fifo_size) {
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001106 if (!spi_imx->count)
1107 break;
Maxime Chevallier2ca300a2018-07-17 16:31:54 +02001108 if (spi_imx->dynamic_burst &&
Uwe Kleine-König30d67142018-11-30 07:47:07 +01001109 spi_imx->txfifo >= DIV_ROUND_UP(spi_imx->remainder,
Maxime Chevallier2ca300a2018-07-17 16:31:54 +02001110 fifo_words))
jiada wang1673c812017-08-10 13:50:08 +09001111 break;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001112 spi_imx->tx(spi_imx);
1113 spi_imx->txfifo++;
1114 }
1115
jiada wang71abd292017-09-05 14:12:32 +09001116 if (!spi_imx->slave_mode)
1117 spi_imx->devtype_data->trigger(spi_imx);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001118}
1119
1120static irqreturn_t spi_imx_isr(int irq, void *dev_id)
1121{
1122 struct spi_imx_data *spi_imx = dev_id;
1123
jiada wang71abd292017-09-05 14:12:32 +09001124 while (spi_imx->txfifo &&
1125 spi_imx->devtype_data->rx_available(spi_imx)) {
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001126 spi_imx->rx(spi_imx);
1127 spi_imx->txfifo--;
1128 }
1129
1130 if (spi_imx->count) {
1131 spi_imx_push(spi_imx);
1132 return IRQ_HANDLED;
1133 }
1134
1135 if (spi_imx->txfifo) {
1136 /* No data left to push, but still waiting for rx data,
1137 * enable receive data available interrupt.
1138 */
Shawn Guoedd501bb2011-07-10 01:16:35 +08001139 spi_imx->devtype_data->intctrl(
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +02001140 spi_imx, MXC_INT_RR);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001141 return IRQ_HANDLED;
1142 }
1143
Shawn Guoedd501bb2011-07-10 01:16:35 +08001144 spi_imx->devtype_data->intctrl(spi_imx, 0);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001145 complete(&spi_imx->xfer_done);
1146
1147 return IRQ_HANDLED;
1148}
1149
Sascha Hauer65017ee2017-06-02 07:38:03 +02001150static int spi_imx_dma_configure(struct spi_master *master)
Anton Bondarenkof12ae172016-02-24 09:20:29 +01001151{
1152 int ret;
1153 enum dma_slave_buswidth buswidth;
1154 struct dma_slave_config rx = {}, tx = {};
1155 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
1156
Sascha Hauer65017ee2017-06-02 07:38:03 +02001157 switch (spi_imx_bytes_per_word(spi_imx->bits_per_word)) {
Anton Bondarenkof12ae172016-02-24 09:20:29 +01001158 case 4:
1159 buswidth = DMA_SLAVE_BUSWIDTH_4_BYTES;
1160 break;
1161 case 2:
1162 buswidth = DMA_SLAVE_BUSWIDTH_2_BYTES;
1163 break;
1164 case 1:
1165 buswidth = DMA_SLAVE_BUSWIDTH_1_BYTE;
1166 break;
1167 default:
1168 return -EINVAL;
1169 }
1170
1171 tx.direction = DMA_MEM_TO_DEV;
1172 tx.dst_addr = spi_imx->base_phys + MXC_CSPITXDATA;
1173 tx.dst_addr_width = buswidth;
1174 tx.dst_maxburst = spi_imx->wml;
1175 ret = dmaengine_slave_config(master->dma_tx, &tx);
1176 if (ret) {
1177 dev_err(spi_imx->dev, "TX dma configuration failed with %d\n", ret);
1178 return ret;
1179 }
1180
1181 rx.direction = DMA_DEV_TO_MEM;
1182 rx.src_addr = spi_imx->base_phys + MXC_CSPIRXDATA;
1183 rx.src_addr_width = buswidth;
1184 rx.src_maxburst = spi_imx->wml;
1185 ret = dmaengine_slave_config(master->dma_rx, &rx);
1186 if (ret) {
1187 dev_err(spi_imx->dev, "RX dma configuration failed with %d\n", ret);
1188 return ret;
1189 }
1190
Anton Bondarenkof12ae172016-02-24 09:20:29 +01001191 return 0;
1192}
1193
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001194static int spi_imx_setupxfer(struct spi_device *spi,
1195 struct spi_transfer *t)
1196{
1197 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001198
Sascha Hauerabb1ff12017-06-02 07:37:59 +02001199 if (!t)
1200 return 0;
1201
Sascha Hauerd52345b2017-06-02 07:38:01 +02001202 spi_imx->bits_per_word = t->bits_per_word;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001203
Maxime Chevallier2801b2f52018-07-17 16:31:51 +02001204 /*
1205 * Initialize the functions for transfer. To transfer non byte-aligned
1206 * words, we have to use multiple word-size bursts, we can't use
1207 * dynamic_burst in that case.
1208 */
1209 if (spi_imx->devtype_data->dynamic_burst && !spi_imx->slave_mode &&
1210 (spi_imx->bits_per_word == 8 ||
1211 spi_imx->bits_per_word == 16 ||
1212 spi_imx->bits_per_word == 32)) {
jiada wang1673c812017-08-10 13:50:08 +09001213
jiada wang1673c812017-08-10 13:50:08 +09001214 spi_imx->rx = spi_imx_buf_rx_swap;
1215 spi_imx->tx = spi_imx_buf_tx_swap;
1216 spi_imx->dynamic_burst = 1;
jiada wang1673c812017-08-10 13:50:08 +09001217
Sachin Kamat60514262013-05-30 13:38:09 +05301218 } else {
jiada wang1673c812017-08-10 13:50:08 +09001219 if (spi_imx->bits_per_word <= 8) {
1220 spi_imx->rx = spi_imx_buf_rx_u8;
1221 spi_imx->tx = spi_imx_buf_tx_u8;
1222 } else if (spi_imx->bits_per_word <= 16) {
1223 spi_imx->rx = spi_imx_buf_rx_u16;
1224 spi_imx->tx = spi_imx_buf_tx_u16;
1225 } else {
1226 spi_imx->rx = spi_imx_buf_rx_u32;
1227 spi_imx->tx = spi_imx_buf_tx_u32;
1228 }
Maxime Chevallier2ca300a2018-07-17 16:31:54 +02001229 spi_imx->dynamic_burst = 0;
Stephen Warren24778be2013-05-21 20:36:35 -06001230 }
Uwe Kleine-Könige6a0a8b2009-10-01 15:44:33 -07001231
Sascha Hauerc008a802016-02-24 09:20:26 +01001232 if (spi_imx_can_dma(spi_imx->bitbang.master, spi, t))
1233 spi_imx->usedma = 1;
1234 else
1235 spi_imx->usedma = 0;
1236
jiada wang71abd292017-09-05 14:12:32 +09001237 if (is_imx53_ecspi(spi_imx) && spi_imx->slave_mode) {
1238 spi_imx->rx = mx53_ecspi_rx_slave;
1239 spi_imx->tx = mx53_ecspi_tx_slave;
1240 spi_imx->slave_burst = t->len;
1241 }
1242
Uwe Kleine-König1d374702018-11-30 07:47:08 +01001243 spi_imx->devtype_data->prepare_transfer(spi_imx, spi, t);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001244
1245 return 0;
1246}
1247
Robin Gongf62cacc2014-09-11 09:18:44 +08001248static void spi_imx_sdma_exit(struct spi_imx_data *spi_imx)
1249{
1250 struct spi_master *master = spi_imx->bitbang.master;
1251
1252 if (master->dma_rx) {
1253 dma_release_channel(master->dma_rx);
1254 master->dma_rx = NULL;
1255 }
1256
1257 if (master->dma_tx) {
1258 dma_release_channel(master->dma_tx);
1259 master->dma_tx = NULL;
1260 }
Robin Gongf62cacc2014-09-11 09:18:44 +08001261}
1262
1263static int spi_imx_sdma_init(struct device *dev, struct spi_imx_data *spi_imx,
Anton Bondarenkof12ae172016-02-24 09:20:29 +01001264 struct spi_master *master)
Robin Gongf62cacc2014-09-11 09:18:44 +08001265{
Robin Gongf62cacc2014-09-11 09:18:44 +08001266 int ret;
1267
Robin Gonga02bb402015-02-03 10:25:53 +08001268 /* use pio mode for i.mx6dl chip TKT238285 */
1269 if (of_machine_is_compatible("fsl,imx6dl"))
1270 return 0;
1271
jiada wangfd8d4e22017-06-08 14:16:00 +09001272 spi_imx->wml = spi_imx->devtype_data->fifo_size / 2;
Anton Bondarenko0dfbaa82015-12-05 17:57:01 +01001273
Robin Gongf62cacc2014-09-11 09:18:44 +08001274 /* Prepare for TX DMA: */
Anton Bondarenko37600472015-12-08 07:43:45 +01001275 master->dma_tx = dma_request_slave_channel_reason(dev, "tx");
1276 if (IS_ERR(master->dma_tx)) {
1277 ret = PTR_ERR(master->dma_tx);
1278 dev_dbg(dev, "can't get the TX DMA channel, error %d!\n", ret);
1279 master->dma_tx = NULL;
Robin Gongf62cacc2014-09-11 09:18:44 +08001280 goto err;
1281 }
1282
Robin Gongf62cacc2014-09-11 09:18:44 +08001283 /* Prepare for RX : */
Anton Bondarenko37600472015-12-08 07:43:45 +01001284 master->dma_rx = dma_request_slave_channel_reason(dev, "rx");
1285 if (IS_ERR(master->dma_rx)) {
1286 ret = PTR_ERR(master->dma_rx);
1287 dev_dbg(dev, "can't get the RX DMA channel, error %d\n", ret);
1288 master->dma_rx = NULL;
Robin Gongf62cacc2014-09-11 09:18:44 +08001289 goto err;
1290 }
1291
Robin Gongf62cacc2014-09-11 09:18:44 +08001292 init_completion(&spi_imx->dma_rx_completion);
1293 init_completion(&spi_imx->dma_tx_completion);
1294 master->can_dma = spi_imx_can_dma;
1295 master->max_dma_len = MAX_SDMA_BD_BYTES;
1296 spi_imx->bitbang.master->flags = SPI_MASTER_MUST_RX |
1297 SPI_MASTER_MUST_TX;
Robin Gongf62cacc2014-09-11 09:18:44 +08001298
1299 return 0;
1300err:
1301 spi_imx_sdma_exit(spi_imx);
1302 return ret;
1303}
1304
1305static void spi_imx_dma_rx_callback(void *cookie)
1306{
1307 struct spi_imx_data *spi_imx = (struct spi_imx_data *)cookie;
1308
1309 complete(&spi_imx->dma_rx_completion);
1310}
1311
1312static void spi_imx_dma_tx_callback(void *cookie)
1313{
1314 struct spi_imx_data *spi_imx = (struct spi_imx_data *)cookie;
1315
1316 complete(&spi_imx->dma_tx_completion);
1317}
1318
Anton Bondarenko4bfe9272016-02-19 08:43:03 +01001319static int spi_imx_calculate_timeout(struct spi_imx_data *spi_imx, int size)
1320{
1321 unsigned long timeout = 0;
1322
1323 /* Time with actual data transfer and CS change delay related to HW */
1324 timeout = (8 + 4) * size / spi_imx->spi_bus_clk;
1325
1326 /* Add extra second for scheduler related activities */
1327 timeout += 1;
1328
1329 /* Double calculated timeout */
1330 return msecs_to_jiffies(2 * timeout * MSEC_PER_SEC);
1331}
1332
Robin Gongf62cacc2014-09-11 09:18:44 +08001333static int spi_imx_dma_transfer(struct spi_imx_data *spi_imx,
1334 struct spi_transfer *transfer)
1335{
Sascha Hauer6b6192c2016-02-24 09:20:33 +01001336 struct dma_async_tx_descriptor *desc_tx, *desc_rx;
Anton Bondarenko4bfe9272016-02-19 08:43:03 +01001337 unsigned long transfer_timeout;
Nicholas Mc Guire56536a72015-02-02 03:30:35 -05001338 unsigned long timeout;
Robin Gongf62cacc2014-09-11 09:18:44 +08001339 struct spi_master *master = spi_imx->bitbang.master;
1340 struct sg_table *tx = &transfer->tx_sg, *rx = &transfer->rx_sg;
Robin Gong5ba5a372018-10-10 10:32:45 +00001341 struct scatterlist *last_sg = sg_last(rx->sgl, rx->nents);
1342 unsigned int bytes_per_word, i;
Robin Gong987a2df2018-10-10 10:32:42 +00001343 int ret;
1344
Robin Gong5ba5a372018-10-10 10:32:45 +00001345 /* Get the right burst length from the last sg to ensure no tail data */
1346 bytes_per_word = spi_imx_bytes_per_word(transfer->bits_per_word);
1347 for (i = spi_imx->devtype_data->fifo_size / 2; i > 0; i--) {
1348 if (!(sg_dma_len(last_sg) % (i * bytes_per_word)))
1349 break;
1350 }
1351 /* Use 1 as wml in case no available burst length got */
1352 if (i == 0)
1353 i = 1;
1354
1355 spi_imx->wml = i;
1356
Robin Gong987a2df2018-10-10 10:32:42 +00001357 ret = spi_imx_dma_configure(master);
1358 if (ret)
1359 return ret;
1360
Robin Gong5ba5a372018-10-10 10:32:45 +00001361 if (!spi_imx->devtype_data->setup_wml) {
1362 dev_err(spi_imx->dev, "No setup_wml()?\n");
1363 return -EINVAL;
1364 }
Robin Gong987a2df2018-10-10 10:32:42 +00001365 spi_imx->devtype_data->setup_wml(spi_imx);
Robin Gongf62cacc2014-09-11 09:18:44 +08001366
Anton Bondarenkofab44ef2015-12-05 17:57:00 +01001367 /*
Sascha Hauer6b6192c2016-02-24 09:20:33 +01001368 * The TX DMA setup starts the transfer, so make sure RX is configured
1369 * before TX.
Anton Bondarenkofab44ef2015-12-05 17:57:00 +01001370 */
Sascha Hauer6b6192c2016-02-24 09:20:33 +01001371 desc_rx = dmaengine_prep_slave_sg(master->dma_rx,
1372 rx->sgl, rx->nents, DMA_DEV_TO_MEM,
1373 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1374 if (!desc_rx)
1375 return -EINVAL;
1376
1377 desc_rx->callback = spi_imx_dma_rx_callback;
1378 desc_rx->callback_param = (void *)spi_imx;
1379 dmaengine_submit(desc_rx);
1380 reinit_completion(&spi_imx->dma_rx_completion);
Anton Bondarenkofab44ef2015-12-05 17:57:00 +01001381 dma_async_issue_pending(master->dma_rx);
Sascha Hauer6b6192c2016-02-24 09:20:33 +01001382
1383 desc_tx = dmaengine_prep_slave_sg(master->dma_tx,
1384 tx->sgl, tx->nents, DMA_MEM_TO_DEV,
1385 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1386 if (!desc_tx) {
1387 dmaengine_terminate_all(master->dma_tx);
1388 return -EINVAL;
1389 }
1390
1391 desc_tx->callback = spi_imx_dma_tx_callback;
1392 desc_tx->callback_param = (void *)spi_imx;
1393 dmaengine_submit(desc_tx);
1394 reinit_completion(&spi_imx->dma_tx_completion);
Anton Bondarenkofab44ef2015-12-05 17:57:00 +01001395 dma_async_issue_pending(master->dma_tx);
Robin Gongf62cacc2014-09-11 09:18:44 +08001396
Anton Bondarenko4bfe9272016-02-19 08:43:03 +01001397 transfer_timeout = spi_imx_calculate_timeout(spi_imx, transfer->len);
1398
Robin Gongf62cacc2014-09-11 09:18:44 +08001399 /* Wait SDMA to finish the data transfer.*/
Nicholas Mc Guire56536a72015-02-02 03:30:35 -05001400 timeout = wait_for_completion_timeout(&spi_imx->dma_tx_completion,
Anton Bondarenko4bfe9272016-02-19 08:43:03 +01001401 transfer_timeout);
Nicholas Mc Guire56536a72015-02-02 03:30:35 -05001402 if (!timeout) {
Sascha Hauer6aa800c2016-02-17 14:28:48 +01001403 dev_err(spi_imx->dev, "I/O Error in DMA TX\n");
Robin Gongf62cacc2014-09-11 09:18:44 +08001404 dmaengine_terminate_all(master->dma_tx);
Anton Bondarenkoe47b33c2015-12-05 17:56:59 +01001405 dmaengine_terminate_all(master->dma_rx);
Sascha Hauer6b6192c2016-02-24 09:20:33 +01001406 return -ETIMEDOUT;
Robin Gongf62cacc2014-09-11 09:18:44 +08001407 }
1408
Sascha Hauer6b6192c2016-02-24 09:20:33 +01001409 timeout = wait_for_completion_timeout(&spi_imx->dma_rx_completion,
1410 transfer_timeout);
1411 if (!timeout) {
1412 dev_err(&master->dev, "I/O Error in DMA RX\n");
1413 spi_imx->devtype_data->reset(spi_imx);
1414 dmaengine_terminate_all(master->dma_rx);
1415 return -ETIMEDOUT;
1416 }
Robin Gongf62cacc2014-09-11 09:18:44 +08001417
Sascha Hauer6b6192c2016-02-24 09:20:33 +01001418 return transfer->len;
Robin Gongf62cacc2014-09-11 09:18:44 +08001419}
1420
1421static int spi_imx_pio_transfer(struct spi_device *spi,
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001422 struct spi_transfer *transfer)
1423{
1424 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
Christian Gmeinerff1ba3d2016-06-21 14:12:54 +02001425 unsigned long transfer_timeout;
1426 unsigned long timeout;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001427
1428 spi_imx->tx_buf = transfer->tx_buf;
1429 spi_imx->rx_buf = transfer->rx_buf;
1430 spi_imx->count = transfer->len;
1431 spi_imx->txfifo = 0;
Maxime Chevallier2ca300a2018-07-17 16:31:54 +02001432 spi_imx->remainder = 0;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001433
Axel Linaa0fe822014-02-09 11:06:04 +08001434 reinit_completion(&spi_imx->xfer_done);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001435
1436 spi_imx_push(spi_imx);
1437
Shawn Guoedd501bb2011-07-10 01:16:35 +08001438 spi_imx->devtype_data->intctrl(spi_imx, MXC_INT_TE);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001439
Christian Gmeinerff1ba3d2016-06-21 14:12:54 +02001440 transfer_timeout = spi_imx_calculate_timeout(spi_imx, transfer->len);
1441
1442 timeout = wait_for_completion_timeout(&spi_imx->xfer_done,
1443 transfer_timeout);
1444 if (!timeout) {
1445 dev_err(&spi->dev, "I/O Error in PIO\n");
1446 spi_imx->devtype_data->reset(spi_imx);
1447 return -ETIMEDOUT;
1448 }
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001449
1450 return transfer->len;
1451}
1452
jiada wang71abd292017-09-05 14:12:32 +09001453static int spi_imx_pio_transfer_slave(struct spi_device *spi,
1454 struct spi_transfer *transfer)
1455{
1456 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
1457 int ret = transfer->len;
1458
1459 if (is_imx53_ecspi(spi_imx) &&
1460 transfer->len > MX53_MAX_TRANSFER_BYTES) {
1461 dev_err(&spi->dev, "Transaction too big, max size is %d bytes\n",
1462 MX53_MAX_TRANSFER_BYTES);
1463 return -EMSGSIZE;
1464 }
1465
1466 spi_imx->tx_buf = transfer->tx_buf;
1467 spi_imx->rx_buf = transfer->rx_buf;
1468 spi_imx->count = transfer->len;
1469 spi_imx->txfifo = 0;
Maxime Chevallier2ca300a2018-07-17 16:31:54 +02001470 spi_imx->remainder = 0;
jiada wang71abd292017-09-05 14:12:32 +09001471
1472 reinit_completion(&spi_imx->xfer_done);
1473 spi_imx->slave_aborted = false;
1474
1475 spi_imx_push(spi_imx);
1476
1477 spi_imx->devtype_data->intctrl(spi_imx, MXC_INT_TE | MXC_INT_RDR);
1478
1479 if (wait_for_completion_interruptible(&spi_imx->xfer_done) ||
1480 spi_imx->slave_aborted) {
1481 dev_dbg(&spi->dev, "interrupted\n");
1482 ret = -EINTR;
1483 }
1484
1485 /* ecspi has a HW issue when works in Slave mode,
1486 * after 64 words writtern to TXFIFO, even TXFIFO becomes empty,
1487 * ECSPI_TXDATA keeps shift out the last word data,
1488 * so we have to disable ECSPI when in slave mode after the
1489 * transfer completes
1490 */
1491 if (spi_imx->devtype_data->disable)
1492 spi_imx->devtype_data->disable(spi_imx);
1493
1494 return ret;
1495}
1496
Robin Gongf62cacc2014-09-11 09:18:44 +08001497static int spi_imx_transfer(struct spi_device *spi,
1498 struct spi_transfer *transfer)
1499{
Robin Gongf62cacc2014-09-11 09:18:44 +08001500 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
1501
jiada wang71abd292017-09-05 14:12:32 +09001502 /* flush rxfifo before transfer */
1503 while (spi_imx->devtype_data->rx_available(spi_imx))
Trent Piephoc8427492019-03-04 20:18:49 +00001504 readl(spi_imx->base + MXC_CSPIRXDATA);
jiada wang71abd292017-09-05 14:12:32 +09001505
1506 if (spi_imx->slave_mode)
1507 return spi_imx_pio_transfer_slave(spi, transfer);
1508
Sascha Hauerc008a802016-02-24 09:20:26 +01001509 if (spi_imx->usedma)
Sascha Hauer99f1cf12016-02-23 10:23:50 +01001510 return spi_imx_dma_transfer(spi_imx, transfer);
Sascha Hauerc008a802016-02-24 09:20:26 +01001511 else
1512 return spi_imx_pio_transfer(spi, transfer);
Robin Gongf62cacc2014-09-11 09:18:44 +08001513}
1514
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001515static int spi_imx_setup(struct spi_device *spi)
1516{
Alberto Panizzof4d4ecf2010-01-20 13:49:45 -07001517 dev_dbg(&spi->dev, "%s: mode %d, %u bpw, %d hz\n", __func__,
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001518 spi->mode, spi->bits_per_word, spi->max_speed_hz);
1519
Oleksij Rempelab2f3572017-07-25 09:57:09 +02001520 if (spi->mode & SPI_NO_CS)
1521 return 0;
1522
Alexander Shiyanb36581d2016-06-08 20:02:06 +03001523 if (gpio_is_valid(spi->cs_gpio))
1524 gpio_direction_output(spi->cs_gpio,
1525 spi->mode & SPI_CS_HIGH ? 0 : 1);
Sascha Hauer6c23e5d2009-10-01 15:44:29 -07001526
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001527 spi_imx_chipselect(spi, BITBANG_CS_INACTIVE);
1528
1529 return 0;
1530}
1531
1532static void spi_imx_cleanup(struct spi_device *spi)
1533{
1534}
1535
Huang Shijie9e556dc2013-10-23 16:31:50 +08001536static int
1537spi_imx_prepare_message(struct spi_master *master, struct spi_message *msg)
1538{
1539 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
1540 int ret;
1541
1542 ret = clk_enable(spi_imx->clk_per);
1543 if (ret)
1544 return ret;
1545
1546 ret = clk_enable(spi_imx->clk_ipg);
1547 if (ret) {
1548 clk_disable(spi_imx->clk_per);
1549 return ret;
1550 }
1551
Uwe Kleine-Könige6972712018-11-30 07:47:05 +01001552 ret = spi_imx->devtype_data->prepare_message(spi_imx, msg);
1553 if (ret) {
1554 clk_disable(spi_imx->clk_ipg);
1555 clk_disable(spi_imx->clk_per);
1556 }
1557
1558 return ret;
Huang Shijie9e556dc2013-10-23 16:31:50 +08001559}
1560
1561static int
1562spi_imx_unprepare_message(struct spi_master *master, struct spi_message *msg)
1563{
1564 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
1565
1566 clk_disable(spi_imx->clk_ipg);
1567 clk_disable(spi_imx->clk_per);
1568 return 0;
1569}
1570
jiada wang71abd292017-09-05 14:12:32 +09001571static int spi_imx_slave_abort(struct spi_master *master)
1572{
1573 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
1574
1575 spi_imx->slave_aborted = true;
1576 complete(&spi_imx->xfer_done);
1577
1578 return 0;
1579}
1580
Grant Likelyfd4a3192012-12-07 16:57:14 +00001581static int spi_imx_probe(struct platform_device *pdev)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001582{
Shawn Guo22a85e42011-07-10 01:16:41 +08001583 struct device_node *np = pdev->dev.of_node;
1584 const struct of_device_id *of_id =
1585 of_match_device(spi_imx_dt_ids, &pdev->dev);
1586 struct spi_imx_master *mxc_platform_info =
1587 dev_get_platdata(&pdev->dev);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001588 struct spi_master *master;
1589 struct spi_imx_data *spi_imx;
1590 struct resource *res;
Leif Middelschultef72efa72017-04-23 21:19:58 +02001591 int i, ret, irq, spi_drctl;
jiada wang71abd292017-09-05 14:12:32 +09001592 const struct spi_imx_devtype_data *devtype_data = of_id ? of_id->data :
1593 (struct spi_imx_devtype_data *)pdev->id_entry->driver_data;
1594 bool slave_mode;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001595
Shawn Guo22a85e42011-07-10 01:16:41 +08001596 if (!np && !mxc_platform_info) {
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001597 dev_err(&pdev->dev, "can't get the platform data\n");
1598 return -EINVAL;
1599 }
1600
jiada wang71abd292017-09-05 14:12:32 +09001601 slave_mode = devtype_data->has_slavemode &&
1602 of_property_read_bool(np, "spi-slave");
1603 if (slave_mode)
1604 master = spi_alloc_slave(&pdev->dev,
1605 sizeof(struct spi_imx_data));
1606 else
1607 master = spi_alloc_master(&pdev->dev,
1608 sizeof(struct spi_imx_data));
Fabio Estevam2c147772017-06-20 13:50:55 -03001609 if (!master)
1610 return -ENOMEM;
1611
Leif Middelschultef72efa72017-04-23 21:19:58 +02001612 ret = of_property_read_u32(np, "fsl,spi-rdy-drctl", &spi_drctl);
1613 if ((ret < 0) || (spi_drctl >= 0x3)) {
1614 /* '11' is reserved */
1615 spi_drctl = 0;
1616 }
1617
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001618 platform_set_drvdata(pdev, master);
1619
Stephen Warren24778be2013-05-21 20:36:35 -06001620 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(1, 32);
Alexander Shiyanb36581d2016-06-08 20:02:06 +03001621 master->bus_num = np ? -1 : pdev->id;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001622
1623 spi_imx = spi_master_get_devdata(master);
Axel Lin94c69f72013-09-10 15:43:41 +08001624 spi_imx->bitbang.master = master;
Sascha Hauer6aa800c2016-02-17 14:28:48 +01001625 spi_imx->dev = &pdev->dev;
jiada wang71abd292017-09-05 14:12:32 +09001626 spi_imx->slave_mode = slave_mode;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001627
jiada wang71abd292017-09-05 14:12:32 +09001628 spi_imx->devtype_data = devtype_data;
Anton Bondarenko4686d1c2015-12-08 07:43:44 +01001629
Trent Piepho881a0b92017-10-31 12:49:04 -07001630 /* Get number of chip selects, either platform data or OF */
Alexander Shiyanb36581d2016-06-08 20:02:06 +03001631 if (mxc_platform_info) {
1632 master->num_chipselect = mxc_platform_info->num_chipselect;
Trent Piephoffd4db92017-10-31 12:49:06 -07001633 if (mxc_platform_info->chipselect) {
Kees Cooka86854d2018-06-12 14:07:58 -07001634 master->cs_gpios = devm_kcalloc(&master->dev,
1635 master->num_chipselect, sizeof(int),
1636 GFP_KERNEL);
Trent Piephoffd4db92017-10-31 12:49:06 -07001637 if (!master->cs_gpios)
1638 return -ENOMEM;
Fabio Estevam4cc122a2011-09-15 17:21:15 -03001639
Trent Piephoffd4db92017-10-31 12:49:06 -07001640 for (i = 0; i < master->num_chipselect; i++)
1641 master->cs_gpios[i] = mxc_platform_info->chipselect[i];
1642 }
Trent Piepho881a0b92017-10-31 12:49:04 -07001643 } else {
1644 u32 num_cs;
1645
1646 if (!of_property_read_u32(np, "num-cs", &num_cs))
1647 master->num_chipselect = num_cs;
1648 /* If not preset, default value of 1 is used */
1649 }
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001650
1651 spi_imx->bitbang.chipselect = spi_imx_chipselect;
1652 spi_imx->bitbang.setup_transfer = spi_imx_setupxfer;
1653 spi_imx->bitbang.txrx_bufs = spi_imx_transfer;
1654 spi_imx->bitbang.master->setup = spi_imx_setup;
1655 spi_imx->bitbang.master->cleanup = spi_imx_cleanup;
Huang Shijie9e556dc2013-10-23 16:31:50 +08001656 spi_imx->bitbang.master->prepare_message = spi_imx_prepare_message;
1657 spi_imx->bitbang.master->unprepare_message = spi_imx_unprepare_message;
jiada wang71abd292017-09-05 14:12:32 +09001658 spi_imx->bitbang.master->slave_abort = spi_imx_slave_abort;
Oleksij Rempelab2f3572017-07-25 09:57:09 +02001659 spi_imx->bitbang.master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH \
1660 | SPI_NO_CS;
jiada wang26e4bb82017-06-08 14:16:01 +09001661 if (is_imx35_cspi(spi_imx) || is_imx51_ecspi(spi_imx) ||
1662 is_imx53_ecspi(spi_imx))
Leif Middelschultef72efa72017-04-23 21:19:58 +02001663 spi_imx->bitbang.master->mode_bits |= SPI_LOOP | SPI_READY;
1664
1665 spi_imx->spi_drctl = spi_drctl;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001666
1667 init_completion(&spi_imx->xfer_done);
1668
1669 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Fabio Estevam130b82c2013-07-11 01:26:48 -03001670 spi_imx->base = devm_ioremap_resource(&pdev->dev, res);
1671 if (IS_ERR(spi_imx->base)) {
1672 ret = PTR_ERR(spi_imx->base);
1673 goto out_master_put;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001674 }
Anton Bondarenkof12ae172016-02-24 09:20:29 +01001675 spi_imx->base_phys = res->start;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001676
Fabio Estevam4b5d6aa2014-12-29 19:38:51 -02001677 irq = platform_get_irq(pdev, 0);
1678 if (irq < 0) {
1679 ret = irq;
Fabio Estevam130b82c2013-07-11 01:26:48 -03001680 goto out_master_put;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001681 }
1682
Fabio Estevam4b5d6aa2014-12-29 19:38:51 -02001683 ret = devm_request_irq(&pdev->dev, irq, spi_imx_isr, 0,
Alexander Shiyan8fc39b52014-02-22 17:23:46 +04001684 dev_name(&pdev->dev), spi_imx);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001685 if (ret) {
Fabio Estevam4b5d6aa2014-12-29 19:38:51 -02001686 dev_err(&pdev->dev, "can't get irq%d: %d\n", irq, ret);
Fabio Estevam130b82c2013-07-11 01:26:48 -03001687 goto out_master_put;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001688 }
1689
Sascha Haueraa29d8402012-03-07 09:30:22 +01001690 spi_imx->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
1691 if (IS_ERR(spi_imx->clk_ipg)) {
1692 ret = PTR_ERR(spi_imx->clk_ipg);
Fabio Estevam130b82c2013-07-11 01:26:48 -03001693 goto out_master_put;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001694 }
1695
Sascha Haueraa29d8402012-03-07 09:30:22 +01001696 spi_imx->clk_per = devm_clk_get(&pdev->dev, "per");
1697 if (IS_ERR(spi_imx->clk_per)) {
1698 ret = PTR_ERR(spi_imx->clk_per);
Fabio Estevam130b82c2013-07-11 01:26:48 -03001699 goto out_master_put;
Sascha Haueraa29d8402012-03-07 09:30:22 +01001700 }
1701
Fabio Estevam83174622013-07-11 01:26:49 -03001702 ret = clk_prepare_enable(spi_imx->clk_per);
1703 if (ret)
1704 goto out_master_put;
1705
1706 ret = clk_prepare_enable(spi_imx->clk_ipg);
1707 if (ret)
1708 goto out_put_per;
Sascha Haueraa29d8402012-03-07 09:30:22 +01001709
1710 spi_imx->spi_clk = clk_get_rate(spi_imx->clk_per);
Robin Gongf62cacc2014-09-11 09:18:44 +08001711 /*
Martin Kaiser2dd33f92016-10-20 00:42:25 +02001712 * Only validated on i.mx35 and i.mx6 now, can remove the constraint
1713 * if validated on other chips.
Robin Gongf62cacc2014-09-11 09:18:44 +08001714 */
jiada wangfd8d4e22017-06-08 14:16:00 +09001715 if (spi_imx->devtype_data->has_dmamode) {
Anton Bondarenkof12ae172016-02-24 09:20:29 +01001716 ret = spi_imx_sdma_init(&pdev->dev, spi_imx, master);
Anton Bondarenkobf9af082015-12-08 07:43:46 +01001717 if (ret == -EPROBE_DEFER)
1718 goto out_clk_put;
1719
Anton Bondarenko37600472015-12-08 07:43:45 +01001720 if (ret < 0)
1721 dev_err(&pdev->dev, "dma setup error %d, use pio\n",
1722 ret);
1723 }
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001724
Shawn Guoedd501bb2011-07-10 01:16:35 +08001725 spi_imx->devtype_data->reset(spi_imx);
Daniel Mackce1807b2009-11-19 19:01:42 +00001726
Shawn Guoedd501bb2011-07-10 01:16:35 +08001727 spi_imx->devtype_data->intctrl(spi_imx, 0);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001728
Shawn Guo22a85e42011-07-10 01:16:41 +08001729 master->dev.of_node = pdev->dev.of_node;
Trent Piepho8197f482017-11-06 10:38:23 -08001730 ret = spi_bitbang_start(&spi_imx->bitbang);
1731 if (ret) {
1732 dev_err(&pdev->dev, "bitbang start failed with %d\n", ret);
1733 goto out_clk_put;
1734 }
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001735
Trent Piepho881a0b92017-10-31 12:49:04 -07001736 /* Request GPIO CS lines, if any */
1737 if (!spi_imx->slave_mode && master->cs_gpios) {
jiada wang71abd292017-09-05 14:12:32 +09001738 for (i = 0; i < master->num_chipselect; i++) {
1739 if (!gpio_is_valid(master->cs_gpios[i]))
1740 continue;
1741
1742 ret = devm_gpio_request(&pdev->dev,
1743 master->cs_gpios[i],
1744 DRIVER_NAME);
1745 if (ret) {
1746 dev_err(&pdev->dev, "Can't get CS GPIO %i\n",
1747 master->cs_gpios[i]);
Trent Piepho4e217912017-10-31 12:49:05 -07001748 goto out_spi_bitbang;
jiada wang71abd292017-09-05 14:12:32 +09001749 }
1750 }
Alexander Shiyanb36581d2016-06-08 20:02:06 +03001751 }
1752
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001753 dev_info(&pdev->dev, "probed\n");
1754
Huang Shijie9e556dc2013-10-23 16:31:50 +08001755 clk_disable(spi_imx->clk_ipg);
1756 clk_disable(spi_imx->clk_per);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001757 return ret;
1758
Trent Piepho4e217912017-10-31 12:49:05 -07001759out_spi_bitbang:
1760 spi_bitbang_stop(&spi_imx->bitbang);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001761out_clk_put:
Sascha Haueraa29d8402012-03-07 09:30:22 +01001762 clk_disable_unprepare(spi_imx->clk_ipg);
Fabio Estevam83174622013-07-11 01:26:49 -03001763out_put_per:
1764 clk_disable_unprepare(spi_imx->clk_per);
Fabio Estevam130b82c2013-07-11 01:26:48 -03001765out_master_put:
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001766 spi_master_put(master);
Fabio Estevam130b82c2013-07-11 01:26:48 -03001767
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001768 return ret;
1769}
1770
Grant Likelyfd4a3192012-12-07 16:57:14 +00001771static int spi_imx_remove(struct platform_device *pdev)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001772{
1773 struct spi_master *master = platform_get_drvdata(pdev);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001774 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
Stefan Agnerd5935742018-01-07 15:05:49 +01001775 int ret;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001776
1777 spi_bitbang_stop(&spi_imx->bitbang);
1778
Stefan Agnerd5935742018-01-07 15:05:49 +01001779 ret = clk_enable(spi_imx->clk_per);
1780 if (ret)
1781 return ret;
1782
1783 ret = clk_enable(spi_imx->clk_ipg);
1784 if (ret) {
1785 clk_disable(spi_imx->clk_per);
1786 return ret;
1787 }
1788
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001789 writel(0, spi_imx->base + MXC_CSPICTRL);
Stefan Agnerd5935742018-01-07 15:05:49 +01001790 clk_disable_unprepare(spi_imx->clk_ipg);
1791 clk_disable_unprepare(spi_imx->clk_per);
Robin Gongf62cacc2014-09-11 09:18:44 +08001792 spi_imx_sdma_exit(spi_imx);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001793 spi_master_put(master);
1794
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001795 return 0;
1796}
1797
1798static struct platform_driver spi_imx_driver = {
1799 .driver = {
1800 .name = DRIVER_NAME,
Shawn Guo22a85e42011-07-10 01:16:41 +08001801 .of_match_table = spi_imx_dt_ids,
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001802 },
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +02001803 .id_table = spi_imx_devtype,
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001804 .probe = spi_imx_probe,
Grant Likelyfd4a3192012-12-07 16:57:14 +00001805 .remove = spi_imx_remove,
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001806};
Grant Likely940ab882011-10-05 11:29:49 -06001807module_platform_driver(spi_imx_driver);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001808
wangboaf828002018-04-12 16:58:08 +08001809MODULE_DESCRIPTION("SPI Controller driver");
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001810MODULE_AUTHOR("Sascha Hauer, Pengutronix");
1811MODULE_LICENSE("GPL");
Fabio Estevam3133fba32013-01-07 20:42:55 -02001812MODULE_ALIAS("platform:" DRIVER_NAME);