blob: beec88a303472084109bf00ebce6b90e0453bdd8 [file] [log] [blame]
Alex Daibac427f2015-08-12 15:43:39 +01001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 */
Alex Daibac427f2015-08-12 15:43:39 +010024#include <linux/circ_buf.h>
25#include "i915_drv.h"
Arkadiusz Hiler8c4f24f2016-11-25 18:59:33 +010026#include "intel_uc.h"
Alex Daibac427f2015-08-12 15:43:39 +010027
28/**
Alex Daifeda33e2015-10-19 16:10:54 -070029 * DOC: GuC-based command submission
Dave Gordon44a28b12015-08-12 15:43:41 +010030 *
31 * i915_guc_client:
32 * We use the term client to avoid confusion with contexts. A i915_guc_client is
33 * equivalent to GuC object guc_context_desc. This context descriptor is
34 * allocated from a pool of 1024 entries. Kernel driver will allocate doorbell
35 * and workqueue for it. Also the process descriptor (guc_process_desc), which
36 * is mapped to client space. So the client can write Work Item then ring the
37 * doorbell.
38 *
39 * To simplify the implementation, we allocate one gem object that contains all
40 * pages for doorbell, process descriptor and workqueue.
41 *
42 * The Scratch registers:
43 * There are 16 MMIO-based registers start from 0xC180. The kernel driver writes
44 * a value to the action register (SOFT_SCRATCH_0) along with any data. It then
45 * triggers an interrupt on the GuC via another register write (0xC4C8).
46 * Firmware writes a success/fail code back to the action register after
47 * processes the request. The kernel driver polls waiting for this update and
48 * then proceeds.
Arkadiusz Hiler2d803c22016-11-25 18:59:35 +010049 * See intel_guc_send()
Dave Gordon44a28b12015-08-12 15:43:41 +010050 *
51 * Doorbells:
52 * Doorbells are interrupts to uKernel. A doorbell is a single cache line (QW)
53 * mapped into process space.
54 *
55 * Work Items:
56 * There are several types of work items that the host may place into a
57 * workqueue, each with its own requirements and limitations. Currently only
58 * WQ_TYPE_INORDER is needed to support legacy submission via GuC, which
59 * represents in-order queue. The kernel driver packs ring tail pointer and an
60 * ELSP context descriptor dword into Work Item.
Dave Gordon7a9347f2016-09-12 21:19:37 +010061 * See guc_wq_item_append()
Dave Gordon44a28b12015-08-12 15:43:41 +010062 *
63 */
64
65/*
Dave Gordon44a28b12015-08-12 15:43:41 +010066 * Tell the GuC to allocate or deallocate a specific doorbell
67 */
68
Arkadiusz Hilera80bc452016-11-25 18:59:34 +010069static int guc_allocate_doorbell(struct intel_guc *guc,
70 struct i915_guc_client *client)
Dave Gordon44a28b12015-08-12 15:43:41 +010071{
Arkadiusz Hiler2d803c22016-11-25 18:59:35 +010072 u32 action[] = {
73 INTEL_GUC_ACTION_ALLOCATE_DOORBELL,
74 client->ctx_index
75 };
Dave Gordon44a28b12015-08-12 15:43:41 +010076
Arkadiusz Hiler2d803c22016-11-25 18:59:35 +010077 return intel_guc_send(guc, action, ARRAY_SIZE(action));
Dave Gordon44a28b12015-08-12 15:43:41 +010078}
79
Arkadiusz Hilera80bc452016-11-25 18:59:34 +010080static int guc_release_doorbell(struct intel_guc *guc,
81 struct i915_guc_client *client)
Dave Gordon44a28b12015-08-12 15:43:41 +010082{
Arkadiusz Hiler2d803c22016-11-25 18:59:35 +010083 u32 action[] = {
84 INTEL_GUC_ACTION_DEALLOCATE_DOORBELL,
85 client->ctx_index
86 };
Dave Gordon44a28b12015-08-12 15:43:41 +010087
Arkadiusz Hiler2d803c22016-11-25 18:59:35 +010088 return intel_guc_send(guc, action, ARRAY_SIZE(action));
Sagar Arun Kamble685534e2016-10-12 21:54:41 +053089}
90
Dave Gordon44a28b12015-08-12 15:43:41 +010091/*
92 * Initialise, update, or clear doorbell data shared with the GuC
93 *
94 * These functions modify shared data and so need access to the mapped
95 * client object which contains the page being used for the doorbell
96 */
97
Dave Gordona6674292016-06-13 17:57:32 +010098static int guc_update_doorbell_id(struct intel_guc *guc,
99 struct i915_guc_client *client,
100 u16 new_id)
Dave Gordon44a28b12015-08-12 15:43:41 +0100101{
Chris Wilson8b797af2016-08-15 10:48:51 +0100102 struct sg_table *sg = guc->ctx_pool_vma->pages;
Dave Gordona6674292016-06-13 17:57:32 +0100103 void *doorbell_bitmap = guc->doorbell_bitmap;
Dave Gordon44a28b12015-08-12 15:43:41 +0100104 struct guc_doorbell_info *doorbell;
Dave Gordona6674292016-06-13 17:57:32 +0100105 struct guc_context_desc desc;
106 size_t len;
Dave Gordon44a28b12015-08-12 15:43:41 +0100107
Chris Wilson72aa0d82016-11-02 17:50:47 +0000108 doorbell = client->vaddr + client->doorbell_offset;
Dave Gordon44a28b12015-08-12 15:43:41 +0100109
Dave Gordona6674292016-06-13 17:57:32 +0100110 if (client->doorbell_id != GUC_INVALID_DOORBELL_ID &&
111 test_bit(client->doorbell_id, doorbell_bitmap)) {
112 /* Deactivate the old doorbell */
113 doorbell->db_status = GUC_DOORBELL_DISABLED;
Arkadiusz Hilera80bc452016-11-25 18:59:34 +0100114 (void)guc_release_doorbell(guc, client);
Dave Gordona6674292016-06-13 17:57:32 +0100115 __clear_bit(client->doorbell_id, doorbell_bitmap);
116 }
117
118 /* Update the GuC's idea of the doorbell ID */
119 len = sg_pcopy_to_buffer(sg->sgl, sg->nents, &desc, sizeof(desc),
120 sizeof(desc) * client->ctx_index);
121 if (len != sizeof(desc))
122 return -EFAULT;
123 desc.db_id = new_id;
124 len = sg_pcopy_from_buffer(sg->sgl, sg->nents, &desc, sizeof(desc),
125 sizeof(desc) * client->ctx_index);
126 if (len != sizeof(desc))
127 return -EFAULT;
128
129 client->doorbell_id = new_id;
130 if (new_id == GUC_INVALID_DOORBELL_ID)
131 return 0;
132
133 /* Activate the new doorbell */
134 __set_bit(new_id, doorbell_bitmap);
Dave Gordona6674292016-06-13 17:57:32 +0100135 doorbell->db_status = GUC_DOORBELL_ENABLED;
Chris Wilson597bdc82016-11-29 12:10:22 +0000136 doorbell->cookie = client->doorbell_cookie;
Arkadiusz Hilera80bc452016-11-25 18:59:34 +0100137 return guc_allocate_doorbell(guc, client);
Dave Gordona6674292016-06-13 17:57:32 +0100138}
139
Dave Gordon44a28b12015-08-12 15:43:41 +0100140static void guc_disable_doorbell(struct intel_guc *guc,
141 struct i915_guc_client *client)
142{
Dave Gordona6674292016-06-13 17:57:32 +0100143 (void)guc_update_doorbell_id(guc, client, GUC_INVALID_DOORBELL_ID);
Dave Gordon44a28b12015-08-12 15:43:41 +0100144
Dave Gordon44a28b12015-08-12 15:43:41 +0100145 /* XXX: wait for any interrupts */
146 /* XXX: wait for workqueue to drain */
147}
148
Dave Gordonf10d69a2016-06-13 17:57:33 +0100149static uint16_t
150select_doorbell_register(struct intel_guc *guc, uint32_t priority)
151{
152 /*
153 * The bitmap tracks which doorbell registers are currently in use.
154 * It is split into two halves; the first half is used for normal
155 * priority contexts, the second half for high-priority ones.
156 * Note that logically higher priorities are numerically less than
157 * normal ones, so the test below means "is it high-priority?"
158 */
159 const bool hi_pri = (priority <= GUC_CTX_PRIORITY_HIGH);
160 const uint16_t half = GUC_MAX_DOORBELLS / 2;
161 const uint16_t start = hi_pri ? half : 0;
162 const uint16_t end = start + half;
163 uint16_t id;
164
165 id = find_next_zero_bit(guc->doorbell_bitmap, end, start);
166 if (id == end)
167 id = GUC_INVALID_DOORBELL_ID;
168
169 DRM_DEBUG_DRIVER("assigned %s priority doorbell id 0x%x\n",
170 hi_pri ? "high" : "normal", id);
171
172 return id;
173}
174
Dave Gordon44a28b12015-08-12 15:43:41 +0100175/*
176 * Select, assign and relase doorbell cachelines
177 *
178 * These functions track which doorbell cachelines are in use.
Arkadiusz Hiler2d803c22016-11-25 18:59:35 +0100179 * The data they manipulate is protected by the intel_guc_send lock.
Dave Gordon44a28b12015-08-12 15:43:41 +0100180 */
181
182static uint32_t select_doorbell_cacheline(struct intel_guc *guc)
183{
184 const uint32_t cacheline_size = cache_line_size();
185 uint32_t offset;
186
Dave Gordon44a28b12015-08-12 15:43:41 +0100187 /* Doorbell uses a single cache line within a page */
188 offset = offset_in_page(guc->db_cacheline);
189
190 /* Moving to next cache line to reduce contention */
191 guc->db_cacheline += cacheline_size;
192
Dave Gordon44a28b12015-08-12 15:43:41 +0100193 DRM_DEBUG_DRIVER("selected doorbell cacheline 0x%x, next 0x%x, linesize %u\n",
194 offset, guc->db_cacheline, cacheline_size);
195
196 return offset;
197}
198
Dave Gordon44a28b12015-08-12 15:43:41 +0100199/*
200 * Initialise the process descriptor shared with the GuC firmware.
201 */
Dave Gordon7a9347f2016-09-12 21:19:37 +0100202static void guc_proc_desc_init(struct intel_guc *guc,
Dave Gordon44a28b12015-08-12 15:43:41 +0100203 struct i915_guc_client *client)
204{
205 struct guc_process_desc *desc;
Dave Gordon44a28b12015-08-12 15:43:41 +0100206
Chris Wilson72aa0d82016-11-02 17:50:47 +0000207 desc = client->vaddr + client->proc_desc_offset;
Dave Gordon44a28b12015-08-12 15:43:41 +0100208
209 memset(desc, 0, sizeof(*desc));
210
211 /*
212 * XXX: pDoorbell and WQVBaseAddress are pointers in process address
213 * space for ring3 clients (set them as in mmap_ioctl) or kernel
214 * space for kernel clients (map on demand instead? May make debug
215 * easier to have it mapped).
216 */
217 desc->wq_base_addr = 0;
218 desc->db_base_addr = 0;
219
220 desc->context_id = client->ctx_index;
221 desc->wq_size_bytes = client->wq_size;
222 desc->wq_status = WQ_STATUS_ACTIVE;
223 desc->priority = client->priority;
Dave Gordon44a28b12015-08-12 15:43:41 +0100224}
225
226/*
227 * Initialise/clear the context descriptor shared with the GuC firmware.
228 *
229 * This descriptor tells the GuC where (in GGTT space) to find the important
230 * data structures relating to this client (doorbell, process descriptor,
231 * write queue, etc).
232 */
233
Dave Gordon7a9347f2016-09-12 21:19:37 +0100234static void guc_ctx_desc_init(struct intel_guc *guc,
Dave Gordon44a28b12015-08-12 15:43:41 +0100235 struct i915_guc_client *client)
236{
Alex Dai397097b2016-01-23 11:58:14 -0800237 struct drm_i915_private *dev_priv = guc_to_i915(guc);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000238 struct intel_engine_cs *engine;
Chris Wilsone2efd132016-05-24 14:53:34 +0100239 struct i915_gem_context *ctx = client->owner;
Dave Gordon44a28b12015-08-12 15:43:41 +0100240 struct guc_context_desc desc;
241 struct sg_table *sg;
Chris Wilsonbafb0fc2016-08-27 08:54:01 +0100242 unsigned int tmp;
Dave Gordon86e06cc2016-04-19 16:08:36 +0100243 u32 gfx_addr;
Dave Gordon44a28b12015-08-12 15:43:41 +0100244
245 memset(&desc, 0, sizeof(desc));
246
247 desc.attribute = GUC_CTX_DESC_ATTR_ACTIVE | GUC_CTX_DESC_ATTR_KERNEL;
248 desc.context_id = client->ctx_index;
249 desc.priority = client->priority;
Dave Gordon44a28b12015-08-12 15:43:41 +0100250 desc.db_id = client->doorbell_id;
251
Chris Wilsonbafb0fc2016-08-27 08:54:01 +0100252 for_each_engine_masked(engine, dev_priv, client->engines, tmp) {
Chris Wilson9021ad02016-05-24 14:53:37 +0100253 struct intel_context *ce = &ctx->engine[engine->id];
Dave Gordonc18468c2016-08-09 15:19:22 +0100254 uint32_t guc_engine_id = engine->guc_id;
255 struct guc_execlist_context *lrc = &desc.lrc[guc_engine_id];
Alex Daid1675192015-08-12 15:43:43 +0100256
257 /* TODO: We have a design issue to be solved here. Only when we
258 * receive the first batch, we know which engine is used by the
259 * user. But here GuC expects the lrc and ring to be pinned. It
260 * is not an issue for default context, which is the only one
261 * for now who owns a GuC client. But for future owner of GuC
262 * client, need to make sure lrc is pinned prior to enter here.
263 */
Chris Wilson9021ad02016-05-24 14:53:37 +0100264 if (!ce->state)
Alex Daid1675192015-08-12 15:43:43 +0100265 break; /* XXX: continue? */
266
Chris Wilson9021ad02016-05-24 14:53:37 +0100267 lrc->context_desc = lower_32_bits(ce->lrc_desc);
Alex Daid1675192015-08-12 15:43:43 +0100268
269 /* The state page is after PPHWSP */
Chris Wilson57e88532016-08-15 10:48:57 +0100270 lrc->ring_lcra =
Chris Wilson4741da92016-12-24 19:31:46 +0000271 guc_ggtt_offset(ce->state) + LRC_STATE_PN * PAGE_SIZE;
Alex Daid1675192015-08-12 15:43:43 +0100272 lrc->context_id = (client->ctx_index << GUC_ELC_CTXID_OFFSET) |
Dave Gordonc18468c2016-08-09 15:19:22 +0100273 (guc_engine_id << GUC_ELC_ENGINE_OFFSET);
Alex Daid1675192015-08-12 15:43:43 +0100274
Chris Wilson4741da92016-12-24 19:31:46 +0000275 lrc->ring_begin = guc_ggtt_offset(ce->ring->vma);
Chris Wilson57e88532016-08-15 10:48:57 +0100276 lrc->ring_end = lrc->ring_begin + ce->ring->size - 1;
277 lrc->ring_next_free_location = lrc->ring_begin;
Alex Daid1675192015-08-12 15:43:43 +0100278 lrc->ring_current_tail_pointer_value = 0;
279
Dave Gordonc18468c2016-08-09 15:19:22 +0100280 desc.engines_used |= (1 << guc_engine_id);
Alex Daid1675192015-08-12 15:43:43 +0100281 }
282
Dave Gordone02757d2016-08-09 15:19:21 +0100283 DRM_DEBUG_DRIVER("Host engines 0x%x => GuC engines used 0x%x\n",
284 client->engines, desc.engines_used);
Alex Daid1675192015-08-12 15:43:43 +0100285 WARN_ON(desc.engines_used == 0);
286
Dave Gordon44a28b12015-08-12 15:43:41 +0100287 /*
Dave Gordon86e06cc2016-04-19 16:08:36 +0100288 * The doorbell, process descriptor, and workqueue are all parts
289 * of the client object, which the GuC will reference via the GGTT
Dave Gordon44a28b12015-08-12 15:43:41 +0100290 */
Chris Wilson4741da92016-12-24 19:31:46 +0000291 gfx_addr = guc_ggtt_offset(client->vma);
Chris Wilson8b797af2016-08-15 10:48:51 +0100292 desc.db_trigger_phy = sg_dma_address(client->vma->pages->sgl) +
Dave Gordon86e06cc2016-04-19 16:08:36 +0100293 client->doorbell_offset;
Chris Wilson72aa0d82016-11-02 17:50:47 +0000294 desc.db_trigger_cpu =
295 (uintptr_t)client->vaddr + client->doorbell_offset;
Dave Gordon86e06cc2016-04-19 16:08:36 +0100296 desc.db_trigger_uk = gfx_addr + client->doorbell_offset;
297 desc.process_desc = gfx_addr + client->proc_desc_offset;
298 desc.wq_addr = gfx_addr + client->wq_offset;
Dave Gordon44a28b12015-08-12 15:43:41 +0100299 desc.wq_size = client->wq_size;
300
301 /*
Chris Wilsone2efd132016-05-24 14:53:34 +0100302 * XXX: Take LRCs from an existing context if this is not an
Dave Gordon44a28b12015-08-12 15:43:41 +0100303 * IsKMDCreatedContext client
304 */
305 desc.desc_private = (uintptr_t)client;
306
307 /* Pool context is pinned already */
Chris Wilson8b797af2016-08-15 10:48:51 +0100308 sg = guc->ctx_pool_vma->pages;
Dave Gordon44a28b12015-08-12 15:43:41 +0100309 sg_pcopy_from_buffer(sg->sgl, sg->nents, &desc, sizeof(desc),
310 sizeof(desc) * client->ctx_index);
311}
312
Dave Gordon7a9347f2016-09-12 21:19:37 +0100313static void guc_ctx_desc_fini(struct intel_guc *guc,
Dave Gordon44a28b12015-08-12 15:43:41 +0100314 struct i915_guc_client *client)
315{
316 struct guc_context_desc desc;
317 struct sg_table *sg;
318
319 memset(&desc, 0, sizeof(desc));
320
Chris Wilson8b797af2016-08-15 10:48:51 +0100321 sg = guc->ctx_pool_vma->pages;
Dave Gordon44a28b12015-08-12 15:43:41 +0100322 sg_pcopy_from_buffer(sg->sgl, sg->nents, &desc, sizeof(desc),
323 sizeof(desc) * client->ctx_index);
324}
325
Dave Gordon7c2c2702016-05-13 15:36:32 +0100326/**
Dave Gordon7a9347f2016-09-12 21:19:37 +0100327 * i915_guc_wq_reserve() - reserve space in the GuC's workqueue
Dave Gordon7c2c2702016-05-13 15:36:32 +0100328 * @request: request associated with the commands
329 *
330 * Return: 0 if space is available
331 * -EAGAIN if space is not currently available
332 *
333 * This function must be called (and must return 0) before a request
334 * is submitted to the GuC via i915_guc_submit() below. Once a result
Dave Gordon7a9347f2016-09-12 21:19:37 +0100335 * of 0 has been returned, it must be balanced by a corresponding
336 * call to submit().
Dave Gordon7c2c2702016-05-13 15:36:32 +0100337 *
Dave Gordon7a9347f2016-09-12 21:19:37 +0100338 * Reservation allows the caller to determine in advance that space
Dave Gordon7c2c2702016-05-13 15:36:32 +0100339 * will be available for the next submission before committing resources
340 * to it, and helps avoid late failures with complicated recovery paths.
341 */
Dave Gordon7a9347f2016-09-12 21:19:37 +0100342int i915_guc_wq_reserve(struct drm_i915_gem_request *request)
Dave Gordon44a28b12015-08-12 15:43:41 +0100343{
Dave Gordon551aaec2016-05-13 15:36:33 +0100344 const size_t wqi_size = sizeof(struct guc_wq_item);
Michal Wajdeczko776594d2016-12-15 19:53:21 +0000345 struct i915_guc_client *client = request->i915->guc.execbuf_client;
346 struct guc_process_desc *desc = client->vaddr +
347 client->proc_desc_offset;
Dave Gordon551aaec2016-05-13 15:36:33 +0100348 u32 freespace;
Chris Wilsondadd4812016-09-09 14:11:57 +0100349 int ret;
Dave Gordon44a28b12015-08-12 15:43:41 +0100350
Michal Wajdeczko776594d2016-12-15 19:53:21 +0000351 spin_lock(&client->wq_lock);
352 freespace = CIRC_SPACE(client->wq_tail, desc->head, client->wq_size);
353 freespace -= client->wq_rsvd;
Chris Wilsondadd4812016-09-09 14:11:57 +0100354 if (likely(freespace >= wqi_size)) {
Michal Wajdeczko776594d2016-12-15 19:53:21 +0000355 client->wq_rsvd += wqi_size;
Chris Wilsondadd4812016-09-09 14:11:57 +0100356 ret = 0;
357 } else {
Michal Wajdeczko776594d2016-12-15 19:53:21 +0000358 client->no_wq_space++;
Chris Wilsondadd4812016-09-09 14:11:57 +0100359 ret = -EAGAIN;
360 }
Michal Wajdeczko776594d2016-12-15 19:53:21 +0000361 spin_unlock(&client->wq_lock);
Alex Dai5a843302015-12-02 16:56:29 -0800362
Chris Wilsondadd4812016-09-09 14:11:57 +0100363 return ret;
Dave Gordon44a28b12015-08-12 15:43:41 +0100364}
365
Chris Wilson5ba89902016-10-07 07:53:27 +0100366void i915_guc_wq_unreserve(struct drm_i915_gem_request *request)
367{
368 const size_t wqi_size = sizeof(struct guc_wq_item);
Michal Wajdeczko776594d2016-12-15 19:53:21 +0000369 struct i915_guc_client *client = request->i915->guc.execbuf_client;
Chris Wilson5ba89902016-10-07 07:53:27 +0100370
Michal Wajdeczko776594d2016-12-15 19:53:21 +0000371 GEM_BUG_ON(READ_ONCE(client->wq_rsvd) < wqi_size);
Chris Wilson5ba89902016-10-07 07:53:27 +0100372
Michal Wajdeczko776594d2016-12-15 19:53:21 +0000373 spin_lock(&client->wq_lock);
374 client->wq_rsvd -= wqi_size;
375 spin_unlock(&client->wq_lock);
Chris Wilson5ba89902016-10-07 07:53:27 +0100376}
377
Dave Gordon7a9347f2016-09-12 21:19:37 +0100378/* Construct a Work Item and append it to the GuC's Work Queue */
Michal Wajdeczko776594d2016-12-15 19:53:21 +0000379static void guc_wq_item_append(struct i915_guc_client *client,
Dave Gordon7a9347f2016-09-12 21:19:37 +0100380 struct drm_i915_gem_request *rq)
Dave Gordon44a28b12015-08-12 15:43:41 +0100381{
Dave Gordon0a31afb2016-05-13 15:36:34 +0100382 /* wqi_len is in DWords, and does not include the one-word header */
383 const size_t wqi_size = sizeof(struct guc_wq_item);
384 const u32 wqi_len = wqi_size/sizeof(u32) - 1;
Dave Gordonc18468c2016-08-09 15:19:22 +0100385 struct intel_engine_cs *engine = rq->engine;
Alex Daia5916e82016-04-19 16:08:35 +0100386 struct guc_process_desc *desc;
Dave Gordon44a28b12015-08-12 15:43:41 +0100387 struct guc_wq_item *wqi;
Chris Wilson72aa0d82016-11-02 17:50:47 +0000388 u32 freespace, tail, wq_off;
Dave Gordon44a28b12015-08-12 15:43:41 +0100389
Michal Wajdeczko776594d2016-12-15 19:53:21 +0000390 desc = client->vaddr + client->proc_desc_offset;
Alex Daia7e02192015-12-16 11:45:55 -0800391
Dave Gordon7a9347f2016-09-12 21:19:37 +0100392 /* Free space is guaranteed, see i915_guc_wq_reserve() above */
Michal Wajdeczko776594d2016-12-15 19:53:21 +0000393 freespace = CIRC_SPACE(client->wq_tail, desc->head, client->wq_size);
Dave Gordon0a31afb2016-05-13 15:36:34 +0100394 GEM_BUG_ON(freespace < wqi_size);
395
396 /* The GuC firmware wants the tail index in QWords, not bytes */
397 tail = rq->tail;
398 GEM_BUG_ON(tail & 7);
399 tail >>= 3;
400 GEM_BUG_ON(tail > WQ_RING_TAIL_MAX);
Dave Gordon44a28b12015-08-12 15:43:41 +0100401
402 /* For now workqueue item is 4 DWs; workqueue buffer is 2 pages. So we
403 * should not have the case where structure wqi is across page, neither
404 * wrapped to the beginning. This simplifies the implementation below.
405 *
406 * XXX: if not the case, we need save data to a temp wqi and copy it to
407 * workqueue buffer dw by dw.
408 */
Dave Gordon0a31afb2016-05-13 15:36:34 +0100409 BUILD_BUG_ON(wqi_size != 16);
Michal Wajdeczko776594d2016-12-15 19:53:21 +0000410 GEM_BUG_ON(client->wq_rsvd < wqi_size);
Dave Gordon44a28b12015-08-12 15:43:41 +0100411
Dave Gordon0a31afb2016-05-13 15:36:34 +0100412 /* postincrement WQ tail for next time */
Michal Wajdeczko776594d2016-12-15 19:53:21 +0000413 wq_off = client->wq_tail;
Chris Wilsondadd4812016-09-09 14:11:57 +0100414 GEM_BUG_ON(wq_off & (wqi_size - 1));
Michal Wajdeczko776594d2016-12-15 19:53:21 +0000415 client->wq_tail += wqi_size;
416 client->wq_tail &= client->wq_size - 1;
417 client->wq_rsvd -= wqi_size;
Dave Gordon0a31afb2016-05-13 15:36:34 +0100418
419 /* WQ starts from the page after doorbell / process_desc */
Michal Wajdeczko776594d2016-12-15 19:53:21 +0000420 wqi = client->vaddr + wq_off + GUC_DB_SIZE;
Dave Gordon44a28b12015-08-12 15:43:41 +0100421
Dave Gordon0a31afb2016-05-13 15:36:34 +0100422 /* Now fill in the 4-word work queue item */
Dave Gordon44a28b12015-08-12 15:43:41 +0100423 wqi->header = WQ_TYPE_INORDER |
Dave Gordon0a31afb2016-05-13 15:36:34 +0100424 (wqi_len << WQ_LEN_SHIFT) |
Dave Gordonc18468c2016-08-09 15:19:22 +0100425 (engine->guc_id << WQ_TARGET_SHIFT) |
Dave Gordon44a28b12015-08-12 15:43:41 +0100426 WQ_NO_WCFLUSH_WAIT;
427
428 /* The GuC wants only the low-order word of the context descriptor */
Dave Gordonc18468c2016-08-09 15:19:22 +0100429 wqi->context_desc = (u32)intel_lr_context_descriptor(rq->ctx, engine);
Dave Gordon44a28b12015-08-12 15:43:41 +0100430
Dave Gordon44a28b12015-08-12 15:43:41 +0100431 wqi->ring_tail = tail << WQ_RING_TAIL_SHIFT;
Chris Wilson65e47602016-10-28 13:58:49 +0100432 wqi->fence_id = rq->global_seqno;
Dave Gordon44a28b12015-08-12 15:43:41 +0100433}
434
Michal Wajdeczko776594d2016-12-15 19:53:21 +0000435static int guc_ring_doorbell(struct i915_guc_client *client)
Dave Gordon10d2c3e2016-06-13 17:57:31 +0100436{
437 struct guc_process_desc *desc;
438 union guc_doorbell_qw db_cmp, db_exc, db_ret;
439 union guc_doorbell_qw *db;
440 int attempt = 2, ret = -EAGAIN;
441
Michal Wajdeczko776594d2016-12-15 19:53:21 +0000442 desc = client->vaddr + client->proc_desc_offset;
Dave Gordon10d2c3e2016-06-13 17:57:31 +0100443
444 /* Update the tail so it is visible to GuC */
Michal Wajdeczko776594d2016-12-15 19:53:21 +0000445 desc->tail = client->wq_tail;
Dave Gordon10d2c3e2016-06-13 17:57:31 +0100446
447 /* current cookie */
448 db_cmp.db_status = GUC_DOORBELL_ENABLED;
Michal Wajdeczko776594d2016-12-15 19:53:21 +0000449 db_cmp.cookie = client->doorbell_cookie;
Dave Gordon10d2c3e2016-06-13 17:57:31 +0100450
451 /* cookie to be updated */
452 db_exc.db_status = GUC_DOORBELL_ENABLED;
Michal Wajdeczko776594d2016-12-15 19:53:21 +0000453 db_exc.cookie = client->doorbell_cookie + 1;
Dave Gordon10d2c3e2016-06-13 17:57:31 +0100454 if (db_exc.cookie == 0)
455 db_exc.cookie = 1;
456
457 /* pointer of current doorbell cacheline */
Michal Wajdeczko776594d2016-12-15 19:53:21 +0000458 db = client->vaddr + client->doorbell_offset;
Dave Gordon10d2c3e2016-06-13 17:57:31 +0100459
460 while (attempt--) {
461 /* lets ring the doorbell */
462 db_ret.value_qw = atomic64_cmpxchg((atomic64_t *)db,
463 db_cmp.value_qw, db_exc.value_qw);
464
465 /* if the exchange was successfully executed */
466 if (db_ret.value_qw == db_cmp.value_qw) {
467 /* db was successfully rung */
Michal Wajdeczko776594d2016-12-15 19:53:21 +0000468 client->doorbell_cookie = db_exc.cookie;
Dave Gordon10d2c3e2016-06-13 17:57:31 +0100469 ret = 0;
470 break;
471 }
472
473 /* XXX: doorbell was lost and need to acquire it again */
474 if (db_ret.db_status == GUC_DOORBELL_DISABLED)
475 break;
476
Dave Gordon535b2f52016-08-18 18:17:23 +0100477 DRM_WARN("Cookie mismatch. Expected %d, found %d\n",
478 db_cmp.cookie, db_ret.cookie);
Dave Gordon10d2c3e2016-06-13 17:57:31 +0100479
480 /* update the cookie to newly read cookie from GuC */
481 db_cmp.cookie = db_ret.cookie;
482 db_exc.cookie = db_ret.cookie + 1;
483 if (db_exc.cookie == 0)
484 db_exc.cookie = 1;
485 }
486
487 return ret;
488}
489
Dave Gordon44a28b12015-08-12 15:43:41 +0100490/**
Chris Wilson34ba5a82016-11-29 12:10:24 +0000491 * __i915_guc_submit() - Submit commands through GuC
Alex Daifeda33e2015-10-19 16:10:54 -0700492 * @rq: request associated with the commands
Dave Gordon44a28b12015-08-12 15:43:41 +0100493 *
Dave Gordon7a9347f2016-09-12 21:19:37 +0100494 * The caller must have already called i915_guc_wq_reserve() above with
495 * a result of 0 (success), guaranteeing that there is space in the work
496 * queue for the new request, so enqueuing the item cannot fail.
Dave Gordon7c2c2702016-05-13 15:36:32 +0100497 *
498 * Bad Things Will Happen if the caller violates this protocol e.g. calls
Dave Gordon7a9347f2016-09-12 21:19:37 +0100499 * submit() when _reserve() says there's no space, or calls _submit()
500 * a different number of times from (successful) calls to _reserve().
Dave Gordon7c2c2702016-05-13 15:36:32 +0100501 *
502 * The only error here arises if the doorbell hardware isn't functioning
503 * as expected, which really shouln't happen.
Dave Gordon44a28b12015-08-12 15:43:41 +0100504 */
Chris Wilson34ba5a82016-11-29 12:10:24 +0000505static void __i915_guc_submit(struct drm_i915_gem_request *rq)
Dave Gordon44a28b12015-08-12 15:43:41 +0100506{
Akash Goeled4596ea2016-10-25 22:05:23 +0530507 struct drm_i915_private *dev_priv = rq->i915;
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000508 struct intel_engine_cs *engine = rq->engine;
509 unsigned int engine_id = engine->id;
Dave Gordon7c2c2702016-05-13 15:36:32 +0100510 struct intel_guc *guc = &rq->i915->guc;
511 struct i915_guc_client *client = guc->execbuf_client;
Dave Gordon0a31afb2016-05-13 15:36:34 +0100512 int b_ret;
Dave Gordon44a28b12015-08-12 15:43:41 +0100513
Chris Wilsondadd4812016-09-09 14:11:57 +0100514 spin_lock(&client->wq_lock);
Dave Gordon7a9347f2016-09-12 21:19:37 +0100515 guc_wq_item_append(client, rq);
Akash Goeled4596ea2016-10-25 22:05:23 +0530516
517 /* WA to flush out the pending GMADR writes to ring buffer. */
518 if (i915_vma_is_map_and_fenceable(rq->ring->vma))
519 POSTING_READ_FW(GUC_STATUS);
520
Tvrtko Ursulind7d96832017-02-21 11:03:00 +0000521 trace_i915_gem_request_in(rq, 0);
522
Dave Gordon0a31afb2016-05-13 15:36:34 +0100523 b_ret = guc_ring_doorbell(client);
Dave Gordon44a28b12015-08-12 15:43:41 +0100524
Alex Dai397097b2016-01-23 11:58:14 -0800525 client->submissions[engine_id] += 1;
Dave Gordon0a31afb2016-05-13 15:36:34 +0100526 client->retcode = b_ret;
527 if (b_ret)
Dave Gordon44a28b12015-08-12 15:43:41 +0100528 client->b_fail += 1;
Dave Gordon0a31afb2016-05-13 15:36:34 +0100529
Alex Dai397097b2016-01-23 11:58:14 -0800530 guc->submissions[engine_id] += 1;
Chris Wilson65e47602016-10-28 13:58:49 +0100531 guc->last_seqno[engine_id] = rq->global_seqno;
Chris Wilsondadd4812016-09-09 14:11:57 +0100532 spin_unlock(&client->wq_lock);
Dave Gordon44a28b12015-08-12 15:43:41 +0100533}
534
Chris Wilson34ba5a82016-11-29 12:10:24 +0000535static void i915_guc_submit(struct drm_i915_gem_request *rq)
536{
Chris Wilson34ba5a82016-11-29 12:10:24 +0000537 i915_gem_request_submit(rq);
538 __i915_guc_submit(rq);
539}
540
Dave Gordon44a28b12015-08-12 15:43:41 +0100541/*
542 * Everything below here is concerned with setup & teardown, and is
543 * therefore not part of the somewhat time-critical batch-submission
544 * path of i915_guc_submit() above.
545 */
546
547/**
Michal Wajdeczkof9cda042017-01-13 17:41:57 +0000548 * intel_guc_allocate_vma() - Allocate a GGTT VMA for GuC usage
Chris Wilson8b797af2016-08-15 10:48:51 +0100549 * @guc: the guc
550 * @size: size of area to allocate (both virtual space and memory)
Alex Daibac427f2015-08-12 15:43:39 +0100551 *
Chris Wilson8b797af2016-08-15 10:48:51 +0100552 * This is a wrapper to create an object for use with the GuC. In order to
553 * use it inside the GuC, an object needs to be pinned lifetime, so we allocate
554 * both some backing storage and a range inside the Global GTT. We must pin
555 * it in the GGTT somewhere other than than [0, GUC_WOPCM_TOP) because that
556 * range is reserved inside GuC.
Alex Daibac427f2015-08-12 15:43:39 +0100557 *
Chris Wilson8b797af2016-08-15 10:48:51 +0100558 * Return: A i915_vma if successful, otherwise an ERR_PTR.
Alex Daibac427f2015-08-12 15:43:39 +0100559 */
Michal Wajdeczkof9cda042017-01-13 17:41:57 +0000560struct i915_vma *intel_guc_allocate_vma(struct intel_guc *guc, u32 size)
Alex Daibac427f2015-08-12 15:43:39 +0100561{
Chris Wilson8b797af2016-08-15 10:48:51 +0100562 struct drm_i915_private *dev_priv = guc_to_i915(guc);
Alex Daibac427f2015-08-12 15:43:39 +0100563 struct drm_i915_gem_object *obj;
Chris Wilson8b797af2016-08-15 10:48:51 +0100564 struct i915_vma *vma;
565 int ret;
Alex Daibac427f2015-08-12 15:43:39 +0100566
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000567 obj = i915_gem_object_create(dev_priv, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +0100568 if (IS_ERR(obj))
Chris Wilson8b797af2016-08-15 10:48:51 +0100569 return ERR_CAST(obj);
Alex Daibac427f2015-08-12 15:43:39 +0100570
Chris Wilsona01cb372017-01-16 15:21:30 +0000571 vma = i915_vma_instance(obj, &dev_priv->ggtt.base, NULL);
Chris Wilson8b797af2016-08-15 10:48:51 +0100572 if (IS_ERR(vma))
573 goto err;
Alex Daibac427f2015-08-12 15:43:39 +0100574
Chris Wilson8b797af2016-08-15 10:48:51 +0100575 ret = i915_vma_pin(vma, 0, PAGE_SIZE,
576 PIN_GLOBAL | PIN_OFFSET_BIAS | GUC_WOPCM_TOP);
577 if (ret) {
578 vma = ERR_PTR(ret);
579 goto err;
Alex Daibac427f2015-08-12 15:43:39 +0100580 }
581
Chris Wilson8b797af2016-08-15 10:48:51 +0100582 return vma;
583
584err:
585 i915_gem_object_put(obj);
586 return vma;
Alex Daibac427f2015-08-12 15:43:39 +0100587}
588
Dave Gordon0daf5562016-06-10 18:29:25 +0100589static void
590guc_client_free(struct drm_i915_private *dev_priv,
591 struct i915_guc_client *client)
Dave Gordon44a28b12015-08-12 15:43:41 +0100592{
Dave Gordon44a28b12015-08-12 15:43:41 +0100593 struct intel_guc *guc = &dev_priv->guc;
594
595 if (!client)
596 return;
597
Dave Gordon44a28b12015-08-12 15:43:41 +0100598 /*
599 * XXX: wait for any outstanding submissions before freeing memory.
600 * Be sure to drop any locks
601 */
602
Chris Wilson72aa0d82016-11-02 17:50:47 +0000603 if (client->vaddr) {
Dave Gordon0d92a6a2016-04-19 16:08:34 +0100604 /*
Dave Gordona6674292016-06-13 17:57:32 +0100605 * If we got as far as setting up a doorbell, make sure we
606 * shut it down before unmapping & deallocating the memory.
Dave Gordon0d92a6a2016-04-19 16:08:34 +0100607 */
Dave Gordona6674292016-06-13 17:57:32 +0100608 guc_disable_doorbell(guc, client);
Dave Gordon0d92a6a2016-04-19 16:08:34 +0100609
Chris Wilson72aa0d82016-11-02 17:50:47 +0000610 i915_gem_object_unpin_map(client->vma->obj);
Dave Gordon0d92a6a2016-04-19 16:08:34 +0100611 }
612
Chris Wilson19880c42016-08-15 10:49:05 +0100613 i915_vma_unpin_and_release(&client->vma);
Dave Gordon44a28b12015-08-12 15:43:41 +0100614
615 if (client->ctx_index != GUC_INVALID_CTX_ID) {
Dave Gordon7a9347f2016-09-12 21:19:37 +0100616 guc_ctx_desc_fini(guc, client);
Dave Gordon44a28b12015-08-12 15:43:41 +0100617 ida_simple_remove(&guc->ctx_ids, client->ctx_index);
618 }
619
620 kfree(client);
621}
622
Dave Gordon84b7f882016-08-09 15:19:20 +0100623/* Check that a doorbell register is in the expected state */
624static bool guc_doorbell_check(struct intel_guc *guc, uint16_t db_id)
625{
626 struct drm_i915_private *dev_priv = guc_to_i915(guc);
627 i915_reg_t drbreg = GEN8_DRBREGL(db_id);
628 uint32_t value = I915_READ(drbreg);
629 bool enabled = (value & GUC_DOORBELL_ENABLED) != 0;
630 bool expected = test_bit(db_id, guc->doorbell_bitmap);
631
632 if (enabled == expected)
633 return true;
634
635 DRM_DEBUG_DRIVER("Doorbell %d (reg 0x%x) 0x%x, should be %s\n",
636 db_id, drbreg.reg, value,
637 expected ? "active" : "inactive");
638
639 return false;
640}
641
Dave Gordon4d757872016-06-13 17:57:34 +0100642/*
Dave Gordon8888cd02016-08-09 15:19:19 +0100643 * Borrow the first client to set up & tear down each unused doorbell
Dave Gordon4d757872016-06-13 17:57:34 +0100644 * in turn, to ensure that all doorbell h/w is (re)initialised.
645 */
646static void guc_init_doorbell_hw(struct intel_guc *guc)
647{
Dave Gordon4d757872016-06-13 17:57:34 +0100648 struct i915_guc_client *client = guc->execbuf_client;
Dave Gordon84b7f882016-08-09 15:19:20 +0100649 uint16_t db_id;
650 int i, err;
Dave Gordon4d757872016-06-13 17:57:34 +0100651
Chris Wilson4d357af2016-11-29 12:10:23 +0000652 guc_disable_doorbell(guc, client);
Dave Gordon4d757872016-06-13 17:57:34 +0100653
654 for (i = 0; i < GUC_MAX_DOORBELLS; ++i) {
Dave Gordon84b7f882016-08-09 15:19:20 +0100655 /* Skip if doorbell is OK */
656 if (guc_doorbell_check(guc, i))
Dave Gordon8888cd02016-08-09 15:19:19 +0100657 continue;
658
Dave Gordon4d757872016-06-13 17:57:34 +0100659 err = guc_update_doorbell_id(guc, client, i);
Dave Gordon84b7f882016-08-09 15:19:20 +0100660 if (err)
661 DRM_DEBUG_DRIVER("Doorbell %d update failed, err %d\n",
662 i, err);
Dave Gordon4d757872016-06-13 17:57:34 +0100663 }
664
Chris Wilson4d357af2016-11-29 12:10:23 +0000665 db_id = select_doorbell_register(guc, client->priority);
666 WARN_ON(db_id == GUC_INVALID_DOORBELL_ID);
667
Dave Gordon4d757872016-06-13 17:57:34 +0100668 err = guc_update_doorbell_id(guc, client, db_id);
669 if (err)
Dave Gordon535b2f52016-08-18 18:17:23 +0100670 DRM_WARN("Failed to restore doorbell to %d, err %d\n",
671 db_id, err);
Dave Gordon4d757872016-06-13 17:57:34 +0100672
Dave Gordon84b7f882016-08-09 15:19:20 +0100673 /* Read back & verify all doorbell registers */
674 for (i = 0; i < GUC_MAX_DOORBELLS; ++i)
675 (void)guc_doorbell_check(guc, i);
Dave Gordon4d757872016-06-13 17:57:34 +0100676}
677
Dave Gordon44a28b12015-08-12 15:43:41 +0100678/**
679 * guc_client_alloc() - Allocate an i915_guc_client
Dave Gordon0daf5562016-06-10 18:29:25 +0100680 * @dev_priv: driver private data structure
Chris Wilsonceae5312016-08-17 13:42:42 +0100681 * @engines: The set of engines to enable for this client
Dave Gordon44a28b12015-08-12 15:43:41 +0100682 * @priority: four levels priority _CRITICAL, _HIGH, _NORMAL and _LOW
683 * The kernel client to replace ExecList submission is created with
684 * NORMAL priority. Priority of a client for scheduler can be HIGH,
685 * while a preemption context can use CRITICAL.
Alex Daifeda33e2015-10-19 16:10:54 -0700686 * @ctx: the context that owns the client (we use the default render
687 * context)
Dave Gordon44a28b12015-08-12 15:43:41 +0100688 *
Dave Gordon0d92a6a2016-04-19 16:08:34 +0100689 * Return: An i915_guc_client object if success, else NULL.
Dave Gordon44a28b12015-08-12 15:43:41 +0100690 */
Dave Gordon0daf5562016-06-10 18:29:25 +0100691static struct i915_guc_client *
692guc_client_alloc(struct drm_i915_private *dev_priv,
Dave Gordone02757d2016-08-09 15:19:21 +0100693 uint32_t engines,
Dave Gordon0daf5562016-06-10 18:29:25 +0100694 uint32_t priority,
695 struct i915_gem_context *ctx)
Dave Gordon44a28b12015-08-12 15:43:41 +0100696{
697 struct i915_guc_client *client;
Dave Gordon44a28b12015-08-12 15:43:41 +0100698 struct intel_guc *guc = &dev_priv->guc;
Chris Wilson8b797af2016-08-15 10:48:51 +0100699 struct i915_vma *vma;
Chris Wilson72aa0d82016-11-02 17:50:47 +0000700 void *vaddr;
Dave Gordona6674292016-06-13 17:57:32 +0100701 uint16_t db_id;
Dave Gordon44a28b12015-08-12 15:43:41 +0100702
703 client = kzalloc(sizeof(*client), GFP_KERNEL);
704 if (!client)
705 return NULL;
706
Alex Daid1675192015-08-12 15:43:43 +0100707 client->owner = ctx;
Dave Gordon44a28b12015-08-12 15:43:41 +0100708 client->guc = guc;
Dave Gordone02757d2016-08-09 15:19:21 +0100709 client->engines = engines;
710 client->priority = priority;
711 client->doorbell_id = GUC_INVALID_DOORBELL_ID;
Dave Gordon44a28b12015-08-12 15:43:41 +0100712
713 client->ctx_index = (uint32_t)ida_simple_get(&guc->ctx_ids, 0,
714 GUC_MAX_GPU_CONTEXTS, GFP_KERNEL);
715 if (client->ctx_index >= GUC_MAX_GPU_CONTEXTS) {
716 client->ctx_index = GUC_INVALID_CTX_ID;
717 goto err;
718 }
719
720 /* The first page is doorbell/proc_desc. Two followed pages are wq. */
Michal Wajdeczkof9cda042017-01-13 17:41:57 +0000721 vma = intel_guc_allocate_vma(guc, GUC_DB_SIZE + GUC_WQ_SIZE);
Chris Wilson8b797af2016-08-15 10:48:51 +0100722 if (IS_ERR(vma))
Dave Gordon44a28b12015-08-12 15:43:41 +0100723 goto err;
724
Dave Gordon0d92a6a2016-04-19 16:08:34 +0100725 /* We'll keep just the first (doorbell/proc) page permanently kmap'd. */
Chris Wilson8b797af2016-08-15 10:48:51 +0100726 client->vma = vma;
Chris Wilson72aa0d82016-11-02 17:50:47 +0000727
728 vaddr = i915_gem_object_pin_map(vma->obj, I915_MAP_WB);
729 if (IS_ERR(vaddr))
730 goto err;
731
732 client->vaddr = vaddr;
Chris Wilsondadd4812016-09-09 14:11:57 +0100733
734 spin_lock_init(&client->wq_lock);
Dave Gordon44a28b12015-08-12 15:43:41 +0100735 client->wq_offset = GUC_DB_SIZE;
736 client->wq_size = GUC_WQ_SIZE;
Dave Gordon44a28b12015-08-12 15:43:41 +0100737
Dave Gordonf10d69a2016-06-13 17:57:33 +0100738 db_id = select_doorbell_register(guc, client->priority);
739 if (db_id == GUC_INVALID_DOORBELL_ID)
740 /* XXX: evict a doorbell instead? */
741 goto err;
742
Dave Gordon44a28b12015-08-12 15:43:41 +0100743 client->doorbell_offset = select_doorbell_cacheline(guc);
744
745 /*
746 * Since the doorbell only requires a single cacheline, we can save
747 * space by putting the application process descriptor in the same
748 * page. Use the half of the page that doesn't include the doorbell.
749 */
750 if (client->doorbell_offset >= (GUC_DB_SIZE / 2))
751 client->proc_desc_offset = 0;
752 else
753 client->proc_desc_offset = (GUC_DB_SIZE / 2);
754
Dave Gordon7a9347f2016-09-12 21:19:37 +0100755 guc_proc_desc_init(guc, client);
756 guc_ctx_desc_init(guc, client);
Chris Wilson4d357af2016-11-29 12:10:23 +0000757
758 /* For runtime client allocation we need to enable the doorbell. Not
759 * required yet for the static execbuf_client as this special kernel
760 * client is enabled from i915_guc_submission_enable().
761 *
762 * guc_update_doorbell_id(guc, client, db_id);
763 */
Dave Gordon44a28b12015-08-12 15:43:41 +0100764
Dave Gordone02757d2016-08-09 15:19:21 +0100765 DRM_DEBUG_DRIVER("new priority %u client %p for engine(s) 0x%x: ctx_index %u\n",
766 priority, client, client->engines, client->ctx_index);
Dave Gordona6674292016-06-13 17:57:32 +0100767 DRM_DEBUG_DRIVER("doorbell id %u, cacheline offset 0x%x\n",
768 client->doorbell_id, client->doorbell_offset);
Dave Gordon44a28b12015-08-12 15:43:41 +0100769
770 return client;
771
772err:
Dave Gordon0daf5562016-06-10 18:29:25 +0100773 guc_client_free(dev_priv, client);
Dave Gordon44a28b12015-08-12 15:43:41 +0100774 return NULL;
775}
776
Akash Goelf8240832016-10-12 21:54:34 +0530777
Akash Goelf8240832016-10-12 21:54:34 +0530778
Dave Gordon7a9347f2016-09-12 21:19:37 +0100779static void guc_policies_init(struct guc_policies *policies)
Alex Dai463704d2015-12-18 12:00:10 -0800780{
781 struct guc_policy *policy;
782 u32 p, i;
783
784 policies->dpc_promote_time = 500000;
785 policies->max_num_work_items = POLICY_MAX_NUM_WI;
786
787 for (p = 0; p < GUC_CTX_PRIORITY_NUM; p++) {
Alex Dai397097b2016-01-23 11:58:14 -0800788 for (i = GUC_RENDER_ENGINE; i < GUC_MAX_ENGINES_NUM; i++) {
Alex Dai463704d2015-12-18 12:00:10 -0800789 policy = &policies->policy[p][i];
790
791 policy->execution_quantum = 1000000;
792 policy->preemption_time = 500000;
793 policy->fault_time = 250000;
794 policy->policy_flags = 0;
795 }
796 }
797
798 policies->is_valid = 1;
799}
800
Dave Gordon7a9347f2016-09-12 21:19:37 +0100801static void guc_addon_create(struct intel_guc *guc)
Alex Dai68371a92015-12-18 12:00:09 -0800802{
803 struct drm_i915_private *dev_priv = guc_to_i915(guc);
Chris Wilson8b797af2016-08-15 10:48:51 +0100804 struct i915_vma *vma;
Alex Dai68371a92015-12-18 12:00:09 -0800805 struct guc_ads *ads;
Alex Dai463704d2015-12-18 12:00:10 -0800806 struct guc_policies *policies;
Alex Dai5c148e02015-12-18 12:00:11 -0800807 struct guc_mmio_reg_state *reg_state;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000808 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530809 enum intel_engine_id id;
Alex Dai68371a92015-12-18 12:00:09 -0800810 struct page *page;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000811 u32 size;
Alex Dai68371a92015-12-18 12:00:09 -0800812
813 /* The ads obj includes the struct itself and buffers passed to GuC */
Alex Dai5c148e02015-12-18 12:00:11 -0800814 size = sizeof(struct guc_ads) + sizeof(struct guc_policies) +
815 sizeof(struct guc_mmio_reg_state) +
816 GUC_S3_SAVE_SPACE_PAGES * PAGE_SIZE;
Alex Dai68371a92015-12-18 12:00:09 -0800817
Chris Wilson8b797af2016-08-15 10:48:51 +0100818 vma = guc->ads_vma;
819 if (!vma) {
Michal Wajdeczkof9cda042017-01-13 17:41:57 +0000820 vma = intel_guc_allocate_vma(guc, PAGE_ALIGN(size));
Chris Wilson8b797af2016-08-15 10:48:51 +0100821 if (IS_ERR(vma))
Alex Dai68371a92015-12-18 12:00:09 -0800822 return;
823
Chris Wilson8b797af2016-08-15 10:48:51 +0100824 guc->ads_vma = vma;
Alex Dai68371a92015-12-18 12:00:09 -0800825 }
826
Chris Wilson8b797af2016-08-15 10:48:51 +0100827 page = i915_vma_first_page(vma);
Alex Dai68371a92015-12-18 12:00:09 -0800828 ads = kmap(page);
829
830 /*
831 * The GuC requires a "Golden Context" when it reinitialises
832 * engines after a reset. Here we use the Render ring default
833 * context, which must already exist and be pinned in the GGTT,
834 * so its address won't change after we've told the GuC where
835 * to find it.
836 */
Akash Goel3b3f1652016-10-13 22:44:48 +0530837 engine = dev_priv->engine[RCS];
Chris Wilson57e88532016-08-15 10:48:57 +0100838 ads->golden_context_lrca = engine->status_page.ggtt_offset;
Alex Dai68371a92015-12-18 12:00:09 -0800839
Akash Goel3b3f1652016-10-13 22:44:48 +0530840 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000841 ads->eng_state_size[engine->guc_id] = intel_lr_context_size(engine);
Alex Dai68371a92015-12-18 12:00:09 -0800842
Alex Dai463704d2015-12-18 12:00:10 -0800843 /* GuC scheduling policies */
844 policies = (void *)ads + sizeof(struct guc_ads);
Dave Gordon7a9347f2016-09-12 21:19:37 +0100845 guc_policies_init(policies);
Alex Dai463704d2015-12-18 12:00:10 -0800846
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100847 ads->scheduler_policies =
Chris Wilson4741da92016-12-24 19:31:46 +0000848 guc_ggtt_offset(vma) + sizeof(struct guc_ads);
Alex Dai463704d2015-12-18 12:00:10 -0800849
Alex Dai5c148e02015-12-18 12:00:11 -0800850 /* MMIO reg state */
851 reg_state = (void *)policies + sizeof(struct guc_policies);
852
Akash Goel3b3f1652016-10-13 22:44:48 +0530853 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000854 reg_state->mmio_white_list[engine->guc_id].mmio_start =
855 engine->mmio_base + GUC_MMIO_WHITE_LIST_START;
Alex Dai5c148e02015-12-18 12:00:11 -0800856
857 /* Nothing to be saved or restored for now. */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000858 reg_state->mmio_white_list[engine->guc_id].count = 0;
Alex Dai5c148e02015-12-18 12:00:11 -0800859 }
860
861 ads->reg_state_addr = ads->scheduler_policies +
862 sizeof(struct guc_policies);
863
864 ads->reg_state_buffer = ads->reg_state_addr +
865 sizeof(struct guc_mmio_reg_state);
866
Alex Dai68371a92015-12-18 12:00:09 -0800867 kunmap(page);
868}
869
Alex Daibac427f2015-08-12 15:43:39 +0100870/*
871 * Set up the memory resources to be shared with the GuC. At this point,
872 * we require just one object that can be mapped through the GGTT.
873 */
Dave Gordonbeffa512016-06-10 18:29:26 +0100874int i915_guc_submission_init(struct drm_i915_private *dev_priv)
Alex Daibac427f2015-08-12 15:43:39 +0100875{
Dave Gordon7a9347f2016-09-12 21:19:37 +0100876 const size_t ctxsize = sizeof(struct guc_context_desc);
877 const size_t poolsize = GUC_MAX_GPU_CONTEXTS * ctxsize;
878 const size_t gemsize = round_up(poolsize, PAGE_SIZE);
Alex Daibac427f2015-08-12 15:43:39 +0100879 struct intel_guc *guc = &dev_priv->guc;
Chris Wilson8b797af2016-08-15 10:48:51 +0100880 struct i915_vma *vma;
Alex Daibac427f2015-08-12 15:43:39 +0100881
Chris Wilson4d357af2016-11-29 12:10:23 +0000882 if (!HAS_GUC_SCHED(dev_priv))
883 return 0;
884
Dave Gordon29fb72c2016-06-07 09:14:50 +0100885 /* Wipe bitmap & delete client in case of reinitialisation */
886 bitmap_clear(guc->doorbell_bitmap, 0, GUC_MAX_DOORBELLS);
Dave Gordonbeffa512016-06-10 18:29:26 +0100887 i915_guc_submission_disable(dev_priv);
Dave Gordon29fb72c2016-06-07 09:14:50 +0100888
Alex Daibac427f2015-08-12 15:43:39 +0100889 if (!i915.enable_guc_submission)
890 return 0; /* not enabled */
891
Chris Wilson8b797af2016-08-15 10:48:51 +0100892 if (guc->ctx_pool_vma)
Alex Daibac427f2015-08-12 15:43:39 +0100893 return 0; /* already allocated */
894
Michal Wajdeczkof9cda042017-01-13 17:41:57 +0000895 vma = intel_guc_allocate_vma(guc, gemsize);
Chris Wilson8b797af2016-08-15 10:48:51 +0100896 if (IS_ERR(vma))
897 return PTR_ERR(vma);
Alex Daibac427f2015-08-12 15:43:39 +0100898
Chris Wilson8b797af2016-08-15 10:48:51 +0100899 guc->ctx_pool_vma = vma;
Alex Daibac427f2015-08-12 15:43:39 +0100900 ida_init(&guc->ctx_ids);
Michal Wajdeczkof9cda042017-01-13 17:41:57 +0000901 intel_guc_log_create(guc);
Dave Gordon7a9347f2016-09-12 21:19:37 +0100902 guc_addon_create(guc);
Alex Dai68371a92015-12-18 12:00:09 -0800903
Chris Wilson4d357af2016-11-29 12:10:23 +0000904 guc->execbuf_client = guc_client_alloc(dev_priv,
905 INTEL_INFO(dev_priv)->ring_mask,
906 GUC_CTX_PRIORITY_KMD_NORMAL,
907 dev_priv->kernel_context);
908 if (!guc->execbuf_client) {
909 DRM_ERROR("Failed to create GuC client for execbuf!\n");
910 goto err;
911 }
912
Alex Daibac427f2015-08-12 15:43:39 +0100913 return 0;
Chris Wilson4d357af2016-11-29 12:10:23 +0000914
915err:
916 i915_guc_submission_fini(dev_priv);
917 return -ENOMEM;
918}
919
Michal Wajdeczko776594d2016-12-15 19:53:21 +0000920static void guc_reset_wq(struct i915_guc_client *client)
Chris Wilson4d357af2016-11-29 12:10:23 +0000921{
Michal Wajdeczko776594d2016-12-15 19:53:21 +0000922 struct guc_process_desc *desc = client->vaddr +
923 client->proc_desc_offset;
Chris Wilson4d357af2016-11-29 12:10:23 +0000924
925 desc->head = 0;
926 desc->tail = 0;
927
Michal Wajdeczko776594d2016-12-15 19:53:21 +0000928 client->wq_tail = 0;
Alex Daibac427f2015-08-12 15:43:39 +0100929}
930
Dave Gordonbeffa512016-06-10 18:29:26 +0100931int i915_guc_submission_enable(struct drm_i915_private *dev_priv)
Dave Gordon44a28b12015-08-12 15:43:41 +0100932{
Dave Gordon44a28b12015-08-12 15:43:41 +0100933 struct intel_guc *guc = &dev_priv->guc;
Chris Wilson4d357af2016-11-29 12:10:23 +0000934 struct i915_guc_client *client = guc->execbuf_client;
Chris Wilsonddd66c52016-08-02 22:50:31 +0100935 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530936 enum intel_engine_id id;
Dave Gordon44a28b12015-08-12 15:43:41 +0100937
Chris Wilson4d357af2016-11-29 12:10:23 +0000938 if (!client)
939 return -ENODEV;
Dave Gordon44a28b12015-08-12 15:43:41 +0100940
Arkadiusz Hiler2d803c22016-11-25 18:59:35 +0100941 intel_guc_sample_forcewake(guc);
Chris Wilson4d357af2016-11-29 12:10:23 +0000942
943 guc_reset_wq(client);
Dave Gordon4d757872016-06-13 17:57:34 +0100944 guc_init_doorbell_hw(guc);
Alex Daif5d3c3e2015-08-18 14:34:47 -0700945
Chris Wilsonddd66c52016-08-02 22:50:31 +0100946 /* Take over from manual control of ELSP (execlists) */
Akash Goel3b3f1652016-10-13 22:44:48 +0530947 for_each_engine(engine, dev_priv, id) {
Chris Wilson4d357af2016-11-29 12:10:23 +0000948 struct drm_i915_gem_request *rq;
949
Chris Wilsonddd66c52016-08-02 22:50:31 +0100950 engine->submit_request = i915_guc_submit;
Chris Wilson20311bd2016-11-14 20:41:03 +0000951 engine->schedule = NULL;
Chris Wilsonddd66c52016-08-02 22:50:31 +0100952
Chris Wilson821ed7d2016-09-09 14:11:53 +0100953 /* Replay the current set of previously submitted requests */
Chris Wilson4d357af2016-11-29 12:10:23 +0000954 list_for_each_entry(rq, &engine->timeline->requests, link) {
Chris Wilsondadd4812016-09-09 14:11:57 +0100955 client->wq_rsvd += sizeof(struct guc_wq_item);
Chris Wilson34ba5a82016-11-29 12:10:24 +0000956 __i915_guc_submit(rq);
Chris Wilsondadd4812016-09-09 14:11:57 +0100957 }
Chris Wilson821ed7d2016-09-09 14:11:53 +0100958 }
959
Dave Gordon44a28b12015-08-12 15:43:41 +0100960 return 0;
961}
962
Dave Gordonbeffa512016-06-10 18:29:26 +0100963void i915_guc_submission_disable(struct drm_i915_private *dev_priv)
Dave Gordon44a28b12015-08-12 15:43:41 +0100964{
Dave Gordon44a28b12015-08-12 15:43:41 +0100965 struct intel_guc *guc = &dev_priv->guc;
966
Chris Wilsonddd66c52016-08-02 22:50:31 +0100967 if (!guc->execbuf_client)
968 return;
969
Chris Wilsonddd66c52016-08-02 22:50:31 +0100970 /* Revert back to manual ELSP submission */
971 intel_execlists_enable_submission(dev_priv);
Dave Gordon44a28b12015-08-12 15:43:41 +0100972}
973
Dave Gordonbeffa512016-06-10 18:29:26 +0100974void i915_guc_submission_fini(struct drm_i915_private *dev_priv)
Alex Daibac427f2015-08-12 15:43:39 +0100975{
Alex Daibac427f2015-08-12 15:43:39 +0100976 struct intel_guc *guc = &dev_priv->guc;
Chris Wilson4d357af2016-11-29 12:10:23 +0000977 struct i915_guc_client *client;
978
979 client = fetch_and_zero(&guc->execbuf_client);
980 if (!client)
981 return;
982
983 guc_client_free(dev_priv, client);
Alex Daibac427f2015-08-12 15:43:39 +0100984
Chris Wilson19880c42016-08-15 10:49:05 +0100985 i915_vma_unpin_and_release(&guc->ads_vma);
Akash Goeld6b40b42016-10-12 21:54:29 +0530986 i915_vma_unpin_and_release(&guc->log.vma);
Alex Dai68371a92015-12-18 12:00:09 -0800987
Chris Wilson8b797af2016-08-15 10:48:51 +0100988 if (guc->ctx_pool_vma)
Alex Daibac427f2015-08-12 15:43:39 +0100989 ida_destroy(&guc->ctx_ids);
Chris Wilson19880c42016-08-15 10:49:05 +0100990 i915_vma_unpin_and_release(&guc->ctx_pool_vma);
Alex Daibac427f2015-08-12 15:43:39 +0100991}
Alex Daia1c41992015-09-30 09:46:37 -0700992
993/**
994 * intel_guc_suspend() - notify GuC entering suspend state
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000995 * @dev_priv: i915 device private
Alex Daia1c41992015-09-30 09:46:37 -0700996 */
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000997int intel_guc_suspend(struct drm_i915_private *dev_priv)
Alex Daia1c41992015-09-30 09:46:37 -0700998{
Alex Daia1c41992015-09-30 09:46:37 -0700999 struct intel_guc *guc = &dev_priv->guc;
Chris Wilsone2efd132016-05-24 14:53:34 +01001000 struct i915_gem_context *ctx;
Alex Daia1c41992015-09-30 09:46:37 -07001001 u32 data[3];
1002
Anusha Srivatsadb0a0912017-01-13 17:17:04 -08001003 if (guc->fw.load_status != INTEL_UC_FIRMWARE_SUCCESS)
Alex Daia1c41992015-09-30 09:46:37 -07001004 return 0;
1005
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301006 gen9_disable_guc_interrupts(dev_priv);
1007
Dave Gordoned54c1a2016-01-19 19:02:54 +00001008 ctx = dev_priv->kernel_context;
Alex Daia1c41992015-09-30 09:46:37 -07001009
Arkadiusz Hilera80bc452016-11-25 18:59:34 +01001010 data[0] = INTEL_GUC_ACTION_ENTER_S_STATE;
Alex Daia1c41992015-09-30 09:46:37 -07001011 /* any value greater than GUC_POWER_D0 */
1012 data[1] = GUC_POWER_D1;
1013 /* first page is shared data with GuC */
Chris Wilson4741da92016-12-24 19:31:46 +00001014 data[2] = guc_ggtt_offset(ctx->engine[RCS].state);
Alex Daia1c41992015-09-30 09:46:37 -07001015
Arkadiusz Hiler2d803c22016-11-25 18:59:35 +01001016 return intel_guc_send(guc, data, ARRAY_SIZE(data));
Alex Daia1c41992015-09-30 09:46:37 -07001017}
1018
1019
1020/**
1021 * intel_guc_resume() - notify GuC resuming from suspend state
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001022 * @dev_priv: i915 device private
Alex Daia1c41992015-09-30 09:46:37 -07001023 */
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001024int intel_guc_resume(struct drm_i915_private *dev_priv)
Alex Daia1c41992015-09-30 09:46:37 -07001025{
Alex Daia1c41992015-09-30 09:46:37 -07001026 struct intel_guc *guc = &dev_priv->guc;
Chris Wilsone2efd132016-05-24 14:53:34 +01001027 struct i915_gem_context *ctx;
Alex Daia1c41992015-09-30 09:46:37 -07001028 u32 data[3];
1029
Anusha Srivatsadb0a0912017-01-13 17:17:04 -08001030 if (guc->fw.load_status != INTEL_UC_FIRMWARE_SUCCESS)
Alex Daia1c41992015-09-30 09:46:37 -07001031 return 0;
1032
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301033 if (i915.guc_log_level >= 0)
1034 gen9_enable_guc_interrupts(dev_priv);
1035
Dave Gordoned54c1a2016-01-19 19:02:54 +00001036 ctx = dev_priv->kernel_context;
Alex Daia1c41992015-09-30 09:46:37 -07001037
Arkadiusz Hilera80bc452016-11-25 18:59:34 +01001038 data[0] = INTEL_GUC_ACTION_EXIT_S_STATE;
Alex Daia1c41992015-09-30 09:46:37 -07001039 data[1] = GUC_POWER_D0;
1040 /* first page is shared data with GuC */
Chris Wilson4741da92016-12-24 19:31:46 +00001041 data[2] = guc_ggtt_offset(ctx->engine[RCS].state);
Alex Daia1c41992015-09-30 09:46:37 -07001042
Arkadiusz Hiler2d803c22016-11-25 18:59:35 +01001043 return intel_guc_send(guc, data, ARRAY_SIZE(data));
Alex Daia1c41992015-09-30 09:46:37 -07001044}
Sagar Arun Kamble4100b2a2016-10-12 21:54:32 +05301045
Sagar Arun Kamble4100b2a2016-10-12 21:54:32 +05301046