blob: 90550f5e3dd97446f6f7a4355cfb3162fad8532b [file] [log] [blame]
Auke Kok9d5c8242008-01-24 02:22:38 -08001/*******************************************************************************
2
3 Intel(R) Gigabit Ethernet Linux driver
Carolyn Wyborny6e861322012-01-18 22:13:27 +00004 Copyright(c) 2007-2012 Intel Corporation.
Auke Kok9d5c8242008-01-24 02:22:38 -08005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
23 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28/* ethtool support for igb */
29
30#include <linux/vmalloc.h>
31#include <linux/netdevice.h>
32#include <linux/pci.h>
33#include <linux/delay.h>
34#include <linux/interrupt.h>
35#include <linux/if_ether.h>
36#include <linux/ethtool.h>
Alexey Dobriyand43c36d2009-10-07 17:09:06 +040037#include <linux/sched.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090038#include <linux/slab.h>
Yan, Zheng749ab2c2012-01-04 20:23:37 +000039#include <linux/pm_runtime.h>
Auke Kok9d5c8242008-01-24 02:22:38 -080040
41#include "igb.h"
42
43struct igb_stats {
44 char stat_string[ETH_GSTRING_LEN];
45 int sizeof_stat;
46 int stat_offset;
47};
48
Alexander Duyck128e45e2009-11-12 18:37:38 +000049#define IGB_STAT(_name, _stat) { \
50 .stat_string = _name, \
51 .sizeof_stat = FIELD_SIZEOF(struct igb_adapter, _stat), \
52 .stat_offset = offsetof(struct igb_adapter, _stat) \
53}
Auke Kok9d5c8242008-01-24 02:22:38 -080054static const struct igb_stats igb_gstrings_stats[] = {
Alexander Duyck128e45e2009-11-12 18:37:38 +000055 IGB_STAT("rx_packets", stats.gprc),
56 IGB_STAT("tx_packets", stats.gptc),
57 IGB_STAT("rx_bytes", stats.gorc),
58 IGB_STAT("tx_bytes", stats.gotc),
59 IGB_STAT("rx_broadcast", stats.bprc),
60 IGB_STAT("tx_broadcast", stats.bptc),
61 IGB_STAT("rx_multicast", stats.mprc),
62 IGB_STAT("tx_multicast", stats.mptc),
63 IGB_STAT("multicast", stats.mprc),
64 IGB_STAT("collisions", stats.colc),
65 IGB_STAT("rx_crc_errors", stats.crcerrs),
66 IGB_STAT("rx_no_buffer_count", stats.rnbc),
67 IGB_STAT("rx_missed_errors", stats.mpc),
68 IGB_STAT("tx_aborted_errors", stats.ecol),
69 IGB_STAT("tx_carrier_errors", stats.tncrs),
70 IGB_STAT("tx_window_errors", stats.latecol),
71 IGB_STAT("tx_abort_late_coll", stats.latecol),
72 IGB_STAT("tx_deferred_ok", stats.dc),
73 IGB_STAT("tx_single_coll_ok", stats.scc),
74 IGB_STAT("tx_multi_coll_ok", stats.mcc),
75 IGB_STAT("tx_timeout_count", tx_timeout_count),
76 IGB_STAT("rx_long_length_errors", stats.roc),
77 IGB_STAT("rx_short_length_errors", stats.ruc),
78 IGB_STAT("rx_align_errors", stats.algnerrc),
79 IGB_STAT("tx_tcp_seg_good", stats.tsctc),
80 IGB_STAT("tx_tcp_seg_failed", stats.tsctfc),
81 IGB_STAT("rx_flow_control_xon", stats.xonrxc),
82 IGB_STAT("rx_flow_control_xoff", stats.xoffrxc),
83 IGB_STAT("tx_flow_control_xon", stats.xontxc),
84 IGB_STAT("tx_flow_control_xoff", stats.xofftxc),
85 IGB_STAT("rx_long_byte_count", stats.gorc),
86 IGB_STAT("tx_dma_out_of_sync", stats.doosync),
87 IGB_STAT("tx_smbus", stats.mgptc),
88 IGB_STAT("rx_smbus", stats.mgprc),
89 IGB_STAT("dropped_smbus", stats.mgpdc),
Carolyn Wyborny0a915b92011-02-26 07:42:37 +000090 IGB_STAT("os2bmc_rx_by_bmc", stats.o2bgptc),
91 IGB_STAT("os2bmc_tx_by_bmc", stats.b2ospc),
92 IGB_STAT("os2bmc_tx_by_host", stats.o2bspc),
93 IGB_STAT("os2bmc_rx_by_host", stats.b2ogprc),
Auke Kok9d5c8242008-01-24 02:22:38 -080094};
95
Alexander Duyck128e45e2009-11-12 18:37:38 +000096#define IGB_NETDEV_STAT(_net_stat) { \
97 .stat_string = __stringify(_net_stat), \
Eric Dumazet12dcd862010-10-15 17:27:10 +000098 .sizeof_stat = FIELD_SIZEOF(struct rtnl_link_stats64, _net_stat), \
99 .stat_offset = offsetof(struct rtnl_link_stats64, _net_stat) \
Alexander Duyck128e45e2009-11-12 18:37:38 +0000100}
101static const struct igb_stats igb_gstrings_net_stats[] = {
102 IGB_NETDEV_STAT(rx_errors),
103 IGB_NETDEV_STAT(tx_errors),
104 IGB_NETDEV_STAT(tx_dropped),
105 IGB_NETDEV_STAT(rx_length_errors),
106 IGB_NETDEV_STAT(rx_over_errors),
107 IGB_NETDEV_STAT(rx_frame_errors),
108 IGB_NETDEV_STAT(rx_fifo_errors),
109 IGB_NETDEV_STAT(tx_fifo_errors),
110 IGB_NETDEV_STAT(tx_heartbeat_errors)
111};
112
Auke Kok9d5c8242008-01-24 02:22:38 -0800113#define IGB_GLOBAL_STATS_LEN \
Alexander Duyck317f66b2009-10-27 23:46:20 +0000114 (sizeof(igb_gstrings_stats) / sizeof(struct igb_stats))
Alexander Duyck128e45e2009-11-12 18:37:38 +0000115#define IGB_NETDEV_STATS_LEN \
116 (sizeof(igb_gstrings_net_stats) / sizeof(struct igb_stats))
117#define IGB_RX_QUEUE_STATS_LEN \
118 (sizeof(struct igb_rx_queue_stats) / sizeof(u64))
Eric Dumazet12dcd862010-10-15 17:27:10 +0000119
120#define IGB_TX_QUEUE_STATS_LEN 3 /* packets, bytes, restart_queue */
121
Alexander Duyck128e45e2009-11-12 18:37:38 +0000122#define IGB_QUEUE_STATS_LEN \
123 ((((struct igb_adapter *)netdev_priv(netdev))->num_rx_queues * \
124 IGB_RX_QUEUE_STATS_LEN) + \
125 (((struct igb_adapter *)netdev_priv(netdev))->num_tx_queues * \
126 IGB_TX_QUEUE_STATS_LEN))
127#define IGB_STATS_LEN \
128 (IGB_GLOBAL_STATS_LEN + IGB_NETDEV_STATS_LEN + IGB_QUEUE_STATS_LEN)
129
Auke Kok9d5c8242008-01-24 02:22:38 -0800130static const char igb_gstrings_test[][ETH_GSTRING_LEN] = {
131 "Register test (offline)", "Eeprom test (offline)",
132 "Interrupt test (offline)", "Loopback test (offline)",
133 "Link test (on/offline)"
134};
Alexander Duyck317f66b2009-10-27 23:46:20 +0000135#define IGB_TEST_LEN (sizeof(igb_gstrings_test) / ETH_GSTRING_LEN)
Auke Kok9d5c8242008-01-24 02:22:38 -0800136
137static int igb_get_settings(struct net_device *netdev, struct ethtool_cmd *ecmd)
138{
139 struct igb_adapter *adapter = netdev_priv(netdev);
140 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck317f66b2009-10-27 23:46:20 +0000141 u32 status;
Auke Kok9d5c8242008-01-24 02:22:38 -0800142
143 if (hw->phy.media_type == e1000_media_type_copper) {
144
145 ecmd->supported = (SUPPORTED_10baseT_Half |
146 SUPPORTED_10baseT_Full |
147 SUPPORTED_100baseT_Half |
148 SUPPORTED_100baseT_Full |
149 SUPPORTED_1000baseT_Full|
150 SUPPORTED_Autoneg |
151 SUPPORTED_TP);
Carolyn Wybornyf83396a2011-12-02 00:03:15 +0000152 ecmd->advertising = (ADVERTISED_TP |
153 ADVERTISED_Pause);
Auke Kok9d5c8242008-01-24 02:22:38 -0800154
155 if (hw->mac.autoneg == 1) {
156 ecmd->advertising |= ADVERTISED_Autoneg;
157 /* the e1000 autoneg seems to match ethtool nicely */
158 ecmd->advertising |= hw->phy.autoneg_advertised;
159 }
160
161 ecmd->port = PORT_TP;
162 ecmd->phy_address = hw->phy.addr;
163 } else {
164 ecmd->supported = (SUPPORTED_1000baseT_Full |
165 SUPPORTED_FIBRE |
166 SUPPORTED_Autoneg);
167
168 ecmd->advertising = (ADVERTISED_1000baseT_Full |
169 ADVERTISED_FIBRE |
Carolyn Wybornyf83396a2011-12-02 00:03:15 +0000170 ADVERTISED_Autoneg |
171 ADVERTISED_Pause);
Auke Kok9d5c8242008-01-24 02:22:38 -0800172
173 ecmd->port = PORT_FIBRE;
174 }
175
176 ecmd->transceiver = XCVR_INTERNAL;
177
Alexander Duyck317f66b2009-10-27 23:46:20 +0000178 status = rd32(E1000_STATUS);
Auke Kok9d5c8242008-01-24 02:22:38 -0800179
Alexander Duyck317f66b2009-10-27 23:46:20 +0000180 if (status & E1000_STATUS_LU) {
Auke Kok9d5c8242008-01-24 02:22:38 -0800181
Alexander Duyck317f66b2009-10-27 23:46:20 +0000182 if ((status & E1000_STATUS_SPEED_1000) ||
183 hw->phy.media_type != e1000_media_type_copper)
David Decotigny70739492011-04-27 18:32:40 +0000184 ethtool_cmd_speed_set(ecmd, SPEED_1000);
Alexander Duyck317f66b2009-10-27 23:46:20 +0000185 else if (status & E1000_STATUS_SPEED_100)
David Decotigny70739492011-04-27 18:32:40 +0000186 ethtool_cmd_speed_set(ecmd, SPEED_100);
Alexander Duyck317f66b2009-10-27 23:46:20 +0000187 else
David Decotigny70739492011-04-27 18:32:40 +0000188 ethtool_cmd_speed_set(ecmd, SPEED_10);
Auke Kok9d5c8242008-01-24 02:22:38 -0800189
Alexander Duyck317f66b2009-10-27 23:46:20 +0000190 if ((status & E1000_STATUS_FD) ||
191 hw->phy.media_type != e1000_media_type_copper)
Auke Kok9d5c8242008-01-24 02:22:38 -0800192 ecmd->duplex = DUPLEX_FULL;
193 else
194 ecmd->duplex = DUPLEX_HALF;
195 } else {
David Decotigny70739492011-04-27 18:32:40 +0000196 ethtool_cmd_speed_set(ecmd, -1);
Auke Kok9d5c8242008-01-24 02:22:38 -0800197 ecmd->duplex = -1;
198 }
199
Alexander Duyckdcc3ae92009-07-23 18:07:20 +0000200 ecmd->autoneg = hw->mac.autoneg ? AUTONEG_ENABLE : AUTONEG_DISABLE;
Auke Kok9d5c8242008-01-24 02:22:38 -0800201 return 0;
202}
203
204static int igb_set_settings(struct net_device *netdev, struct ethtool_cmd *ecmd)
205{
206 struct igb_adapter *adapter = netdev_priv(netdev);
207 struct e1000_hw *hw = &adapter->hw;
208
209 /* When SoL/IDER sessions are active, autoneg/speed/duplex
210 * cannot be changed */
211 if (igb_check_reset_block(hw)) {
Jesper Juhld836200a2012-08-01 05:41:30 +0000212 dev_err(&adapter->pdev->dev,
213 "Cannot change link characteristics when SoL/IDER is active.\n");
Auke Kok9d5c8242008-01-24 02:22:38 -0800214 return -EINVAL;
215 }
216
217 while (test_and_set_bit(__IGB_RESETTING, &adapter->state))
218 msleep(1);
219
220 if (ecmd->autoneg == AUTONEG_ENABLE) {
221 hw->mac.autoneg = 1;
Alexander Duyckdcc3ae92009-07-23 18:07:20 +0000222 hw->phy.autoneg_advertised = ecmd->advertising |
223 ADVERTISED_TP |
224 ADVERTISED_Autoneg;
Auke Kok9d5c8242008-01-24 02:22:38 -0800225 ecmd->advertising = hw->phy.autoneg_advertised;
Alexander Duyck0cce1192009-07-23 18:10:24 +0000226 if (adapter->fc_autoneg)
227 hw->fc.requested_mode = e1000_fc_default;
Alexander Duyckdcc3ae92009-07-23 18:07:20 +0000228 } else {
David Decotigny25db0332011-04-27 18:32:39 +0000229 u32 speed = ethtool_cmd_speed(ecmd);
David Decotigny14ad2512011-04-27 18:32:43 +0000230 if (igb_set_spd_dplx(adapter, speed, ecmd->duplex)) {
Auke Kok9d5c8242008-01-24 02:22:38 -0800231 clear_bit(__IGB_RESETTING, &adapter->state);
232 return -EINVAL;
233 }
Alexander Duyckdcc3ae92009-07-23 18:07:20 +0000234 }
Auke Kok9d5c8242008-01-24 02:22:38 -0800235
236 /* reset the link */
Auke Kok9d5c8242008-01-24 02:22:38 -0800237 if (netif_running(adapter->netdev)) {
238 igb_down(adapter);
239 igb_up(adapter);
240 } else
241 igb_reset(adapter);
242
243 clear_bit(__IGB_RESETTING, &adapter->state);
244 return 0;
245}
246
Nick Nunley31455352010-02-17 01:01:21 +0000247static u32 igb_get_link(struct net_device *netdev)
248{
249 struct igb_adapter *adapter = netdev_priv(netdev);
250 struct e1000_mac_info *mac = &adapter->hw.mac;
251
252 /*
253 * If the link is not reported up to netdev, interrupts are disabled,
254 * and so the physical link state may have changed since we last
255 * looked. Set get_link_status to make sure that the true link
256 * state is interrogated, rather than pulling a cached and possibly
257 * stale link state from the driver.
258 */
259 if (!netif_carrier_ok(netdev))
260 mac->get_link_status = 1;
261
262 return igb_has_link(adapter);
263}
264
Auke Kok9d5c8242008-01-24 02:22:38 -0800265static void igb_get_pauseparam(struct net_device *netdev,
266 struct ethtool_pauseparam *pause)
267{
268 struct igb_adapter *adapter = netdev_priv(netdev);
269 struct e1000_hw *hw = &adapter->hw;
270
271 pause->autoneg =
272 (adapter->fc_autoneg ? AUTONEG_ENABLE : AUTONEG_DISABLE);
273
Alexander Duyck0cce1192009-07-23 18:10:24 +0000274 if (hw->fc.current_mode == e1000_fc_rx_pause)
Auke Kok9d5c8242008-01-24 02:22:38 -0800275 pause->rx_pause = 1;
Alexander Duyck0cce1192009-07-23 18:10:24 +0000276 else if (hw->fc.current_mode == e1000_fc_tx_pause)
Auke Kok9d5c8242008-01-24 02:22:38 -0800277 pause->tx_pause = 1;
Alexander Duyck0cce1192009-07-23 18:10:24 +0000278 else if (hw->fc.current_mode == e1000_fc_full) {
Auke Kok9d5c8242008-01-24 02:22:38 -0800279 pause->rx_pause = 1;
280 pause->tx_pause = 1;
281 }
282}
283
284static int igb_set_pauseparam(struct net_device *netdev,
285 struct ethtool_pauseparam *pause)
286{
287 struct igb_adapter *adapter = netdev_priv(netdev);
288 struct e1000_hw *hw = &adapter->hw;
289 int retval = 0;
290
291 adapter->fc_autoneg = pause->autoneg;
292
293 while (test_and_set_bit(__IGB_RESETTING, &adapter->state))
294 msleep(1);
295
Auke Kok9d5c8242008-01-24 02:22:38 -0800296 if (adapter->fc_autoneg == AUTONEG_ENABLE) {
Alexander Duyck0cce1192009-07-23 18:10:24 +0000297 hw->fc.requested_mode = e1000_fc_default;
Auke Kok9d5c8242008-01-24 02:22:38 -0800298 if (netif_running(adapter->netdev)) {
299 igb_down(adapter);
300 igb_up(adapter);
Alexander Duyck317f66b2009-10-27 23:46:20 +0000301 } else {
Auke Kok9d5c8242008-01-24 02:22:38 -0800302 igb_reset(adapter);
Alexander Duyck317f66b2009-10-27 23:46:20 +0000303 }
Alexander Duyck0cce1192009-07-23 18:10:24 +0000304 } else {
305 if (pause->rx_pause && pause->tx_pause)
306 hw->fc.requested_mode = e1000_fc_full;
307 else if (pause->rx_pause && !pause->tx_pause)
308 hw->fc.requested_mode = e1000_fc_rx_pause;
309 else if (!pause->rx_pause && pause->tx_pause)
310 hw->fc.requested_mode = e1000_fc_tx_pause;
311 else if (!pause->rx_pause && !pause->tx_pause)
312 hw->fc.requested_mode = e1000_fc_none;
313
314 hw->fc.current_mode = hw->fc.requested_mode;
315
Alexander Duyckdcc3ae92009-07-23 18:07:20 +0000316 retval = ((hw->phy.media_type == e1000_media_type_copper) ?
317 igb_force_mac_fc(hw) : igb_setup_link(hw));
Alexander Duyck0cce1192009-07-23 18:10:24 +0000318 }
Auke Kok9d5c8242008-01-24 02:22:38 -0800319
320 clear_bit(__IGB_RESETTING, &adapter->state);
321 return retval;
322}
323
Auke Kok9d5c8242008-01-24 02:22:38 -0800324static u32 igb_get_msglevel(struct net_device *netdev)
325{
326 struct igb_adapter *adapter = netdev_priv(netdev);
327 return adapter->msg_enable;
328}
329
330static void igb_set_msglevel(struct net_device *netdev, u32 data)
331{
332 struct igb_adapter *adapter = netdev_priv(netdev);
333 adapter->msg_enable = data;
334}
335
336static int igb_get_regs_len(struct net_device *netdev)
337{
Koki Sanagi7e3b4ff2012-02-15 14:45:39 +0000338#define IGB_REGS_LEN 739
Auke Kok9d5c8242008-01-24 02:22:38 -0800339 return IGB_REGS_LEN * sizeof(u32);
340}
341
342static void igb_get_regs(struct net_device *netdev,
343 struct ethtool_regs *regs, void *p)
344{
345 struct igb_adapter *adapter = netdev_priv(netdev);
346 struct e1000_hw *hw = &adapter->hw;
347 u32 *regs_buff = p;
348 u8 i;
349
350 memset(p, 0, IGB_REGS_LEN * sizeof(u32));
351
352 regs->version = (1 << 24) | (hw->revision_id << 16) | hw->device_id;
353
354 /* General Registers */
355 regs_buff[0] = rd32(E1000_CTRL);
356 regs_buff[1] = rd32(E1000_STATUS);
357 regs_buff[2] = rd32(E1000_CTRL_EXT);
358 regs_buff[3] = rd32(E1000_MDIC);
359 regs_buff[4] = rd32(E1000_SCTL);
360 regs_buff[5] = rd32(E1000_CONNSW);
361 regs_buff[6] = rd32(E1000_VET);
362 regs_buff[7] = rd32(E1000_LEDCTL);
363 regs_buff[8] = rd32(E1000_PBA);
364 regs_buff[9] = rd32(E1000_PBS);
365 regs_buff[10] = rd32(E1000_FRTIMER);
366 regs_buff[11] = rd32(E1000_TCPTIMER);
367
368 /* NVM Register */
369 regs_buff[12] = rd32(E1000_EECD);
370
371 /* Interrupt */
Alexander Duyckfe59de32008-08-26 04:25:05 -0700372 /* Reading EICS for EICR because they read the
373 * same but EICS does not clear on read */
374 regs_buff[13] = rd32(E1000_EICS);
Auke Kok9d5c8242008-01-24 02:22:38 -0800375 regs_buff[14] = rd32(E1000_EICS);
376 regs_buff[15] = rd32(E1000_EIMS);
377 regs_buff[16] = rd32(E1000_EIMC);
378 regs_buff[17] = rd32(E1000_EIAC);
379 regs_buff[18] = rd32(E1000_EIAM);
Alexander Duyckfe59de32008-08-26 04:25:05 -0700380 /* Reading ICS for ICR because they read the
381 * same but ICS does not clear on read */
382 regs_buff[19] = rd32(E1000_ICS);
Auke Kok9d5c8242008-01-24 02:22:38 -0800383 regs_buff[20] = rd32(E1000_ICS);
384 regs_buff[21] = rd32(E1000_IMS);
385 regs_buff[22] = rd32(E1000_IMC);
386 regs_buff[23] = rd32(E1000_IAC);
387 regs_buff[24] = rd32(E1000_IAM);
388 regs_buff[25] = rd32(E1000_IMIRVP);
389
390 /* Flow Control */
391 regs_buff[26] = rd32(E1000_FCAL);
392 regs_buff[27] = rd32(E1000_FCAH);
393 regs_buff[28] = rd32(E1000_FCTTV);
394 regs_buff[29] = rd32(E1000_FCRTL);
395 regs_buff[30] = rd32(E1000_FCRTH);
396 regs_buff[31] = rd32(E1000_FCRTV);
397
398 /* Receive */
399 regs_buff[32] = rd32(E1000_RCTL);
400 regs_buff[33] = rd32(E1000_RXCSUM);
401 regs_buff[34] = rd32(E1000_RLPML);
402 regs_buff[35] = rd32(E1000_RFCTL);
403 regs_buff[36] = rd32(E1000_MRQC);
Alexander Duycke1739522009-02-19 20:39:44 -0800404 regs_buff[37] = rd32(E1000_VT_CTL);
Auke Kok9d5c8242008-01-24 02:22:38 -0800405
406 /* Transmit */
407 regs_buff[38] = rd32(E1000_TCTL);
408 regs_buff[39] = rd32(E1000_TCTL_EXT);
409 regs_buff[40] = rd32(E1000_TIPG);
410 regs_buff[41] = rd32(E1000_DTXCTL);
411
412 /* Wake Up */
413 regs_buff[42] = rd32(E1000_WUC);
414 regs_buff[43] = rd32(E1000_WUFC);
415 regs_buff[44] = rd32(E1000_WUS);
416 regs_buff[45] = rd32(E1000_IPAV);
417 regs_buff[46] = rd32(E1000_WUPL);
418
419 /* MAC */
420 regs_buff[47] = rd32(E1000_PCS_CFG0);
421 regs_buff[48] = rd32(E1000_PCS_LCTL);
422 regs_buff[49] = rd32(E1000_PCS_LSTAT);
423 regs_buff[50] = rd32(E1000_PCS_ANADV);
424 regs_buff[51] = rd32(E1000_PCS_LPAB);
425 regs_buff[52] = rd32(E1000_PCS_NPTX);
426 regs_buff[53] = rd32(E1000_PCS_LPABNP);
427
428 /* Statistics */
429 regs_buff[54] = adapter->stats.crcerrs;
430 regs_buff[55] = adapter->stats.algnerrc;
431 regs_buff[56] = adapter->stats.symerrs;
432 regs_buff[57] = adapter->stats.rxerrc;
433 regs_buff[58] = adapter->stats.mpc;
434 regs_buff[59] = adapter->stats.scc;
435 regs_buff[60] = adapter->stats.ecol;
436 regs_buff[61] = adapter->stats.mcc;
437 regs_buff[62] = adapter->stats.latecol;
438 regs_buff[63] = adapter->stats.colc;
439 regs_buff[64] = adapter->stats.dc;
440 regs_buff[65] = adapter->stats.tncrs;
441 regs_buff[66] = adapter->stats.sec;
442 regs_buff[67] = adapter->stats.htdpmc;
443 regs_buff[68] = adapter->stats.rlec;
444 regs_buff[69] = adapter->stats.xonrxc;
445 regs_buff[70] = adapter->stats.xontxc;
446 regs_buff[71] = adapter->stats.xoffrxc;
447 regs_buff[72] = adapter->stats.xofftxc;
448 regs_buff[73] = adapter->stats.fcruc;
449 regs_buff[74] = adapter->stats.prc64;
450 regs_buff[75] = adapter->stats.prc127;
451 regs_buff[76] = adapter->stats.prc255;
452 regs_buff[77] = adapter->stats.prc511;
453 regs_buff[78] = adapter->stats.prc1023;
454 regs_buff[79] = adapter->stats.prc1522;
455 regs_buff[80] = adapter->stats.gprc;
456 regs_buff[81] = adapter->stats.bprc;
457 regs_buff[82] = adapter->stats.mprc;
458 regs_buff[83] = adapter->stats.gptc;
459 regs_buff[84] = adapter->stats.gorc;
460 regs_buff[86] = adapter->stats.gotc;
461 regs_buff[88] = adapter->stats.rnbc;
462 regs_buff[89] = adapter->stats.ruc;
463 regs_buff[90] = adapter->stats.rfc;
464 regs_buff[91] = adapter->stats.roc;
465 regs_buff[92] = adapter->stats.rjc;
466 regs_buff[93] = adapter->stats.mgprc;
467 regs_buff[94] = adapter->stats.mgpdc;
468 regs_buff[95] = adapter->stats.mgptc;
469 regs_buff[96] = adapter->stats.tor;
470 regs_buff[98] = adapter->stats.tot;
471 regs_buff[100] = adapter->stats.tpr;
472 regs_buff[101] = adapter->stats.tpt;
473 regs_buff[102] = adapter->stats.ptc64;
474 regs_buff[103] = adapter->stats.ptc127;
475 regs_buff[104] = adapter->stats.ptc255;
476 regs_buff[105] = adapter->stats.ptc511;
477 regs_buff[106] = adapter->stats.ptc1023;
478 regs_buff[107] = adapter->stats.ptc1522;
479 regs_buff[108] = adapter->stats.mptc;
480 regs_buff[109] = adapter->stats.bptc;
481 regs_buff[110] = adapter->stats.tsctc;
482 regs_buff[111] = adapter->stats.iac;
483 regs_buff[112] = adapter->stats.rpthc;
484 regs_buff[113] = adapter->stats.hgptc;
485 regs_buff[114] = adapter->stats.hgorc;
486 regs_buff[116] = adapter->stats.hgotc;
487 regs_buff[118] = adapter->stats.lenerrs;
488 regs_buff[119] = adapter->stats.scvpc;
489 regs_buff[120] = adapter->stats.hrmpc;
490
Auke Kok9d5c8242008-01-24 02:22:38 -0800491 for (i = 0; i < 4; i++)
492 regs_buff[121 + i] = rd32(E1000_SRRCTL(i));
493 for (i = 0; i < 4; i++)
Alexander Duyck83ab50a2009-10-27 15:55:41 +0000494 regs_buff[125 + i] = rd32(E1000_PSRTYPE(i));
Auke Kok9d5c8242008-01-24 02:22:38 -0800495 for (i = 0; i < 4; i++)
496 regs_buff[129 + i] = rd32(E1000_RDBAL(i));
497 for (i = 0; i < 4; i++)
498 regs_buff[133 + i] = rd32(E1000_RDBAH(i));
499 for (i = 0; i < 4; i++)
500 regs_buff[137 + i] = rd32(E1000_RDLEN(i));
501 for (i = 0; i < 4; i++)
502 regs_buff[141 + i] = rd32(E1000_RDH(i));
503 for (i = 0; i < 4; i++)
504 regs_buff[145 + i] = rd32(E1000_RDT(i));
505 for (i = 0; i < 4; i++)
506 regs_buff[149 + i] = rd32(E1000_RXDCTL(i));
507
508 for (i = 0; i < 10; i++)
509 regs_buff[153 + i] = rd32(E1000_EITR(i));
510 for (i = 0; i < 8; i++)
511 regs_buff[163 + i] = rd32(E1000_IMIR(i));
512 for (i = 0; i < 8; i++)
513 regs_buff[171 + i] = rd32(E1000_IMIREXT(i));
514 for (i = 0; i < 16; i++)
515 regs_buff[179 + i] = rd32(E1000_RAL(i));
516 for (i = 0; i < 16; i++)
517 regs_buff[195 + i] = rd32(E1000_RAH(i));
518
519 for (i = 0; i < 4; i++)
520 regs_buff[211 + i] = rd32(E1000_TDBAL(i));
521 for (i = 0; i < 4; i++)
522 regs_buff[215 + i] = rd32(E1000_TDBAH(i));
523 for (i = 0; i < 4; i++)
524 regs_buff[219 + i] = rd32(E1000_TDLEN(i));
525 for (i = 0; i < 4; i++)
526 regs_buff[223 + i] = rd32(E1000_TDH(i));
527 for (i = 0; i < 4; i++)
528 regs_buff[227 + i] = rd32(E1000_TDT(i));
529 for (i = 0; i < 4; i++)
530 regs_buff[231 + i] = rd32(E1000_TXDCTL(i));
531 for (i = 0; i < 4; i++)
532 regs_buff[235 + i] = rd32(E1000_TDWBAL(i));
533 for (i = 0; i < 4; i++)
534 regs_buff[239 + i] = rd32(E1000_TDWBAH(i));
535 for (i = 0; i < 4; i++)
536 regs_buff[243 + i] = rd32(E1000_DCA_TXCTRL(i));
537
538 for (i = 0; i < 4; i++)
539 regs_buff[247 + i] = rd32(E1000_IP4AT_REG(i));
540 for (i = 0; i < 4; i++)
541 regs_buff[251 + i] = rd32(E1000_IP6AT_REG(i));
542 for (i = 0; i < 32; i++)
543 regs_buff[255 + i] = rd32(E1000_WUPM_REG(i));
544 for (i = 0; i < 128; i++)
545 regs_buff[287 + i] = rd32(E1000_FFMT_REG(i));
546 for (i = 0; i < 128; i++)
547 regs_buff[415 + i] = rd32(E1000_FFVT_REG(i));
548 for (i = 0; i < 4; i++)
549 regs_buff[543 + i] = rd32(E1000_FFLT_REG(i));
550
551 regs_buff[547] = rd32(E1000_TDFH);
552 regs_buff[548] = rd32(E1000_TDFT);
553 regs_buff[549] = rd32(E1000_TDFHS);
554 regs_buff[550] = rd32(E1000_TDFPC);
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +0000555
556 if (hw->mac.type > e1000_82580) {
557 regs_buff[551] = adapter->stats.o2bgptc;
558 regs_buff[552] = adapter->stats.b2ospc;
559 regs_buff[553] = adapter->stats.o2bspc;
560 regs_buff[554] = adapter->stats.b2ogprc;
561 }
Koki Sanagi7e3b4ff2012-02-15 14:45:39 +0000562
563 if (hw->mac.type != e1000_82576)
564 return;
565 for (i = 0; i < 12; i++)
566 regs_buff[555 + i] = rd32(E1000_SRRCTL(i + 4));
567 for (i = 0; i < 4; i++)
568 regs_buff[567 + i] = rd32(E1000_PSRTYPE(i + 4));
569 for (i = 0; i < 12; i++)
570 regs_buff[571 + i] = rd32(E1000_RDBAL(i + 4));
571 for (i = 0; i < 12; i++)
572 regs_buff[583 + i] = rd32(E1000_RDBAH(i + 4));
573 for (i = 0; i < 12; i++)
574 regs_buff[595 + i] = rd32(E1000_RDLEN(i + 4));
575 for (i = 0; i < 12; i++)
576 regs_buff[607 + i] = rd32(E1000_RDH(i + 4));
577 for (i = 0; i < 12; i++)
578 regs_buff[619 + i] = rd32(E1000_RDT(i + 4));
579 for (i = 0; i < 12; i++)
580 regs_buff[631 + i] = rd32(E1000_RXDCTL(i + 4));
581
582 for (i = 0; i < 12; i++)
583 regs_buff[643 + i] = rd32(E1000_TDBAL(i + 4));
584 for (i = 0; i < 12; i++)
585 regs_buff[655 + i] = rd32(E1000_TDBAH(i + 4));
586 for (i = 0; i < 12; i++)
587 regs_buff[667 + i] = rd32(E1000_TDLEN(i + 4));
588 for (i = 0; i < 12; i++)
589 regs_buff[679 + i] = rd32(E1000_TDH(i + 4));
590 for (i = 0; i < 12; i++)
591 regs_buff[691 + i] = rd32(E1000_TDT(i + 4));
592 for (i = 0; i < 12; i++)
593 regs_buff[703 + i] = rd32(E1000_TXDCTL(i + 4));
594 for (i = 0; i < 12; i++)
595 regs_buff[715 + i] = rd32(E1000_TDWBAL(i + 4));
596 for (i = 0; i < 12; i++)
597 regs_buff[727 + i] = rd32(E1000_TDWBAH(i + 4));
Auke Kok9d5c8242008-01-24 02:22:38 -0800598}
599
600static int igb_get_eeprom_len(struct net_device *netdev)
601{
602 struct igb_adapter *adapter = netdev_priv(netdev);
603 return adapter->hw.nvm.word_size * 2;
604}
605
606static int igb_get_eeprom(struct net_device *netdev,
607 struct ethtool_eeprom *eeprom, u8 *bytes)
608{
609 struct igb_adapter *adapter = netdev_priv(netdev);
610 struct e1000_hw *hw = &adapter->hw;
611 u16 *eeprom_buff;
612 int first_word, last_word;
613 int ret_val = 0;
614 u16 i;
615
616 if (eeprom->len == 0)
617 return -EINVAL;
618
619 eeprom->magic = hw->vendor_id | (hw->device_id << 16);
620
621 first_word = eeprom->offset >> 1;
622 last_word = (eeprom->offset + eeprom->len - 1) >> 1;
623
624 eeprom_buff = kmalloc(sizeof(u16) *
625 (last_word - first_word + 1), GFP_KERNEL);
626 if (!eeprom_buff)
627 return -ENOMEM;
628
629 if (hw->nvm.type == e1000_nvm_eeprom_spi)
Alexander Duyck312c75a2009-02-06 23:17:47 +0000630 ret_val = hw->nvm.ops.read(hw, first_word,
Auke Kok9d5c8242008-01-24 02:22:38 -0800631 last_word - first_word + 1,
632 eeprom_buff);
633 else {
634 for (i = 0; i < last_word - first_word + 1; i++) {
Alexander Duyck312c75a2009-02-06 23:17:47 +0000635 ret_val = hw->nvm.ops.read(hw, first_word + i, 1,
Auke Kok9d5c8242008-01-24 02:22:38 -0800636 &eeprom_buff[i]);
637 if (ret_val)
638 break;
639 }
640 }
641
642 /* Device's eeprom is always little-endian, word addressable */
643 for (i = 0; i < last_word - first_word + 1; i++)
644 le16_to_cpus(&eeprom_buff[i]);
645
646 memcpy(bytes, (u8 *)eeprom_buff + (eeprom->offset & 1),
647 eeprom->len);
648 kfree(eeprom_buff);
649
650 return ret_val;
651}
652
653static int igb_set_eeprom(struct net_device *netdev,
654 struct ethtool_eeprom *eeprom, u8 *bytes)
655{
656 struct igb_adapter *adapter = netdev_priv(netdev);
657 struct e1000_hw *hw = &adapter->hw;
658 u16 *eeprom_buff;
659 void *ptr;
660 int max_len, first_word, last_word, ret_val = 0;
661 u16 i;
662
663 if (eeprom->len == 0)
664 return -EOPNOTSUPP;
665
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +0000666 if (hw->mac.type == e1000_i211)
667 return -EOPNOTSUPP;
668
Auke Kok9d5c8242008-01-24 02:22:38 -0800669 if (eeprom->magic != (hw->vendor_id | (hw->device_id << 16)))
670 return -EFAULT;
671
672 max_len = hw->nvm.word_size * 2;
673
674 first_word = eeprom->offset >> 1;
675 last_word = (eeprom->offset + eeprom->len - 1) >> 1;
676 eeprom_buff = kmalloc(max_len, GFP_KERNEL);
677 if (!eeprom_buff)
678 return -ENOMEM;
679
680 ptr = (void *)eeprom_buff;
681
682 if (eeprom->offset & 1) {
683 /* need read/modify/write of first changed EEPROM word */
684 /* only the second byte of the word is being modified */
Alexander Duyck312c75a2009-02-06 23:17:47 +0000685 ret_val = hw->nvm.ops.read(hw, first_word, 1,
Auke Kok9d5c8242008-01-24 02:22:38 -0800686 &eeprom_buff[0]);
687 ptr++;
688 }
689 if (((eeprom->offset + eeprom->len) & 1) && (ret_val == 0)) {
690 /* need read/modify/write of last changed EEPROM word */
691 /* only the first byte of the word is being modified */
Alexander Duyck312c75a2009-02-06 23:17:47 +0000692 ret_val = hw->nvm.ops.read(hw, last_word, 1,
Auke Kok9d5c8242008-01-24 02:22:38 -0800693 &eeprom_buff[last_word - first_word]);
694 }
695
696 /* Device's eeprom is always little-endian, word addressable */
697 for (i = 0; i < last_word - first_word + 1; i++)
698 le16_to_cpus(&eeprom_buff[i]);
699
700 memcpy(ptr, bytes, eeprom->len);
701
702 for (i = 0; i < last_word - first_word + 1; i++)
703 eeprom_buff[i] = cpu_to_le16(eeprom_buff[i]);
704
Alexander Duyck312c75a2009-02-06 23:17:47 +0000705 ret_val = hw->nvm.ops.write(hw, first_word,
Auke Kok9d5c8242008-01-24 02:22:38 -0800706 last_word - first_word + 1, eeprom_buff);
707
708 /* Update the checksum over the first part of the EEPROM if needed
709 * and flush shadow RAM for 82573 controllers */
710 if ((ret_val == 0) && ((first_word <= NVM_CHECKSUM_REG)))
Carolyn Wyborny4322e562011-03-11 20:43:18 -0800711 hw->nvm.ops.update(hw);
Auke Kok9d5c8242008-01-24 02:22:38 -0800712
Carolyn Wybornyd67974f2012-06-14 16:04:19 +0000713 igb_set_fw_version(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -0800714 kfree(eeprom_buff);
715 return ret_val;
716}
717
718static void igb_get_drvinfo(struct net_device *netdev,
719 struct ethtool_drvinfo *drvinfo)
720{
721 struct igb_adapter *adapter = netdev_priv(netdev);
Auke Kok9d5c8242008-01-24 02:22:38 -0800722
Rick Jones612a94d2011-11-14 08:13:25 +0000723 strlcpy(drvinfo->driver, igb_driver_name, sizeof(drvinfo->driver));
724 strlcpy(drvinfo->version, igb_driver_version, sizeof(drvinfo->version));
Auke Kok9d5c8242008-01-24 02:22:38 -0800725
Carolyn Wybornyd67974f2012-06-14 16:04:19 +0000726 /*
727 * EEPROM image version # is reported as firmware version # for
728 * 82575 controllers
729 */
730 strlcpy(drvinfo->fw_version, adapter->fw_version,
731 sizeof(drvinfo->fw_version));
Rick Jones612a94d2011-11-14 08:13:25 +0000732 strlcpy(drvinfo->bus_info, pci_name(adapter->pdev),
733 sizeof(drvinfo->bus_info));
Auke Kok9d5c8242008-01-24 02:22:38 -0800734 drvinfo->n_stats = IGB_STATS_LEN;
735 drvinfo->testinfo_len = IGB_TEST_LEN;
736 drvinfo->regdump_len = igb_get_regs_len(netdev);
737 drvinfo->eedump_len = igb_get_eeprom_len(netdev);
738}
739
740static void igb_get_ringparam(struct net_device *netdev,
741 struct ethtool_ringparam *ring)
742{
743 struct igb_adapter *adapter = netdev_priv(netdev);
Auke Kok9d5c8242008-01-24 02:22:38 -0800744
745 ring->rx_max_pending = IGB_MAX_RXD;
746 ring->tx_max_pending = IGB_MAX_TXD;
Alexander Duyck68fd9912008-11-20 00:48:10 -0800747 ring->rx_pending = adapter->rx_ring_count;
748 ring->tx_pending = adapter->tx_ring_count;
Auke Kok9d5c8242008-01-24 02:22:38 -0800749}
750
751static int igb_set_ringparam(struct net_device *netdev,
752 struct ethtool_ringparam *ring)
753{
754 struct igb_adapter *adapter = netdev_priv(netdev);
Alexander Duyck68fd9912008-11-20 00:48:10 -0800755 struct igb_ring *temp_ring;
Alexander Duyck6d9f4fc2009-10-26 11:31:47 +0000756 int i, err = 0;
Alexander Duyck0e15439a2009-11-12 18:36:41 +0000757 u16 new_rx_count, new_tx_count;
Auke Kok9d5c8242008-01-24 02:22:38 -0800758
759 if ((ring->rx_mini_pending) || (ring->rx_jumbo_pending))
760 return -EINVAL;
761
Alexander Duyck0e15439a2009-11-12 18:36:41 +0000762 new_rx_count = min_t(u32, ring->rx_pending, IGB_MAX_RXD);
763 new_rx_count = max_t(u16, new_rx_count, IGB_MIN_RXD);
Auke Kok9d5c8242008-01-24 02:22:38 -0800764 new_rx_count = ALIGN(new_rx_count, REQ_RX_DESCRIPTOR_MULTIPLE);
765
Alexander Duyck0e15439a2009-11-12 18:36:41 +0000766 new_tx_count = min_t(u32, ring->tx_pending, IGB_MAX_TXD);
767 new_tx_count = max_t(u16, new_tx_count, IGB_MIN_TXD);
Auke Kok9d5c8242008-01-24 02:22:38 -0800768 new_tx_count = ALIGN(new_tx_count, REQ_TX_DESCRIPTOR_MULTIPLE);
769
Alexander Duyck68fd9912008-11-20 00:48:10 -0800770 if ((new_tx_count == adapter->tx_ring_count) &&
771 (new_rx_count == adapter->rx_ring_count)) {
Auke Kok9d5c8242008-01-24 02:22:38 -0800772 /* nothing to do */
773 return 0;
774 }
775
Alexander Duyck6d9f4fc2009-10-26 11:31:47 +0000776 while (test_and_set_bit(__IGB_RESETTING, &adapter->state))
777 msleep(1);
778
779 if (!netif_running(adapter->netdev)) {
780 for (i = 0; i < adapter->num_tx_queues; i++)
Alexander Duyck3025a442010-02-17 01:02:39 +0000781 adapter->tx_ring[i]->count = new_tx_count;
Alexander Duyck6d9f4fc2009-10-26 11:31:47 +0000782 for (i = 0; i < adapter->num_rx_queues; i++)
Alexander Duyck3025a442010-02-17 01:02:39 +0000783 adapter->rx_ring[i]->count = new_rx_count;
Alexander Duyck6d9f4fc2009-10-26 11:31:47 +0000784 adapter->tx_ring_count = new_tx_count;
785 adapter->rx_ring_count = new_rx_count;
786 goto clear_reset;
787 }
788
Alexander Duyck68fd9912008-11-20 00:48:10 -0800789 if (adapter->num_tx_queues > adapter->num_rx_queues)
790 temp_ring = vmalloc(adapter->num_tx_queues * sizeof(struct igb_ring));
791 else
792 temp_ring = vmalloc(adapter->num_rx_queues * sizeof(struct igb_ring));
Alexander Duyck68fd9912008-11-20 00:48:10 -0800793
Alexander Duyck6d9f4fc2009-10-26 11:31:47 +0000794 if (!temp_ring) {
795 err = -ENOMEM;
796 goto clear_reset;
797 }
Auke Kok9d5c8242008-01-24 02:22:38 -0800798
Alexander Duyck6d9f4fc2009-10-26 11:31:47 +0000799 igb_down(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -0800800
801 /*
802 * We can't just free everything and then setup again,
803 * because the ISRs in MSI-X mode get passed pointers
804 * to the tx and rx ring structs.
805 */
Alexander Duyck68fd9912008-11-20 00:48:10 -0800806 if (new_tx_count != adapter->tx_ring_count) {
Auke Kok9d5c8242008-01-24 02:22:38 -0800807 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyck3025a442010-02-17 01:02:39 +0000808 memcpy(&temp_ring[i], adapter->tx_ring[i],
809 sizeof(struct igb_ring));
810
Alexander Duyck68fd9912008-11-20 00:48:10 -0800811 temp_ring[i].count = new_tx_count;
Alexander Duyck80785292009-10-27 15:51:47 +0000812 err = igb_setup_tx_resources(&temp_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -0800813 if (err) {
Alexander Duyck68fd9912008-11-20 00:48:10 -0800814 while (i) {
815 i--;
816 igb_free_tx_resources(&temp_ring[i]);
817 }
Auke Kok9d5c8242008-01-24 02:22:38 -0800818 goto err_setup;
819 }
Auke Kok9d5c8242008-01-24 02:22:38 -0800820 }
Alexander Duyck68fd9912008-11-20 00:48:10 -0800821
Alexander Duyck3025a442010-02-17 01:02:39 +0000822 for (i = 0; i < adapter->num_tx_queues; i++) {
823 igb_free_tx_resources(adapter->tx_ring[i]);
Alexander Duyck68fd9912008-11-20 00:48:10 -0800824
Alexander Duyck3025a442010-02-17 01:02:39 +0000825 memcpy(adapter->tx_ring[i], &temp_ring[i],
826 sizeof(struct igb_ring));
827 }
Alexander Duyck68fd9912008-11-20 00:48:10 -0800828
829 adapter->tx_ring_count = new_tx_count;
Auke Kok9d5c8242008-01-24 02:22:38 -0800830 }
831
Alexander Duyck3025a442010-02-17 01:02:39 +0000832 if (new_rx_count != adapter->rx_ring_count) {
Auke Kok9d5c8242008-01-24 02:22:38 -0800833 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyck3025a442010-02-17 01:02:39 +0000834 memcpy(&temp_ring[i], adapter->rx_ring[i],
835 sizeof(struct igb_ring));
836
Alexander Duyck68fd9912008-11-20 00:48:10 -0800837 temp_ring[i].count = new_rx_count;
Alexander Duyck80785292009-10-27 15:51:47 +0000838 err = igb_setup_rx_resources(&temp_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -0800839 if (err) {
Alexander Duyck68fd9912008-11-20 00:48:10 -0800840 while (i) {
841 i--;
842 igb_free_rx_resources(&temp_ring[i]);
843 }
Auke Kok9d5c8242008-01-24 02:22:38 -0800844 goto err_setup;
845 }
846
Auke Kok9d5c8242008-01-24 02:22:38 -0800847 }
Alexander Duyck68fd9912008-11-20 00:48:10 -0800848
Alexander Duyck3025a442010-02-17 01:02:39 +0000849 for (i = 0; i < adapter->num_rx_queues; i++) {
850 igb_free_rx_resources(adapter->rx_ring[i]);
Alexander Duyck68fd9912008-11-20 00:48:10 -0800851
Alexander Duyck3025a442010-02-17 01:02:39 +0000852 memcpy(adapter->rx_ring[i], &temp_ring[i],
853 sizeof(struct igb_ring));
854 }
Alexander Duyck68fd9912008-11-20 00:48:10 -0800855
856 adapter->rx_ring_count = new_rx_count;
Auke Kok9d5c8242008-01-24 02:22:38 -0800857 }
Auke Kok9d5c8242008-01-24 02:22:38 -0800858err_setup:
Alexander Duyck6d9f4fc2009-10-26 11:31:47 +0000859 igb_up(adapter);
Alexander Duyck68fd9912008-11-20 00:48:10 -0800860 vfree(temp_ring);
Alexander Duyck6d9f4fc2009-10-26 11:31:47 +0000861clear_reset:
862 clear_bit(__IGB_RESETTING, &adapter->state);
Auke Kok9d5c8242008-01-24 02:22:38 -0800863 return err;
864}
865
866/* ethtool register test data */
867struct igb_reg_test {
868 u16 reg;
Alexander Duyck2d064c02008-07-08 15:10:12 -0700869 u16 reg_offset;
870 u16 array_len;
871 u16 test_type;
Auke Kok9d5c8242008-01-24 02:22:38 -0800872 u32 mask;
873 u32 write;
874};
875
876/* In the hardware, registers are laid out either singly, in arrays
877 * spaced 0x100 bytes apart, or in contiguous tables. We assume
878 * most tests take place on arrays or single registers (handled
879 * as a single-element array) and special-case the tables.
880 * Table tests are always pattern tests.
881 *
882 * We also make provision for some required setup steps by specifying
883 * registers to be written without any read-back testing.
884 */
885
886#define PATTERN_TEST 1
887#define SET_READ_TEST 2
888#define WRITE_NO_TEST 3
889#define TABLE32_TEST 4
890#define TABLE64_TEST_LO 5
891#define TABLE64_TEST_HI 6
892
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +0000893/* i210 reg test */
894static struct igb_reg_test reg_test_i210[] = {
895 { E1000_FCAL, 0x100, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
896 { E1000_FCAH, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0xFFFFFFFF },
897 { E1000_FCT, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0xFFFFFFFF },
898 { E1000_RDBAL(0), 0x100, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
899 { E1000_RDBAH(0), 0x100, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
900 { E1000_RDLEN(0), 0x100, 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
901 /* RDH is read-only for i210, only test RDT. */
902 { E1000_RDT(0), 0x100, 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
903 { E1000_FCRTH, 0x100, 1, PATTERN_TEST, 0x0000FFF0, 0x0000FFF0 },
904 { E1000_FCTTV, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
905 { E1000_TIPG, 0x100, 1, PATTERN_TEST, 0x3FFFFFFF, 0x3FFFFFFF },
906 { E1000_TDBAL(0), 0x100, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
907 { E1000_TDBAH(0), 0x100, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
908 { E1000_TDLEN(0), 0x100, 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
909 { E1000_TDT(0), 0x100, 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
910 { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0xFFFFFFFF, 0x00000000 },
911 { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0x04CFB0FE, 0x003FFFFB },
912 { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0x04CFB0FE, 0xFFFFFFFF },
913 { E1000_TCTL, 0x100, 1, SET_READ_TEST, 0xFFFFFFFF, 0x00000000 },
914 { E1000_RA, 0, 16, TABLE64_TEST_LO,
915 0xFFFFFFFF, 0xFFFFFFFF },
916 { E1000_RA, 0, 16, TABLE64_TEST_HI,
917 0x900FFFFF, 0xFFFFFFFF },
918 { E1000_MTA, 0, 128, TABLE32_TEST,
919 0xFFFFFFFF, 0xFFFFFFFF },
920 { 0, 0, 0, 0, 0 }
921};
922
Alexander Duyckd2ba2ed2010-03-22 14:08:06 +0000923/* i350 reg test */
924static struct igb_reg_test reg_test_i350[] = {
925 { E1000_FCAL, 0x100, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
926 { E1000_FCAH, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0xFFFFFFFF },
927 { E1000_FCT, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0xFFFFFFFF },
928 { E1000_VET, 0x100, 1, PATTERN_TEST, 0xFFFF0000, 0xFFFF0000 },
929 { E1000_RDBAL(0), 0x100, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
930 { E1000_RDBAH(0), 0x100, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
Alexander Duyck1b6e6612010-04-09 09:53:08 +0000931 { E1000_RDLEN(0), 0x100, 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
Alexander Duyckd2ba2ed2010-03-22 14:08:06 +0000932 { E1000_RDBAL(4), 0x40, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
933 { E1000_RDBAH(4), 0x40, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
Alexander Duyck1b6e6612010-04-09 09:53:08 +0000934 { E1000_RDLEN(4), 0x40, 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
Alexander Duyckd2ba2ed2010-03-22 14:08:06 +0000935 /* RDH is read-only for i350, only test RDT. */
936 { E1000_RDT(0), 0x100, 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
937 { E1000_RDT(4), 0x40, 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
938 { E1000_FCRTH, 0x100, 1, PATTERN_TEST, 0x0000FFF0, 0x0000FFF0 },
939 { E1000_FCTTV, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
940 { E1000_TIPG, 0x100, 1, PATTERN_TEST, 0x3FFFFFFF, 0x3FFFFFFF },
941 { E1000_TDBAL(0), 0x100, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
942 { E1000_TDBAH(0), 0x100, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
Alexander Duyck1b6e6612010-04-09 09:53:08 +0000943 { E1000_TDLEN(0), 0x100, 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
Alexander Duyckd2ba2ed2010-03-22 14:08:06 +0000944 { E1000_TDBAL(4), 0x40, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
945 { E1000_TDBAH(4), 0x40, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
Alexander Duyck1b6e6612010-04-09 09:53:08 +0000946 { E1000_TDLEN(4), 0x40, 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
Alexander Duyckd2ba2ed2010-03-22 14:08:06 +0000947 { E1000_TDT(0), 0x100, 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
948 { E1000_TDT(4), 0x40, 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
949 { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0xFFFFFFFF, 0x00000000 },
950 { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0x04CFB0FE, 0x003FFFFB },
951 { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0x04CFB0FE, 0xFFFFFFFF },
952 { E1000_TCTL, 0x100, 1, SET_READ_TEST, 0xFFFFFFFF, 0x00000000 },
953 { E1000_RA, 0, 16, TABLE64_TEST_LO,
954 0xFFFFFFFF, 0xFFFFFFFF },
955 { E1000_RA, 0, 16, TABLE64_TEST_HI,
956 0xC3FFFFFF, 0xFFFFFFFF },
957 { E1000_RA2, 0, 16, TABLE64_TEST_LO,
958 0xFFFFFFFF, 0xFFFFFFFF },
959 { E1000_RA2, 0, 16, TABLE64_TEST_HI,
960 0xC3FFFFFF, 0xFFFFFFFF },
961 { E1000_MTA, 0, 128, TABLE32_TEST,
962 0xFFFFFFFF, 0xFFFFFFFF },
963 { 0, 0, 0, 0 }
964};
965
Alexander Duyck55cac242009-11-19 12:42:21 +0000966/* 82580 reg test */
967static struct igb_reg_test reg_test_82580[] = {
968 { E1000_FCAL, 0x100, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
969 { E1000_FCAH, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0xFFFFFFFF },
970 { E1000_FCT, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0xFFFFFFFF },
971 { E1000_VET, 0x100, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
972 { E1000_RDBAL(0), 0x100, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
973 { E1000_RDBAH(0), 0x100, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
974 { E1000_RDLEN(0), 0x100, 4, PATTERN_TEST, 0x000FFFF0, 0x000FFFFF },
975 { E1000_RDBAL(4), 0x40, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
976 { E1000_RDBAH(4), 0x40, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
977 { E1000_RDLEN(4), 0x40, 4, PATTERN_TEST, 0x000FFFF0, 0x000FFFFF },
978 /* RDH is read-only for 82580, only test RDT. */
979 { E1000_RDT(0), 0x100, 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
980 { E1000_RDT(4), 0x40, 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
981 { E1000_FCRTH, 0x100, 1, PATTERN_TEST, 0x0000FFF0, 0x0000FFF0 },
982 { E1000_FCTTV, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
983 { E1000_TIPG, 0x100, 1, PATTERN_TEST, 0x3FFFFFFF, 0x3FFFFFFF },
984 { E1000_TDBAL(0), 0x100, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
985 { E1000_TDBAH(0), 0x100, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
986 { E1000_TDLEN(0), 0x100, 4, PATTERN_TEST, 0x000FFFF0, 0x000FFFFF },
987 { E1000_TDBAL(4), 0x40, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
988 { E1000_TDBAH(4), 0x40, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
989 { E1000_TDLEN(4), 0x40, 4, PATTERN_TEST, 0x000FFFF0, 0x000FFFFF },
990 { E1000_TDT(0), 0x100, 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
991 { E1000_TDT(4), 0x40, 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
992 { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0xFFFFFFFF, 0x00000000 },
993 { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0x04CFB0FE, 0x003FFFFB },
994 { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0x04CFB0FE, 0xFFFFFFFF },
995 { E1000_TCTL, 0x100, 1, SET_READ_TEST, 0xFFFFFFFF, 0x00000000 },
996 { E1000_RA, 0, 16, TABLE64_TEST_LO,
997 0xFFFFFFFF, 0xFFFFFFFF },
998 { E1000_RA, 0, 16, TABLE64_TEST_HI,
999 0x83FFFFFF, 0xFFFFFFFF },
1000 { E1000_RA2, 0, 8, TABLE64_TEST_LO,
1001 0xFFFFFFFF, 0xFFFFFFFF },
1002 { E1000_RA2, 0, 8, TABLE64_TEST_HI,
1003 0x83FFFFFF, 0xFFFFFFFF },
1004 { E1000_MTA, 0, 128, TABLE32_TEST,
1005 0xFFFFFFFF, 0xFFFFFFFF },
1006 { 0, 0, 0, 0 }
1007};
1008
Alexander Duyck2d064c02008-07-08 15:10:12 -07001009/* 82576 reg test */
1010static struct igb_reg_test reg_test_82576[] = {
1011 { E1000_FCAL, 0x100, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1012 { E1000_FCAH, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0xFFFFFFFF },
1013 { E1000_FCT, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0xFFFFFFFF },
1014 { E1000_VET, 0x100, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1015 { E1000_RDBAL(0), 0x100, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1016 { E1000_RDBAH(0), 0x100, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1017 { E1000_RDLEN(0), 0x100, 4, PATTERN_TEST, 0x000FFFF0, 0x000FFFFF },
Alexander Duyck2753f4c2009-02-06 23:18:48 +00001018 { E1000_RDBAL(4), 0x40, 12, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1019 { E1000_RDBAH(4), 0x40, 12, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1020 { E1000_RDLEN(4), 0x40, 12, PATTERN_TEST, 0x000FFFF0, 0x000FFFFF },
1021 /* Enable all RX queues before testing. */
1022 { E1000_RXDCTL(0), 0x100, 4, WRITE_NO_TEST, 0, E1000_RXDCTL_QUEUE_ENABLE },
1023 { E1000_RXDCTL(4), 0x40, 12, WRITE_NO_TEST, 0, E1000_RXDCTL_QUEUE_ENABLE },
Alexander Duyck2d064c02008-07-08 15:10:12 -07001024 /* RDH is read-only for 82576, only test RDT. */
1025 { E1000_RDT(0), 0x100, 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
Alexander Duyck2753f4c2009-02-06 23:18:48 +00001026 { E1000_RDT(4), 0x40, 12, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
Alexander Duyck2d064c02008-07-08 15:10:12 -07001027 { E1000_RXDCTL(0), 0x100, 4, WRITE_NO_TEST, 0, 0 },
Alexander Duyck2753f4c2009-02-06 23:18:48 +00001028 { E1000_RXDCTL(4), 0x40, 12, WRITE_NO_TEST, 0, 0 },
Alexander Duyck2d064c02008-07-08 15:10:12 -07001029 { E1000_FCRTH, 0x100, 1, PATTERN_TEST, 0x0000FFF0, 0x0000FFF0 },
1030 { E1000_FCTTV, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1031 { E1000_TIPG, 0x100, 1, PATTERN_TEST, 0x3FFFFFFF, 0x3FFFFFFF },
1032 { E1000_TDBAL(0), 0x100, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1033 { E1000_TDBAH(0), 0x100, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1034 { E1000_TDLEN(0), 0x100, 4, PATTERN_TEST, 0x000FFFF0, 0x000FFFFF },
Alexander Duyck2753f4c2009-02-06 23:18:48 +00001035 { E1000_TDBAL(4), 0x40, 12, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1036 { E1000_TDBAH(4), 0x40, 12, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1037 { E1000_TDLEN(4), 0x40, 12, PATTERN_TEST, 0x000FFFF0, 0x000FFFFF },
Alexander Duyck2d064c02008-07-08 15:10:12 -07001038 { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0xFFFFFFFF, 0x00000000 },
1039 { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0x04CFB0FE, 0x003FFFFB },
1040 { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0x04CFB0FE, 0xFFFFFFFF },
1041 { E1000_TCTL, 0x100, 1, SET_READ_TEST, 0xFFFFFFFF, 0x00000000 },
1042 { E1000_RA, 0, 16, TABLE64_TEST_LO, 0xFFFFFFFF, 0xFFFFFFFF },
1043 { E1000_RA, 0, 16, TABLE64_TEST_HI, 0x83FFFFFF, 0xFFFFFFFF },
1044 { E1000_RA2, 0, 8, TABLE64_TEST_LO, 0xFFFFFFFF, 0xFFFFFFFF },
1045 { E1000_RA2, 0, 8, TABLE64_TEST_HI, 0x83FFFFFF, 0xFFFFFFFF },
1046 { E1000_MTA, 0, 128,TABLE32_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1047 { 0, 0, 0, 0 }
1048};
1049
1050/* 82575 register test */
1051static struct igb_reg_test reg_test_82575[] = {
1052 { E1000_FCAL, 0x100, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1053 { E1000_FCAH, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0xFFFFFFFF },
1054 { E1000_FCT, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0xFFFFFFFF },
1055 { E1000_VET, 0x100, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1056 { E1000_RDBAL(0), 0x100, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1057 { E1000_RDBAH(0), 0x100, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1058 { E1000_RDLEN(0), 0x100, 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
1059 /* Enable all four RX queues before testing. */
1060 { E1000_RXDCTL(0), 0x100, 4, WRITE_NO_TEST, 0, E1000_RXDCTL_QUEUE_ENABLE },
Auke Kok9d5c8242008-01-24 02:22:38 -08001061 /* RDH is read-only for 82575, only test RDT. */
Alexander Duyck2d064c02008-07-08 15:10:12 -07001062 { E1000_RDT(0), 0x100, 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1063 { E1000_RXDCTL(0), 0x100, 4, WRITE_NO_TEST, 0, 0 },
1064 { E1000_FCRTH, 0x100, 1, PATTERN_TEST, 0x0000FFF0, 0x0000FFF0 },
1065 { E1000_FCTTV, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1066 { E1000_TIPG, 0x100, 1, PATTERN_TEST, 0x3FFFFFFF, 0x3FFFFFFF },
1067 { E1000_TDBAL(0), 0x100, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1068 { E1000_TDBAH(0), 0x100, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1069 { E1000_TDLEN(0), 0x100, 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
1070 { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0xFFFFFFFF, 0x00000000 },
1071 { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0x04CFB3FE, 0x003FFFFB },
1072 { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0x04CFB3FE, 0xFFFFFFFF },
1073 { E1000_TCTL, 0x100, 1, SET_READ_TEST, 0xFFFFFFFF, 0x00000000 },
1074 { E1000_TXCW, 0x100, 1, PATTERN_TEST, 0xC000FFFF, 0x0000FFFF },
1075 { E1000_RA, 0, 16, TABLE64_TEST_LO, 0xFFFFFFFF, 0xFFFFFFFF },
1076 { E1000_RA, 0, 16, TABLE64_TEST_HI, 0x800FFFFF, 0xFFFFFFFF },
1077 { E1000_MTA, 0, 128, TABLE32_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
Auke Kok9d5c8242008-01-24 02:22:38 -08001078 { 0, 0, 0, 0 }
1079};
1080
1081static bool reg_pattern_test(struct igb_adapter *adapter, u64 *data,
1082 int reg, u32 mask, u32 write)
1083{
Alexander Duyck2753f4c2009-02-06 23:18:48 +00001084 struct e1000_hw *hw = &adapter->hw;
Auke Kok9d5c8242008-01-24 02:22:38 -08001085 u32 pat, val;
Alexander Duyck317f66b2009-10-27 23:46:20 +00001086 static const u32 _test[] =
Auke Kok9d5c8242008-01-24 02:22:38 -08001087 {0x5A5A5A5A, 0xA5A5A5A5, 0x00000000, 0xFFFFFFFF};
1088 for (pat = 0; pat < ARRAY_SIZE(_test); pat++) {
Alexander Duyck2753f4c2009-02-06 23:18:48 +00001089 wr32(reg, (_test[pat] & write));
Carolyn Wyborny93ed8352011-02-24 03:12:15 +00001090 val = rd32(reg) & mask;
Auke Kok9d5c8242008-01-24 02:22:38 -08001091 if (val != (_test[pat] & write & mask)) {
Jesper Juhld836200a2012-08-01 05:41:30 +00001092 dev_err(&adapter->pdev->dev,
1093 "pattern test reg %04X failed: got 0x%08X expected 0x%08X\n",
Auke Kok9d5c8242008-01-24 02:22:38 -08001094 reg, val, (_test[pat] & write & mask));
1095 *data = reg;
1096 return 1;
1097 }
1098 }
Alexander Duyck317f66b2009-10-27 23:46:20 +00001099
Auke Kok9d5c8242008-01-24 02:22:38 -08001100 return 0;
1101}
1102
1103static bool reg_set_and_check(struct igb_adapter *adapter, u64 *data,
1104 int reg, u32 mask, u32 write)
1105{
Alexander Duyck2753f4c2009-02-06 23:18:48 +00001106 struct e1000_hw *hw = &adapter->hw;
Auke Kok9d5c8242008-01-24 02:22:38 -08001107 u32 val;
Alexander Duyck2753f4c2009-02-06 23:18:48 +00001108 wr32(reg, write & mask);
1109 val = rd32(reg);
Auke Kok9d5c8242008-01-24 02:22:38 -08001110 if ((write & mask) != (val & mask)) {
Jesper Juhld836200a2012-08-01 05:41:30 +00001111 dev_err(&adapter->pdev->dev,
1112 "set/check reg %04X test failed: got 0x%08X expected 0x%08X\n", reg,
Auke Kok9d5c8242008-01-24 02:22:38 -08001113 (val & mask), (write & mask));
1114 *data = reg;
1115 return 1;
1116 }
Alexander Duyck317f66b2009-10-27 23:46:20 +00001117
Auke Kok9d5c8242008-01-24 02:22:38 -08001118 return 0;
1119}
1120
1121#define REG_PATTERN_TEST(reg, mask, write) \
1122 do { \
1123 if (reg_pattern_test(adapter, data, reg, mask, write)) \
1124 return 1; \
1125 } while (0)
1126
1127#define REG_SET_AND_CHECK(reg, mask, write) \
1128 do { \
1129 if (reg_set_and_check(adapter, data, reg, mask, write)) \
1130 return 1; \
1131 } while (0)
1132
1133static int igb_reg_test(struct igb_adapter *adapter, u64 *data)
1134{
1135 struct e1000_hw *hw = &adapter->hw;
1136 struct igb_reg_test *test;
1137 u32 value, before, after;
1138 u32 i, toggle;
1139
Alexander Duyck2d064c02008-07-08 15:10:12 -07001140 switch (adapter->hw.mac.type) {
Alexander Duyckd2ba2ed2010-03-22 14:08:06 +00001141 case e1000_i350:
1142 test = reg_test_i350;
1143 toggle = 0x7FEFF3FF;
1144 break;
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00001145 case e1000_i210:
1146 case e1000_i211:
1147 test = reg_test_i210;
1148 toggle = 0x7FEFF3FF;
1149 break;
Alexander Duyck55cac242009-11-19 12:42:21 +00001150 case e1000_82580:
1151 test = reg_test_82580;
1152 toggle = 0x7FEFF3FF;
1153 break;
Alexander Duyck2d064c02008-07-08 15:10:12 -07001154 case e1000_82576:
1155 test = reg_test_82576;
Alexander Duyck317f66b2009-10-27 23:46:20 +00001156 toggle = 0x7FFFF3FF;
Alexander Duyck2d064c02008-07-08 15:10:12 -07001157 break;
1158 default:
1159 test = reg_test_82575;
Alexander Duyck317f66b2009-10-27 23:46:20 +00001160 toggle = 0x7FFFF3FF;
Alexander Duyck2d064c02008-07-08 15:10:12 -07001161 break;
1162 }
Auke Kok9d5c8242008-01-24 02:22:38 -08001163
1164 /* Because the status register is such a special case,
1165 * we handle it separately from the rest of the register
1166 * tests. Some bits are read-only, some toggle, and some
1167 * are writable on newer MACs.
1168 */
1169 before = rd32(E1000_STATUS);
1170 value = (rd32(E1000_STATUS) & toggle);
1171 wr32(E1000_STATUS, toggle);
1172 after = rd32(E1000_STATUS) & toggle;
1173 if (value != after) {
Jesper Juhld836200a2012-08-01 05:41:30 +00001174 dev_err(&adapter->pdev->dev,
1175 "failed STATUS register test got: 0x%08X expected: 0x%08X\n",
1176 after, value);
Auke Kok9d5c8242008-01-24 02:22:38 -08001177 *data = 1;
1178 return 1;
1179 }
1180 /* restore previous status */
1181 wr32(E1000_STATUS, before);
1182
1183 /* Perform the remainder of the register test, looping through
1184 * the test table until we either fail or reach the null entry.
1185 */
1186 while (test->reg) {
1187 for (i = 0; i < test->array_len; i++) {
1188 switch (test->test_type) {
1189 case PATTERN_TEST:
Alexander Duyck2753f4c2009-02-06 23:18:48 +00001190 REG_PATTERN_TEST(test->reg +
1191 (i * test->reg_offset),
Auke Kok9d5c8242008-01-24 02:22:38 -08001192 test->mask,
1193 test->write);
1194 break;
1195 case SET_READ_TEST:
Alexander Duyck2753f4c2009-02-06 23:18:48 +00001196 REG_SET_AND_CHECK(test->reg +
1197 (i * test->reg_offset),
Auke Kok9d5c8242008-01-24 02:22:38 -08001198 test->mask,
1199 test->write);
1200 break;
1201 case WRITE_NO_TEST:
1202 writel(test->write,
1203 (adapter->hw.hw_addr + test->reg)
Alexander Duyck2d064c02008-07-08 15:10:12 -07001204 + (i * test->reg_offset));
Auke Kok9d5c8242008-01-24 02:22:38 -08001205 break;
1206 case TABLE32_TEST:
1207 REG_PATTERN_TEST(test->reg + (i * 4),
1208 test->mask,
1209 test->write);
1210 break;
1211 case TABLE64_TEST_LO:
1212 REG_PATTERN_TEST(test->reg + (i * 8),
1213 test->mask,
1214 test->write);
1215 break;
1216 case TABLE64_TEST_HI:
1217 REG_PATTERN_TEST((test->reg + 4) + (i * 8),
1218 test->mask,
1219 test->write);
1220 break;
1221 }
1222 }
1223 test++;
1224 }
1225
1226 *data = 0;
1227 return 0;
1228}
1229
1230static int igb_eeprom_test(struct igb_adapter *adapter, u64 *data)
1231{
Auke Kok9d5c8242008-01-24 02:22:38 -08001232 *data = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08001233
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00001234 /* Validate eeprom on all parts but i211 */
1235 if (adapter->hw.mac.type != e1000_i211) {
1236 if (adapter->hw.nvm.ops.validate(&adapter->hw) < 0)
1237 *data = 2;
1238 }
Auke Kok9d5c8242008-01-24 02:22:38 -08001239
1240 return *data;
1241}
1242
1243static irqreturn_t igb_test_intr(int irq, void *data)
1244{
Alexander Duyck317f66b2009-10-27 23:46:20 +00001245 struct igb_adapter *adapter = (struct igb_adapter *) data;
Auke Kok9d5c8242008-01-24 02:22:38 -08001246 struct e1000_hw *hw = &adapter->hw;
1247
1248 adapter->test_icr |= rd32(E1000_ICR);
1249
1250 return IRQ_HANDLED;
1251}
1252
1253static int igb_intr_test(struct igb_adapter *adapter, u64 *data)
1254{
1255 struct e1000_hw *hw = &adapter->hw;
1256 struct net_device *netdev = adapter->netdev;
Alexander Duyck2753f4c2009-02-06 23:18:48 +00001257 u32 mask, ics_mask, i = 0, shared_int = true;
Auke Kok9d5c8242008-01-24 02:22:38 -08001258 u32 irq = adapter->pdev->irq;
1259
1260 *data = 0;
1261
1262 /* Hook up test interrupt handler just for this test */
Alexander Duyck4eefa8f2009-10-27 15:55:22 +00001263 if (adapter->msix_entries) {
1264 if (request_irq(adapter->msix_entries[0].vector,
Joe Perchesa0607fd2009-11-18 23:29:17 -08001265 igb_test_intr, 0, netdev->name, adapter)) {
Alexander Duyck4eefa8f2009-10-27 15:55:22 +00001266 *data = 1;
1267 return -1;
1268 }
Alexander Duyck4eefa8f2009-10-27 15:55:22 +00001269 } else if (adapter->flags & IGB_FLAG_HAS_MSI) {
Auke Kok9d5c8242008-01-24 02:22:38 -08001270 shared_int = false;
Alexander Duyck4eefa8f2009-10-27 15:55:22 +00001271 if (request_irq(irq,
Joe Perchesa0607fd2009-11-18 23:29:17 -08001272 igb_test_intr, 0, netdev->name, adapter)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08001273 *data = 1;
1274 return -1;
1275 }
Joe Perchesa0607fd2009-11-18 23:29:17 -08001276 } else if (!request_irq(irq, igb_test_intr, IRQF_PROBE_SHARED,
Alexander Duyck4eefa8f2009-10-27 15:55:22 +00001277 netdev->name, adapter)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08001278 shared_int = false;
Joe Perchesa0607fd2009-11-18 23:29:17 -08001279 } else if (request_irq(irq, igb_test_intr, IRQF_SHARED,
Alexander Duyck4eefa8f2009-10-27 15:55:22 +00001280 netdev->name, adapter)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08001281 *data = 1;
1282 return -1;
1283 }
1284 dev_info(&adapter->pdev->dev, "testing %s interrupt\n",
1285 (shared_int ? "shared" : "unshared"));
Alexander Duyck317f66b2009-10-27 23:46:20 +00001286
Auke Kok9d5c8242008-01-24 02:22:38 -08001287 /* Disable all the interrupts */
Alexander Duyck4eefa8f2009-10-27 15:55:22 +00001288 wr32(E1000_IMC, ~0);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00001289 wrfl();
Auke Kok9d5c8242008-01-24 02:22:38 -08001290 msleep(10);
1291
Alexander Duyck2753f4c2009-02-06 23:18:48 +00001292 /* Define all writable bits for ICS */
Alexander Duyck4eefa8f2009-10-27 15:55:22 +00001293 switch (hw->mac.type) {
Alexander Duyck2753f4c2009-02-06 23:18:48 +00001294 case e1000_82575:
1295 ics_mask = 0x37F47EDD;
1296 break;
1297 case e1000_82576:
1298 ics_mask = 0x77D4FBFD;
1299 break;
Alexander Duyck55cac242009-11-19 12:42:21 +00001300 case e1000_82580:
1301 ics_mask = 0x77DCFED5;
1302 break;
Alexander Duyckd2ba2ed2010-03-22 14:08:06 +00001303 case e1000_i350:
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00001304 case e1000_i210:
1305 case e1000_i211:
Alexander Duyckd2ba2ed2010-03-22 14:08:06 +00001306 ics_mask = 0x77DCFED5;
1307 break;
Alexander Duyck2753f4c2009-02-06 23:18:48 +00001308 default:
1309 ics_mask = 0x7FFFFFFF;
1310 break;
1311 }
1312
Auke Kok9d5c8242008-01-24 02:22:38 -08001313 /* Test each interrupt */
Alexander Duyck2753f4c2009-02-06 23:18:48 +00001314 for (; i < 31; i++) {
Auke Kok9d5c8242008-01-24 02:22:38 -08001315 /* Interrupt to test */
1316 mask = 1 << i;
1317
Alexander Duyck2753f4c2009-02-06 23:18:48 +00001318 if (!(mask & ics_mask))
1319 continue;
1320
Auke Kok9d5c8242008-01-24 02:22:38 -08001321 if (!shared_int) {
1322 /* Disable the interrupt to be reported in
1323 * the cause register and then force the same
1324 * interrupt and see if one gets posted. If
1325 * an interrupt was posted to the bus, the
1326 * test failed.
1327 */
1328 adapter->test_icr = 0;
Alexander Duyck2753f4c2009-02-06 23:18:48 +00001329
1330 /* Flush any pending interrupts */
1331 wr32(E1000_ICR, ~0);
1332
1333 wr32(E1000_IMC, mask);
1334 wr32(E1000_ICS, mask);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00001335 wrfl();
Auke Kok9d5c8242008-01-24 02:22:38 -08001336 msleep(10);
1337
1338 if (adapter->test_icr & mask) {
1339 *data = 3;
1340 break;
1341 }
1342 }
1343
1344 /* Enable the interrupt to be reported in
1345 * the cause register and then force the same
1346 * interrupt and see if one gets posted. If
1347 * an interrupt was not posted to the bus, the
1348 * test failed.
1349 */
1350 adapter->test_icr = 0;
Alexander Duyck2753f4c2009-02-06 23:18:48 +00001351
1352 /* Flush any pending interrupts */
1353 wr32(E1000_ICR, ~0);
1354
Auke Kok9d5c8242008-01-24 02:22:38 -08001355 wr32(E1000_IMS, mask);
1356 wr32(E1000_ICS, mask);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00001357 wrfl();
Auke Kok9d5c8242008-01-24 02:22:38 -08001358 msleep(10);
1359
1360 if (!(adapter->test_icr & mask)) {
1361 *data = 4;
1362 break;
1363 }
1364
1365 if (!shared_int) {
1366 /* Disable the other interrupts to be reported in
1367 * the cause register and then force the other
1368 * interrupts and see if any get posted. If
1369 * an interrupt was posted to the bus, the
1370 * test failed.
1371 */
1372 adapter->test_icr = 0;
Alexander Duyck2753f4c2009-02-06 23:18:48 +00001373
1374 /* Flush any pending interrupts */
1375 wr32(E1000_ICR, ~0);
1376
1377 wr32(E1000_IMC, ~mask);
1378 wr32(E1000_ICS, ~mask);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00001379 wrfl();
Auke Kok9d5c8242008-01-24 02:22:38 -08001380 msleep(10);
1381
Alexander Duyck2753f4c2009-02-06 23:18:48 +00001382 if (adapter->test_icr & mask) {
Auke Kok9d5c8242008-01-24 02:22:38 -08001383 *data = 5;
1384 break;
1385 }
1386 }
1387 }
1388
1389 /* Disable all the interrupts */
Alexander Duyck2753f4c2009-02-06 23:18:48 +00001390 wr32(E1000_IMC, ~0);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00001391 wrfl();
Auke Kok9d5c8242008-01-24 02:22:38 -08001392 msleep(10);
1393
1394 /* Unhook test interrupt handler */
Alexander Duyck4eefa8f2009-10-27 15:55:22 +00001395 if (adapter->msix_entries)
1396 free_irq(adapter->msix_entries[0].vector, adapter);
1397 else
1398 free_irq(irq, adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001399
1400 return *data;
1401}
1402
1403static void igb_free_desc_rings(struct igb_adapter *adapter)
1404{
Alexander Duyckd7ee5b32009-10-27 15:54:23 +00001405 igb_free_tx_resources(&adapter->test_tx_ring);
1406 igb_free_rx_resources(&adapter->test_rx_ring);
Auke Kok9d5c8242008-01-24 02:22:38 -08001407}
1408
1409static int igb_setup_desc_rings(struct igb_adapter *adapter)
1410{
Auke Kok9d5c8242008-01-24 02:22:38 -08001411 struct igb_ring *tx_ring = &adapter->test_tx_ring;
1412 struct igb_ring *rx_ring = &adapter->test_rx_ring;
Alexander Duyckd7ee5b32009-10-27 15:54:23 +00001413 struct e1000_hw *hw = &adapter->hw;
Alexander Duyckad93d172009-10-27 15:55:02 +00001414 int ret_val;
Auke Kok9d5c8242008-01-24 02:22:38 -08001415
1416 /* Setup Tx descriptor ring and Tx buffers */
Alexander Duyckd7ee5b32009-10-27 15:54:23 +00001417 tx_ring->count = IGB_DEFAULT_TXD;
Alexander Duyck59d71982010-04-27 13:09:25 +00001418 tx_ring->dev = &adapter->pdev->dev;
Alexander Duyckd7ee5b32009-10-27 15:54:23 +00001419 tx_ring->netdev = adapter->netdev;
1420 tx_ring->reg_idx = adapter->vfs_allocated_count;
Auke Kok9d5c8242008-01-24 02:22:38 -08001421
Alexander Duyckd7ee5b32009-10-27 15:54:23 +00001422 if (igb_setup_tx_resources(tx_ring)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08001423 ret_val = 1;
1424 goto err_nomem;
1425 }
1426
Alexander Duyckd7ee5b32009-10-27 15:54:23 +00001427 igb_setup_tctl(adapter);
1428 igb_configure_tx_ring(adapter, tx_ring);
Auke Kok9d5c8242008-01-24 02:22:38 -08001429
Auke Kok9d5c8242008-01-24 02:22:38 -08001430 /* Setup Rx descriptor ring and Rx buffers */
Alexander Duyckd7ee5b32009-10-27 15:54:23 +00001431 rx_ring->count = IGB_DEFAULT_RXD;
Alexander Duyck59d71982010-04-27 13:09:25 +00001432 rx_ring->dev = &adapter->pdev->dev;
Alexander Duyckd7ee5b32009-10-27 15:54:23 +00001433 rx_ring->netdev = adapter->netdev;
Alexander Duyckd7ee5b32009-10-27 15:54:23 +00001434 rx_ring->reg_idx = adapter->vfs_allocated_count;
Auke Kok9d5c8242008-01-24 02:22:38 -08001435
Alexander Duyckd7ee5b32009-10-27 15:54:23 +00001436 if (igb_setup_rx_resources(rx_ring)) {
1437 ret_val = 3;
Auke Kok9d5c8242008-01-24 02:22:38 -08001438 goto err_nomem;
1439 }
1440
Alexander Duyckd7ee5b32009-10-27 15:54:23 +00001441 /* set the default queue to queue 0 of PF */
1442 wr32(E1000_MRQC, adapter->vfs_allocated_count << 3);
Auke Kok9d5c8242008-01-24 02:22:38 -08001443
Alexander Duyckd7ee5b32009-10-27 15:54:23 +00001444 /* enable receive ring */
1445 igb_setup_rctl(adapter);
1446 igb_configure_rx_ring(adapter, rx_ring);
Auke Kok9d5c8242008-01-24 02:22:38 -08001447
Alexander Duyckcd392f52011-08-26 07:43:59 +00001448 igb_alloc_rx_buffers(rx_ring, igb_desc_unused(rx_ring));
Auke Kok9d5c8242008-01-24 02:22:38 -08001449
1450 return 0;
1451
1452err_nomem:
1453 igb_free_desc_rings(adapter);
1454 return ret_val;
1455}
1456
1457static void igb_phy_disable_receiver(struct igb_adapter *adapter)
1458{
1459 struct e1000_hw *hw = &adapter->hw;
1460
1461 /* Write out to PHY registers 29 and 30 to disable the Receiver. */
Alexander Duyckf5f4cf02008-11-21 21:30:24 -08001462 igb_write_phy_reg(hw, 29, 0x001F);
1463 igb_write_phy_reg(hw, 30, 0x8FFC);
1464 igb_write_phy_reg(hw, 29, 0x001A);
1465 igb_write_phy_reg(hw, 30, 0x8FF0);
Auke Kok9d5c8242008-01-24 02:22:38 -08001466}
1467
1468static int igb_integrated_phy_loopback(struct igb_adapter *adapter)
1469{
1470 struct e1000_hw *hw = &adapter->hw;
1471 u32 ctrl_reg = 0;
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00001472 u16 phy_reg = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08001473
1474 hw->mac.autoneg = false;
1475
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00001476 switch (hw->phy.type) {
1477 case e1000_phy_m88:
Auke Kok9d5c8242008-01-24 02:22:38 -08001478 /* Auto-MDI/MDIX Off */
Alexander Duyckf5f4cf02008-11-21 21:30:24 -08001479 igb_write_phy_reg(hw, M88E1000_PHY_SPEC_CTRL, 0x0808);
Auke Kok9d5c8242008-01-24 02:22:38 -08001480 /* reset to update Auto-MDI/MDIX */
Alexander Duyckf5f4cf02008-11-21 21:30:24 -08001481 igb_write_phy_reg(hw, PHY_CONTROL, 0x9140);
Auke Kok9d5c8242008-01-24 02:22:38 -08001482 /* autoneg off */
Alexander Duyckf5f4cf02008-11-21 21:30:24 -08001483 igb_write_phy_reg(hw, PHY_CONTROL, 0x8140);
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00001484 break;
1485 case e1000_phy_82580:
Alexander Duyck55cac242009-11-19 12:42:21 +00001486 /* enable MII loopback */
1487 igb_write_phy_reg(hw, I82580_PHY_LBK_CTRL, 0x8041);
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00001488 break;
1489 case e1000_phy_i210:
1490 /* set loopback speed in PHY */
1491 igb_read_phy_reg(hw, (GS40G_PAGE_SELECT & GS40G_PAGE_2),
1492 &phy_reg);
1493 phy_reg |= GS40G_MAC_SPEED_1G;
1494 igb_write_phy_reg(hw, (GS40G_PAGE_SELECT & GS40G_PAGE_2),
1495 phy_reg);
1496 ctrl_reg = rd32(E1000_CTRL_EXT);
1497 default:
1498 break;
Auke Kok9d5c8242008-01-24 02:22:38 -08001499 }
1500
Auke Kok9d5c8242008-01-24 02:22:38 -08001501 /* force 1000, set loopback */
Alexander Duyckf5f4cf02008-11-21 21:30:24 -08001502 igb_write_phy_reg(hw, PHY_CONTROL, 0x4140);
Auke Kok9d5c8242008-01-24 02:22:38 -08001503
1504 /* Now set up the MAC to the same speed/duplex as the PHY. */
1505 ctrl_reg = rd32(E1000_CTRL);
1506 ctrl_reg &= ~E1000_CTRL_SPD_SEL; /* Clear the speed sel bits */
1507 ctrl_reg |= (E1000_CTRL_FRCSPD | /* Set the Force Speed Bit */
1508 E1000_CTRL_FRCDPX | /* Set the Force Duplex Bit */
1509 E1000_CTRL_SPD_1000 |/* Force Speed to 1000 */
Alexander Duyckcdfa9f62009-03-31 20:38:56 +00001510 E1000_CTRL_FD | /* Force Duplex to FULL */
1511 E1000_CTRL_SLU); /* Set link up enable bit */
Auke Kok9d5c8242008-01-24 02:22:38 -08001512
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00001513 if ((hw->phy.type == e1000_phy_m88) || (hw->phy.type == e1000_phy_i210))
Auke Kok9d5c8242008-01-24 02:22:38 -08001514 ctrl_reg |= E1000_CTRL_ILOS; /* Invert Loss of Signal */
Auke Kok9d5c8242008-01-24 02:22:38 -08001515
1516 wr32(E1000_CTRL, ctrl_reg);
1517
1518 /* Disable the receiver on the PHY so when a cable is plugged in, the
1519 * PHY does not begin to autoneg when a cable is reconnected to the NIC.
1520 */
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00001521 if ((hw->phy.type == e1000_phy_m88) || (hw->phy.type == e1000_phy_i210))
Auke Kok9d5c8242008-01-24 02:22:38 -08001522 igb_phy_disable_receiver(adapter);
1523
1524 udelay(500);
1525
1526 return 0;
1527}
1528
1529static int igb_set_phy_loopback(struct igb_adapter *adapter)
1530{
1531 return igb_integrated_phy_loopback(adapter);
1532}
1533
1534static int igb_setup_loopback_test(struct igb_adapter *adapter)
1535{
1536 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck2d064c02008-07-08 15:10:12 -07001537 u32 reg;
Auke Kok9d5c8242008-01-24 02:22:38 -08001538
Alexander Duyck317f66b2009-10-27 23:46:20 +00001539 reg = rd32(E1000_CTRL_EXT);
1540
1541 /* use CTRL_EXT to identify link type as SGMII can appear as copper */
1542 if (reg & E1000_CTRL_EXT_LINK_MODE_MASK) {
Robert Healya14bc2b2011-07-12 08:46:20 +00001543 if ((hw->device_id == E1000_DEV_ID_DH89XXCC_SGMII) ||
1544 (hw->device_id == E1000_DEV_ID_DH89XXCC_SERDES) ||
1545 (hw->device_id == E1000_DEV_ID_DH89XXCC_BACKPLANE) ||
1546 (hw->device_id == E1000_DEV_ID_DH89XXCC_SFP)) {
1547
1548 /* Enable DH89xxCC MPHY for near end loopback */
1549 reg = rd32(E1000_MPHY_ADDR_CTL);
1550 reg = (reg & E1000_MPHY_ADDR_CTL_OFFSET_MASK) |
1551 E1000_MPHY_PCS_CLK_REG_OFFSET;
1552 wr32(E1000_MPHY_ADDR_CTL, reg);
1553
1554 reg = rd32(E1000_MPHY_DATA);
1555 reg |= E1000_MPHY_PCS_CLK_REG_DIGINELBEN;
1556 wr32(E1000_MPHY_DATA, reg);
1557 }
1558
Alexander Duyck2d064c02008-07-08 15:10:12 -07001559 reg = rd32(E1000_RCTL);
1560 reg |= E1000_RCTL_LBM_TCVR;
1561 wr32(E1000_RCTL, reg);
1562
1563 wr32(E1000_SCTL, E1000_ENABLE_SERDES_LOOPBACK);
1564
1565 reg = rd32(E1000_CTRL);
1566 reg &= ~(E1000_CTRL_RFCE |
1567 E1000_CTRL_TFCE |
1568 E1000_CTRL_LRST);
1569 reg |= E1000_CTRL_SLU |
Alexander Duyck2753f4c2009-02-06 23:18:48 +00001570 E1000_CTRL_FD;
Alexander Duyck2d064c02008-07-08 15:10:12 -07001571 wr32(E1000_CTRL, reg);
1572
1573 /* Unset switch control to serdes energy detect */
1574 reg = rd32(E1000_CONNSW);
1575 reg &= ~E1000_CONNSW_ENRGSRC;
1576 wr32(E1000_CONNSW, reg);
1577
1578 /* Set PCS register for forced speed */
1579 reg = rd32(E1000_PCS_LCTL);
1580 reg &= ~E1000_PCS_LCTL_AN_ENABLE; /* Disable Autoneg*/
1581 reg |= E1000_PCS_LCTL_FLV_LINK_UP | /* Force link up */
1582 E1000_PCS_LCTL_FSV_1000 | /* Force 1000 */
1583 E1000_PCS_LCTL_FDV_FULL | /* SerDes Full duplex */
1584 E1000_PCS_LCTL_FSD | /* Force Speed */
1585 E1000_PCS_LCTL_FORCE_LINK; /* Force Link */
1586 wr32(E1000_PCS_LCTL, reg);
1587
Auke Kok9d5c8242008-01-24 02:22:38 -08001588 return 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08001589 }
1590
Alexander Duyck317f66b2009-10-27 23:46:20 +00001591 return igb_set_phy_loopback(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001592}
1593
1594static void igb_loopback_cleanup(struct igb_adapter *adapter)
1595{
1596 struct e1000_hw *hw = &adapter->hw;
1597 u32 rctl;
1598 u16 phy_reg;
1599
Robert Healya14bc2b2011-07-12 08:46:20 +00001600 if ((hw->device_id == E1000_DEV_ID_DH89XXCC_SGMII) ||
1601 (hw->device_id == E1000_DEV_ID_DH89XXCC_SERDES) ||
1602 (hw->device_id == E1000_DEV_ID_DH89XXCC_BACKPLANE) ||
1603 (hw->device_id == E1000_DEV_ID_DH89XXCC_SFP)) {
1604 u32 reg;
1605
1606 /* Disable near end loopback on DH89xxCC */
1607 reg = rd32(E1000_MPHY_ADDR_CTL);
1608 reg = (reg & E1000_MPHY_ADDR_CTL_OFFSET_MASK) |
1609 E1000_MPHY_PCS_CLK_REG_OFFSET;
1610 wr32(E1000_MPHY_ADDR_CTL, reg);
1611
1612 reg = rd32(E1000_MPHY_DATA);
1613 reg &= ~E1000_MPHY_PCS_CLK_REG_DIGINELBEN;
1614 wr32(E1000_MPHY_DATA, reg);
1615 }
1616
Auke Kok9d5c8242008-01-24 02:22:38 -08001617 rctl = rd32(E1000_RCTL);
1618 rctl &= ~(E1000_RCTL_LBM_TCVR | E1000_RCTL_LBM_MAC);
1619 wr32(E1000_RCTL, rctl);
1620
1621 hw->mac.autoneg = true;
Alexander Duyckf5f4cf02008-11-21 21:30:24 -08001622 igb_read_phy_reg(hw, PHY_CONTROL, &phy_reg);
Auke Kok9d5c8242008-01-24 02:22:38 -08001623 if (phy_reg & MII_CR_LOOPBACK) {
1624 phy_reg &= ~MII_CR_LOOPBACK;
Alexander Duyckf5f4cf02008-11-21 21:30:24 -08001625 igb_write_phy_reg(hw, PHY_CONTROL, phy_reg);
Auke Kok9d5c8242008-01-24 02:22:38 -08001626 igb_phy_sw_reset(hw);
1627 }
1628}
1629
1630static void igb_create_lbtest_frame(struct sk_buff *skb,
1631 unsigned int frame_size)
1632{
1633 memset(skb->data, 0xFF, frame_size);
Alexander Duyck317f66b2009-10-27 23:46:20 +00001634 frame_size /= 2;
1635 memset(&skb->data[frame_size], 0xAA, frame_size - 1);
1636 memset(&skb->data[frame_size + 10], 0xBE, 1);
1637 memset(&skb->data[frame_size + 12], 0xAF, 1);
Auke Kok9d5c8242008-01-24 02:22:38 -08001638}
1639
1640static int igb_check_lbtest_frame(struct sk_buff *skb, unsigned int frame_size)
1641{
Alexander Duyck317f66b2009-10-27 23:46:20 +00001642 frame_size /= 2;
1643 if (*(skb->data + 3) == 0xFF) {
1644 if ((*(skb->data + frame_size + 10) == 0xBE) &&
1645 (*(skb->data + frame_size + 12) == 0xAF)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08001646 return 0;
Alexander Duyck317f66b2009-10-27 23:46:20 +00001647 }
1648 }
Auke Kok9d5c8242008-01-24 02:22:38 -08001649 return 13;
1650}
1651
Alexander Duyckad93d172009-10-27 15:55:02 +00001652static int igb_clean_test_rings(struct igb_ring *rx_ring,
1653 struct igb_ring *tx_ring,
1654 unsigned int size)
1655{
1656 union e1000_adv_rx_desc *rx_desc;
Alexander Duyck06034642011-08-26 07:44:22 +00001657 struct igb_rx_buffer *rx_buffer_info;
1658 struct igb_tx_buffer *tx_buffer_info;
Jeff Kirsher51a76c32012-01-19 18:31:34 +00001659 struct netdev_queue *txq;
Alexander Duyck6ad4edf2011-08-26 07:45:26 +00001660 u16 rx_ntc, tx_ntc, count = 0;
Jeff Kirsher51a76c32012-01-19 18:31:34 +00001661 unsigned int total_bytes = 0, total_packets = 0;
Alexander Duyckad93d172009-10-27 15:55:02 +00001662
1663 /* initialize next to clean and descriptor values */
1664 rx_ntc = rx_ring->next_to_clean;
1665 tx_ntc = tx_ring->next_to_clean;
Alexander Duyck601369062011-08-26 07:44:05 +00001666 rx_desc = IGB_RX_DESC(rx_ring, rx_ntc);
Alexander Duyckad93d172009-10-27 15:55:02 +00001667
Alexander Duyck3ceb90f2011-08-26 07:46:03 +00001668 while (igb_test_staterr(rx_desc, E1000_RXD_STAT_DD)) {
Alexander Duyckad93d172009-10-27 15:55:02 +00001669 /* check rx buffer */
Alexander Duyck06034642011-08-26 07:44:22 +00001670 rx_buffer_info = &rx_ring->rx_buffer_info[rx_ntc];
Alexander Duyckad93d172009-10-27 15:55:02 +00001671
1672 /* unmap rx buffer, will be remapped by alloc_rx_buffers */
Alexander Duyck59d71982010-04-27 13:09:25 +00001673 dma_unmap_single(rx_ring->dev,
Alexander Duyck06034642011-08-26 07:44:22 +00001674 rx_buffer_info->dma,
Alexander Duyck44390ca2011-08-26 07:43:38 +00001675 IGB_RX_HDR_LEN,
Alexander Duyck59d71982010-04-27 13:09:25 +00001676 DMA_FROM_DEVICE);
Alexander Duyck06034642011-08-26 07:44:22 +00001677 rx_buffer_info->dma = 0;
Alexander Duyckad93d172009-10-27 15:55:02 +00001678
1679 /* verify contents of skb */
Alexander Duyck06034642011-08-26 07:44:22 +00001680 if (!igb_check_lbtest_frame(rx_buffer_info->skb, size))
Alexander Duyckad93d172009-10-27 15:55:02 +00001681 count++;
1682
1683 /* unmap buffer on tx side */
Alexander Duyck06034642011-08-26 07:44:22 +00001684 tx_buffer_info = &tx_ring->tx_buffer_info[tx_ntc];
Jeff Kirsher51a76c32012-01-19 18:31:34 +00001685 total_bytes += tx_buffer_info->bytecount;
1686 total_packets += tx_buffer_info->gso_segs;
Alexander Duyck06034642011-08-26 07:44:22 +00001687 igb_unmap_and_free_tx_resource(tx_ring, tx_buffer_info);
Alexander Duyckad93d172009-10-27 15:55:02 +00001688
1689 /* increment rx/tx next to clean counters */
1690 rx_ntc++;
1691 if (rx_ntc == rx_ring->count)
1692 rx_ntc = 0;
1693 tx_ntc++;
1694 if (tx_ntc == tx_ring->count)
1695 tx_ntc = 0;
1696
1697 /* fetch next descriptor */
Alexander Duyck601369062011-08-26 07:44:05 +00001698 rx_desc = IGB_RX_DESC(rx_ring, rx_ntc);
Alexander Duyckad93d172009-10-27 15:55:02 +00001699 }
1700
Jeff Kirsher51a76c32012-01-19 18:31:34 +00001701 txq = netdev_get_tx_queue(tx_ring->netdev, tx_ring->queue_index);
1702 netdev_tx_completed_queue(txq, total_packets, total_bytes);
1703
Alexander Duyckad93d172009-10-27 15:55:02 +00001704 /* re-map buffers to ring, store next to clean values */
Alexander Duyckcd392f52011-08-26 07:43:59 +00001705 igb_alloc_rx_buffers(rx_ring, count);
Alexander Duyckad93d172009-10-27 15:55:02 +00001706 rx_ring->next_to_clean = rx_ntc;
1707 tx_ring->next_to_clean = tx_ntc;
1708
1709 return count;
1710}
1711
Auke Kok9d5c8242008-01-24 02:22:38 -08001712static int igb_run_loopback_test(struct igb_adapter *adapter)
1713{
Auke Kok9d5c8242008-01-24 02:22:38 -08001714 struct igb_ring *tx_ring = &adapter->test_tx_ring;
1715 struct igb_ring *rx_ring = &adapter->test_rx_ring;
Alexander Duyck6ad4edf2011-08-26 07:45:26 +00001716 u16 i, j, lc, good_cnt;
1717 int ret_val = 0;
Alexander Duyck44390ca2011-08-26 07:43:38 +00001718 unsigned int size = IGB_RX_HDR_LEN;
Alexander Duyckad93d172009-10-27 15:55:02 +00001719 netdev_tx_t tx_ret_val;
1720 struct sk_buff *skb;
Auke Kok9d5c8242008-01-24 02:22:38 -08001721
Alexander Duyckad93d172009-10-27 15:55:02 +00001722 /* allocate test skb */
1723 skb = alloc_skb(size, GFP_KERNEL);
1724 if (!skb)
1725 return 11;
1726
1727 /* place data into test skb */
1728 igb_create_lbtest_frame(skb, size);
1729 skb_put(skb, size);
Auke Kok9d5c8242008-01-24 02:22:38 -08001730
Alexander Duyck317f66b2009-10-27 23:46:20 +00001731 /*
1732 * Calculate the loop count based on the largest descriptor ring
Auke Kok9d5c8242008-01-24 02:22:38 -08001733 * The idea is to wrap the largest ring a number of times using 64
1734 * send/receive pairs during each loop
1735 */
1736
1737 if (rx_ring->count <= tx_ring->count)
1738 lc = ((tx_ring->count / 64) * 2) + 1;
1739 else
1740 lc = ((rx_ring->count / 64) * 2) + 1;
1741
Auke Kok9d5c8242008-01-24 02:22:38 -08001742 for (j = 0; j <= lc; j++) { /* loop count loop */
Alexander Duyckad93d172009-10-27 15:55:02 +00001743 /* reset count of good packets */
Auke Kok9d5c8242008-01-24 02:22:38 -08001744 good_cnt = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08001745
Alexander Duyckad93d172009-10-27 15:55:02 +00001746 /* place 64 packets on the transmit queue*/
1747 for (i = 0; i < 64; i++) {
1748 skb_get(skb);
Alexander Duyckcd392f52011-08-26 07:43:59 +00001749 tx_ret_val = igb_xmit_frame_ring(skb, tx_ring);
Alexander Duyckad93d172009-10-27 15:55:02 +00001750 if (tx_ret_val == NETDEV_TX_OK)
Auke Kok9d5c8242008-01-24 02:22:38 -08001751 good_cnt++;
Alexander Duyckad93d172009-10-27 15:55:02 +00001752 }
1753
Auke Kok9d5c8242008-01-24 02:22:38 -08001754 if (good_cnt != 64) {
Alexander Duyckad93d172009-10-27 15:55:02 +00001755 ret_val = 12;
Auke Kok9d5c8242008-01-24 02:22:38 -08001756 break;
1757 }
Alexander Duyckad93d172009-10-27 15:55:02 +00001758
1759 /* allow 200 milliseconds for packets to go from tx to rx */
1760 msleep(200);
1761
1762 good_cnt = igb_clean_test_rings(rx_ring, tx_ring, size);
1763 if (good_cnt != 64) {
1764 ret_val = 13;
Auke Kok9d5c8242008-01-24 02:22:38 -08001765 break;
1766 }
1767 } /* end loop count loop */
Alexander Duyckad93d172009-10-27 15:55:02 +00001768
1769 /* free the original skb */
1770 kfree_skb(skb);
1771
Auke Kok9d5c8242008-01-24 02:22:38 -08001772 return ret_val;
1773}
1774
1775static int igb_loopback_test(struct igb_adapter *adapter, u64 *data)
1776{
1777 /* PHY loopback cannot be performed if SoL/IDER
1778 * sessions are active */
1779 if (igb_check_reset_block(&adapter->hw)) {
1780 dev_err(&adapter->pdev->dev,
Jesper Juhld836200a2012-08-01 05:41:30 +00001781 "Cannot do PHY loopback test when SoL/IDER is active.\n");
Auke Kok9d5c8242008-01-24 02:22:38 -08001782 *data = 0;
1783 goto out;
1784 }
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00001785 if ((adapter->hw.mac.type == e1000_i210)
Jesper Juhl89d351c2012-08-01 05:41:25 +00001786 || (adapter->hw.mac.type == e1000_i211)) {
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00001787 dev_err(&adapter->pdev->dev,
Jesper Juhld836200a2012-08-01 05:41:30 +00001788 "Loopback test not supported on this part at this time.\n");
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00001789 *data = 0;
1790 goto out;
1791 }
Auke Kok9d5c8242008-01-24 02:22:38 -08001792 *data = igb_setup_desc_rings(adapter);
1793 if (*data)
1794 goto out;
1795 *data = igb_setup_loopback_test(adapter);
1796 if (*data)
1797 goto err_loopback;
1798 *data = igb_run_loopback_test(adapter);
1799 igb_loopback_cleanup(adapter);
1800
1801err_loopback:
1802 igb_free_desc_rings(adapter);
1803out:
1804 return *data;
1805}
1806
1807static int igb_link_test(struct igb_adapter *adapter, u64 *data)
1808{
1809 struct e1000_hw *hw = &adapter->hw;
1810 *data = 0;
1811 if (hw->phy.media_type == e1000_media_type_internal_serdes) {
1812 int i = 0;
1813 hw->mac.serdes_has_link = false;
1814
1815 /* On some blade server designs, link establishment
1816 * could take as long as 2-3 minutes */
1817 do {
1818 hw->mac.ops.check_for_link(&adapter->hw);
1819 if (hw->mac.serdes_has_link)
1820 return *data;
1821 msleep(20);
1822 } while (i++ < 3750);
1823
1824 *data = 1;
1825 } else {
1826 hw->mac.ops.check_for_link(&adapter->hw);
1827 if (hw->mac.autoneg)
1828 msleep(4000);
1829
Alexander Duyck317f66b2009-10-27 23:46:20 +00001830 if (!(rd32(E1000_STATUS) & E1000_STATUS_LU))
Auke Kok9d5c8242008-01-24 02:22:38 -08001831 *data = 1;
1832 }
1833 return *data;
1834}
1835
1836static void igb_diag_test(struct net_device *netdev,
1837 struct ethtool_test *eth_test, u64 *data)
1838{
1839 struct igb_adapter *adapter = netdev_priv(netdev);
1840 u16 autoneg_advertised;
1841 u8 forced_speed_duplex, autoneg;
1842 bool if_running = netif_running(netdev);
1843
1844 set_bit(__IGB_TESTING, &adapter->state);
1845 if (eth_test->flags == ETH_TEST_FL_OFFLINE) {
1846 /* Offline tests */
1847
1848 /* save speed, duplex, autoneg settings */
1849 autoneg_advertised = adapter->hw.phy.autoneg_advertised;
1850 forced_speed_duplex = adapter->hw.mac.forced_speed_duplex;
1851 autoneg = adapter->hw.mac.autoneg;
1852
1853 dev_info(&adapter->pdev->dev, "offline testing starting\n");
1854
Nick Nunley88a268c2010-02-17 01:01:59 +00001855 /* power up link for link test */
1856 igb_power_up_link(adapter);
1857
Auke Kok9d5c8242008-01-24 02:22:38 -08001858 /* Link test performed before hardware reset so autoneg doesn't
1859 * interfere with test result */
1860 if (igb_link_test(adapter, &data[4]))
1861 eth_test->flags |= ETH_TEST_FL_FAILED;
1862
1863 if (if_running)
1864 /* indicate we're in test mode */
1865 dev_close(netdev);
1866 else
1867 igb_reset(adapter);
1868
1869 if (igb_reg_test(adapter, &data[0]))
1870 eth_test->flags |= ETH_TEST_FL_FAILED;
1871
1872 igb_reset(adapter);
1873 if (igb_eeprom_test(adapter, &data[1]))
1874 eth_test->flags |= ETH_TEST_FL_FAILED;
1875
1876 igb_reset(adapter);
1877 if (igb_intr_test(adapter, &data[2]))
1878 eth_test->flags |= ETH_TEST_FL_FAILED;
1879
1880 igb_reset(adapter);
Nick Nunley88a268c2010-02-17 01:01:59 +00001881 /* power up link for loopback test */
1882 igb_power_up_link(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001883 if (igb_loopback_test(adapter, &data[3]))
1884 eth_test->flags |= ETH_TEST_FL_FAILED;
1885
1886 /* restore speed, duplex, autoneg settings */
1887 adapter->hw.phy.autoneg_advertised = autoneg_advertised;
1888 adapter->hw.mac.forced_speed_duplex = forced_speed_duplex;
1889 adapter->hw.mac.autoneg = autoneg;
1890
1891 /* force this routine to wait until autoneg complete/timeout */
1892 adapter->hw.phy.autoneg_wait_to_complete = true;
1893 igb_reset(adapter);
1894 adapter->hw.phy.autoneg_wait_to_complete = false;
1895
1896 clear_bit(__IGB_TESTING, &adapter->state);
1897 if (if_running)
1898 dev_open(netdev);
1899 } else {
1900 dev_info(&adapter->pdev->dev, "online testing starting\n");
Nick Nunley88a268c2010-02-17 01:01:59 +00001901
1902 /* PHY is powered down when interface is down */
Alexander Duyck8d420a12010-07-01 13:39:01 +00001903 if (if_running && igb_link_test(adapter, &data[4]))
1904 eth_test->flags |= ETH_TEST_FL_FAILED;
1905 else
Nick Nunley88a268c2010-02-17 01:01:59 +00001906 data[4] = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08001907
1908 /* Online tests aren't run; pass by default */
1909 data[0] = 0;
1910 data[1] = 0;
1911 data[2] = 0;
1912 data[3] = 0;
1913
1914 clear_bit(__IGB_TESTING, &adapter->state);
1915 }
1916 msleep_interruptible(4 * 1000);
1917}
1918
1919static int igb_wol_exclusion(struct igb_adapter *adapter,
1920 struct ethtool_wolinfo *wol)
1921{
1922 struct e1000_hw *hw = &adapter->hw;
1923 int retval = 1; /* fail by default */
1924
1925 switch (hw->device_id) {
1926 case E1000_DEV_ID_82575GB_QUAD_COPPER:
1927 /* WoL not supported */
1928 wol->supported = 0;
1929 break;
1930 case E1000_DEV_ID_82575EB_FIBER_SERDES:
Alexander Duyck2d064c02008-07-08 15:10:12 -07001931 case E1000_DEV_ID_82576_FIBER:
1932 case E1000_DEV_ID_82576_SERDES:
Auke Kok9d5c8242008-01-24 02:22:38 -08001933 /* Wake events not supported on port B */
1934 if (rd32(E1000_STATUS) & E1000_STATUS_FUNC_1) {
1935 wol->supported = 0;
1936 break;
1937 }
1938 /* return success for non excluded adapter ports */
1939 retval = 0;
1940 break;
Alexander Duyckc8ea5ea2009-03-13 20:42:35 +00001941 case E1000_DEV_ID_82576_QUAD_COPPER:
Stefan Assmannd5aa2252010-04-09 09:51:34 +00001942 case E1000_DEV_ID_82576_QUAD_COPPER_ET2:
Alexander Duyckc8ea5ea2009-03-13 20:42:35 +00001943 /* quad port adapters only support WoL on port A */
1944 if (!(adapter->flags & IGB_FLAG_QUAD_PORT_A)) {
1945 wol->supported = 0;
1946 break;
1947 }
1948 /* return success for non excluded adapter ports */
1949 retval = 0;
1950 break;
Auke Kok9d5c8242008-01-24 02:22:38 -08001951 default:
1952 /* dual port cards only support WoL on port A from now on
1953 * unless it was enabled in the eeprom for port B
1954 * so exclude FUNC_1 ports from having WoL enabled */
Alexander Duyck58b8b042009-12-23 13:21:46 +00001955 if ((rd32(E1000_STATUS) & E1000_STATUS_FUNC_MASK) &&
Auke Kok9d5c8242008-01-24 02:22:38 -08001956 !adapter->eeprom_wol) {
1957 wol->supported = 0;
1958 break;
1959 }
1960
1961 retval = 0;
1962 }
1963
1964 return retval;
1965}
1966
1967static void igb_get_wol(struct net_device *netdev, struct ethtool_wolinfo *wol)
1968{
1969 struct igb_adapter *adapter = netdev_priv(netdev);
1970
1971 wol->supported = WAKE_UCAST | WAKE_MCAST |
Nick Nunley22939f02010-02-17 01:01:01 +00001972 WAKE_BCAST | WAKE_MAGIC |
1973 WAKE_PHY;
Auke Kok9d5c8242008-01-24 02:22:38 -08001974 wol->wolopts = 0;
1975
1976 /* this function will set ->supported = 0 and return 1 if wol is not
1977 * supported by this hardware */
\"Rafael J. Wysocki\e1b86d82008-11-07 20:30:37 +00001978 if (igb_wol_exclusion(adapter, wol) ||
1979 !device_can_wakeup(&adapter->pdev->dev))
Auke Kok9d5c8242008-01-24 02:22:38 -08001980 return;
1981
1982 /* apply any specific unsupported masks here */
1983 switch (adapter->hw.device_id) {
1984 default:
1985 break;
1986 }
1987
1988 if (adapter->wol & E1000_WUFC_EX)
1989 wol->wolopts |= WAKE_UCAST;
1990 if (adapter->wol & E1000_WUFC_MC)
1991 wol->wolopts |= WAKE_MCAST;
1992 if (adapter->wol & E1000_WUFC_BC)
1993 wol->wolopts |= WAKE_BCAST;
1994 if (adapter->wol & E1000_WUFC_MAG)
1995 wol->wolopts |= WAKE_MAGIC;
Nick Nunley22939f02010-02-17 01:01:01 +00001996 if (adapter->wol & E1000_WUFC_LNKC)
1997 wol->wolopts |= WAKE_PHY;
Auke Kok9d5c8242008-01-24 02:22:38 -08001998}
1999
2000static int igb_set_wol(struct net_device *netdev, struct ethtool_wolinfo *wol)
2001{
2002 struct igb_adapter *adapter = netdev_priv(netdev);
Auke Kok9d5c8242008-01-24 02:22:38 -08002003
Nick Nunley22939f02010-02-17 01:01:01 +00002004 if (wol->wolopts & (WAKE_ARP | WAKE_MAGICSECURE))
Auke Kok9d5c8242008-01-24 02:22:38 -08002005 return -EOPNOTSUPP;
2006
\"Rafael J. Wysocki\e1b86d82008-11-07 20:30:37 +00002007 if (igb_wol_exclusion(adapter, wol) ||
2008 !device_can_wakeup(&adapter->pdev->dev))
Auke Kok9d5c8242008-01-24 02:22:38 -08002009 return wol->wolopts ? -EOPNOTSUPP : 0;
2010
Auke Kok9d5c8242008-01-24 02:22:38 -08002011 /* these settings will always override what we currently have */
2012 adapter->wol = 0;
2013
2014 if (wol->wolopts & WAKE_UCAST)
2015 adapter->wol |= E1000_WUFC_EX;
2016 if (wol->wolopts & WAKE_MCAST)
2017 adapter->wol |= E1000_WUFC_MC;
2018 if (wol->wolopts & WAKE_BCAST)
2019 adapter->wol |= E1000_WUFC_BC;
2020 if (wol->wolopts & WAKE_MAGIC)
2021 adapter->wol |= E1000_WUFC_MAG;
Nick Nunley22939f02010-02-17 01:01:01 +00002022 if (wol->wolopts & WAKE_PHY)
2023 adapter->wol |= E1000_WUFC_LNKC;
\"Rafael J. Wysocki\e1b86d82008-11-07 20:30:37 +00002024 device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);
2025
Auke Kok9d5c8242008-01-24 02:22:38 -08002026 return 0;
2027}
2028
Auke Kok9d5c8242008-01-24 02:22:38 -08002029/* bit defines for adapter->led_status */
2030#define IGB_LED_ON 0
2031
Jeff Kirsher936db352011-05-07 06:37:14 +00002032static int igb_set_phys_id(struct net_device *netdev,
2033 enum ethtool_phys_id_state state)
Auke Kok9d5c8242008-01-24 02:22:38 -08002034{
2035 struct igb_adapter *adapter = netdev_priv(netdev);
2036 struct e1000_hw *hw = &adapter->hw;
2037
Jeff Kirsher936db352011-05-07 06:37:14 +00002038 switch (state) {
2039 case ETHTOOL_ID_ACTIVE:
2040 igb_blink_led(hw);
2041 return 2;
2042 case ETHTOOL_ID_ON:
2043 igb_blink_led(hw);
2044 break;
2045 case ETHTOOL_ID_OFF:
2046 igb_led_off(hw);
2047 break;
2048 case ETHTOOL_ID_INACTIVE:
2049 igb_led_off(hw);
2050 clear_bit(IGB_LED_ON, &adapter->led_status);
2051 igb_cleanup_led(hw);
2052 break;
2053 }
Auke Kok9d5c8242008-01-24 02:22:38 -08002054
2055 return 0;
2056}
2057
2058static int igb_set_coalesce(struct net_device *netdev,
2059 struct ethtool_coalesce *ec)
2060{
2061 struct igb_adapter *adapter = netdev_priv(netdev);
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07002062 int i;
Auke Kok9d5c8242008-01-24 02:22:38 -08002063
2064 if ((ec->rx_coalesce_usecs > IGB_MAX_ITR_USECS) ||
2065 ((ec->rx_coalesce_usecs > 3) &&
2066 (ec->rx_coalesce_usecs < IGB_MIN_ITR_USECS)) ||
2067 (ec->rx_coalesce_usecs == 2))
2068 return -EINVAL;
2069
Alexander Duyck4fc82ad2009-10-27 23:45:42 +00002070 if ((ec->tx_coalesce_usecs > IGB_MAX_ITR_USECS) ||
2071 ((ec->tx_coalesce_usecs > 3) &&
2072 (ec->tx_coalesce_usecs < IGB_MIN_ITR_USECS)) ||
2073 (ec->tx_coalesce_usecs == 2))
2074 return -EINVAL;
2075
2076 if ((adapter->flags & IGB_FLAG_QUEUE_PAIRS) && ec->tx_coalesce_usecs)
2077 return -EINVAL;
2078
Carolyn Wyborny831ec0b2011-03-11 20:43:54 -08002079 /* If ITR is disabled, disable DMAC */
2080 if (ec->rx_coalesce_usecs == 0) {
2081 if (adapter->flags & IGB_FLAG_DMAC)
2082 adapter->flags &= ~IGB_FLAG_DMAC;
2083 }
2084
Auke Kok9d5c8242008-01-24 02:22:38 -08002085 /* convert to rate of irq's per second */
Alexander Duyck4fc82ad2009-10-27 23:45:42 +00002086 if (ec->rx_coalesce_usecs && ec->rx_coalesce_usecs <= 3)
2087 adapter->rx_itr_setting = ec->rx_coalesce_usecs;
2088 else
2089 adapter->rx_itr_setting = ec->rx_coalesce_usecs << 2;
2090
2091 /* convert to rate of irq's per second */
2092 if (adapter->flags & IGB_FLAG_QUEUE_PAIRS)
2093 adapter->tx_itr_setting = adapter->rx_itr_setting;
2094 else if (ec->tx_coalesce_usecs && ec->tx_coalesce_usecs <= 3)
2095 adapter->tx_itr_setting = ec->tx_coalesce_usecs;
2096 else
2097 adapter->tx_itr_setting = ec->tx_coalesce_usecs << 2;
Auke Kok9d5c8242008-01-24 02:22:38 -08002098
Alexander Duyck047e0032009-10-27 15:49:27 +00002099 for (i = 0; i < adapter->num_q_vectors; i++) {
2100 struct igb_q_vector *q_vector = adapter->q_vector[i];
Alexander Duyck0ba82992011-08-26 07:45:47 +00002101 q_vector->tx.work_limit = adapter->tx_work_limit;
2102 if (q_vector->rx.ring)
Alexander Duyck4fc82ad2009-10-27 23:45:42 +00002103 q_vector->itr_val = adapter->rx_itr_setting;
2104 else
2105 q_vector->itr_val = adapter->tx_itr_setting;
2106 if (q_vector->itr_val && q_vector->itr_val <= 3)
2107 q_vector->itr_val = IGB_START_ITR;
Alexander Duyck047e0032009-10-27 15:49:27 +00002108 q_vector->set_itr = 1;
2109 }
Auke Kok9d5c8242008-01-24 02:22:38 -08002110
2111 return 0;
2112}
2113
2114static int igb_get_coalesce(struct net_device *netdev,
2115 struct ethtool_coalesce *ec)
2116{
2117 struct igb_adapter *adapter = netdev_priv(netdev);
2118
Alexander Duyck4fc82ad2009-10-27 23:45:42 +00002119 if (adapter->rx_itr_setting <= 3)
2120 ec->rx_coalesce_usecs = adapter->rx_itr_setting;
Auke Kok9d5c8242008-01-24 02:22:38 -08002121 else
Alexander Duyck4fc82ad2009-10-27 23:45:42 +00002122 ec->rx_coalesce_usecs = adapter->rx_itr_setting >> 2;
2123
2124 if (!(adapter->flags & IGB_FLAG_QUEUE_PAIRS)) {
2125 if (adapter->tx_itr_setting <= 3)
2126 ec->tx_coalesce_usecs = adapter->tx_itr_setting;
2127 else
2128 ec->tx_coalesce_usecs = adapter->tx_itr_setting >> 2;
2129 }
Auke Kok9d5c8242008-01-24 02:22:38 -08002130
2131 return 0;
2132}
2133
Auke Kok9d5c8242008-01-24 02:22:38 -08002134static int igb_nway_reset(struct net_device *netdev)
2135{
2136 struct igb_adapter *adapter = netdev_priv(netdev);
2137 if (netif_running(netdev))
2138 igb_reinit_locked(adapter);
2139 return 0;
2140}
2141
2142static int igb_get_sset_count(struct net_device *netdev, int sset)
2143{
2144 switch (sset) {
2145 case ETH_SS_STATS:
2146 return IGB_STATS_LEN;
2147 case ETH_SS_TEST:
2148 return IGB_TEST_LEN;
2149 default:
2150 return -ENOTSUPP;
2151 }
2152}
2153
2154static void igb_get_ethtool_stats(struct net_device *netdev,
2155 struct ethtool_stats *stats, u64 *data)
2156{
2157 struct igb_adapter *adapter = netdev_priv(netdev);
Eric Dumazet12dcd862010-10-15 17:27:10 +00002158 struct rtnl_link_stats64 *net_stats = &adapter->stats64;
2159 unsigned int start;
2160 struct igb_ring *ring;
2161 int i, j;
Alexander Duyck128e45e2009-11-12 18:37:38 +00002162 char *p;
Auke Kok9d5c8242008-01-24 02:22:38 -08002163
Eric Dumazet12dcd862010-10-15 17:27:10 +00002164 spin_lock(&adapter->stats64_lock);
2165 igb_update_stats(adapter, net_stats);
Alexander Duyck317f66b2009-10-27 23:46:20 +00002166
Auke Kok9d5c8242008-01-24 02:22:38 -08002167 for (i = 0; i < IGB_GLOBAL_STATS_LEN; i++) {
Alexander Duyck128e45e2009-11-12 18:37:38 +00002168 p = (char *)adapter + igb_gstrings_stats[i].stat_offset;
Auke Kok9d5c8242008-01-24 02:22:38 -08002169 data[i] = (igb_gstrings_stats[i].sizeof_stat ==
2170 sizeof(u64)) ? *(u64 *)p : *(u32 *)p;
2171 }
Alexander Duyck128e45e2009-11-12 18:37:38 +00002172 for (j = 0; j < IGB_NETDEV_STATS_LEN; j++, i++) {
2173 p = (char *)net_stats + igb_gstrings_net_stats[j].stat_offset;
2174 data[i] = (igb_gstrings_net_stats[j].sizeof_stat ==
2175 sizeof(u64)) ? *(u64 *)p : *(u32 *)p;
2176 }
Alexander Duycke21ed352008-07-08 15:07:24 -07002177 for (j = 0; j < adapter->num_tx_queues; j++) {
Eric Dumazet12dcd862010-10-15 17:27:10 +00002178 u64 restart2;
2179
2180 ring = adapter->tx_ring[j];
2181 do {
2182 start = u64_stats_fetch_begin_bh(&ring->tx_syncp);
2183 data[i] = ring->tx_stats.packets;
2184 data[i+1] = ring->tx_stats.bytes;
2185 data[i+2] = ring->tx_stats.restart_queue;
2186 } while (u64_stats_fetch_retry_bh(&ring->tx_syncp, start));
2187 do {
2188 start = u64_stats_fetch_begin_bh(&ring->tx_syncp2);
2189 restart2 = ring->tx_stats.restart_queue2;
2190 } while (u64_stats_fetch_retry_bh(&ring->tx_syncp2, start));
2191 data[i+2] += restart2;
2192
2193 i += IGB_TX_QUEUE_STATS_LEN;
Alexander Duycke21ed352008-07-08 15:07:24 -07002194 }
Auke Kok9d5c8242008-01-24 02:22:38 -08002195 for (j = 0; j < adapter->num_rx_queues; j++) {
Eric Dumazet12dcd862010-10-15 17:27:10 +00002196 ring = adapter->rx_ring[j];
2197 do {
2198 start = u64_stats_fetch_begin_bh(&ring->rx_syncp);
2199 data[i] = ring->rx_stats.packets;
2200 data[i+1] = ring->rx_stats.bytes;
2201 data[i+2] = ring->rx_stats.drops;
2202 data[i+3] = ring->rx_stats.csum_err;
2203 data[i+4] = ring->rx_stats.alloc_failed;
2204 } while (u64_stats_fetch_retry_bh(&ring->rx_syncp, start));
2205 i += IGB_RX_QUEUE_STATS_LEN;
Auke Kok9d5c8242008-01-24 02:22:38 -08002206 }
Eric Dumazet12dcd862010-10-15 17:27:10 +00002207 spin_unlock(&adapter->stats64_lock);
Auke Kok9d5c8242008-01-24 02:22:38 -08002208}
2209
2210static void igb_get_strings(struct net_device *netdev, u32 stringset, u8 *data)
2211{
2212 struct igb_adapter *adapter = netdev_priv(netdev);
2213 u8 *p = data;
2214 int i;
2215
2216 switch (stringset) {
2217 case ETH_SS_TEST:
2218 memcpy(data, *igb_gstrings_test,
2219 IGB_TEST_LEN*ETH_GSTRING_LEN);
2220 break;
2221 case ETH_SS_STATS:
2222 for (i = 0; i < IGB_GLOBAL_STATS_LEN; i++) {
2223 memcpy(p, igb_gstrings_stats[i].stat_string,
2224 ETH_GSTRING_LEN);
2225 p += ETH_GSTRING_LEN;
2226 }
Alexander Duyck128e45e2009-11-12 18:37:38 +00002227 for (i = 0; i < IGB_NETDEV_STATS_LEN; i++) {
2228 memcpy(p, igb_gstrings_net_stats[i].stat_string,
2229 ETH_GSTRING_LEN);
2230 p += ETH_GSTRING_LEN;
2231 }
Auke Kok9d5c8242008-01-24 02:22:38 -08002232 for (i = 0; i < adapter->num_tx_queues; i++) {
2233 sprintf(p, "tx_queue_%u_packets", i);
2234 p += ETH_GSTRING_LEN;
2235 sprintf(p, "tx_queue_%u_bytes", i);
2236 p += ETH_GSTRING_LEN;
Alexander Duyck04a5fcaa2009-10-27 15:52:27 +00002237 sprintf(p, "tx_queue_%u_restart", i);
2238 p += ETH_GSTRING_LEN;
Auke Kok9d5c8242008-01-24 02:22:38 -08002239 }
2240 for (i = 0; i < adapter->num_rx_queues; i++) {
2241 sprintf(p, "rx_queue_%u_packets", i);
2242 p += ETH_GSTRING_LEN;
2243 sprintf(p, "rx_queue_%u_bytes", i);
2244 p += ETH_GSTRING_LEN;
Jesper Dangaard Brouer8c0ab702009-05-26 13:50:31 +00002245 sprintf(p, "rx_queue_%u_drops", i);
2246 p += ETH_GSTRING_LEN;
Alexander Duyck04a5fcaa2009-10-27 15:52:27 +00002247 sprintf(p, "rx_queue_%u_csum_err", i);
2248 p += ETH_GSTRING_LEN;
2249 sprintf(p, "rx_queue_%u_alloc_failed", i);
2250 p += ETH_GSTRING_LEN;
Auke Kok9d5c8242008-01-24 02:22:38 -08002251 }
2252/* BUG_ON(p - data != IGB_STATS_LEN * ETH_GSTRING_LEN); */
2253 break;
2254 }
2255}
2256
Yan, Zheng749ab2c2012-01-04 20:23:37 +00002257static int igb_ethtool_begin(struct net_device *netdev)
2258{
2259 struct igb_adapter *adapter = netdev_priv(netdev);
2260 pm_runtime_get_sync(&adapter->pdev->dev);
2261 return 0;
2262}
2263
2264static void igb_ethtool_complete(struct net_device *netdev)
2265{
2266 struct igb_adapter *adapter = netdev_priv(netdev);
2267 pm_runtime_put(&adapter->pdev->dev);
2268}
2269
Carolyn Wybornycb411452012-04-04 17:43:59 +00002270#ifdef CONFIG_IGB_PTP
2271static int igb_ethtool_get_ts_info(struct net_device *dev,
2272 struct ethtool_ts_info *info)
2273{
2274 struct igb_adapter *adapter = netdev_priv(dev);
2275
2276 info->so_timestamping =
2277 SOF_TIMESTAMPING_TX_HARDWARE |
2278 SOF_TIMESTAMPING_RX_HARDWARE |
2279 SOF_TIMESTAMPING_RAW_HARDWARE;
2280
2281 if (adapter->ptp_clock)
2282 info->phc_index = ptp_clock_index(adapter->ptp_clock);
2283 else
2284 info->phc_index = -1;
2285
2286 info->tx_types =
2287 (1 << HWTSTAMP_TX_OFF) |
2288 (1 << HWTSTAMP_TX_ON);
2289
2290 info->rx_filters =
2291 (1 << HWTSTAMP_FILTER_NONE) |
2292 (1 << HWTSTAMP_FILTER_ALL) |
2293 (1 << HWTSTAMP_FILTER_SOME) |
2294 (1 << HWTSTAMP_FILTER_PTP_V1_L4_SYNC) |
2295 (1 << HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ) |
2296 (1 << HWTSTAMP_FILTER_PTP_V2_EVENT);
2297
2298 return 0;
2299}
2300
2301#endif
Stephen Hemminger0fc0b732009-09-02 01:03:33 -07002302static const struct ethtool_ops igb_ethtool_ops = {
Auke Kok9d5c8242008-01-24 02:22:38 -08002303 .get_settings = igb_get_settings,
2304 .set_settings = igb_set_settings,
2305 .get_drvinfo = igb_get_drvinfo,
2306 .get_regs_len = igb_get_regs_len,
2307 .get_regs = igb_get_regs,
2308 .get_wol = igb_get_wol,
2309 .set_wol = igb_set_wol,
2310 .get_msglevel = igb_get_msglevel,
2311 .set_msglevel = igb_set_msglevel,
2312 .nway_reset = igb_nway_reset,
Nick Nunley31455352010-02-17 01:01:21 +00002313 .get_link = igb_get_link,
Auke Kok9d5c8242008-01-24 02:22:38 -08002314 .get_eeprom_len = igb_get_eeprom_len,
2315 .get_eeprom = igb_get_eeprom,
2316 .set_eeprom = igb_set_eeprom,
2317 .get_ringparam = igb_get_ringparam,
2318 .set_ringparam = igb_set_ringparam,
2319 .get_pauseparam = igb_get_pauseparam,
2320 .set_pauseparam = igb_set_pauseparam,
Auke Kok9d5c8242008-01-24 02:22:38 -08002321 .self_test = igb_diag_test,
2322 .get_strings = igb_get_strings,
Jeff Kirsher936db352011-05-07 06:37:14 +00002323 .set_phys_id = igb_set_phys_id,
Auke Kok9d5c8242008-01-24 02:22:38 -08002324 .get_sset_count = igb_get_sset_count,
2325 .get_ethtool_stats = igb_get_ethtool_stats,
2326 .get_coalesce = igb_get_coalesce,
2327 .set_coalesce = igb_set_coalesce,
Yan, Zheng749ab2c2012-01-04 20:23:37 +00002328 .begin = igb_ethtool_begin,
2329 .complete = igb_ethtool_complete,
Carolyn Wybornycb411452012-04-04 17:43:59 +00002330#ifdef CONFIG_IGB_PTP
2331 .get_ts_info = igb_ethtool_get_ts_info,
2332#endif
Auke Kok9d5c8242008-01-24 02:22:38 -08002333};
2334
2335void igb_set_ethtool_ops(struct net_device *netdev)
2336{
2337 SET_ETHTOOL_OPS(netdev, &igb_ethtool_ops);
2338}