blob: 5a3c563fc1e643a52bbb72a006e5f23e95862d6e [file] [log] [blame]
David Brownell1abb0dc2006-06-25 05:48:17 -07001/*
2 * rtc-ds1307.c - RTC driver for some mostly-compatible I2C chips.
3 *
4 * Copyright (C) 2005 James Chapman (ds1337 core)
5 * Copyright (C) 2006 David Brownell
Matthias Fuchsa2166852009-03-31 15:24:58 -07006 * Copyright (C) 2009 Matthias Fuchs (rx8025 support)
Bertrand Achardbc48b902013-04-29 16:19:26 -07007 * Copyright (C) 2012 Bertrand Achard (nvram access fixes)
David Brownell1abb0dc2006-06-25 05:48:17 -07008 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13
Tin Huynh9c19b892016-11-30 09:57:31 +070014#include <linux/acpi.h>
David Brownell1abb0dc2006-06-25 05:48:17 -070015#include <linux/bcd.h>
Nishanth Menoneac72372015-06-23 11:15:12 -050016#include <linux/i2c.h>
17#include <linux/init.h>
18#include <linux/module.h>
Javier Martinez Canillas7ef6d2c2017-03-03 11:29:15 -030019#include <linux/of_device.h>
Wolfram Sangeb86c302012-05-29 15:07:38 -070020#include <linux/rtc/ds1307.h>
Nishanth Menoneac72372015-06-23 11:15:12 -050021#include <linux/rtc.h>
22#include <linux/slab.h>
23#include <linux/string.h>
Akinobu Mita445c0202016-01-25 00:22:16 +090024#include <linux/hwmon.h>
25#include <linux/hwmon-sysfs.h>
Akinobu Mita6c6ff142016-01-31 23:10:10 +090026#include <linux/clk-provider.h>
Heiner Kallweit11e58902017-03-10 18:52:34 +010027#include <linux/regmap.h>
David Brownell1abb0dc2006-06-25 05:48:17 -070028
David Anders40ce9722012-03-23 15:02:37 -070029/*
30 * We can't determine type by probing, but if we expect pre-Linux code
David Brownell1abb0dc2006-06-25 05:48:17 -070031 * to have set the chip up as a clock (turning on the oscillator and
32 * setting the date and time), Linux can ignore the non-clock features.
33 * That's a natural job for a factory or repair bench.
David Brownell1abb0dc2006-06-25 05:48:17 -070034 */
35enum ds_type {
David Brownell045e0e82007-07-17 04:04:55 -070036 ds_1307,
Sean Nyekjaer300a7732017-06-08 12:36:54 +020037 ds_1308,
David Brownell045e0e82007-07-17 04:04:55 -070038 ds_1337,
39 ds_1338,
40 ds_1339,
41 ds_1340,
Joakim Tjernlund33df2ee2009-06-17 16:26:08 -070042 ds_1388,
Wolfram Sang97f902b2009-06-17 16:26:10 -070043 ds_3231,
Stefan Agner8566f702017-03-23 16:54:57 -070044 m41t0,
David Brownell045e0e82007-07-17 04:04:55 -070045 m41t00,
Tomas Novotnyf4199f82014-12-10 15:53:57 -080046 mcp794xx,
Matthias Fuchsa2166852009-03-31 15:24:58 -070047 rx_8025,
Marek Vasutee0981b2017-06-18 22:55:28 +020048 rx_8130,
Wolfram Sang32d322b2012-03-23 15:02:36 -070049 last_ds_type /* always last */
David Anders40ce9722012-03-23 15:02:37 -070050 /* rs5c372 too? different address... */
David Brownell1abb0dc2006-06-25 05:48:17 -070051};
52
David Brownell1abb0dc2006-06-25 05:48:17 -070053
54/* RTC registers don't differ much, except for the century flag */
55#define DS1307_REG_SECS 0x00 /* 00-59 */
56# define DS1307_BIT_CH 0x80
Rodolfo Giomettibe5f59f2007-07-17 04:05:06 -070057# define DS1340_BIT_nEOSC 0x80
Tomas Novotnyf4199f82014-12-10 15:53:57 -080058# define MCP794XX_BIT_ST 0x80
David Brownell1abb0dc2006-06-25 05:48:17 -070059#define DS1307_REG_MIN 0x01 /* 00-59 */
Stefan Agner8566f702017-03-23 16:54:57 -070060# define M41T0_BIT_OF 0x80
David Brownell1abb0dc2006-06-25 05:48:17 -070061#define DS1307_REG_HOUR 0x02 /* 00-23, or 1-12{am,pm} */
David Brownellc065f352007-07-17 04:05:10 -070062# define DS1307_BIT_12HR 0x40 /* in REG_HOUR */
63# define DS1307_BIT_PM 0x20 /* in REG_HOUR */
David Brownell1abb0dc2006-06-25 05:48:17 -070064# define DS1340_BIT_CENTURY_EN 0x80 /* in REG_HOUR */
65# define DS1340_BIT_CENTURY 0x40 /* in REG_HOUR */
66#define DS1307_REG_WDAY 0x03 /* 01-07 */
Tomas Novotnyf4199f82014-12-10 15:53:57 -080067# define MCP794XX_BIT_VBATEN 0x08
David Brownell1abb0dc2006-06-25 05:48:17 -070068#define DS1307_REG_MDAY 0x04 /* 01-31 */
69#define DS1307_REG_MONTH 0x05 /* 01-12 */
70# define DS1337_BIT_CENTURY 0x80 /* in REG_MONTH */
71#define DS1307_REG_YEAR 0x06 /* 00-99 */
72
David Anders40ce9722012-03-23 15:02:37 -070073/*
74 * Other registers (control, status, alarms, trickle charge, NVRAM, etc)
David Brownell045e0e82007-07-17 04:04:55 -070075 * start at 7, and they differ a LOT. Only control and status matter for
76 * basic RTC date and time functionality; be careful using them.
David Brownell1abb0dc2006-06-25 05:48:17 -070077 */
David Brownell045e0e82007-07-17 04:04:55 -070078#define DS1307_REG_CONTROL 0x07 /* or ds1338 */
David Brownell1abb0dc2006-06-25 05:48:17 -070079# define DS1307_BIT_OUT 0x80
Rodolfo Giomettibe5f59f2007-07-17 04:05:06 -070080# define DS1338_BIT_OSF 0x20
David Brownell1abb0dc2006-06-25 05:48:17 -070081# define DS1307_BIT_SQWE 0x10
82# define DS1307_BIT_RS1 0x02
83# define DS1307_BIT_RS0 0x01
84#define DS1337_REG_CONTROL 0x0e
85# define DS1337_BIT_nEOSC 0x80
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -070086# define DS1339_BIT_BBSQI 0x20
Wolfram Sang97f902b2009-06-17 16:26:10 -070087# define DS3231_BIT_BBSQW 0x40 /* same as BBSQI */
David Brownell1abb0dc2006-06-25 05:48:17 -070088# define DS1337_BIT_RS2 0x10
89# define DS1337_BIT_RS1 0x08
90# define DS1337_BIT_INTCN 0x04
91# define DS1337_BIT_A2IE 0x02
92# define DS1337_BIT_A1IE 0x01
David Brownell045e0e82007-07-17 04:04:55 -070093#define DS1340_REG_CONTROL 0x07
94# define DS1340_BIT_OUT 0x80
95# define DS1340_BIT_FT 0x40
96# define DS1340_BIT_CALIB_SIGN 0x20
97# define DS1340_M_CALIBRATION 0x1f
Rodolfo Giomettibe5f59f2007-07-17 04:05:06 -070098#define DS1340_REG_FLAG 0x09
99# define DS1340_BIT_OSF 0x80
David Brownell1abb0dc2006-06-25 05:48:17 -0700100#define DS1337_REG_STATUS 0x0f
101# define DS1337_BIT_OSF 0x80
Akinobu Mita6c6ff142016-01-31 23:10:10 +0900102# define DS3231_BIT_EN32KHZ 0x08
David Brownell1abb0dc2006-06-25 05:48:17 -0700103# define DS1337_BIT_A2I 0x02
104# define DS1337_BIT_A1I 0x01
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700105#define DS1339_REG_ALARM1_SECS 0x07
Wolfram Sangeb86c302012-05-29 15:07:38 -0700106
107#define DS13XX_TRICKLE_CHARGER_MAGIC 0xa0
David Brownell1abb0dc2006-06-25 05:48:17 -0700108
Matthias Fuchsa2166852009-03-31 15:24:58 -0700109#define RX8025_REG_CTRL1 0x0e
110# define RX8025_BIT_2412 0x20
111#define RX8025_REG_CTRL2 0x0f
112# define RX8025_BIT_PON 0x10
113# define RX8025_BIT_VDET 0x40
114# define RX8025_BIT_XST 0x20
David Brownell1abb0dc2006-06-25 05:48:17 -0700115
116
117struct ds1307 {
Joakim Tjernlund33df2ee2009-06-17 16:26:08 -0700118 u8 offset; /* register's offset */
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700119 u8 regs[11];
Austin Boyle9eab0a72012-03-23 15:02:38 -0700120 u16 nvram_offset;
Alexandre Belloniabc925f2017-07-06 11:42:07 +0200121 struct nvmem_config nvmem_cfg;
David Brownell1abb0dc2006-06-25 05:48:17 -0700122 enum ds_type type;
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700123 unsigned long flags;
124#define HAS_NVRAM 0 /* bit 0 == sysfs file active */
125#define HAS_ALARM 1 /* bit 1 == irq claimed */
Heiner Kallweit11e58902017-03-10 18:52:34 +0100126 struct device *dev;
127 struct regmap *regmap;
128 const char *name;
David Brownell1abb0dc2006-06-25 05:48:17 -0700129 struct rtc_device *rtc;
Akinobu Mita6c6ff142016-01-31 23:10:10 +0900130#ifdef CONFIG_COMMON_CLK
131 struct clk_hw clks[2];
132#endif
David Brownell1abb0dc2006-06-25 05:48:17 -0700133};
134
David Brownell045e0e82007-07-17 04:04:55 -0700135struct chip_desc {
David Brownell045e0e82007-07-17 04:04:55 -0700136 unsigned alarm:1;
Austin Boyle9eab0a72012-03-23 15:02:38 -0700137 u16 nvram_offset;
138 u16 nvram_size;
Heiner Kallweite48585d2017-06-05 17:57:33 +0200139 u8 century_reg;
140 u8 century_enable_bit;
141 u8 century_bit;
Heiner Kallweit0b6ee802017-07-12 07:49:22 +0200142 u8 bbsqi_bit;
Wolfram Sangeb86c302012-05-29 15:07:38 -0700143 u16 trickle_charger_reg;
Heiner Kallweit11e58902017-03-10 18:52:34 +0100144 u8 (*do_trickle_setup)(struct ds1307 *, uint32_t,
145 bool);
David Brownell045e0e82007-07-17 04:04:55 -0700146};
147
Heiner Kallweit11e58902017-03-10 18:52:34 +0100148static u8 do_trickle_setup_ds1339(struct ds1307 *, uint32_t ohms, bool diode);
Matti Vaittinen33b04b72014-10-13 15:52:48 -0700149
150static struct chip_desc chips[last_ds_type] = {
Wolfram Sang32d322b2012-03-23 15:02:36 -0700151 [ds_1307] = {
Austin Boyle9eab0a72012-03-23 15:02:38 -0700152 .nvram_offset = 8,
153 .nvram_size = 56,
Wolfram Sang32d322b2012-03-23 15:02:36 -0700154 },
Sean Nyekjaer300a7732017-06-08 12:36:54 +0200155 [ds_1308] = {
156 .nvram_offset = 8,
157 .nvram_size = 56,
158 },
Wolfram Sang32d322b2012-03-23 15:02:36 -0700159 [ds_1337] = {
160 .alarm = 1,
Heiner Kallweite48585d2017-06-05 17:57:33 +0200161 .century_reg = DS1307_REG_MONTH,
162 .century_bit = DS1337_BIT_CENTURY,
Wolfram Sang32d322b2012-03-23 15:02:36 -0700163 },
164 [ds_1338] = {
Austin Boyle9eab0a72012-03-23 15:02:38 -0700165 .nvram_offset = 8,
166 .nvram_size = 56,
Wolfram Sang32d322b2012-03-23 15:02:36 -0700167 },
168 [ds_1339] = {
169 .alarm = 1,
Heiner Kallweite48585d2017-06-05 17:57:33 +0200170 .century_reg = DS1307_REG_MONTH,
171 .century_bit = DS1337_BIT_CENTURY,
Heiner Kallweit0b6ee802017-07-12 07:49:22 +0200172 .bbsqi_bit = DS1339_BIT_BBSQI,
Wolfram Sangeb86c302012-05-29 15:07:38 -0700173 .trickle_charger_reg = 0x10,
Matti Vaittinen33b04b72014-10-13 15:52:48 -0700174 .do_trickle_setup = &do_trickle_setup_ds1339,
Wolfram Sangeb86c302012-05-29 15:07:38 -0700175 },
176 [ds_1340] = {
Heiner Kallweite48585d2017-06-05 17:57:33 +0200177 .century_reg = DS1307_REG_HOUR,
178 .century_enable_bit = DS1340_BIT_CENTURY_EN,
179 .century_bit = DS1340_BIT_CENTURY,
Wolfram Sangeb86c302012-05-29 15:07:38 -0700180 .trickle_charger_reg = 0x08,
181 },
182 [ds_1388] = {
183 .trickle_charger_reg = 0x0a,
Wolfram Sang32d322b2012-03-23 15:02:36 -0700184 },
185 [ds_3231] = {
186 .alarm = 1,
Heiner Kallweite48585d2017-06-05 17:57:33 +0200187 .century_reg = DS1307_REG_MONTH,
188 .century_bit = DS1337_BIT_CENTURY,
Heiner Kallweit0b6ee802017-07-12 07:49:22 +0200189 .bbsqi_bit = DS3231_BIT_BBSQW,
Wolfram Sang32d322b2012-03-23 15:02:36 -0700190 },
Marek Vasutee0981b2017-06-18 22:55:28 +0200191 [rx_8130] = {
192 .alarm = 1,
193 /* this is battery backed SRAM */
194 .nvram_offset = 0x20,
195 .nvram_size = 4, /* 32bit (4 word x 8 bit) */
196 },
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800197 [mcp794xx] = {
Simon Guinot1d1945d2014-04-03 14:49:55 -0700198 .alarm = 1,
Austin Boyle9eab0a72012-03-23 15:02:38 -0700199 /* this is battery backed SRAM */
200 .nvram_offset = 0x20,
201 .nvram_size = 0x40,
202 },
Wolfram Sang32d322b2012-03-23 15:02:36 -0700203};
David Brownell045e0e82007-07-17 04:04:55 -0700204
Jean Delvare3760f732008-04-29 23:11:40 +0200205static const struct i2c_device_id ds1307_id[] = {
206 { "ds1307", ds_1307 },
Sean Nyekjaer300a7732017-06-08 12:36:54 +0200207 { "ds1308", ds_1308 },
Jean Delvare3760f732008-04-29 23:11:40 +0200208 { "ds1337", ds_1337 },
209 { "ds1338", ds_1338 },
210 { "ds1339", ds_1339 },
Joakim Tjernlund33df2ee2009-06-17 16:26:08 -0700211 { "ds1388", ds_1388 },
Jean Delvare3760f732008-04-29 23:11:40 +0200212 { "ds1340", ds_1340 },
Wolfram Sang97f902b2009-06-17 16:26:10 -0700213 { "ds3231", ds_3231 },
Stefan Agner8566f702017-03-23 16:54:57 -0700214 { "m41t0", m41t0 },
Jean Delvare3760f732008-04-29 23:11:40 +0200215 { "m41t00", m41t00 },
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800216 { "mcp7940x", mcp794xx },
217 { "mcp7941x", mcp794xx },
Priyanka Jain31c17712011-06-27 16:18:04 -0700218 { "pt7c4338", ds_1307 },
Matthias Fuchsa2166852009-03-31 15:24:58 -0700219 { "rx8025", rx_8025 },
Alexandre Belloni78aaa062016-07-13 02:36:41 +0200220 { "isl12057", ds_1337 },
Marek Vasutee0981b2017-06-18 22:55:28 +0200221 { "rx8130", rx_8130 },
Jean Delvare3760f732008-04-29 23:11:40 +0200222 { }
223};
224MODULE_DEVICE_TABLE(i2c, ds1307_id);
David Brownell1abb0dc2006-06-25 05:48:17 -0700225
Javier Martinez Canillas7ef6d2c2017-03-03 11:29:15 -0300226#ifdef CONFIG_OF
227static const struct of_device_id ds1307_of_match[] = {
228 {
229 .compatible = "dallas,ds1307",
230 .data = (void *)ds_1307
231 },
232 {
Sean Nyekjaer300a7732017-06-08 12:36:54 +0200233 .compatible = "dallas,ds1308",
234 .data = (void *)ds_1308
235 },
236 {
Javier Martinez Canillas7ef6d2c2017-03-03 11:29:15 -0300237 .compatible = "dallas,ds1337",
238 .data = (void *)ds_1337
239 },
240 {
241 .compatible = "dallas,ds1338",
242 .data = (void *)ds_1338
243 },
244 {
245 .compatible = "dallas,ds1339",
246 .data = (void *)ds_1339
247 },
248 {
249 .compatible = "dallas,ds1388",
250 .data = (void *)ds_1388
251 },
252 {
253 .compatible = "dallas,ds1340",
254 .data = (void *)ds_1340
255 },
256 {
257 .compatible = "maxim,ds3231",
258 .data = (void *)ds_3231
259 },
260 {
Alexandre Bellonidb2f8142017-04-08 17:22:02 +0200261 .compatible = "st,m41t0",
262 .data = (void *)m41t00
263 },
264 {
Javier Martinez Canillas7ef6d2c2017-03-03 11:29:15 -0300265 .compatible = "st,m41t00",
266 .data = (void *)m41t00
267 },
268 {
269 .compatible = "microchip,mcp7940x",
270 .data = (void *)mcp794xx
271 },
272 {
273 .compatible = "microchip,mcp7941x",
274 .data = (void *)mcp794xx
275 },
276 {
277 .compatible = "pericom,pt7c4338",
278 .data = (void *)ds_1307
279 },
280 {
281 .compatible = "epson,rx8025",
282 .data = (void *)rx_8025
283 },
284 {
285 .compatible = "isil,isl12057",
286 .data = (void *)ds_1337
287 },
288 { }
289};
290MODULE_DEVICE_TABLE(of, ds1307_of_match);
291#endif
292
Tin Huynh9c19b892016-11-30 09:57:31 +0700293#ifdef CONFIG_ACPI
294static const struct acpi_device_id ds1307_acpi_ids[] = {
295 { .id = "DS1307", .driver_data = ds_1307 },
Sean Nyekjaer300a7732017-06-08 12:36:54 +0200296 { .id = "DS1308", .driver_data = ds_1308 },
Tin Huynh9c19b892016-11-30 09:57:31 +0700297 { .id = "DS1337", .driver_data = ds_1337 },
298 { .id = "DS1338", .driver_data = ds_1338 },
299 { .id = "DS1339", .driver_data = ds_1339 },
300 { .id = "DS1388", .driver_data = ds_1388 },
301 { .id = "DS1340", .driver_data = ds_1340 },
302 { .id = "DS3231", .driver_data = ds_3231 },
Stefan Agner8566f702017-03-23 16:54:57 -0700303 { .id = "M41T0", .driver_data = m41t0 },
Tin Huynh9c19b892016-11-30 09:57:31 +0700304 { .id = "M41T00", .driver_data = m41t00 },
305 { .id = "MCP7940X", .driver_data = mcp794xx },
306 { .id = "MCP7941X", .driver_data = mcp794xx },
307 { .id = "PT7C4338", .driver_data = ds_1307 },
308 { .id = "RX8025", .driver_data = rx_8025 },
309 { .id = "ISL12057", .driver_data = ds_1337 },
310 { }
311};
312MODULE_DEVICE_TABLE(acpi, ds1307_acpi_ids);
313#endif
314
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700315/*
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700316 * The ds1337 and ds1339 both have two alarms, but we only use the first
317 * one (with a "seconds" field). For ds1337 we expect nINTA is our alarm
318 * signal; ds1339 chips have only one alarm signal.
319 */
Felipe Balbi2fb07a12015-06-23 11:15:10 -0500320static irqreturn_t ds1307_irq(int irq, void *dev_id)
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700321{
Heiner Kallweit11e58902017-03-10 18:52:34 +0100322 struct ds1307 *ds1307 = dev_id;
Felipe Balbi2fb07a12015-06-23 11:15:10 -0500323 struct mutex *lock = &ds1307->rtc->ops_lock;
Heiner Kallweit078f3f62017-06-05 17:57:29 +0200324 int stat, ret;
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700325
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700326 mutex_lock(lock);
Heiner Kallweit11e58902017-03-10 18:52:34 +0100327 ret = regmap_read(ds1307->regmap, DS1337_REG_STATUS, &stat);
328 if (ret)
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700329 goto out;
330
331 if (stat & DS1337_BIT_A1I) {
332 stat &= ~DS1337_BIT_A1I;
Heiner Kallweit11e58902017-03-10 18:52:34 +0100333 regmap_write(ds1307->regmap, DS1337_REG_STATUS, stat);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700334
Heiner Kallweit078f3f62017-06-05 17:57:29 +0200335 ret = regmap_update_bits(ds1307->regmap, DS1337_REG_CONTROL,
336 DS1337_BIT_A1IE, 0);
Heiner Kallweit11e58902017-03-10 18:52:34 +0100337 if (ret)
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700338 goto out;
339
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700340 rtc_update_irq(ds1307->rtc, 1, RTC_AF | RTC_IRQF);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700341 }
342
343out:
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700344 mutex_unlock(lock);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700345
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700346 return IRQ_HANDLED;
347}
348
349/*----------------------------------------------------------------------*/
350
David Brownell1abb0dc2006-06-25 05:48:17 -0700351static int ds1307_get_time(struct device *dev, struct rtc_time *t)
352{
353 struct ds1307 *ds1307 = dev_get_drvdata(dev);
Heiner Kallweit11e58902017-03-10 18:52:34 +0100354 int tmp, ret;
Heiner Kallweite48585d2017-06-05 17:57:33 +0200355 const struct chip_desc *chip = &chips[ds1307->type];
David Brownell1abb0dc2006-06-25 05:48:17 -0700356
David Brownell045e0e82007-07-17 04:04:55 -0700357 /* read the RTC date and time registers all at once */
Heiner Kallweit11e58902017-03-10 18:52:34 +0100358 ret = regmap_bulk_read(ds1307->regmap, ds1307->offset, ds1307->regs, 7);
359 if (ret) {
360 dev_err(dev, "%s error %d\n", "read", ret);
361 return ret;
David Brownell1abb0dc2006-06-25 05:48:17 -0700362 }
363
Andy Shevchenko01a4ca12013-02-21 16:44:22 -0800364 dev_dbg(dev, "%s: %7ph\n", "read", ds1307->regs);
David Brownell1abb0dc2006-06-25 05:48:17 -0700365
Stefan Agner8566f702017-03-23 16:54:57 -0700366 /* if oscillator fail bit is set, no data can be trusted */
367 if (ds1307->type == m41t0 &&
368 ds1307->regs[DS1307_REG_MIN] & M41T0_BIT_OF) {
369 dev_warn_once(dev, "oscillator failed, set time!\n");
370 return -EINVAL;
371 }
372
Adrian Bunkfe20ba72008-10-18 20:28:41 -0700373 t->tm_sec = bcd2bin(ds1307->regs[DS1307_REG_SECS] & 0x7f);
374 t->tm_min = bcd2bin(ds1307->regs[DS1307_REG_MIN] & 0x7f);
David Brownell1abb0dc2006-06-25 05:48:17 -0700375 tmp = ds1307->regs[DS1307_REG_HOUR] & 0x3f;
Adrian Bunkfe20ba72008-10-18 20:28:41 -0700376 t->tm_hour = bcd2bin(tmp);
377 t->tm_wday = bcd2bin(ds1307->regs[DS1307_REG_WDAY] & 0x07) - 1;
378 t->tm_mday = bcd2bin(ds1307->regs[DS1307_REG_MDAY] & 0x3f);
David Brownell1abb0dc2006-06-25 05:48:17 -0700379 tmp = ds1307->regs[DS1307_REG_MONTH] & 0x1f;
Adrian Bunkfe20ba72008-10-18 20:28:41 -0700380 t->tm_mon = bcd2bin(tmp) - 1;
Adrian Bunkfe20ba72008-10-18 20:28:41 -0700381 t->tm_year = bcd2bin(ds1307->regs[DS1307_REG_YEAR]) + 100;
David Brownell1abb0dc2006-06-25 05:48:17 -0700382
Heiner Kallweite48585d2017-06-05 17:57:33 +0200383 if (ds1307->regs[chip->century_reg] & chip->century_bit &&
384 IS_ENABLED(CONFIG_RTC_DRV_DS1307_CENTURY))
385 t->tm_year += 100;
Alexandre Belloni50d6c0e2016-07-13 02:26:08 +0200386
David Brownell1abb0dc2006-06-25 05:48:17 -0700387 dev_dbg(dev, "%s secs=%d, mins=%d, "
388 "hours=%d, mday=%d, mon=%d, year=%d, wday=%d\n",
389 "read", t->tm_sec, t->tm_min,
390 t->tm_hour, t->tm_mday,
391 t->tm_mon, t->tm_year, t->tm_wday);
392
David Brownell045e0e82007-07-17 04:04:55 -0700393 /* initial clock setting can be undefined */
394 return rtc_valid_tm(t);
David Brownell1abb0dc2006-06-25 05:48:17 -0700395}
396
397static int ds1307_set_time(struct device *dev, struct rtc_time *t)
398{
399 struct ds1307 *ds1307 = dev_get_drvdata(dev);
Heiner Kallweite48585d2017-06-05 17:57:33 +0200400 const struct chip_desc *chip = &chips[ds1307->type];
David Brownell1abb0dc2006-06-25 05:48:17 -0700401 int result;
402 int tmp;
403 u8 *buf = ds1307->regs;
404
405 dev_dbg(dev, "%s secs=%d, mins=%d, "
406 "hours=%d, mday=%d, mon=%d, year=%d, wday=%d\n",
Jeff Garzik11966ad2006-10-04 04:41:53 -0400407 "write", t->tm_sec, t->tm_min,
408 t->tm_hour, t->tm_mday,
409 t->tm_mon, t->tm_year, t->tm_wday);
David Brownell1abb0dc2006-06-25 05:48:17 -0700410
Alexandre Belloni50d6c0e2016-07-13 02:26:08 +0200411 if (t->tm_year < 100)
412 return -EINVAL;
413
Heiner Kallweite48585d2017-06-05 17:57:33 +0200414#ifdef CONFIG_RTC_DRV_DS1307_CENTURY
415 if (t->tm_year > (chip->century_bit ? 299 : 199))
416 return -EINVAL;
Alexandre Belloni50d6c0e2016-07-13 02:26:08 +0200417#else
Heiner Kallweite48585d2017-06-05 17:57:33 +0200418 if (t->tm_year > 199)
Alexandre Belloni50d6c0e2016-07-13 02:26:08 +0200419 return -EINVAL;
420#endif
421
Adrian Bunkfe20ba72008-10-18 20:28:41 -0700422 buf[DS1307_REG_SECS] = bin2bcd(t->tm_sec);
423 buf[DS1307_REG_MIN] = bin2bcd(t->tm_min);
424 buf[DS1307_REG_HOUR] = bin2bcd(t->tm_hour);
425 buf[DS1307_REG_WDAY] = bin2bcd(t->tm_wday + 1);
426 buf[DS1307_REG_MDAY] = bin2bcd(t->tm_mday);
427 buf[DS1307_REG_MONTH] = bin2bcd(t->tm_mon + 1);
David Brownell1abb0dc2006-06-25 05:48:17 -0700428
429 /* assume 20YY not 19YY */
430 tmp = t->tm_year - 100;
Adrian Bunkfe20ba72008-10-18 20:28:41 -0700431 buf[DS1307_REG_YEAR] = bin2bcd(tmp);
David Brownell1abb0dc2006-06-25 05:48:17 -0700432
Heiner Kallweite48585d2017-06-05 17:57:33 +0200433 if (chip->century_enable_bit)
434 buf[chip->century_reg] |= chip->century_enable_bit;
435 if (t->tm_year > 199 && chip->century_bit)
436 buf[chip->century_reg] |= chip->century_bit;
437
438 if (ds1307->type == mcp794xx) {
David Anders40ce9722012-03-23 15:02:37 -0700439 /*
440 * these bits were cleared when preparing the date/time
441 * values and need to be set again before writing the
442 * buffer out to the device.
443 */
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800444 buf[DS1307_REG_SECS] |= MCP794XX_BIT_ST;
445 buf[DS1307_REG_WDAY] |= MCP794XX_BIT_VBATEN;
Rodolfo Giomettibe5f59f2007-07-17 04:05:06 -0700446 }
David Brownell1abb0dc2006-06-25 05:48:17 -0700447
Andy Shevchenko01a4ca12013-02-21 16:44:22 -0800448 dev_dbg(dev, "%s: %7ph\n", "write", buf);
David Brownell1abb0dc2006-06-25 05:48:17 -0700449
Heiner Kallweit11e58902017-03-10 18:52:34 +0100450 result = regmap_bulk_write(ds1307->regmap, ds1307->offset, buf, 7);
451 if (result) {
BARRE Sebastienfed40b72009-01-07 18:07:13 -0800452 dev_err(dev, "%s error %d\n", "write", result);
453 return result;
David Brownell1abb0dc2006-06-25 05:48:17 -0700454 }
455 return 0;
456}
457
Jüri Reitel74d88eb2009-01-07 18:07:16 -0800458static int ds1337_read_alarm(struct device *dev, struct rtc_wkalrm *t)
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700459{
Heiner Kallweit11e58902017-03-10 18:52:34 +0100460 struct ds1307 *ds1307 = dev_get_drvdata(dev);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700461 int ret;
462
463 if (!test_bit(HAS_ALARM, &ds1307->flags))
464 return -EINVAL;
465
466 /* read all ALARM1, ALARM2, and status registers at once */
Heiner Kallweit11e58902017-03-10 18:52:34 +0100467 ret = regmap_bulk_read(ds1307->regmap, DS1339_REG_ALARM1_SECS,
468 ds1307->regs, 9);
469 if (ret) {
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700470 dev_err(dev, "%s error %d\n", "alarm read", ret);
Heiner Kallweit11e58902017-03-10 18:52:34 +0100471 return ret;
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700472 }
473
Rasmus Villemoesff67abd2015-11-24 14:51:23 +0100474 dev_dbg(dev, "%s: %4ph, %3ph, %2ph\n", "alarm read",
475 &ds1307->regs[0], &ds1307->regs[4], &ds1307->regs[7]);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700476
David Anders40ce9722012-03-23 15:02:37 -0700477 /*
478 * report alarm time (ALARM1); assume 24 hour and day-of-month modes,
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700479 * and that all four fields are checked matches
480 */
481 t->time.tm_sec = bcd2bin(ds1307->regs[0] & 0x7f);
482 t->time.tm_min = bcd2bin(ds1307->regs[1] & 0x7f);
483 t->time.tm_hour = bcd2bin(ds1307->regs[2] & 0x3f);
484 t->time.tm_mday = bcd2bin(ds1307->regs[3] & 0x3f);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700485
486 /* ... and status */
487 t->enabled = !!(ds1307->regs[7] & DS1337_BIT_A1IE);
488 t->pending = !!(ds1307->regs[8] & DS1337_BIT_A1I);
489
490 dev_dbg(dev, "%s secs=%d, mins=%d, "
491 "hours=%d, mday=%d, enabled=%d, pending=%d\n",
492 "alarm read", t->time.tm_sec, t->time.tm_min,
493 t->time.tm_hour, t->time.tm_mday,
494 t->enabled, t->pending);
495
496 return 0;
497}
498
Jüri Reitel74d88eb2009-01-07 18:07:16 -0800499static int ds1337_set_alarm(struct device *dev, struct rtc_wkalrm *t)
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700500{
Heiner Kallweit11e58902017-03-10 18:52:34 +0100501 struct ds1307 *ds1307 = dev_get_drvdata(dev);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700502 unsigned char *buf = ds1307->regs;
503 u8 control, status;
504 int ret;
505
506 if (!test_bit(HAS_ALARM, &ds1307->flags))
507 return -EINVAL;
508
509 dev_dbg(dev, "%s secs=%d, mins=%d, "
510 "hours=%d, mday=%d, enabled=%d, pending=%d\n",
511 "alarm set", t->time.tm_sec, t->time.tm_min,
512 t->time.tm_hour, t->time.tm_mday,
513 t->enabled, t->pending);
514
515 /* read current status of both alarms and the chip */
Heiner Kallweit11e58902017-03-10 18:52:34 +0100516 ret = regmap_bulk_read(ds1307->regmap, DS1339_REG_ALARM1_SECS, buf, 9);
517 if (ret) {
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700518 dev_err(dev, "%s error %d\n", "alarm write", ret);
Heiner Kallweit11e58902017-03-10 18:52:34 +0100519 return ret;
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700520 }
521 control = ds1307->regs[7];
522 status = ds1307->regs[8];
523
Rasmus Villemoesff67abd2015-11-24 14:51:23 +0100524 dev_dbg(dev, "%s: %4ph, %3ph, %02x %02x\n", "alarm set (old status)",
525 &ds1307->regs[0], &ds1307->regs[4], control, status);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700526
527 /* set ALARM1, using 24 hour and day-of-month modes */
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700528 buf[0] = bin2bcd(t->time.tm_sec);
529 buf[1] = bin2bcd(t->time.tm_min);
530 buf[2] = bin2bcd(t->time.tm_hour);
531 buf[3] = bin2bcd(t->time.tm_mday);
532
533 /* set ALARM2 to non-garbage */
534 buf[4] = 0;
535 buf[5] = 0;
536 buf[6] = 0;
537
Nicolas Boullis5919fb92016-04-10 13:23:05 +0200538 /* disable alarms */
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700539 buf[7] = control & ~(DS1337_BIT_A1IE | DS1337_BIT_A2IE);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700540 buf[8] = status & ~(DS1337_BIT_A1I | DS1337_BIT_A2I);
541
Heiner Kallweit11e58902017-03-10 18:52:34 +0100542 ret = regmap_bulk_write(ds1307->regmap, DS1339_REG_ALARM1_SECS, buf, 9);
543 if (ret) {
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700544 dev_err(dev, "can't set alarm time\n");
BARRE Sebastienfed40b72009-01-07 18:07:13 -0800545 return ret;
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700546 }
547
Nicolas Boullis5919fb92016-04-10 13:23:05 +0200548 /* optionally enable ALARM1 */
549 if (t->enabled) {
550 dev_dbg(dev, "alarm IRQ armed\n");
551 buf[7] |= DS1337_BIT_A1IE; /* only ALARM1 is used */
Heiner Kallweit11e58902017-03-10 18:52:34 +0100552 regmap_write(ds1307->regmap, DS1337_REG_CONTROL, buf[7]);
Nicolas Boullis5919fb92016-04-10 13:23:05 +0200553 }
554
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700555 return 0;
556}
557
John Stultz16380c12011-02-02 17:02:41 -0800558static int ds1307_alarm_irq_enable(struct device *dev, unsigned int enabled)
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700559{
Heiner Kallweit11e58902017-03-10 18:52:34 +0100560 struct ds1307 *ds1307 = dev_get_drvdata(dev);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700561
John Stultz16380c12011-02-02 17:02:41 -0800562 if (!test_bit(HAS_ALARM, &ds1307->flags))
563 return -ENOTTY;
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700564
Heiner Kallweit078f3f62017-06-05 17:57:29 +0200565 return regmap_update_bits(ds1307->regmap, DS1337_REG_CONTROL,
566 DS1337_BIT_A1IE,
567 enabled ? DS1337_BIT_A1IE : 0);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700568}
569
David Brownellff8371a2006-09-30 23:28:17 -0700570static const struct rtc_class_ops ds13xx_rtc_ops = {
David Brownell1abb0dc2006-06-25 05:48:17 -0700571 .read_time = ds1307_get_time,
572 .set_time = ds1307_set_time,
Jüri Reitel74d88eb2009-01-07 18:07:16 -0800573 .read_alarm = ds1337_read_alarm,
574 .set_alarm = ds1337_set_alarm,
John Stultz16380c12011-02-02 17:02:41 -0800575 .alarm_irq_enable = ds1307_alarm_irq_enable,
David Brownell1abb0dc2006-06-25 05:48:17 -0700576};
577
David Brownell682d73f2007-11-14 16:58:32 -0800578/*----------------------------------------------------------------------*/
579
Simon Guinot1d1945d2014-04-03 14:49:55 -0700580/*
Marek Vasutee0981b2017-06-18 22:55:28 +0200581 * Alarm support for rx8130 devices.
582 */
583
584#define RX8130_REG_ALARM_MIN 0x07
585#define RX8130_REG_ALARM_HOUR 0x08
586#define RX8130_REG_ALARM_WEEK_OR_DAY 0x09
587#define RX8130_REG_EXTENSION 0x0c
588#define RX8130_REG_EXTENSION_WADA (1 << 3)
589#define RX8130_REG_FLAG 0x0d
590#define RX8130_REG_FLAG_AF (1 << 3)
591#define RX8130_REG_CONTROL0 0x0e
592#define RX8130_REG_CONTROL0_AIE (1 << 3)
593
594static irqreturn_t rx8130_irq(int irq, void *dev_id)
595{
596 struct ds1307 *ds1307 = dev_id;
597 struct mutex *lock = &ds1307->rtc->ops_lock;
598 u8 ctl[3];
599 int ret;
600
601 mutex_lock(lock);
602
603 /* Read control registers. */
604 ret = regmap_bulk_read(ds1307->regmap, RX8130_REG_EXTENSION, ctl, 3);
605 if (ret < 0)
606 goto out;
607 if (!(ctl[1] & RX8130_REG_FLAG_AF))
608 goto out;
609 ctl[1] &= ~RX8130_REG_FLAG_AF;
610 ctl[2] &= ~RX8130_REG_CONTROL0_AIE;
611
612 ret = regmap_bulk_write(ds1307->regmap, RX8130_REG_EXTENSION, ctl, 3);
613 if (ret < 0)
614 goto out;
615
616 rtc_update_irq(ds1307->rtc, 1, RTC_AF | RTC_IRQF);
617
618out:
619 mutex_unlock(lock);
620
621 return IRQ_HANDLED;
622}
623
624static int rx8130_read_alarm(struct device *dev, struct rtc_wkalrm *t)
625{
626 struct ds1307 *ds1307 = dev_get_drvdata(dev);
627 u8 ald[3], ctl[3];
628 int ret;
629
630 if (!test_bit(HAS_ALARM, &ds1307->flags))
631 return -EINVAL;
632
633 /* Read alarm registers. */
634 ret = regmap_bulk_read(ds1307->regmap, RX8130_REG_ALARM_MIN, ald, 3);
635 if (ret < 0)
636 return ret;
637
638 /* Read control registers. */
639 ret = regmap_bulk_read(ds1307->regmap, RX8130_REG_EXTENSION, ctl, 3);
640 if (ret < 0)
641 return ret;
642
643 t->enabled = !!(ctl[2] & RX8130_REG_CONTROL0_AIE);
644 t->pending = !!(ctl[1] & RX8130_REG_FLAG_AF);
645
646 /* Report alarm 0 time assuming 24-hour and day-of-month modes. */
647 t->time.tm_sec = -1;
648 t->time.tm_min = bcd2bin(ald[0] & 0x7f);
649 t->time.tm_hour = bcd2bin(ald[1] & 0x7f);
650 t->time.tm_wday = -1;
651 t->time.tm_mday = bcd2bin(ald[2] & 0x7f);
652 t->time.tm_mon = -1;
653 t->time.tm_year = -1;
654 t->time.tm_yday = -1;
655 t->time.tm_isdst = -1;
656
657 dev_dbg(dev, "%s, sec=%d min=%d hour=%d wday=%d mday=%d mon=%d enabled=%d\n",
658 __func__, t->time.tm_sec, t->time.tm_min, t->time.tm_hour,
659 t->time.tm_wday, t->time.tm_mday, t->time.tm_mon, t->enabled);
660
661 return 0;
662}
663
664static int rx8130_set_alarm(struct device *dev, struct rtc_wkalrm *t)
665{
666 struct ds1307 *ds1307 = dev_get_drvdata(dev);
667 u8 ald[3], ctl[3];
668 int ret;
669
670 if (!test_bit(HAS_ALARM, &ds1307->flags))
671 return -EINVAL;
672
673 dev_dbg(dev, "%s, sec=%d min=%d hour=%d wday=%d mday=%d mon=%d "
674 "enabled=%d pending=%d\n", __func__,
675 t->time.tm_sec, t->time.tm_min, t->time.tm_hour,
676 t->time.tm_wday, t->time.tm_mday, t->time.tm_mon,
677 t->enabled, t->pending);
678
679 /* Read control registers. */
680 ret = regmap_bulk_read(ds1307->regmap, RX8130_REG_EXTENSION, ctl, 3);
681 if (ret < 0)
682 return ret;
683
684 ctl[0] &= ~RX8130_REG_EXTENSION_WADA;
685 ctl[1] |= RX8130_REG_FLAG_AF;
686 ctl[2] &= ~RX8130_REG_CONTROL0_AIE;
687
688 ret = regmap_bulk_write(ds1307->regmap, RX8130_REG_EXTENSION, ctl, 3);
689 if (ret < 0)
690 return ret;
691
692 /* Hardware alarm precision is 1 minute! */
693 ald[0] = bin2bcd(t->time.tm_min);
694 ald[1] = bin2bcd(t->time.tm_hour);
695 ald[2] = bin2bcd(t->time.tm_mday);
696
697 ret = regmap_bulk_write(ds1307->regmap, RX8130_REG_ALARM_MIN, ald, 3);
698 if (ret < 0)
699 return ret;
700
701 if (!t->enabled)
702 return 0;
703
704 ctl[2] |= RX8130_REG_CONTROL0_AIE;
705
706 return regmap_bulk_write(ds1307->regmap, RX8130_REG_EXTENSION, ctl, 3);
707}
708
709static int rx8130_alarm_irq_enable(struct device *dev, unsigned int enabled)
710{
711 struct ds1307 *ds1307 = dev_get_drvdata(dev);
712 int ret, reg;
713
714 if (!test_bit(HAS_ALARM, &ds1307->flags))
715 return -EINVAL;
716
717 ret = regmap_read(ds1307->regmap, RX8130_REG_CONTROL0, &reg);
718 if (ret < 0)
719 return ret;
720
721 if (enabled)
722 reg |= RX8130_REG_CONTROL0_AIE;
723 else
724 reg &= ~RX8130_REG_CONTROL0_AIE;
725
726 return regmap_write(ds1307->regmap, RX8130_REG_CONTROL0, reg);
727}
728
729static const struct rtc_class_ops rx8130_rtc_ops = {
730 .read_time = ds1307_get_time,
731 .set_time = ds1307_set_time,
732 .read_alarm = rx8130_read_alarm,
733 .set_alarm = rx8130_set_alarm,
734 .alarm_irq_enable = rx8130_alarm_irq_enable,
735};
736
737/*----------------------------------------------------------------------*/
738
739/*
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800740 * Alarm support for mcp794xx devices.
Simon Guinot1d1945d2014-04-03 14:49:55 -0700741 */
742
Keerthye29385f2016-06-01 16:19:07 +0530743#define MCP794XX_REG_WEEKDAY 0x3
744#define MCP794XX_REG_WEEKDAY_WDAY_MASK 0x7
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800745#define MCP794XX_REG_CONTROL 0x07
746# define MCP794XX_BIT_ALM0_EN 0x10
747# define MCP794XX_BIT_ALM1_EN 0x20
748#define MCP794XX_REG_ALARM0_BASE 0x0a
749#define MCP794XX_REG_ALARM0_CTRL 0x0d
750#define MCP794XX_REG_ALARM1_BASE 0x11
751#define MCP794XX_REG_ALARM1_CTRL 0x14
752# define MCP794XX_BIT_ALMX_IF (1 << 3)
753# define MCP794XX_BIT_ALMX_C0 (1 << 4)
754# define MCP794XX_BIT_ALMX_C1 (1 << 5)
755# define MCP794XX_BIT_ALMX_C2 (1 << 6)
756# define MCP794XX_BIT_ALMX_POL (1 << 7)
757# define MCP794XX_MSK_ALMX_MATCH (MCP794XX_BIT_ALMX_C0 | \
758 MCP794XX_BIT_ALMX_C1 | \
759 MCP794XX_BIT_ALMX_C2)
Simon Guinot1d1945d2014-04-03 14:49:55 -0700760
Felipe Balbi2fb07a12015-06-23 11:15:10 -0500761static irqreturn_t mcp794xx_irq(int irq, void *dev_id)
Simon Guinot1d1945d2014-04-03 14:49:55 -0700762{
Heiner Kallweit11e58902017-03-10 18:52:34 +0100763 struct ds1307 *ds1307 = dev_id;
Felipe Balbi2fb07a12015-06-23 11:15:10 -0500764 struct mutex *lock = &ds1307->rtc->ops_lock;
Simon Guinot1d1945d2014-04-03 14:49:55 -0700765 int reg, ret;
766
Felipe Balbi2fb07a12015-06-23 11:15:10 -0500767 mutex_lock(lock);
Simon Guinot1d1945d2014-04-03 14:49:55 -0700768
769 /* Check and clear alarm 0 interrupt flag. */
Heiner Kallweit11e58902017-03-10 18:52:34 +0100770 ret = regmap_read(ds1307->regmap, MCP794XX_REG_ALARM0_CTRL, &reg);
771 if (ret)
Simon Guinot1d1945d2014-04-03 14:49:55 -0700772 goto out;
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800773 if (!(reg & MCP794XX_BIT_ALMX_IF))
Simon Guinot1d1945d2014-04-03 14:49:55 -0700774 goto out;
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800775 reg &= ~MCP794XX_BIT_ALMX_IF;
Heiner Kallweit11e58902017-03-10 18:52:34 +0100776 ret = regmap_write(ds1307->regmap, MCP794XX_REG_ALARM0_CTRL, reg);
777 if (ret)
Simon Guinot1d1945d2014-04-03 14:49:55 -0700778 goto out;
779
780 /* Disable alarm 0. */
Heiner Kallweit078f3f62017-06-05 17:57:29 +0200781 ret = regmap_update_bits(ds1307->regmap, MCP794XX_REG_CONTROL,
782 MCP794XX_BIT_ALM0_EN, 0);
Heiner Kallweit11e58902017-03-10 18:52:34 +0100783 if (ret)
Simon Guinot1d1945d2014-04-03 14:49:55 -0700784 goto out;
785
786 rtc_update_irq(ds1307->rtc, 1, RTC_AF | RTC_IRQF);
787
788out:
Felipe Balbi2fb07a12015-06-23 11:15:10 -0500789 mutex_unlock(lock);
790
791 return IRQ_HANDLED;
Simon Guinot1d1945d2014-04-03 14:49:55 -0700792}
793
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800794static int mcp794xx_read_alarm(struct device *dev, struct rtc_wkalrm *t)
Simon Guinot1d1945d2014-04-03 14:49:55 -0700795{
Heiner Kallweit11e58902017-03-10 18:52:34 +0100796 struct ds1307 *ds1307 = dev_get_drvdata(dev);
Simon Guinot1d1945d2014-04-03 14:49:55 -0700797 u8 *regs = ds1307->regs;
798 int ret;
799
800 if (!test_bit(HAS_ALARM, &ds1307->flags))
801 return -EINVAL;
802
803 /* Read control and alarm 0 registers. */
Heiner Kallweit11e58902017-03-10 18:52:34 +0100804 ret = regmap_bulk_read(ds1307->regmap, MCP794XX_REG_CONTROL, regs, 10);
805 if (ret)
Simon Guinot1d1945d2014-04-03 14:49:55 -0700806 return ret;
807
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800808 t->enabled = !!(regs[0] & MCP794XX_BIT_ALM0_EN);
Simon Guinot1d1945d2014-04-03 14:49:55 -0700809
810 /* Report alarm 0 time assuming 24-hour and day-of-month modes. */
811 t->time.tm_sec = bcd2bin(ds1307->regs[3] & 0x7f);
812 t->time.tm_min = bcd2bin(ds1307->regs[4] & 0x7f);
813 t->time.tm_hour = bcd2bin(ds1307->regs[5] & 0x3f);
814 t->time.tm_wday = bcd2bin(ds1307->regs[6] & 0x7) - 1;
815 t->time.tm_mday = bcd2bin(ds1307->regs[7] & 0x3f);
816 t->time.tm_mon = bcd2bin(ds1307->regs[8] & 0x1f) - 1;
817 t->time.tm_year = -1;
818 t->time.tm_yday = -1;
819 t->time.tm_isdst = -1;
820
821 dev_dbg(dev, "%s, sec=%d min=%d hour=%d wday=%d mday=%d mon=%d "
822 "enabled=%d polarity=%d irq=%d match=%d\n", __func__,
823 t->time.tm_sec, t->time.tm_min, t->time.tm_hour,
824 t->time.tm_wday, t->time.tm_mday, t->time.tm_mon, t->enabled,
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800825 !!(ds1307->regs[6] & MCP794XX_BIT_ALMX_POL),
826 !!(ds1307->regs[6] & MCP794XX_BIT_ALMX_IF),
827 (ds1307->regs[6] & MCP794XX_MSK_ALMX_MATCH) >> 4);
Simon Guinot1d1945d2014-04-03 14:49:55 -0700828
829 return 0;
830}
831
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800832static int mcp794xx_set_alarm(struct device *dev, struct rtc_wkalrm *t)
Simon Guinot1d1945d2014-04-03 14:49:55 -0700833{
Heiner Kallweit11e58902017-03-10 18:52:34 +0100834 struct ds1307 *ds1307 = dev_get_drvdata(dev);
Simon Guinot1d1945d2014-04-03 14:49:55 -0700835 unsigned char *regs = ds1307->regs;
836 int ret;
837
838 if (!test_bit(HAS_ALARM, &ds1307->flags))
839 return -EINVAL;
840
841 dev_dbg(dev, "%s, sec=%d min=%d hour=%d wday=%d mday=%d mon=%d "
842 "enabled=%d pending=%d\n", __func__,
843 t->time.tm_sec, t->time.tm_min, t->time.tm_hour,
844 t->time.tm_wday, t->time.tm_mday, t->time.tm_mon,
845 t->enabled, t->pending);
846
847 /* Read control and alarm 0 registers. */
Heiner Kallweit11e58902017-03-10 18:52:34 +0100848 ret = regmap_bulk_read(ds1307->regmap, MCP794XX_REG_CONTROL, regs, 10);
849 if (ret)
Simon Guinot1d1945d2014-04-03 14:49:55 -0700850 return ret;
851
852 /* Set alarm 0, using 24-hour and day-of-month modes. */
853 regs[3] = bin2bcd(t->time.tm_sec);
854 regs[4] = bin2bcd(t->time.tm_min);
855 regs[5] = bin2bcd(t->time.tm_hour);
Tero Kristo62c8c202015-10-23 09:29:57 +0300856 regs[6] = bin2bcd(t->time.tm_wday + 1);
Simon Guinot1d1945d2014-04-03 14:49:55 -0700857 regs[7] = bin2bcd(t->time.tm_mday);
Tero Kristo62c8c202015-10-23 09:29:57 +0300858 regs[8] = bin2bcd(t->time.tm_mon + 1);
Simon Guinot1d1945d2014-04-03 14:49:55 -0700859
860 /* Clear the alarm 0 interrupt flag. */
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800861 regs[6] &= ~MCP794XX_BIT_ALMX_IF;
Simon Guinot1d1945d2014-04-03 14:49:55 -0700862 /* Set alarm match: second, minute, hour, day, date, month. */
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800863 regs[6] |= MCP794XX_MSK_ALMX_MATCH;
Nishanth Menone3edd672015-04-20 19:51:34 -0500864 /* Disable interrupt. We will not enable until completely programmed */
865 regs[0] &= ~MCP794XX_BIT_ALM0_EN;
Simon Guinot1d1945d2014-04-03 14:49:55 -0700866
Heiner Kallweit11e58902017-03-10 18:52:34 +0100867 ret = regmap_bulk_write(ds1307->regmap, MCP794XX_REG_CONTROL, regs, 10);
868 if (ret)
Simon Guinot1d1945d2014-04-03 14:49:55 -0700869 return ret;
870
Nishanth Menone3edd672015-04-20 19:51:34 -0500871 if (!t->enabled)
872 return 0;
873 regs[0] |= MCP794XX_BIT_ALM0_EN;
Heiner Kallweit11e58902017-03-10 18:52:34 +0100874 return regmap_write(ds1307->regmap, MCP794XX_REG_CONTROL, regs[0]);
Simon Guinot1d1945d2014-04-03 14:49:55 -0700875}
876
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800877static int mcp794xx_alarm_irq_enable(struct device *dev, unsigned int enabled)
Simon Guinot1d1945d2014-04-03 14:49:55 -0700878{
Heiner Kallweit11e58902017-03-10 18:52:34 +0100879 struct ds1307 *ds1307 = dev_get_drvdata(dev);
Simon Guinot1d1945d2014-04-03 14:49:55 -0700880
881 if (!test_bit(HAS_ALARM, &ds1307->flags))
882 return -EINVAL;
883
Heiner Kallweit078f3f62017-06-05 17:57:29 +0200884 return regmap_update_bits(ds1307->regmap, MCP794XX_REG_CONTROL,
885 MCP794XX_BIT_ALM0_EN,
886 enabled ? MCP794XX_BIT_ALM0_EN : 0);
Simon Guinot1d1945d2014-04-03 14:49:55 -0700887}
888
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800889static const struct rtc_class_ops mcp794xx_rtc_ops = {
Simon Guinot1d1945d2014-04-03 14:49:55 -0700890 .read_time = ds1307_get_time,
891 .set_time = ds1307_set_time,
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800892 .read_alarm = mcp794xx_read_alarm,
893 .set_alarm = mcp794xx_set_alarm,
894 .alarm_irq_enable = mcp794xx_alarm_irq_enable,
Simon Guinot1d1945d2014-04-03 14:49:55 -0700895};
896
897/*----------------------------------------------------------------------*/
898
Alexandre Belloniabc925f2017-07-06 11:42:07 +0200899static int ds1307_nvram_read(void *priv, unsigned int offset, void *val,
900 size_t bytes)
David Brownell682d73f2007-11-14 16:58:32 -0800901{
Alexandre Belloniabc925f2017-07-06 11:42:07 +0200902 struct ds1307 *ds1307 = priv;
David Brownell682d73f2007-11-14 16:58:32 -0800903
Alexandre Belloniabc925f2017-07-06 11:42:07 +0200904 return regmap_bulk_read(ds1307->regmap, ds1307->nvram_offset + offset,
905 val, bytes);
David Brownell682d73f2007-11-14 16:58:32 -0800906}
907
Alexandre Belloniabc925f2017-07-06 11:42:07 +0200908static int ds1307_nvram_write(void *priv, unsigned int offset, void *val,
909 size_t bytes)
David Brownell682d73f2007-11-14 16:58:32 -0800910{
Alexandre Belloniabc925f2017-07-06 11:42:07 +0200911 struct ds1307 *ds1307 = priv;
David Brownell682d73f2007-11-14 16:58:32 -0800912
Alexandre Belloniabc925f2017-07-06 11:42:07 +0200913 return regmap_bulk_write(ds1307->regmap, ds1307->nvram_offset + offset,
914 val, bytes);
David Brownell682d73f2007-11-14 16:58:32 -0800915}
916
David Brownell682d73f2007-11-14 16:58:32 -0800917/*----------------------------------------------------------------------*/
918
Heiner Kallweit11e58902017-03-10 18:52:34 +0100919static u8 do_trickle_setup_ds1339(struct ds1307 *ds1307,
Matti Vaittinen33b04b72014-10-13 15:52:48 -0700920 uint32_t ohms, bool diode)
921{
922 u8 setup = (diode) ? DS1307_TRICKLE_CHARGER_DIODE :
923 DS1307_TRICKLE_CHARGER_NO_DIODE;
924
925 switch (ohms) {
926 case 250:
927 setup |= DS1307_TRICKLE_CHARGER_250_OHM;
928 break;
929 case 2000:
930 setup |= DS1307_TRICKLE_CHARGER_2K_OHM;
931 break;
932 case 4000:
933 setup |= DS1307_TRICKLE_CHARGER_4K_OHM;
934 break;
935 default:
Heiner Kallweit11e58902017-03-10 18:52:34 +0100936 dev_warn(ds1307->dev,
Matti Vaittinen33b04b72014-10-13 15:52:48 -0700937 "Unsupported ohm value %u in dt\n", ohms);
938 return 0;
939 }
940 return setup;
941}
942
Heiner Kallweitd8490fd2017-07-12 07:49:28 +0200943static u8 ds1307_trickle_init(struct ds1307 *ds1307,
944 struct chip_desc *chip)
Matti Vaittinen33b04b72014-10-13 15:52:48 -0700945{
Heiner Kallweitd8490fd2017-07-12 07:49:28 +0200946 uint32_t ohms;
Matti Vaittinen33b04b72014-10-13 15:52:48 -0700947 bool diode = true;
948
949 if (!chip->do_trickle_setup)
Heiner Kallweitd8490fd2017-07-12 07:49:28 +0200950 return 0;
951
Heiner Kallweit11e58902017-03-10 18:52:34 +0100952 if (device_property_read_u32(ds1307->dev, "trickle-resistor-ohms",
953 &ohms))
Heiner Kallweitd8490fd2017-07-12 07:49:28 +0200954 return 0;
955
Heiner Kallweit11e58902017-03-10 18:52:34 +0100956 if (device_property_read_bool(ds1307->dev, "trickle-diode-disable"))
Matti Vaittinen33b04b72014-10-13 15:52:48 -0700957 diode = false;
Heiner Kallweitd8490fd2017-07-12 07:49:28 +0200958
959 return chip->do_trickle_setup(ds1307, ohms, diode);
Matti Vaittinen33b04b72014-10-13 15:52:48 -0700960}
961
Akinobu Mita445c0202016-01-25 00:22:16 +0900962/*----------------------------------------------------------------------*/
963
964#ifdef CONFIG_RTC_DRV_DS1307_HWMON
965
966/*
967 * Temperature sensor support for ds3231 devices.
968 */
969
970#define DS3231_REG_TEMPERATURE 0x11
971
972/*
973 * A user-initiated temperature conversion is not started by this function,
974 * so the temperature is updated once every 64 seconds.
975 */
Zhuang Yuyao9a3dce62016-04-18 09:21:42 +0900976static int ds3231_hwmon_read_temp(struct device *dev, s32 *mC)
Akinobu Mita445c0202016-01-25 00:22:16 +0900977{
978 struct ds1307 *ds1307 = dev_get_drvdata(dev);
979 u8 temp_buf[2];
980 s16 temp;
981 int ret;
982
Heiner Kallweit11e58902017-03-10 18:52:34 +0100983 ret = regmap_bulk_read(ds1307->regmap, DS3231_REG_TEMPERATURE,
984 temp_buf, sizeof(temp_buf));
985 if (ret)
Akinobu Mita445c0202016-01-25 00:22:16 +0900986 return ret;
Akinobu Mita445c0202016-01-25 00:22:16 +0900987 /*
988 * Temperature is represented as a 10-bit code with a resolution of
989 * 0.25 degree celsius and encoded in two's complement format.
990 */
991 temp = (temp_buf[0] << 8) | temp_buf[1];
992 temp >>= 6;
993 *mC = temp * 250;
994
995 return 0;
996}
997
998static ssize_t ds3231_hwmon_show_temp(struct device *dev,
999 struct device_attribute *attr, char *buf)
1000{
1001 int ret;
Zhuang Yuyao9a3dce62016-04-18 09:21:42 +09001002 s32 temp;
Akinobu Mita445c0202016-01-25 00:22:16 +09001003
1004 ret = ds3231_hwmon_read_temp(dev, &temp);
1005 if (ret)
1006 return ret;
1007
1008 return sprintf(buf, "%d\n", temp);
1009}
1010static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, ds3231_hwmon_show_temp,
1011 NULL, 0);
1012
1013static struct attribute *ds3231_hwmon_attrs[] = {
1014 &sensor_dev_attr_temp1_input.dev_attr.attr,
1015 NULL,
1016};
1017ATTRIBUTE_GROUPS(ds3231_hwmon);
1018
1019static void ds1307_hwmon_register(struct ds1307 *ds1307)
1020{
1021 struct device *dev;
1022
1023 if (ds1307->type != ds_3231)
1024 return;
1025
Heiner Kallweit11e58902017-03-10 18:52:34 +01001026 dev = devm_hwmon_device_register_with_groups(ds1307->dev, ds1307->name,
Akinobu Mita445c0202016-01-25 00:22:16 +09001027 ds1307, ds3231_hwmon_groups);
1028 if (IS_ERR(dev)) {
Heiner Kallweit11e58902017-03-10 18:52:34 +01001029 dev_warn(ds1307->dev, "unable to register hwmon device %ld\n",
1030 PTR_ERR(dev));
Akinobu Mita445c0202016-01-25 00:22:16 +09001031 }
1032}
1033
1034#else
1035
1036static void ds1307_hwmon_register(struct ds1307 *ds1307)
1037{
1038}
1039
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001040#endif /* CONFIG_RTC_DRV_DS1307_HWMON */
1041
1042/*----------------------------------------------------------------------*/
1043
1044/*
1045 * Square-wave output support for DS3231
1046 * Datasheet: https://datasheets.maximintegrated.com/en/ds/DS3231.pdf
1047 */
1048#ifdef CONFIG_COMMON_CLK
1049
1050enum {
1051 DS3231_CLK_SQW = 0,
1052 DS3231_CLK_32KHZ,
1053};
1054
1055#define clk_sqw_to_ds1307(clk) \
1056 container_of(clk, struct ds1307, clks[DS3231_CLK_SQW])
1057#define clk_32khz_to_ds1307(clk) \
1058 container_of(clk, struct ds1307, clks[DS3231_CLK_32KHZ])
1059
1060static int ds3231_clk_sqw_rates[] = {
1061 1,
1062 1024,
1063 4096,
1064 8192,
1065};
1066
1067static int ds1337_write_control(struct ds1307 *ds1307, u8 mask, u8 value)
1068{
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001069 struct mutex *lock = &ds1307->rtc->ops_lock;
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001070 int ret;
1071
1072 mutex_lock(lock);
Heiner Kallweit078f3f62017-06-05 17:57:29 +02001073 ret = regmap_update_bits(ds1307->regmap, DS1337_REG_CONTROL,
1074 mask, value);
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001075 mutex_unlock(lock);
1076
1077 return ret;
1078}
1079
1080static unsigned long ds3231_clk_sqw_recalc_rate(struct clk_hw *hw,
1081 unsigned long parent_rate)
1082{
1083 struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw);
Heiner Kallweit11e58902017-03-10 18:52:34 +01001084 int control, ret;
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001085 int rate_sel = 0;
1086
Heiner Kallweit11e58902017-03-10 18:52:34 +01001087 ret = regmap_read(ds1307->regmap, DS1337_REG_CONTROL, &control);
1088 if (ret)
1089 return ret;
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001090 if (control & DS1337_BIT_RS1)
1091 rate_sel += 1;
1092 if (control & DS1337_BIT_RS2)
1093 rate_sel += 2;
1094
1095 return ds3231_clk_sqw_rates[rate_sel];
1096}
1097
1098static long ds3231_clk_sqw_round_rate(struct clk_hw *hw, unsigned long rate,
1099 unsigned long *prate)
1100{
1101 int i;
1102
1103 for (i = ARRAY_SIZE(ds3231_clk_sqw_rates) - 1; i >= 0; i--) {
1104 if (ds3231_clk_sqw_rates[i] <= rate)
1105 return ds3231_clk_sqw_rates[i];
1106 }
1107
1108 return 0;
1109}
1110
1111static int ds3231_clk_sqw_set_rate(struct clk_hw *hw, unsigned long rate,
1112 unsigned long parent_rate)
1113{
1114 struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw);
1115 int control = 0;
1116 int rate_sel;
1117
1118 for (rate_sel = 0; rate_sel < ARRAY_SIZE(ds3231_clk_sqw_rates);
1119 rate_sel++) {
1120 if (ds3231_clk_sqw_rates[rate_sel] == rate)
1121 break;
1122 }
1123
1124 if (rate_sel == ARRAY_SIZE(ds3231_clk_sqw_rates))
1125 return -EINVAL;
1126
1127 if (rate_sel & 1)
1128 control |= DS1337_BIT_RS1;
1129 if (rate_sel & 2)
1130 control |= DS1337_BIT_RS2;
1131
1132 return ds1337_write_control(ds1307, DS1337_BIT_RS1 | DS1337_BIT_RS2,
1133 control);
1134}
1135
1136static int ds3231_clk_sqw_prepare(struct clk_hw *hw)
1137{
1138 struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw);
1139
1140 return ds1337_write_control(ds1307, DS1337_BIT_INTCN, 0);
1141}
1142
1143static void ds3231_clk_sqw_unprepare(struct clk_hw *hw)
1144{
1145 struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw);
1146
1147 ds1337_write_control(ds1307, DS1337_BIT_INTCN, DS1337_BIT_INTCN);
1148}
1149
1150static int ds3231_clk_sqw_is_prepared(struct clk_hw *hw)
1151{
1152 struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw);
Heiner Kallweit11e58902017-03-10 18:52:34 +01001153 int control, ret;
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001154
Heiner Kallweit11e58902017-03-10 18:52:34 +01001155 ret = regmap_read(ds1307->regmap, DS1337_REG_CONTROL, &control);
1156 if (ret)
1157 return ret;
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001158
1159 return !(control & DS1337_BIT_INTCN);
1160}
1161
1162static const struct clk_ops ds3231_clk_sqw_ops = {
1163 .prepare = ds3231_clk_sqw_prepare,
1164 .unprepare = ds3231_clk_sqw_unprepare,
1165 .is_prepared = ds3231_clk_sqw_is_prepared,
1166 .recalc_rate = ds3231_clk_sqw_recalc_rate,
1167 .round_rate = ds3231_clk_sqw_round_rate,
1168 .set_rate = ds3231_clk_sqw_set_rate,
1169};
1170
1171static unsigned long ds3231_clk_32khz_recalc_rate(struct clk_hw *hw,
1172 unsigned long parent_rate)
1173{
1174 return 32768;
1175}
1176
1177static int ds3231_clk_32khz_control(struct ds1307 *ds1307, bool enable)
1178{
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001179 struct mutex *lock = &ds1307->rtc->ops_lock;
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001180 int ret;
1181
1182 mutex_lock(lock);
Heiner Kallweit078f3f62017-06-05 17:57:29 +02001183 ret = regmap_update_bits(ds1307->regmap, DS1337_REG_STATUS,
1184 DS3231_BIT_EN32KHZ,
1185 enable ? DS3231_BIT_EN32KHZ : 0);
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001186 mutex_unlock(lock);
1187
1188 return ret;
1189}
1190
1191static int ds3231_clk_32khz_prepare(struct clk_hw *hw)
1192{
1193 struct ds1307 *ds1307 = clk_32khz_to_ds1307(hw);
1194
1195 return ds3231_clk_32khz_control(ds1307, true);
1196}
1197
1198static void ds3231_clk_32khz_unprepare(struct clk_hw *hw)
1199{
1200 struct ds1307 *ds1307 = clk_32khz_to_ds1307(hw);
1201
1202 ds3231_clk_32khz_control(ds1307, false);
1203}
1204
1205static int ds3231_clk_32khz_is_prepared(struct clk_hw *hw)
1206{
1207 struct ds1307 *ds1307 = clk_32khz_to_ds1307(hw);
Heiner Kallweit11e58902017-03-10 18:52:34 +01001208 int status, ret;
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001209
Heiner Kallweit11e58902017-03-10 18:52:34 +01001210 ret = regmap_read(ds1307->regmap, DS1337_REG_STATUS, &status);
1211 if (ret)
1212 return ret;
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001213
1214 return !!(status & DS3231_BIT_EN32KHZ);
1215}
1216
1217static const struct clk_ops ds3231_clk_32khz_ops = {
1218 .prepare = ds3231_clk_32khz_prepare,
1219 .unprepare = ds3231_clk_32khz_unprepare,
1220 .is_prepared = ds3231_clk_32khz_is_prepared,
1221 .recalc_rate = ds3231_clk_32khz_recalc_rate,
1222};
1223
1224static struct clk_init_data ds3231_clks_init[] = {
1225 [DS3231_CLK_SQW] = {
1226 .name = "ds3231_clk_sqw",
1227 .ops = &ds3231_clk_sqw_ops,
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001228 },
1229 [DS3231_CLK_32KHZ] = {
1230 .name = "ds3231_clk_32khz",
1231 .ops = &ds3231_clk_32khz_ops,
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001232 },
1233};
1234
1235static int ds3231_clks_register(struct ds1307 *ds1307)
1236{
Heiner Kallweit11e58902017-03-10 18:52:34 +01001237 struct device_node *node = ds1307->dev->of_node;
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001238 struct clk_onecell_data *onecell;
1239 int i;
1240
Heiner Kallweit11e58902017-03-10 18:52:34 +01001241 onecell = devm_kzalloc(ds1307->dev, sizeof(*onecell), GFP_KERNEL);
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001242 if (!onecell)
1243 return -ENOMEM;
1244
1245 onecell->clk_num = ARRAY_SIZE(ds3231_clks_init);
Heiner Kallweit11e58902017-03-10 18:52:34 +01001246 onecell->clks = devm_kcalloc(ds1307->dev, onecell->clk_num,
1247 sizeof(onecell->clks[0]), GFP_KERNEL);
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001248 if (!onecell->clks)
1249 return -ENOMEM;
1250
1251 for (i = 0; i < ARRAY_SIZE(ds3231_clks_init); i++) {
1252 struct clk_init_data init = ds3231_clks_init[i];
1253
1254 /*
1255 * Interrupt signal due to alarm conditions and square-wave
1256 * output share same pin, so don't initialize both.
1257 */
1258 if (i == DS3231_CLK_SQW && test_bit(HAS_ALARM, &ds1307->flags))
1259 continue;
1260
1261 /* optional override of the clockname */
1262 of_property_read_string_index(node, "clock-output-names", i,
1263 &init.name);
1264 ds1307->clks[i].init = &init;
1265
Heiner Kallweit11e58902017-03-10 18:52:34 +01001266 onecell->clks[i] = devm_clk_register(ds1307->dev,
1267 &ds1307->clks[i]);
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001268 if (IS_ERR(onecell->clks[i]))
1269 return PTR_ERR(onecell->clks[i]);
1270 }
1271
1272 if (!node)
1273 return 0;
1274
1275 of_clk_add_provider(node, of_clk_src_onecell_get, onecell);
1276
1277 return 0;
1278}
1279
1280static void ds1307_clks_register(struct ds1307 *ds1307)
1281{
1282 int ret;
1283
1284 if (ds1307->type != ds_3231)
1285 return;
1286
1287 ret = ds3231_clks_register(ds1307);
1288 if (ret) {
Heiner Kallweit11e58902017-03-10 18:52:34 +01001289 dev_warn(ds1307->dev, "unable to register clock device %d\n",
1290 ret);
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001291 }
1292}
1293
1294#else
1295
1296static void ds1307_clks_register(struct ds1307 *ds1307)
1297{
1298}
1299
1300#endif /* CONFIG_COMMON_CLK */
Akinobu Mita445c0202016-01-25 00:22:16 +09001301
Heiner Kallweit11e58902017-03-10 18:52:34 +01001302static const struct regmap_config regmap_config = {
1303 .reg_bits = 8,
1304 .val_bits = 8,
1305 .max_register = 0x12,
1306};
1307
Greg Kroah-Hartman5a167f42012-12-21 13:09:38 -08001308static int ds1307_probe(struct i2c_client *client,
1309 const struct i2c_device_id *id)
David Brownell1abb0dc2006-06-25 05:48:17 -07001310{
1311 struct ds1307 *ds1307;
1312 int err = -ENODEV;
Keerthye29385f2016-06-01 16:19:07 +05301313 int tmp, wday;
Tin Huynh9c19b892016-11-30 09:57:31 +07001314 struct chip_desc *chip;
Peter Senna Tschudinc8b18da2013-11-12 15:10:59 -08001315 bool want_irq = false;
Michael Lange8bc2a402016-01-21 18:10:16 +01001316 bool ds1307_can_wakeup_device = false;
BARRE Sebastienfed40b72009-01-07 18:07:13 -08001317 unsigned char *buf;
Jingoo Han01ce8932013-11-12 15:10:41 -08001318 struct ds1307_platform_data *pdata = dev_get_platdata(&client->dev);
Keerthye29385f2016-06-01 16:19:07 +05301319 struct rtc_time tm;
1320 unsigned long timestamp;
Heiner Kallweitd8490fd2017-07-12 07:49:28 +02001321 u8 trickle_charger_setup = 0;
Keerthye29385f2016-06-01 16:19:07 +05301322
Felipe Balbi2fb07a12015-06-23 11:15:10 -05001323 irq_handler_t irq_handler = ds1307_irq;
1324
Simon Guinot1d1945d2014-04-03 14:49:55 -07001325 const struct rtc_class_ops *rtc_ops = &ds13xx_rtc_ops;
David Brownell1abb0dc2006-06-25 05:48:17 -07001326
Jingoo Hanedca66d2013-07-03 15:07:05 -07001327 ds1307 = devm_kzalloc(&client->dev, sizeof(struct ds1307), GFP_KERNEL);
David Anders40ce9722012-03-23 15:02:37 -07001328 if (!ds1307)
David Brownellc065f352007-07-17 04:05:10 -07001329 return -ENOMEM;
David Brownell045e0e82007-07-17 04:04:55 -07001330
Heiner Kallweit11e58902017-03-10 18:52:34 +01001331 dev_set_drvdata(&client->dev, ds1307);
1332 ds1307->dev = &client->dev;
1333 ds1307->name = client->name;
Joakim Tjernlund33df2ee2009-06-17 16:26:08 -07001334
Heiner Kallweit11e58902017-03-10 18:52:34 +01001335 ds1307->regmap = devm_regmap_init_i2c(client, &regmap_config);
1336 if (IS_ERR(ds1307->regmap)) {
1337 dev_err(ds1307->dev, "regmap allocation failed\n");
1338 return PTR_ERR(ds1307->regmap);
1339 }
1340
1341 i2c_set_clientdata(client, ds1307);
Javier Martinez Canillas7ef6d2c2017-03-03 11:29:15 -03001342
1343 if (client->dev.of_node) {
1344 ds1307->type = (enum ds_type)
1345 of_device_get_match_data(&client->dev);
1346 chip = &chips[ds1307->type];
1347 } else if (id) {
Tin Huynh9c19b892016-11-30 09:57:31 +07001348 chip = &chips[id->driver_data];
1349 ds1307->type = id->driver_data;
1350 } else {
1351 const struct acpi_device_id *acpi_id;
Joakim Tjernlund33df2ee2009-06-17 16:26:08 -07001352
Tin Huynh9c19b892016-11-30 09:57:31 +07001353 acpi_id = acpi_match_device(ACPI_PTR(ds1307_acpi_ids),
Heiner Kallweit11e58902017-03-10 18:52:34 +01001354 ds1307->dev);
Tin Huynh9c19b892016-11-30 09:57:31 +07001355 if (!acpi_id)
1356 return -ENODEV;
1357 chip = &chips[acpi_id->driver_data];
1358 ds1307->type = acpi_id->driver_data;
1359 }
1360
1361 if (!pdata)
Heiner Kallweitd8490fd2017-07-12 07:49:28 +02001362 trickle_charger_setup = ds1307_trickle_init(ds1307, chip);
Tin Huynh9c19b892016-11-30 09:57:31 +07001363 else if (pdata->trickle_charger_setup)
Heiner Kallweitd8490fd2017-07-12 07:49:28 +02001364 trickle_charger_setup = pdata->trickle_charger_setup;
Matti Vaittinen33b04b72014-10-13 15:52:48 -07001365
Heiner Kallweitd8490fd2017-07-12 07:49:28 +02001366 if (trickle_charger_setup && chip->trickle_charger_reg) {
1367 trickle_charger_setup |= DS13XX_TRICKLE_CHARGER_MAGIC;
Heiner Kallweit11e58902017-03-10 18:52:34 +01001368 dev_dbg(ds1307->dev,
1369 "writing trickle charger info 0x%x to 0x%x\n",
Heiner Kallweitd8490fd2017-07-12 07:49:28 +02001370 trickle_charger_setup, chip->trickle_charger_reg);
Heiner Kallweit11e58902017-03-10 18:52:34 +01001371 regmap_write(ds1307->regmap, chip->trickle_charger_reg,
Heiner Kallweitd8490fd2017-07-12 07:49:28 +02001372 trickle_charger_setup);
Matti Vaittinen33b04b72014-10-13 15:52:48 -07001373 }
Wolfram Sangeb86c302012-05-29 15:07:38 -07001374
BARRE Sebastienfed40b72009-01-07 18:07:13 -08001375 buf = ds1307->regs;
David Brownell045e0e82007-07-17 04:04:55 -07001376
Michael Lange8bc2a402016-01-21 18:10:16 +01001377#ifdef CONFIG_OF
1378/*
1379 * For devices with no IRQ directly connected to the SoC, the RTC chip
1380 * can be forced as a wakeup source by stating that explicitly in
1381 * the device's .dts file using the "wakeup-source" boolean property.
1382 * If the "wakeup-source" property is set, don't request an IRQ.
1383 * This will guarantee the 'wakealarm' sysfs entry is available on the device,
1384 * if supported by the RTC.
1385 */
Heiner Kallweit11909f02017-07-06 22:40:03 +02001386 if (of_property_read_bool(client->dev.of_node, "wakeup-source"))
Michael Lange8bc2a402016-01-21 18:10:16 +01001387 ds1307_can_wakeup_device = true;
Michael Lange8bc2a402016-01-21 18:10:16 +01001388#endif
1389
David Brownell045e0e82007-07-17 04:04:55 -07001390 switch (ds1307->type) {
1391 case ds_1337:
1392 case ds_1339:
Wolfram Sang97f902b2009-06-17 16:26:10 -07001393 case ds_3231:
Rodolfo Giomettibe5f59f2007-07-17 04:05:06 -07001394 /* get registers that the "rtc" read below won't read... */
Heiner Kallweit11e58902017-03-10 18:52:34 +01001395 err = regmap_bulk_read(ds1307->regmap, DS1337_REG_CONTROL,
1396 buf, 2);
1397 if (err) {
1398 dev_dbg(ds1307->dev, "read error %d\n", err);
Jingoo Hanedca66d2013-07-03 15:07:05 -07001399 goto exit;
David Brownell1abb0dc2006-06-25 05:48:17 -07001400 }
1401
Rodolfo Giomettibe5f59f2007-07-17 04:05:06 -07001402 /* oscillator off? turn it on, so clock can tick. */
1403 if (ds1307->regs[0] & DS1337_BIT_nEOSC)
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -07001404 ds1307->regs[0] &= ~DS1337_BIT_nEOSC;
1405
David Anders40ce9722012-03-23 15:02:37 -07001406 /*
Michael Lange8bc2a402016-01-21 18:10:16 +01001407 * Using IRQ or defined as wakeup-source?
1408 * Disable the square wave and both alarms.
Wolfram Sang97f902b2009-06-17 16:26:10 -07001409 * For some variants, be sure alarms can trigger when we're
1410 * running on Vbackup (BBSQI/BBSQW)
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -07001411 */
Heiner Kallweit340fd7b2017-07-12 07:49:14 +02001412 if (chip->alarm && (client->irq > 0 ||
Heiner Kallweit11e58902017-03-10 18:52:34 +01001413 ds1307_can_wakeup_device)) {
Heiner Kallweit0b6ee802017-07-12 07:49:22 +02001414 ds1307->regs[0] |= DS1337_BIT_INTCN | chip->bbsqi_bit;
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -07001415 ds1307->regs[0] &= ~(DS1337_BIT_A2IE | DS1337_BIT_A1IE);
Wolfram Sangb24a7262012-03-23 15:02:37 -07001416
1417 want_irq = true;
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -07001418 }
1419
Heiner Kallweit11e58902017-03-10 18:52:34 +01001420 regmap_write(ds1307->regmap, DS1337_REG_CONTROL,
1421 ds1307->regs[0]);
Rodolfo Giomettibe5f59f2007-07-17 04:05:06 -07001422
1423 /* oscillator fault? clear flag, and warn */
1424 if (ds1307->regs[1] & DS1337_BIT_OSF) {
Heiner Kallweit11e58902017-03-10 18:52:34 +01001425 regmap_write(ds1307->regmap, DS1337_REG_STATUS,
1426 ds1307->regs[1] & ~DS1337_BIT_OSF);
1427 dev_warn(ds1307->dev, "SET TIME!\n");
David Brownell1abb0dc2006-06-25 05:48:17 -07001428 }
David Brownell045e0e82007-07-17 04:04:55 -07001429 break;
Matthias Fuchsa2166852009-03-31 15:24:58 -07001430
1431 case rx_8025:
Heiner Kallweit11e58902017-03-10 18:52:34 +01001432 err = regmap_bulk_read(ds1307->regmap,
1433 RX8025_REG_CTRL1 << 4 | 0x08, buf, 2);
1434 if (err) {
1435 dev_dbg(ds1307->dev, "read error %d\n", err);
Jingoo Hanedca66d2013-07-03 15:07:05 -07001436 goto exit;
Matthias Fuchsa2166852009-03-31 15:24:58 -07001437 }
1438
1439 /* oscillator off? turn it on, so clock can tick. */
1440 if (!(ds1307->regs[1] & RX8025_BIT_XST)) {
1441 ds1307->regs[1] |= RX8025_BIT_XST;
Heiner Kallweit11e58902017-03-10 18:52:34 +01001442 regmap_write(ds1307->regmap,
1443 RX8025_REG_CTRL2 << 4 | 0x08,
1444 ds1307->regs[1]);
1445 dev_warn(ds1307->dev,
Matthias Fuchsa2166852009-03-31 15:24:58 -07001446 "oscillator stop detected - SET TIME!\n");
1447 }
1448
1449 if (ds1307->regs[1] & RX8025_BIT_PON) {
1450 ds1307->regs[1] &= ~RX8025_BIT_PON;
Heiner Kallweit11e58902017-03-10 18:52:34 +01001451 regmap_write(ds1307->regmap,
1452 RX8025_REG_CTRL2 << 4 | 0x08,
1453 ds1307->regs[1]);
1454 dev_warn(ds1307->dev, "power-on detected\n");
Matthias Fuchsa2166852009-03-31 15:24:58 -07001455 }
1456
1457 if (ds1307->regs[1] & RX8025_BIT_VDET) {
1458 ds1307->regs[1] &= ~RX8025_BIT_VDET;
Heiner Kallweit11e58902017-03-10 18:52:34 +01001459 regmap_write(ds1307->regmap,
1460 RX8025_REG_CTRL2 << 4 | 0x08,
1461 ds1307->regs[1]);
1462 dev_warn(ds1307->dev, "voltage drop detected\n");
Matthias Fuchsa2166852009-03-31 15:24:58 -07001463 }
1464
1465 /* make sure we are running in 24hour mode */
1466 if (!(ds1307->regs[0] & RX8025_BIT_2412)) {
1467 u8 hour;
1468
1469 /* switch to 24 hour mode */
Heiner Kallweit11e58902017-03-10 18:52:34 +01001470 regmap_write(ds1307->regmap,
1471 RX8025_REG_CTRL1 << 4 | 0x08,
1472 ds1307->regs[0] | RX8025_BIT_2412);
Matthias Fuchsa2166852009-03-31 15:24:58 -07001473
Heiner Kallweit11e58902017-03-10 18:52:34 +01001474 err = regmap_bulk_read(ds1307->regmap,
1475 RX8025_REG_CTRL1 << 4 | 0x08,
1476 buf, 2);
1477 if (err) {
1478 dev_dbg(ds1307->dev, "read error %d\n", err);
Jingoo Hanedca66d2013-07-03 15:07:05 -07001479 goto exit;
Matthias Fuchsa2166852009-03-31 15:24:58 -07001480 }
1481
1482 /* correct hour */
1483 hour = bcd2bin(ds1307->regs[DS1307_REG_HOUR]);
1484 if (hour == 12)
1485 hour = 0;
1486 if (ds1307->regs[DS1307_REG_HOUR] & DS1307_BIT_PM)
1487 hour += 12;
1488
Heiner Kallweit11e58902017-03-10 18:52:34 +01001489 regmap_write(ds1307->regmap,
1490 DS1307_REG_HOUR << 4 | 0x08, hour);
Matthias Fuchsa2166852009-03-31 15:24:58 -07001491 }
1492 break;
Marek Vasutee0981b2017-06-18 22:55:28 +02001493 case rx_8130:
1494 ds1307->offset = 0x10; /* Seconds starts at 0x10 */
1495 rtc_ops = &rx8130_rtc_ops;
Heiner Kallweit340fd7b2017-07-12 07:49:14 +02001496 if (chip->alarm && client->irq > 0) {
Marek Vasutee0981b2017-06-18 22:55:28 +02001497 irq_handler = rx8130_irq;
1498 want_irq = true;
1499 }
1500 break;
Joakim Tjernlund33df2ee2009-06-17 16:26:08 -07001501 case ds_1388:
1502 ds1307->offset = 1; /* Seconds starts at 1 */
1503 break;
Tomas Novotnyf4199f82014-12-10 15:53:57 -08001504 case mcp794xx:
1505 rtc_ops = &mcp794xx_rtc_ops;
Heiner Kallweit340fd7b2017-07-12 07:49:14 +02001506 if (chip->alarm && (client->irq > 0 ||
David Lowe80663602017-04-22 18:28:00 +01001507 ds1307_can_wakeup_device)) {
Felipe Balbi2fb07a12015-06-23 11:15:10 -05001508 irq_handler = mcp794xx_irq;
Simon Guinot1d1945d2014-04-03 14:49:55 -07001509 want_irq = true;
1510 }
1511 break;
David Brownell045e0e82007-07-17 04:04:55 -07001512 default:
1513 break;
1514 }
David Brownell1abb0dc2006-06-25 05:48:17 -07001515
1516read_rtc:
1517 /* read RTC registers */
Heiner Kallweit11e58902017-03-10 18:52:34 +01001518 err = regmap_bulk_read(ds1307->regmap, ds1307->offset, buf, 8);
1519 if (err) {
1520 dev_dbg(ds1307->dev, "read error %d\n", err);
Jingoo Hanedca66d2013-07-03 15:07:05 -07001521 goto exit;
David Brownell1abb0dc2006-06-25 05:48:17 -07001522 }
1523
David Anders40ce9722012-03-23 15:02:37 -07001524 /*
1525 * minimal sanity checking; some chips (like DS1340) don't
David Brownell1abb0dc2006-06-25 05:48:17 -07001526 * specify the extra bits as must-be-zero, but there are
1527 * still a few values that are clearly out-of-range.
1528 */
1529 tmp = ds1307->regs[DS1307_REG_SECS];
David Brownell045e0e82007-07-17 04:04:55 -07001530 switch (ds1307->type) {
1531 case ds_1307:
Stefan Agner8566f702017-03-23 16:54:57 -07001532 case m41t0:
David Brownell045e0e82007-07-17 04:04:55 -07001533 case m41t00:
Rodolfo Giomettibe5f59f2007-07-17 04:05:06 -07001534 /* clock halted? turn it on, so clock can tick. */
David Brownell045e0e82007-07-17 04:04:55 -07001535 if (tmp & DS1307_BIT_CH) {
Heiner Kallweit11e58902017-03-10 18:52:34 +01001536 regmap_write(ds1307->regmap, DS1307_REG_SECS, 0);
1537 dev_warn(ds1307->dev, "SET TIME!\n");
David Brownell045e0e82007-07-17 04:04:55 -07001538 goto read_rtc;
David Brownell1abb0dc2006-06-25 05:48:17 -07001539 }
David Brownell045e0e82007-07-17 04:04:55 -07001540 break;
Sean Nyekjaer300a7732017-06-08 12:36:54 +02001541 case ds_1308:
Rodolfo Giomettibe5f59f2007-07-17 04:05:06 -07001542 case ds_1338:
1543 /* clock halted? turn it on, so clock can tick. */
David Brownell045e0e82007-07-17 04:04:55 -07001544 if (tmp & DS1307_BIT_CH)
Heiner Kallweit11e58902017-03-10 18:52:34 +01001545 regmap_write(ds1307->regmap, DS1307_REG_SECS, 0);
Rodolfo Giomettibe5f59f2007-07-17 04:05:06 -07001546
1547 /* oscillator fault? clear flag, and warn */
1548 if (ds1307->regs[DS1307_REG_CONTROL] & DS1338_BIT_OSF) {
Heiner Kallweit11e58902017-03-10 18:52:34 +01001549 regmap_write(ds1307->regmap, DS1307_REG_CONTROL,
1550 ds1307->regs[DS1307_REG_CONTROL] &
1551 ~DS1338_BIT_OSF);
1552 dev_warn(ds1307->dev, "SET TIME!\n");
Rodolfo Giomettibe5f59f2007-07-17 04:05:06 -07001553 goto read_rtc;
1554 }
David Brownell045e0e82007-07-17 04:04:55 -07001555 break;
frederic Rodofcd8db02008-02-06 01:38:55 -08001556 case ds_1340:
1557 /* clock halted? turn it on, so clock can tick. */
1558 if (tmp & DS1340_BIT_nEOSC)
Heiner Kallweit11e58902017-03-10 18:52:34 +01001559 regmap_write(ds1307->regmap, DS1307_REG_SECS, 0);
frederic Rodofcd8db02008-02-06 01:38:55 -08001560
Heiner Kallweit11e58902017-03-10 18:52:34 +01001561 err = regmap_read(ds1307->regmap, DS1340_REG_FLAG, &tmp);
1562 if (err) {
1563 dev_dbg(ds1307->dev, "read error %d\n", err);
Jingoo Hanedca66d2013-07-03 15:07:05 -07001564 goto exit;
frederic Rodofcd8db02008-02-06 01:38:55 -08001565 }
1566
1567 /* oscillator fault? clear flag, and warn */
1568 if (tmp & DS1340_BIT_OSF) {
Heiner Kallweit11e58902017-03-10 18:52:34 +01001569 regmap_write(ds1307->regmap, DS1340_REG_FLAG, 0);
1570 dev_warn(ds1307->dev, "SET TIME!\n");
frederic Rodofcd8db02008-02-06 01:38:55 -08001571 }
1572 break;
Tomas Novotnyf4199f82014-12-10 15:53:57 -08001573 case mcp794xx:
David Anders43fcb812011-11-02 13:37:53 -07001574 /* make sure that the backup battery is enabled */
Tomas Novotnyf4199f82014-12-10 15:53:57 -08001575 if (!(ds1307->regs[DS1307_REG_WDAY] & MCP794XX_BIT_VBATEN)) {
Heiner Kallweit11e58902017-03-10 18:52:34 +01001576 regmap_write(ds1307->regmap, DS1307_REG_WDAY,
1577 ds1307->regs[DS1307_REG_WDAY] |
1578 MCP794XX_BIT_VBATEN);
David Anders43fcb812011-11-02 13:37:53 -07001579 }
1580
1581 /* clock halted? turn it on, so clock can tick. */
Tomas Novotnyf4199f82014-12-10 15:53:57 -08001582 if (!(tmp & MCP794XX_BIT_ST)) {
Heiner Kallweit11e58902017-03-10 18:52:34 +01001583 regmap_write(ds1307->regmap, DS1307_REG_SECS,
1584 MCP794XX_BIT_ST);
1585 dev_warn(ds1307->dev, "SET TIME!\n");
David Anders43fcb812011-11-02 13:37:53 -07001586 goto read_rtc;
1587 }
1588
1589 break;
Wolfram Sang32d322b2012-03-23 15:02:36 -07001590 default:
David Brownell045e0e82007-07-17 04:04:55 -07001591 break;
David Brownell1abb0dc2006-06-25 05:48:17 -07001592 }
David Brownell045e0e82007-07-17 04:04:55 -07001593
David Brownell1abb0dc2006-06-25 05:48:17 -07001594 tmp = ds1307->regs[DS1307_REG_HOUR];
David Brownellc065f352007-07-17 04:05:10 -07001595 switch (ds1307->type) {
1596 case ds_1340:
Stefan Agner8566f702017-03-23 16:54:57 -07001597 case m41t0:
David Brownellc065f352007-07-17 04:05:10 -07001598 case m41t00:
David Anders40ce9722012-03-23 15:02:37 -07001599 /*
1600 * NOTE: ignores century bits; fix before deploying
David Brownellc065f352007-07-17 04:05:10 -07001601 * systems that will run through year 2100.
1602 */
1603 break;
Matthias Fuchsa2166852009-03-31 15:24:58 -07001604 case rx_8025:
1605 break;
David Brownellc065f352007-07-17 04:05:10 -07001606 default:
1607 if (!(tmp & DS1307_BIT_12HR))
1608 break;
1609
David Anders40ce9722012-03-23 15:02:37 -07001610 /*
1611 * Be sure we're in 24 hour mode. Multi-master systems
David Brownellc065f352007-07-17 04:05:10 -07001612 * take note...
1613 */
Adrian Bunkfe20ba72008-10-18 20:28:41 -07001614 tmp = bcd2bin(tmp & 0x1f);
David Brownellc065f352007-07-17 04:05:10 -07001615 if (tmp == 12)
1616 tmp = 0;
1617 if (ds1307->regs[DS1307_REG_HOUR] & DS1307_BIT_PM)
1618 tmp += 12;
Heiner Kallweit11e58902017-03-10 18:52:34 +01001619 regmap_write(ds1307->regmap, ds1307->offset + DS1307_REG_HOUR,
1620 bin2bcd(tmp));
David Brownell1abb0dc2006-06-25 05:48:17 -07001621 }
1622
Keerthye29385f2016-06-01 16:19:07 +05301623 /*
1624 * Some IPs have weekday reset value = 0x1 which might not correct
1625 * hence compute the wday using the current date/month/year values
1626 */
Heiner Kallweit11e58902017-03-10 18:52:34 +01001627 ds1307_get_time(ds1307->dev, &tm);
Keerthye29385f2016-06-01 16:19:07 +05301628 wday = tm.tm_wday;
1629 timestamp = rtc_tm_to_time64(&tm);
1630 rtc_time64_to_tm(timestamp, &tm);
1631
1632 /*
1633 * Check if reset wday is different from the computed wday
1634 * If different then set the wday which we computed using
1635 * timestamp
1636 */
Heiner Kallweit078f3f62017-06-05 17:57:29 +02001637 if (wday != tm.tm_wday)
1638 regmap_update_bits(ds1307->regmap, MCP794XX_REG_WEEKDAY,
1639 MCP794XX_REG_WEEKDAY_WDAY_MASK,
1640 tm.tm_wday + 1);
Keerthye29385f2016-06-01 16:19:07 +05301641
Simon Guinot3abb1ad2015-11-26 15:37:13 +01001642 if (want_irq) {
Heiner Kallweit11e58902017-03-10 18:52:34 +01001643 device_set_wakeup_capable(ds1307->dev, true);
Simon Guinot3abb1ad2015-11-26 15:37:13 +01001644 set_bit(HAS_ALARM, &ds1307->flags);
1645 }
Alexandre Belloni69b119a2017-07-06 11:42:06 +02001646
1647 ds1307->rtc = devm_rtc_allocate_device(ds1307->dev);
David Brownell1abb0dc2006-06-25 05:48:17 -07001648 if (IS_ERR(ds1307->rtc)) {
Alessandro Zummo4071ea22014-04-03 14:49:36 -07001649 return PTR_ERR(ds1307->rtc);
David Brownell1abb0dc2006-06-25 05:48:17 -07001650 }
1651
Heiner Kallweit340fd7b2017-07-12 07:49:14 +02001652 if (ds1307_can_wakeup_device && client->irq <= 0) {
Michael Lange8bc2a402016-01-21 18:10:16 +01001653 /* Disable request for an IRQ */
1654 want_irq = false;
Heiner Kallweit11e58902017-03-10 18:52:34 +01001655 dev_info(ds1307->dev,
1656 "'wakeup-source' is set, request for an IRQ is disabled!\n");
Michael Lange8bc2a402016-01-21 18:10:16 +01001657 /* We cannot support UIE mode if we do not have an IRQ line */
1658 ds1307->rtc->uie_unsupported = 1;
1659 }
1660
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -07001661 if (want_irq) {
Heiner Kallweit11e58902017-03-10 18:52:34 +01001662 err = devm_request_threaded_irq(ds1307->dev,
Heiner Kallweit340fd7b2017-07-12 07:49:14 +02001663 client->irq, NULL, irq_handler,
Nishanth Menonc5983192015-06-23 11:15:11 -05001664 IRQF_SHARED | IRQF_ONESHOT,
Alexandre Belloni4b9e2a02017-06-02 14:13:21 +02001665 ds1307->name, ds1307);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -07001666 if (err) {
Alessandro Zummo4071ea22014-04-03 14:49:36 -07001667 client->irq = 0;
Heiner Kallweit11e58902017-03-10 18:52:34 +01001668 device_set_wakeup_capable(ds1307->dev, false);
Simon Guinot3abb1ad2015-11-26 15:37:13 +01001669 clear_bit(HAS_ALARM, &ds1307->flags);
Heiner Kallweit11e58902017-03-10 18:52:34 +01001670 dev_err(ds1307->dev, "unable to request IRQ!\n");
Simon Guinot3abb1ad2015-11-26 15:37:13 +01001671 } else
Heiner Kallweit11e58902017-03-10 18:52:34 +01001672 dev_dbg(ds1307->dev, "got IRQ %d\n", client->irq);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -07001673 }
1674
Austin Boyle9eab0a72012-03-23 15:02:38 -07001675 if (chip->nvram_size) {
Alexandre Belloniabc925f2017-07-06 11:42:07 +02001676 ds1307->nvmem_cfg.name = "ds1307_nvram";
1677 ds1307->nvmem_cfg.word_size = 1;
1678 ds1307->nvmem_cfg.stride = 1;
1679 ds1307->nvmem_cfg.size = chip->nvram_size;
1680 ds1307->nvmem_cfg.reg_read = ds1307_nvram_read;
1681 ds1307->nvmem_cfg.reg_write = ds1307_nvram_write;
1682 ds1307->nvmem_cfg.priv = ds1307;
1683 ds1307->nvram_offset = chip->nvram_offset;
Alessandro Zummo4071ea22014-04-03 14:49:36 -07001684
Alexandre Belloniabc925f2017-07-06 11:42:07 +02001685 ds1307->rtc->nvmem_config = &ds1307->nvmem_cfg;
1686 ds1307->rtc->nvram_old_abi = true;
David Brownell682d73f2007-11-14 16:58:32 -08001687 }
1688
Alexandre Belloni69b119a2017-07-06 11:42:06 +02001689 ds1307->rtc->ops = rtc_ops;
1690 err = rtc_register_device(ds1307->rtc);
1691 if (err)
1692 return err;
1693
Akinobu Mita445c0202016-01-25 00:22:16 +09001694 ds1307_hwmon_register(ds1307);
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001695 ds1307_clks_register(ds1307);
Akinobu Mita445c0202016-01-25 00:22:16 +09001696
David Brownell1abb0dc2006-06-25 05:48:17 -07001697 return 0;
1698
Jingoo Hanedca66d2013-07-03 15:07:05 -07001699exit:
David Brownell1abb0dc2006-06-25 05:48:17 -07001700 return err;
1701}
1702
David Brownell1abb0dc2006-06-25 05:48:17 -07001703static struct i2c_driver ds1307_driver = {
1704 .driver = {
David Brownellc065f352007-07-17 04:05:10 -07001705 .name = "rtc-ds1307",
Javier Martinez Canillas7ef6d2c2017-03-03 11:29:15 -03001706 .of_match_table = of_match_ptr(ds1307_of_match),
Tin Huynh9c19b892016-11-30 09:57:31 +07001707 .acpi_match_table = ACPI_PTR(ds1307_acpi_ids),
David Brownell1abb0dc2006-06-25 05:48:17 -07001708 },
David Brownellc065f352007-07-17 04:05:10 -07001709 .probe = ds1307_probe,
Jean Delvare3760f732008-04-29 23:11:40 +02001710 .id_table = ds1307_id,
David Brownell1abb0dc2006-06-25 05:48:17 -07001711};
1712
Axel Lin0abc9202012-03-23 15:02:31 -07001713module_i2c_driver(ds1307_driver);
David Brownell1abb0dc2006-06-25 05:48:17 -07001714
1715MODULE_DESCRIPTION("RTC driver for DS1307 and similar chips");
1716MODULE_LICENSE("GPL");