blob: a220d07d890f7d2050e48e7e3ece74ceac6187d7 [file] [log] [blame]
Martin Blumenstingl3adbf342017-01-22 19:17:13 +01001/*
2 * Amlogic Meson Successive Approximation Register (SAR) A/D Converter
3 *
4 * Copyright (C) 2017 Martin Blumenstingl <martin.blumenstingl@googlemail.com>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * You should have received a copy of the GNU General Public License
11 * along with this program. If not, see <http://www.gnu.org/licenses/>.
12 */
13
14#include <linux/bitfield.h>
15#include <linux/clk.h>
16#include <linux/clk-provider.h>
17#include <linux/delay.h>
18#include <linux/io.h>
19#include <linux/iio/iio.h>
20#include <linux/module.h>
Heiner Kallweit3af10912017-02-15 20:31:45 +010021#include <linux/interrupt.h>
Martin Blumenstingl3adbf342017-01-22 19:17:13 +010022#include <linux/of.h>
Heiner Kallweit3af10912017-02-15 20:31:45 +010023#include <linux/of_irq.h>
Martin Blumenstingl3adbf342017-01-22 19:17:13 +010024#include <linux/of_device.h>
25#include <linux/platform_device.h>
26#include <linux/regmap.h>
27#include <linux/regulator/consumer.h>
28
29#define MESON_SAR_ADC_REG0 0x00
30 #define MESON_SAR_ADC_REG0_PANEL_DETECT BIT(31)
31 #define MESON_SAR_ADC_REG0_BUSY_MASK GENMASK(30, 28)
32 #define MESON_SAR_ADC_REG0_DELTA_BUSY BIT(30)
33 #define MESON_SAR_ADC_REG0_AVG_BUSY BIT(29)
34 #define MESON_SAR_ADC_REG0_SAMPLE_BUSY BIT(28)
35 #define MESON_SAR_ADC_REG0_FIFO_FULL BIT(27)
36 #define MESON_SAR_ADC_REG0_FIFO_EMPTY BIT(26)
37 #define MESON_SAR_ADC_REG0_FIFO_COUNT_MASK GENMASK(25, 21)
38 #define MESON_SAR_ADC_REG0_ADC_BIAS_CTRL_MASK GENMASK(20, 19)
39 #define MESON_SAR_ADC_REG0_CURR_CHAN_ID_MASK GENMASK(18, 16)
40 #define MESON_SAR_ADC_REG0_ADC_TEMP_SEN_SEL BIT(15)
41 #define MESON_SAR_ADC_REG0_SAMPLING_STOP BIT(14)
42 #define MESON_SAR_ADC_REG0_CHAN_DELTA_EN_MASK GENMASK(13, 12)
43 #define MESON_SAR_ADC_REG0_DETECT_IRQ_POL BIT(10)
44 #define MESON_SAR_ADC_REG0_DETECT_IRQ_EN BIT(9)
45 #define MESON_SAR_ADC_REG0_FIFO_CNT_IRQ_MASK GENMASK(8, 4)
46 #define MESON_SAR_ADC_REG0_FIFO_IRQ_EN BIT(3)
47 #define MESON_SAR_ADC_REG0_SAMPLING_START BIT(2)
48 #define MESON_SAR_ADC_REG0_CONTINUOUS_EN BIT(1)
49 #define MESON_SAR_ADC_REG0_SAMPLE_ENGINE_ENABLE BIT(0)
50
51#define MESON_SAR_ADC_CHAN_LIST 0x04
52 #define MESON_SAR_ADC_CHAN_LIST_MAX_INDEX_MASK GENMASK(26, 24)
53 #define MESON_SAR_ADC_CHAN_LIST_ENTRY_MASK(_chan) \
54 (GENMASK(2, 0) << ((_chan) * 3))
55
56#define MESON_SAR_ADC_AVG_CNTL 0x08
57 #define MESON_SAR_ADC_AVG_CNTL_AVG_MODE_SHIFT(_chan) \
58 (16 + ((_chan) * 2))
59 #define MESON_SAR_ADC_AVG_CNTL_AVG_MODE_MASK(_chan) \
60 (GENMASK(17, 16) << ((_chan) * 2))
61 #define MESON_SAR_ADC_AVG_CNTL_NUM_SAMPLES_SHIFT(_chan) \
62 (0 + ((_chan) * 2))
63 #define MESON_SAR_ADC_AVG_CNTL_NUM_SAMPLES_MASK(_chan) \
64 (GENMASK(1, 0) << ((_chan) * 2))
65
66#define MESON_SAR_ADC_REG3 0x0c
67 #define MESON_SAR_ADC_REG3_CNTL_USE_SC_DLY BIT(31)
68 #define MESON_SAR_ADC_REG3_CLK_EN BIT(30)
69 #define MESON_SAR_ADC_REG3_BL30_INITIALIZED BIT(28)
70 #define MESON_SAR_ADC_REG3_CTRL_CONT_RING_COUNTER_EN BIT(27)
71 #define MESON_SAR_ADC_REG3_CTRL_SAMPLING_CLOCK_PHASE BIT(26)
72 #define MESON_SAR_ADC_REG3_CTRL_CHAN7_MUX_SEL_MASK GENMASK(25, 23)
73 #define MESON_SAR_ADC_REG3_DETECT_EN BIT(22)
74 #define MESON_SAR_ADC_REG3_ADC_EN BIT(21)
75 #define MESON_SAR_ADC_REG3_PANEL_DETECT_COUNT_MASK GENMASK(20, 18)
76 #define MESON_SAR_ADC_REG3_PANEL_DETECT_FILTER_TB_MASK GENMASK(17, 16)
77 #define MESON_SAR_ADC_REG3_ADC_CLK_DIV_SHIFT 10
78 #define MESON_SAR_ADC_REG3_ADC_CLK_DIV_WIDTH 5
79 #define MESON_SAR_ADC_REG3_BLOCK_DLY_SEL_MASK GENMASK(9, 8)
80 #define MESON_SAR_ADC_REG3_BLOCK_DLY_MASK GENMASK(7, 0)
81
82#define MESON_SAR_ADC_DELAY 0x10
83 #define MESON_SAR_ADC_DELAY_INPUT_DLY_SEL_MASK GENMASK(25, 24)
84 #define MESON_SAR_ADC_DELAY_BL30_BUSY BIT(15)
85 #define MESON_SAR_ADC_DELAY_KERNEL_BUSY BIT(14)
86 #define MESON_SAR_ADC_DELAY_INPUT_DLY_CNT_MASK GENMASK(23, 16)
87 #define MESON_SAR_ADC_DELAY_SAMPLE_DLY_SEL_MASK GENMASK(9, 8)
88 #define MESON_SAR_ADC_DELAY_SAMPLE_DLY_CNT_MASK GENMASK(7, 0)
89
90#define MESON_SAR_ADC_LAST_RD 0x14
91 #define MESON_SAR_ADC_LAST_RD_LAST_CHANNEL1_MASK GENMASK(23, 16)
92 #define MESON_SAR_ADC_LAST_RD_LAST_CHANNEL0_MASK GENMASK(9, 0)
93
94#define MESON_SAR_ADC_FIFO_RD 0x18
95 #define MESON_SAR_ADC_FIFO_RD_CHAN_ID_MASK GENMASK(14, 12)
96 #define MESON_SAR_ADC_FIFO_RD_SAMPLE_VALUE_MASK GENMASK(11, 0)
97
98#define MESON_SAR_ADC_AUX_SW 0x1c
99 #define MESON_SAR_ADC_AUX_SW_MUX_SEL_CHAN_MASK(_chan) \
100 (GENMASK(10, 8) << (((_chan) - 2) * 2))
101 #define MESON_SAR_ADC_AUX_SW_VREF_P_MUX BIT(6)
102 #define MESON_SAR_ADC_AUX_SW_VREF_N_MUX BIT(5)
103 #define MESON_SAR_ADC_AUX_SW_MODE_SEL BIT(4)
104 #define MESON_SAR_ADC_AUX_SW_YP_DRIVE_SW BIT(3)
105 #define MESON_SAR_ADC_AUX_SW_XP_DRIVE_SW BIT(2)
106 #define MESON_SAR_ADC_AUX_SW_YM_DRIVE_SW BIT(1)
107 #define MESON_SAR_ADC_AUX_SW_XM_DRIVE_SW BIT(0)
108
109#define MESON_SAR_ADC_CHAN_10_SW 0x20
110 #define MESON_SAR_ADC_CHAN_10_SW_CHAN1_MUX_SEL_MASK GENMASK(25, 23)
111 #define MESON_SAR_ADC_CHAN_10_SW_CHAN1_VREF_P_MUX BIT(22)
112 #define MESON_SAR_ADC_CHAN_10_SW_CHAN1_VREF_N_MUX BIT(21)
113 #define MESON_SAR_ADC_CHAN_10_SW_CHAN1_MODE_SEL BIT(20)
114 #define MESON_SAR_ADC_CHAN_10_SW_CHAN1_YP_DRIVE_SW BIT(19)
115 #define MESON_SAR_ADC_CHAN_10_SW_CHAN1_XP_DRIVE_SW BIT(18)
116 #define MESON_SAR_ADC_CHAN_10_SW_CHAN1_YM_DRIVE_SW BIT(17)
117 #define MESON_SAR_ADC_CHAN_10_SW_CHAN1_XM_DRIVE_SW BIT(16)
118 #define MESON_SAR_ADC_CHAN_10_SW_CHAN0_MUX_SEL_MASK GENMASK(9, 7)
119 #define MESON_SAR_ADC_CHAN_10_SW_CHAN0_VREF_P_MUX BIT(6)
120 #define MESON_SAR_ADC_CHAN_10_SW_CHAN0_VREF_N_MUX BIT(5)
121 #define MESON_SAR_ADC_CHAN_10_SW_CHAN0_MODE_SEL BIT(4)
122 #define MESON_SAR_ADC_CHAN_10_SW_CHAN0_YP_DRIVE_SW BIT(3)
123 #define MESON_SAR_ADC_CHAN_10_SW_CHAN0_XP_DRIVE_SW BIT(2)
124 #define MESON_SAR_ADC_CHAN_10_SW_CHAN0_YM_DRIVE_SW BIT(1)
125 #define MESON_SAR_ADC_CHAN_10_SW_CHAN0_XM_DRIVE_SW BIT(0)
126
127#define MESON_SAR_ADC_DETECT_IDLE_SW 0x24
128 #define MESON_SAR_ADC_DETECT_IDLE_SW_DETECT_SW_EN BIT(26)
129 #define MESON_SAR_ADC_DETECT_IDLE_SW_DETECT_MUX_MASK GENMASK(25, 23)
130 #define MESON_SAR_ADC_DETECT_IDLE_SW_DETECT_VREF_P_MUX BIT(22)
131 #define MESON_SAR_ADC_DETECT_IDLE_SW_DETECT_VREF_N_MUX BIT(21)
132 #define MESON_SAR_ADC_DETECT_IDLE_SW_DETECT_MODE_SEL BIT(20)
133 #define MESON_SAR_ADC_DETECT_IDLE_SW_DETECT_YP_DRIVE_SW BIT(19)
134 #define MESON_SAR_ADC_DETECT_IDLE_SW_DETECT_XP_DRIVE_SW BIT(18)
135 #define MESON_SAR_ADC_DETECT_IDLE_SW_DETECT_YM_DRIVE_SW BIT(17)
136 #define MESON_SAR_ADC_DETECT_IDLE_SW_DETECT_XM_DRIVE_SW BIT(16)
137 #define MESON_SAR_ADC_DETECT_IDLE_SW_IDLE_MUX_SEL_MASK GENMASK(9, 7)
138 #define MESON_SAR_ADC_DETECT_IDLE_SW_IDLE_VREF_P_MUX BIT(6)
139 #define MESON_SAR_ADC_DETECT_IDLE_SW_IDLE_VREF_N_MUX BIT(5)
140 #define MESON_SAR_ADC_DETECT_IDLE_SW_IDLE_MODE_SEL BIT(4)
141 #define MESON_SAR_ADC_DETECT_IDLE_SW_IDLE_YP_DRIVE_SW BIT(3)
142 #define MESON_SAR_ADC_DETECT_IDLE_SW_IDLE_XP_DRIVE_SW BIT(2)
143 #define MESON_SAR_ADC_DETECT_IDLE_SW_IDLE_YM_DRIVE_SW BIT(1)
144 #define MESON_SAR_ADC_DETECT_IDLE_SW_IDLE_XM_DRIVE_SW BIT(0)
145
146#define MESON_SAR_ADC_DELTA_10 0x28
147 #define MESON_SAR_ADC_DELTA_10_TEMP_SEL BIT(27)
148 #define MESON_SAR_ADC_DELTA_10_TS_REVE1 BIT(26)
149 #define MESON_SAR_ADC_DELTA_10_CHAN1_DELTA_VALUE_MASK GENMASK(25, 16)
150 #define MESON_SAR_ADC_DELTA_10_TS_REVE0 BIT(15)
151 #define MESON_SAR_ADC_DELTA_10_TS_C_SHIFT 11
152 #define MESON_SAR_ADC_DELTA_10_TS_C_MASK GENMASK(14, 11)
153 #define MESON_SAR_ADC_DELTA_10_TS_VBG_EN BIT(10)
154 #define MESON_SAR_ADC_DELTA_10_CHAN0_DELTA_VALUE_MASK GENMASK(9, 0)
155
156/*
157 * NOTE: registers from here are undocumented (the vendor Linux kernel driver
158 * and u-boot source served as reference). These only seem to be relevant on
159 * GXBB and newer.
160 */
161#define MESON_SAR_ADC_REG11 0x2c
162 #define MESON_SAR_ADC_REG11_BANDGAP_EN BIT(13)
163
164#define MESON_SAR_ADC_REG13 0x34
165 #define MESON_SAR_ADC_REG13_12BIT_CALIBRATION_MASK GENMASK(13, 8)
166
167#define MESON_SAR_ADC_MAX_FIFO_SIZE 32
Heiner Kallweit3af10912017-02-15 20:31:45 +0100168#define MESON_SAR_ADC_TIMEOUT 100 /* ms */
Heiner Kallweit48ba7c32017-03-18 19:38:19 +0100169/* for use with IIO_VAL_INT_PLUS_MICRO */
170#define MILLION 1000000
Martin Blumenstingl3adbf342017-01-22 19:17:13 +0100171
172#define MESON_SAR_ADC_CHAN(_chan) { \
173 .type = IIO_VOLTAGE, \
174 .indexed = 1, \
175 .channel = _chan, \
176 .info_mask_separate = BIT(IIO_CHAN_INFO_RAW) | \
177 BIT(IIO_CHAN_INFO_AVERAGE_RAW), \
Heiner Kallweit48ba7c32017-03-18 19:38:19 +0100178 .info_mask_shared_by_type = BIT(IIO_CHAN_INFO_SCALE) | \
179 BIT(IIO_CHAN_INFO_CALIBBIAS) | \
180 BIT(IIO_CHAN_INFO_CALIBSCALE), \
Martin Blumenstingl3adbf342017-01-22 19:17:13 +0100181 .datasheet_name = "SAR_ADC_CH"#_chan, \
182}
183
184/*
185 * TODO: the hardware supports IIO_TEMP for channel 6 as well which is
186 * currently not supported by this driver.
187 */
188static const struct iio_chan_spec meson_sar_adc_iio_channels[] = {
189 MESON_SAR_ADC_CHAN(0),
190 MESON_SAR_ADC_CHAN(1),
191 MESON_SAR_ADC_CHAN(2),
192 MESON_SAR_ADC_CHAN(3),
193 MESON_SAR_ADC_CHAN(4),
194 MESON_SAR_ADC_CHAN(5),
195 MESON_SAR_ADC_CHAN(6),
196 MESON_SAR_ADC_CHAN(7),
197 IIO_CHAN_SOFT_TIMESTAMP(8),
198};
199
200enum meson_sar_adc_avg_mode {
201 NO_AVERAGING = 0x0,
202 MEAN_AVERAGING = 0x1,
203 MEDIAN_AVERAGING = 0x2,
204};
205
206enum meson_sar_adc_num_samples {
207 ONE_SAMPLE = 0x0,
208 TWO_SAMPLES = 0x1,
209 FOUR_SAMPLES = 0x2,
210 EIGHT_SAMPLES = 0x3,
211};
212
213enum meson_sar_adc_chan7_mux_sel {
214 CHAN7_MUX_VSS = 0x0,
215 CHAN7_MUX_VDD_DIV4 = 0x1,
216 CHAN7_MUX_VDD_DIV2 = 0x2,
217 CHAN7_MUX_VDD_MUL3_DIV4 = 0x3,
218 CHAN7_MUX_VDD = 0x4,
219 CHAN7_MUX_CH7_INPUT = 0x7,
220};
221
222struct meson_sar_adc_data {
Martin Blumenstingl6c76ed32017-05-06 15:49:29 +0200223 bool has_bl30_integration;
Martin Blumenstingld85eed92017-10-31 21:01:44 +0100224 u32 bandgap_reg;
Martin Blumenstingl3adbf342017-01-22 19:17:13 +0100225 unsigned int resolution;
226 const char *name;
227};
228
229struct meson_sar_adc_priv {
230 struct regmap *regmap;
231 struct regulator *vref;
232 const struct meson_sar_adc_data *data;
233 struct clk *clkin;
234 struct clk *core_clk;
235 struct clk *sana_clk;
236 struct clk *adc_sel_clk;
237 struct clk *adc_clk;
238 struct clk_gate clk_gate;
239 struct clk *adc_div_clk;
240 struct clk_divider clk_div;
Heiner Kallweit3af10912017-02-15 20:31:45 +0100241 struct completion done;
Heiner Kallweit48ba7c32017-03-18 19:38:19 +0100242 int calibbias;
243 int calibscale;
Martin Blumenstingl3adbf342017-01-22 19:17:13 +0100244};
245
246static const struct regmap_config meson_sar_adc_regmap_config = {
247 .reg_bits = 8,
248 .val_bits = 32,
249 .reg_stride = 4,
250 .max_register = MESON_SAR_ADC_REG13,
251};
252
253static unsigned int meson_sar_adc_get_fifo_count(struct iio_dev *indio_dev)
254{
255 struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
256 u32 regval;
257
258 regmap_read(priv->regmap, MESON_SAR_ADC_REG0, &regval);
259
260 return FIELD_GET(MESON_SAR_ADC_REG0_FIFO_COUNT_MASK, regval);
261}
262
Heiner Kallweit48ba7c32017-03-18 19:38:19 +0100263static int meson_sar_adc_calib_val(struct iio_dev *indio_dev, int val)
264{
265 struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
266 int tmp;
267
268 /* use val_calib = scale * val_raw + offset calibration function */
269 tmp = div_s64((s64)val * priv->calibscale, MILLION) + priv->calibbias;
270
271 return clamp(tmp, 0, (1 << priv->data->resolution) - 1);
272}
273
Martin Blumenstingl3adbf342017-01-22 19:17:13 +0100274static int meson_sar_adc_wait_busy_clear(struct iio_dev *indio_dev)
275{
276 struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
277 int regval, timeout = 10000;
278
279 /*
280 * NOTE: we need a small delay before reading the status, otherwise
281 * the sample engine may not have started internally (which would
282 * seem to us that sampling is already finished).
283 */
284 do {
285 udelay(1);
286 regmap_read(priv->regmap, MESON_SAR_ADC_REG0, &regval);
287 } while (FIELD_GET(MESON_SAR_ADC_REG0_BUSY_MASK, regval) && timeout--);
288
289 if (timeout < 0)
290 return -ETIMEDOUT;
291
292 return 0;
293}
294
295static int meson_sar_adc_read_raw_sample(struct iio_dev *indio_dev,
296 const struct iio_chan_spec *chan,
297 int *val)
298{
299 struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
Heiner Kallweit6a882a22017-02-15 20:31:55 +0100300 int regval, fifo_chan, fifo_val, count;
Martin Blumenstingl3adbf342017-01-22 19:17:13 +0100301
Heiner Kallweit3af10912017-02-15 20:31:45 +0100302 if(!wait_for_completion_timeout(&priv->done,
303 msecs_to_jiffies(MESON_SAR_ADC_TIMEOUT)))
304 return -ETIMEDOUT;
Martin Blumenstingl3adbf342017-01-22 19:17:13 +0100305
Heiner Kallweit6a882a22017-02-15 20:31:55 +0100306 count = meson_sar_adc_get_fifo_count(indio_dev);
307 if (count != 1) {
308 dev_err(&indio_dev->dev,
309 "ADC FIFO has %d element(s) instead of one\n", count);
310 return -EINVAL;
Martin Blumenstingl3adbf342017-01-22 19:17:13 +0100311 }
312
Heiner Kallweit6a882a22017-02-15 20:31:55 +0100313 regmap_read(priv->regmap, MESON_SAR_ADC_FIFO_RD, &regval);
314 fifo_chan = FIELD_GET(MESON_SAR_ADC_FIFO_RD_CHAN_ID_MASK, regval);
315 if (fifo_chan != chan->channel) {
316 dev_err(&indio_dev->dev,
317 "ADC FIFO entry belongs to channel %d instead of %d\n",
318 fifo_chan, chan->channel);
319 return -EINVAL;
320 }
Martin Blumenstingl3adbf342017-01-22 19:17:13 +0100321
Heiner Kallweit6a882a22017-02-15 20:31:55 +0100322 fifo_val = FIELD_GET(MESON_SAR_ADC_FIFO_RD_SAMPLE_VALUE_MASK, regval);
323 fifo_val &= GENMASK(priv->data->resolution - 1, 0);
Heiner Kallweit48ba7c32017-03-18 19:38:19 +0100324 *val = meson_sar_adc_calib_val(indio_dev, fifo_val);
Martin Blumenstingl3adbf342017-01-22 19:17:13 +0100325
326 return 0;
327}
328
329static void meson_sar_adc_set_averaging(struct iio_dev *indio_dev,
330 const struct iio_chan_spec *chan,
331 enum meson_sar_adc_avg_mode mode,
332 enum meson_sar_adc_num_samples samples)
333{
334 struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
335 int val, channel = chan->channel;
336
337 val = samples << MESON_SAR_ADC_AVG_CNTL_NUM_SAMPLES_SHIFT(channel);
338 regmap_update_bits(priv->regmap, MESON_SAR_ADC_AVG_CNTL,
339 MESON_SAR_ADC_AVG_CNTL_NUM_SAMPLES_MASK(channel),
340 val);
341
342 val = mode << MESON_SAR_ADC_AVG_CNTL_AVG_MODE_SHIFT(channel);
343 regmap_update_bits(priv->regmap, MESON_SAR_ADC_AVG_CNTL,
344 MESON_SAR_ADC_AVG_CNTL_AVG_MODE_MASK(channel), val);
345}
346
347static void meson_sar_adc_enable_channel(struct iio_dev *indio_dev,
348 const struct iio_chan_spec *chan)
349{
350 struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
351 u32 regval;
352
353 /*
354 * the SAR ADC engine allows sampling multiple channels at the same
355 * time. to keep it simple we're only working with one *internal*
356 * channel, which starts counting at index 0 (which means: count = 1).
357 */
358 regval = FIELD_PREP(MESON_SAR_ADC_CHAN_LIST_MAX_INDEX_MASK, 0);
359 regmap_update_bits(priv->regmap, MESON_SAR_ADC_CHAN_LIST,
360 MESON_SAR_ADC_CHAN_LIST_MAX_INDEX_MASK, regval);
361
362 /* map channel index 0 to the channel which we want to read */
363 regval = FIELD_PREP(MESON_SAR_ADC_CHAN_LIST_ENTRY_MASK(0),
364 chan->channel);
365 regmap_update_bits(priv->regmap, MESON_SAR_ADC_CHAN_LIST,
366 MESON_SAR_ADC_CHAN_LIST_ENTRY_MASK(0), regval);
367
368 regval = FIELD_PREP(MESON_SAR_ADC_DETECT_IDLE_SW_DETECT_MUX_MASK,
369 chan->channel);
370 regmap_update_bits(priv->regmap, MESON_SAR_ADC_DETECT_IDLE_SW,
371 MESON_SAR_ADC_DETECT_IDLE_SW_DETECT_MUX_MASK,
372 regval);
373
374 regval = FIELD_PREP(MESON_SAR_ADC_DETECT_IDLE_SW_IDLE_MUX_SEL_MASK,
375 chan->channel);
376 regmap_update_bits(priv->regmap, MESON_SAR_ADC_DETECT_IDLE_SW,
377 MESON_SAR_ADC_DETECT_IDLE_SW_IDLE_MUX_SEL_MASK,
378 regval);
379
380 if (chan->channel == 6)
381 regmap_update_bits(priv->regmap, MESON_SAR_ADC_DELTA_10,
382 MESON_SAR_ADC_DELTA_10_TEMP_SEL, 0);
383}
384
385static void meson_sar_adc_set_chan7_mux(struct iio_dev *indio_dev,
386 enum meson_sar_adc_chan7_mux_sel sel)
387{
388 struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
389 u32 regval;
390
391 regval = FIELD_PREP(MESON_SAR_ADC_REG3_CTRL_CHAN7_MUX_SEL_MASK, sel);
392 regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG3,
393 MESON_SAR_ADC_REG3_CTRL_CHAN7_MUX_SEL_MASK, regval);
394
395 usleep_range(10, 20);
396}
397
398static void meson_sar_adc_start_sample_engine(struct iio_dev *indio_dev)
399{
400 struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
401
Heiner Kallweit3af10912017-02-15 20:31:45 +0100402 reinit_completion(&priv->done);
403
404 regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG0,
405 MESON_SAR_ADC_REG0_FIFO_IRQ_EN,
406 MESON_SAR_ADC_REG0_FIFO_IRQ_EN);
407
Martin Blumenstingl3adbf342017-01-22 19:17:13 +0100408 regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG0,
409 MESON_SAR_ADC_REG0_SAMPLE_ENGINE_ENABLE,
410 MESON_SAR_ADC_REG0_SAMPLE_ENGINE_ENABLE);
411
412 regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG0,
413 MESON_SAR_ADC_REG0_SAMPLING_START,
414 MESON_SAR_ADC_REG0_SAMPLING_START);
415}
416
417static void meson_sar_adc_stop_sample_engine(struct iio_dev *indio_dev)
418{
419 struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
420
421 regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG0,
Heiner Kallweit3af10912017-02-15 20:31:45 +0100422 MESON_SAR_ADC_REG0_FIFO_IRQ_EN, 0);
423
424 regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG0,
Martin Blumenstingl3adbf342017-01-22 19:17:13 +0100425 MESON_SAR_ADC_REG0_SAMPLING_STOP,
426 MESON_SAR_ADC_REG0_SAMPLING_STOP);
427
428 /* wait until all modules are stopped */
429 meson_sar_adc_wait_busy_clear(indio_dev);
430
431 regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG0,
432 MESON_SAR_ADC_REG0_SAMPLE_ENGINE_ENABLE, 0);
433}
434
435static int meson_sar_adc_lock(struct iio_dev *indio_dev)
436{
437 struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
438 int val, timeout = 10000;
439
440 mutex_lock(&indio_dev->mlock);
441
Martin Blumenstingl6c76ed32017-05-06 15:49:29 +0200442 if (priv->data->has_bl30_integration) {
443 /* prevent BL30 from using the SAR ADC while we are using it */
444 regmap_update_bits(priv->regmap, MESON_SAR_ADC_DELAY,
445 MESON_SAR_ADC_DELAY_KERNEL_BUSY,
446 MESON_SAR_ADC_DELAY_KERNEL_BUSY);
Martin Blumenstingl3adbf342017-01-22 19:17:13 +0100447
Martin Blumenstingl6c76ed32017-05-06 15:49:29 +0200448 /*
449 * wait until BL30 releases it's lock (so we can use the SAR
450 * ADC)
451 */
452 do {
453 udelay(1);
454 regmap_read(priv->regmap, MESON_SAR_ADC_DELAY, &val);
455 } while (val & MESON_SAR_ADC_DELAY_BL30_BUSY && timeout--);
Martin Blumenstingl3adbf342017-01-22 19:17:13 +0100456
Martin Blumenstingl6c76ed32017-05-06 15:49:29 +0200457 if (timeout < 0)
458 return -ETIMEDOUT;
459 }
Martin Blumenstingl3adbf342017-01-22 19:17:13 +0100460
461 return 0;
462}
463
464static void meson_sar_adc_unlock(struct iio_dev *indio_dev)
465{
466 struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
467
Martin Blumenstingl6c76ed32017-05-06 15:49:29 +0200468 if (priv->data->has_bl30_integration)
469 /* allow BL30 to use the SAR ADC again */
470 regmap_update_bits(priv->regmap, MESON_SAR_ADC_DELAY,
471 MESON_SAR_ADC_DELAY_KERNEL_BUSY, 0);
Martin Blumenstingl3adbf342017-01-22 19:17:13 +0100472
473 mutex_unlock(&indio_dev->mlock);
474}
475
476static void meson_sar_adc_clear_fifo(struct iio_dev *indio_dev)
477{
478 struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
Martin Blumenstingl103a07d2017-06-04 15:28:23 +0200479 unsigned int count, tmp;
Martin Blumenstingl3adbf342017-01-22 19:17:13 +0100480
481 for (count = 0; count < MESON_SAR_ADC_MAX_FIFO_SIZE; count++) {
482 if (!meson_sar_adc_get_fifo_count(indio_dev))
483 break;
484
Martin Blumenstingl103a07d2017-06-04 15:28:23 +0200485 regmap_read(priv->regmap, MESON_SAR_ADC_FIFO_RD, &tmp);
Martin Blumenstingl3adbf342017-01-22 19:17:13 +0100486 }
487}
488
489static int meson_sar_adc_get_sample(struct iio_dev *indio_dev,
490 const struct iio_chan_spec *chan,
491 enum meson_sar_adc_avg_mode avg_mode,
492 enum meson_sar_adc_num_samples avg_samples,
493 int *val)
494{
495 int ret;
496
497 ret = meson_sar_adc_lock(indio_dev);
498 if (ret)
499 return ret;
500
501 /* clear the FIFO to make sure we're not reading old values */
502 meson_sar_adc_clear_fifo(indio_dev);
503
504 meson_sar_adc_set_averaging(indio_dev, chan, avg_mode, avg_samples);
505
506 meson_sar_adc_enable_channel(indio_dev, chan);
507
508 meson_sar_adc_start_sample_engine(indio_dev);
509 ret = meson_sar_adc_read_raw_sample(indio_dev, chan, val);
510 meson_sar_adc_stop_sample_engine(indio_dev);
511
512 meson_sar_adc_unlock(indio_dev);
513
514 if (ret) {
515 dev_warn(indio_dev->dev.parent,
516 "failed to read sample for channel %d: %d\n",
517 chan->channel, ret);
518 return ret;
519 }
520
521 return IIO_VAL_INT;
522}
523
524static int meson_sar_adc_iio_info_read_raw(struct iio_dev *indio_dev,
525 const struct iio_chan_spec *chan,
526 int *val, int *val2, long mask)
527{
528 struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
529 int ret;
530
531 switch (mask) {
532 case IIO_CHAN_INFO_RAW:
533 return meson_sar_adc_get_sample(indio_dev, chan, NO_AVERAGING,
534 ONE_SAMPLE, val);
535 break;
536
537 case IIO_CHAN_INFO_AVERAGE_RAW:
538 return meson_sar_adc_get_sample(indio_dev, chan,
539 MEAN_AVERAGING, EIGHT_SAMPLES,
540 val);
541 break;
542
543 case IIO_CHAN_INFO_SCALE:
544 ret = regulator_get_voltage(priv->vref);
545 if (ret < 0) {
546 dev_err(indio_dev->dev.parent,
547 "failed to get vref voltage: %d\n", ret);
548 return ret;
549 }
550
551 *val = ret / 1000;
552 *val2 = priv->data->resolution;
553 return IIO_VAL_FRACTIONAL_LOG2;
554
Heiner Kallweit48ba7c32017-03-18 19:38:19 +0100555 case IIO_CHAN_INFO_CALIBBIAS:
556 *val = priv->calibbias;
557 return IIO_VAL_INT;
558
559 case IIO_CHAN_INFO_CALIBSCALE:
560 *val = priv->calibscale / MILLION;
561 *val2 = priv->calibscale % MILLION;
562 return IIO_VAL_INT_PLUS_MICRO;
563
Martin Blumenstingl3adbf342017-01-22 19:17:13 +0100564 default:
565 return -EINVAL;
566 }
567}
568
569static int meson_sar_adc_clk_init(struct iio_dev *indio_dev,
570 void __iomem *base)
571{
572 struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
573 struct clk_init_data init;
574 const char *clk_parents[1];
575
Rob Herring3921db42017-07-18 16:43:08 -0500576 init.name = devm_kasprintf(&indio_dev->dev, GFP_KERNEL, "%pOF#adc_div",
577 indio_dev->dev.of_node);
Martin Blumenstingl3adbf342017-01-22 19:17:13 +0100578 init.flags = 0;
579 init.ops = &clk_divider_ops;
580 clk_parents[0] = __clk_get_name(priv->clkin);
581 init.parent_names = clk_parents;
582 init.num_parents = 1;
583
584 priv->clk_div.reg = base + MESON_SAR_ADC_REG3;
585 priv->clk_div.shift = MESON_SAR_ADC_REG3_ADC_CLK_DIV_SHIFT;
586 priv->clk_div.width = MESON_SAR_ADC_REG3_ADC_CLK_DIV_WIDTH;
587 priv->clk_div.hw.init = &init;
588 priv->clk_div.flags = 0;
589
590 priv->adc_div_clk = devm_clk_register(&indio_dev->dev,
591 &priv->clk_div.hw);
592 if (WARN_ON(IS_ERR(priv->adc_div_clk)))
593 return PTR_ERR(priv->adc_div_clk);
594
Rob Herring3921db42017-07-18 16:43:08 -0500595 init.name = devm_kasprintf(&indio_dev->dev, GFP_KERNEL, "%pOF#adc_en",
596 indio_dev->dev.of_node);
Martin Blumenstingl3adbf342017-01-22 19:17:13 +0100597 init.flags = CLK_SET_RATE_PARENT;
598 init.ops = &clk_gate_ops;
599 clk_parents[0] = __clk_get_name(priv->adc_div_clk);
600 init.parent_names = clk_parents;
601 init.num_parents = 1;
602
603 priv->clk_gate.reg = base + MESON_SAR_ADC_REG3;
Martin Blumenstingl7a6b0422017-10-31 21:01:43 +0100604 priv->clk_gate.bit_idx = __ffs(MESON_SAR_ADC_REG3_CLK_EN);
Martin Blumenstingl3adbf342017-01-22 19:17:13 +0100605 priv->clk_gate.hw.init = &init;
606
607 priv->adc_clk = devm_clk_register(&indio_dev->dev, &priv->clk_gate.hw);
608 if (WARN_ON(IS_ERR(priv->adc_clk)))
609 return PTR_ERR(priv->adc_clk);
610
611 return 0;
612}
613
614static int meson_sar_adc_init(struct iio_dev *indio_dev)
615{
616 struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
617 int regval, ret;
618
619 /*
620 * make sure we start at CH7 input since the other muxes are only used
621 * for internal calibration.
622 */
623 meson_sar_adc_set_chan7_mux(indio_dev, CHAN7_MUX_CH7_INPUT);
624
Martin Blumenstingl6c76ed32017-05-06 15:49:29 +0200625 if (priv->data->has_bl30_integration) {
626 /*
627 * leave sampling delay and the input clocks as configured by
628 * BL30 to make sure BL30 gets the values it expects when
629 * reading the temperature sensor.
630 */
631 regmap_read(priv->regmap, MESON_SAR_ADC_REG3, &regval);
632 if (regval & MESON_SAR_ADC_REG3_BL30_INITIALIZED)
633 return 0;
634 }
Martin Blumenstingl3adbf342017-01-22 19:17:13 +0100635
636 meson_sar_adc_stop_sample_engine(indio_dev);
637
638 /* update the channel 6 MUX to select the temperature sensor */
639 regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG0,
640 MESON_SAR_ADC_REG0_ADC_TEMP_SEN_SEL,
641 MESON_SAR_ADC_REG0_ADC_TEMP_SEN_SEL);
642
643 /* disable all channels by default */
644 regmap_write(priv->regmap, MESON_SAR_ADC_CHAN_LIST, 0x0);
645
646 regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG3,
647 MESON_SAR_ADC_REG3_CTRL_SAMPLING_CLOCK_PHASE, 0);
648 regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG3,
649 MESON_SAR_ADC_REG3_CNTL_USE_SC_DLY,
650 MESON_SAR_ADC_REG3_CNTL_USE_SC_DLY);
651
652 /* delay between two samples = (10+1) * 1uS */
653 regmap_update_bits(priv->regmap, MESON_SAR_ADC_DELAY,
654 MESON_SAR_ADC_DELAY_INPUT_DLY_CNT_MASK,
655 FIELD_PREP(MESON_SAR_ADC_DELAY_SAMPLE_DLY_CNT_MASK,
656 10));
657 regmap_update_bits(priv->regmap, MESON_SAR_ADC_DELAY,
658 MESON_SAR_ADC_DELAY_SAMPLE_DLY_SEL_MASK,
659 FIELD_PREP(MESON_SAR_ADC_DELAY_SAMPLE_DLY_SEL_MASK,
660 0));
661
662 /* delay between two samples = (10+1) * 1uS */
663 regmap_update_bits(priv->regmap, MESON_SAR_ADC_DELAY,
664 MESON_SAR_ADC_DELAY_INPUT_DLY_CNT_MASK,
665 FIELD_PREP(MESON_SAR_ADC_DELAY_INPUT_DLY_CNT_MASK,
666 10));
667 regmap_update_bits(priv->regmap, MESON_SAR_ADC_DELAY,
668 MESON_SAR_ADC_DELAY_INPUT_DLY_SEL_MASK,
669 FIELD_PREP(MESON_SAR_ADC_DELAY_INPUT_DLY_SEL_MASK,
670 1));
671
672 ret = clk_set_parent(priv->adc_sel_clk, priv->clkin);
673 if (ret) {
674 dev_err(indio_dev->dev.parent,
675 "failed to set adc parent to clkin\n");
676 return ret;
677 }
678
679 ret = clk_set_rate(priv->adc_clk, 1200000);
680 if (ret) {
681 dev_err(indio_dev->dev.parent,
682 "failed to set adc clock rate\n");
683 return ret;
684 }
685
686 return 0;
687}
688
Martin Blumenstingld85eed92017-10-31 21:01:44 +0100689static void meson_sar_adc_set_bandgap(struct iio_dev *indio_dev, bool on_off)
690{
691 struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
692 u32 enable_mask;
693
694 if (priv->data->bandgap_reg == MESON_SAR_ADC_REG11)
695 enable_mask = MESON_SAR_ADC_REG11_BANDGAP_EN;
696 else
697 enable_mask = MESON_SAR_ADC_DELTA_10_TS_VBG_EN;
698
699 regmap_update_bits(priv->regmap, priv->data->bandgap_reg, enable_mask,
700 on_off ? enable_mask : 0);
701}
702
Martin Blumenstingl3adbf342017-01-22 19:17:13 +0100703static int meson_sar_adc_hw_enable(struct iio_dev *indio_dev)
704{
705 struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
706 int ret;
Heiner Kallweit3af10912017-02-15 20:31:45 +0100707 u32 regval;
Martin Blumenstingl3adbf342017-01-22 19:17:13 +0100708
709 ret = meson_sar_adc_lock(indio_dev);
710 if (ret)
711 goto err_lock;
712
713 ret = regulator_enable(priv->vref);
714 if (ret < 0) {
715 dev_err(indio_dev->dev.parent,
716 "failed to enable vref regulator\n");
717 goto err_vref;
718 }
719
720 ret = clk_prepare_enable(priv->core_clk);
721 if (ret) {
722 dev_err(indio_dev->dev.parent, "failed to enable core clk\n");
723 goto err_core_clk;
724 }
725
726 ret = clk_prepare_enable(priv->sana_clk);
727 if (ret) {
728 dev_err(indio_dev->dev.parent, "failed to enable sana clk\n");
729 goto err_sana_clk;
730 }
731
Heiner Kallweit3af10912017-02-15 20:31:45 +0100732 regval = FIELD_PREP(MESON_SAR_ADC_REG0_FIFO_CNT_IRQ_MASK, 1);
733 regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG0,
734 MESON_SAR_ADC_REG0_FIFO_CNT_IRQ_MASK, regval);
Martin Blumenstingld85eed92017-10-31 21:01:44 +0100735
736 meson_sar_adc_set_bandgap(indio_dev, true);
737
Martin Blumenstingl3adbf342017-01-22 19:17:13 +0100738 regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG3,
739 MESON_SAR_ADC_REG3_ADC_EN,
740 MESON_SAR_ADC_REG3_ADC_EN);
741
742 udelay(5);
743
744 ret = clk_prepare_enable(priv->adc_clk);
745 if (ret) {
746 dev_err(indio_dev->dev.parent, "failed to enable adc clk\n");
747 goto err_adc_clk;
748 }
749
750 meson_sar_adc_unlock(indio_dev);
751
752 return 0;
753
754err_adc_clk:
755 regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG3,
756 MESON_SAR_ADC_REG3_ADC_EN, 0);
Martin Blumenstingld85eed92017-10-31 21:01:44 +0100757 meson_sar_adc_set_bandgap(indio_dev, false);
Martin Blumenstingl3adbf342017-01-22 19:17:13 +0100758 clk_disable_unprepare(priv->sana_clk);
759err_sana_clk:
760 clk_disable_unprepare(priv->core_clk);
761err_core_clk:
762 regulator_disable(priv->vref);
763err_vref:
764 meson_sar_adc_unlock(indio_dev);
765err_lock:
766 return ret;
767}
768
769static int meson_sar_adc_hw_disable(struct iio_dev *indio_dev)
770{
771 struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
772 int ret;
773
774 ret = meson_sar_adc_lock(indio_dev);
775 if (ret)
776 return ret;
777
778 clk_disable_unprepare(priv->adc_clk);
779
780 regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG3,
781 MESON_SAR_ADC_REG3_ADC_EN, 0);
Martin Blumenstingld85eed92017-10-31 21:01:44 +0100782
783 meson_sar_adc_set_bandgap(indio_dev, false);
Martin Blumenstingl3adbf342017-01-22 19:17:13 +0100784
785 clk_disable_unprepare(priv->sana_clk);
786 clk_disable_unprepare(priv->core_clk);
787
788 regulator_disable(priv->vref);
789
790 meson_sar_adc_unlock(indio_dev);
791
792 return 0;
793}
794
Heiner Kallweit3af10912017-02-15 20:31:45 +0100795static irqreturn_t meson_sar_adc_irq(int irq, void *data)
796{
797 struct iio_dev *indio_dev = data;
798 struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
799 unsigned int cnt, threshold;
800 u32 regval;
801
802 regmap_read(priv->regmap, MESON_SAR_ADC_REG0, &regval);
803 cnt = FIELD_GET(MESON_SAR_ADC_REG0_FIFO_COUNT_MASK, regval);
804 threshold = FIELD_GET(MESON_SAR_ADC_REG0_FIFO_CNT_IRQ_MASK, regval);
805
806 if (cnt < threshold)
807 return IRQ_NONE;
808
809 complete(&priv->done);
810
811 return IRQ_HANDLED;
812}
813
Heiner Kallweit48ba7c32017-03-18 19:38:19 +0100814static int meson_sar_adc_calib(struct iio_dev *indio_dev)
815{
816 struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
817 int ret, nominal0, nominal1, value0, value1;
818
819 /* use points 25% and 75% for calibration */
820 nominal0 = (1 << priv->data->resolution) / 4;
821 nominal1 = (1 << priv->data->resolution) * 3 / 4;
822
823 meson_sar_adc_set_chan7_mux(indio_dev, CHAN7_MUX_VDD_DIV4);
824 usleep_range(10, 20);
825 ret = meson_sar_adc_get_sample(indio_dev,
826 &meson_sar_adc_iio_channels[7],
827 MEAN_AVERAGING, EIGHT_SAMPLES, &value0);
828 if (ret < 0)
829 goto out;
830
831 meson_sar_adc_set_chan7_mux(indio_dev, CHAN7_MUX_VDD_MUL3_DIV4);
832 usleep_range(10, 20);
833 ret = meson_sar_adc_get_sample(indio_dev,
834 &meson_sar_adc_iio_channels[7],
835 MEAN_AVERAGING, EIGHT_SAMPLES, &value1);
836 if (ret < 0)
837 goto out;
838
839 if (value1 <= value0) {
840 ret = -EINVAL;
841 goto out;
842 }
843
844 priv->calibscale = div_s64((nominal1 - nominal0) * (s64)MILLION,
845 value1 - value0);
846 priv->calibbias = nominal0 - div_s64((s64)value0 * priv->calibscale,
847 MILLION);
848 ret = 0;
849out:
850 meson_sar_adc_set_chan7_mux(indio_dev, CHAN7_MUX_CH7_INPUT);
851
852 return ret;
853}
854
Martin Blumenstingl3adbf342017-01-22 19:17:13 +0100855static const struct iio_info meson_sar_adc_iio_info = {
856 .read_raw = meson_sar_adc_iio_info_read_raw,
Martin Blumenstingl3adbf342017-01-22 19:17:13 +0100857};
858
Martin Blumenstingl6c76ed32017-05-06 15:49:29 +0200859static const struct meson_sar_adc_data meson_sar_adc_meson8_data = {
860 .has_bl30_integration = false,
Martin Blumenstingld85eed92017-10-31 21:01:44 +0100861 .bandgap_reg = MESON_SAR_ADC_DELTA_10,
Martin Blumenstingl6c76ed32017-05-06 15:49:29 +0200862 .resolution = 10,
863 .name = "meson-meson8-saradc",
864};
865
866static const struct meson_sar_adc_data meson_sar_adc_meson8b_data = {
867 .has_bl30_integration = false,
Martin Blumenstingld85eed92017-10-31 21:01:44 +0100868 .bandgap_reg = MESON_SAR_ADC_DELTA_10,
Martin Blumenstingl6c76ed32017-05-06 15:49:29 +0200869 .resolution = 10,
870 .name = "meson-meson8b-saradc",
871};
872
Martin Blumenstinglc1c2de32017-05-06 15:49:27 +0200873static const struct meson_sar_adc_data meson_sar_adc_gxbb_data = {
Martin Blumenstingl6c76ed32017-05-06 15:49:29 +0200874 .has_bl30_integration = true,
Martin Blumenstingld85eed92017-10-31 21:01:44 +0100875 .bandgap_reg = MESON_SAR_ADC_REG11,
Martin Blumenstingl3adbf342017-01-22 19:17:13 +0100876 .resolution = 10,
877 .name = "meson-gxbb-saradc",
878};
879
Martin Blumenstinglc1c2de32017-05-06 15:49:27 +0200880static const struct meson_sar_adc_data meson_sar_adc_gxl_data = {
Martin Blumenstingl6c76ed32017-05-06 15:49:29 +0200881 .has_bl30_integration = true,
Martin Blumenstingld85eed92017-10-31 21:01:44 +0100882 .bandgap_reg = MESON_SAR_ADC_REG11,
Martin Blumenstingl3adbf342017-01-22 19:17:13 +0100883 .resolution = 12,
884 .name = "meson-gxl-saradc",
885};
886
Martin Blumenstinglc1c2de32017-05-06 15:49:27 +0200887static const struct meson_sar_adc_data meson_sar_adc_gxm_data = {
Martin Blumenstingl6c76ed32017-05-06 15:49:29 +0200888 .has_bl30_integration = true,
Martin Blumenstingld85eed92017-10-31 21:01:44 +0100889 .bandgap_reg = MESON_SAR_ADC_REG11,
Martin Blumenstingl3adbf342017-01-22 19:17:13 +0100890 .resolution = 12,
891 .name = "meson-gxm-saradc",
892};
893
894static const struct of_device_id meson_sar_adc_of_match[] = {
895 {
Martin Blumenstingl6c76ed32017-05-06 15:49:29 +0200896 .compatible = "amlogic,meson8-saradc",
897 .data = &meson_sar_adc_meson8_data,
898 },
899 {
900 .compatible = "amlogic,meson8b-saradc",
901 .data = &meson_sar_adc_meson8b_data,
902 },
903 {
Martin Blumenstingl3adbf342017-01-22 19:17:13 +0100904 .compatible = "amlogic,meson-gxbb-saradc",
905 .data = &meson_sar_adc_gxbb_data,
906 }, {
907 .compatible = "amlogic,meson-gxl-saradc",
908 .data = &meson_sar_adc_gxl_data,
909 }, {
910 .compatible = "amlogic,meson-gxm-saradc",
911 .data = &meson_sar_adc_gxm_data,
912 },
913 {},
914};
915MODULE_DEVICE_TABLE(of, meson_sar_adc_of_match);
916
917static int meson_sar_adc_probe(struct platform_device *pdev)
918{
919 struct meson_sar_adc_priv *priv;
920 struct iio_dev *indio_dev;
921 struct resource *res;
922 void __iomem *base;
923 const struct of_device_id *match;
Heiner Kallweit3af10912017-02-15 20:31:45 +0100924 int irq, ret;
Martin Blumenstingl3adbf342017-01-22 19:17:13 +0100925
926 indio_dev = devm_iio_device_alloc(&pdev->dev, sizeof(*priv));
927 if (!indio_dev) {
928 dev_err(&pdev->dev, "failed allocating iio device\n");
929 return -ENOMEM;
930 }
931
932 priv = iio_priv(indio_dev);
Heiner Kallweit3af10912017-02-15 20:31:45 +0100933 init_completion(&priv->done);
Martin Blumenstingl3adbf342017-01-22 19:17:13 +0100934
935 match = of_match_device(meson_sar_adc_of_match, &pdev->dev);
Gustavo A. R. Silva2f9aeee2017-07-07 01:46:30 -0500936 if (!match) {
937 dev_err(&pdev->dev, "failed to match device\n");
938 return -ENODEV;
939 }
940
Martin Blumenstingl3adbf342017-01-22 19:17:13 +0100941 priv->data = match->data;
942
943 indio_dev->name = priv->data->name;
944 indio_dev->dev.parent = &pdev->dev;
945 indio_dev->dev.of_node = pdev->dev.of_node;
946 indio_dev->modes = INDIO_DIRECT_MODE;
947 indio_dev->info = &meson_sar_adc_iio_info;
948
949 indio_dev->channels = meson_sar_adc_iio_channels;
950 indio_dev->num_channels = ARRAY_SIZE(meson_sar_adc_iio_channels);
951
952 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
953 base = devm_ioremap_resource(&pdev->dev, res);
954 if (IS_ERR(base))
955 return PTR_ERR(base);
956
Heiner Kallweit3af10912017-02-15 20:31:45 +0100957 irq = irq_of_parse_and_map(pdev->dev.of_node, 0);
958 if (!irq)
959 return -EINVAL;
960
961 ret = devm_request_irq(&pdev->dev, irq, meson_sar_adc_irq, IRQF_SHARED,
962 dev_name(&pdev->dev), indio_dev);
963 if (ret)
964 return ret;
965
Martin Blumenstingl3adbf342017-01-22 19:17:13 +0100966 priv->regmap = devm_regmap_init_mmio(&pdev->dev, base,
967 &meson_sar_adc_regmap_config);
968 if (IS_ERR(priv->regmap))
969 return PTR_ERR(priv->regmap);
970
971 priv->clkin = devm_clk_get(&pdev->dev, "clkin");
972 if (IS_ERR(priv->clkin)) {
973 dev_err(&pdev->dev, "failed to get clkin\n");
974 return PTR_ERR(priv->clkin);
975 }
976
977 priv->core_clk = devm_clk_get(&pdev->dev, "core");
978 if (IS_ERR(priv->core_clk)) {
979 dev_err(&pdev->dev, "failed to get core clk\n");
980 return PTR_ERR(priv->core_clk);
981 }
982
983 priv->sana_clk = devm_clk_get(&pdev->dev, "sana");
984 if (IS_ERR(priv->sana_clk)) {
985 if (PTR_ERR(priv->sana_clk) == -ENOENT) {
986 priv->sana_clk = NULL;
987 } else {
988 dev_err(&pdev->dev, "failed to get sana clk\n");
989 return PTR_ERR(priv->sana_clk);
990 }
991 }
992
993 priv->adc_clk = devm_clk_get(&pdev->dev, "adc_clk");
994 if (IS_ERR(priv->adc_clk)) {
995 if (PTR_ERR(priv->adc_clk) == -ENOENT) {
996 priv->adc_clk = NULL;
997 } else {
998 dev_err(&pdev->dev, "failed to get adc clk\n");
999 return PTR_ERR(priv->adc_clk);
1000 }
1001 }
1002
1003 priv->adc_sel_clk = devm_clk_get(&pdev->dev, "adc_sel");
1004 if (IS_ERR(priv->adc_sel_clk)) {
1005 if (PTR_ERR(priv->adc_sel_clk) == -ENOENT) {
1006 priv->adc_sel_clk = NULL;
1007 } else {
1008 dev_err(&pdev->dev, "failed to get adc_sel clk\n");
1009 return PTR_ERR(priv->adc_sel_clk);
1010 }
1011 }
1012
1013 /* on pre-GXBB SoCs the SAR ADC itself provides the ADC clock: */
1014 if (!priv->adc_clk) {
1015 ret = meson_sar_adc_clk_init(indio_dev, base);
1016 if (ret)
1017 return ret;
1018 }
1019
1020 priv->vref = devm_regulator_get(&pdev->dev, "vref");
1021 if (IS_ERR(priv->vref)) {
1022 dev_err(&pdev->dev, "failed to get vref regulator\n");
1023 return PTR_ERR(priv->vref);
1024 }
1025
Heiner Kallweit48ba7c32017-03-18 19:38:19 +01001026 priv->calibscale = MILLION;
1027
Martin Blumenstingl3adbf342017-01-22 19:17:13 +01001028 ret = meson_sar_adc_init(indio_dev);
1029 if (ret)
1030 goto err;
1031
1032 ret = meson_sar_adc_hw_enable(indio_dev);
1033 if (ret)
1034 goto err;
1035
Heiner Kallweit48ba7c32017-03-18 19:38:19 +01001036 ret = meson_sar_adc_calib(indio_dev);
1037 if (ret)
1038 dev_warn(&pdev->dev, "calibration failed\n");
1039
Martin Blumenstingl3adbf342017-01-22 19:17:13 +01001040 platform_set_drvdata(pdev, indio_dev);
1041
1042 ret = iio_device_register(indio_dev);
1043 if (ret)
1044 goto err_hw;
1045
1046 return 0;
1047
1048err_hw:
1049 meson_sar_adc_hw_disable(indio_dev);
1050err:
1051 return ret;
1052}
1053
1054static int meson_sar_adc_remove(struct platform_device *pdev)
1055{
1056 struct iio_dev *indio_dev = platform_get_drvdata(pdev);
1057
1058 iio_device_unregister(indio_dev);
1059
1060 return meson_sar_adc_hw_disable(indio_dev);
1061}
1062
1063static int __maybe_unused meson_sar_adc_suspend(struct device *dev)
1064{
1065 struct iio_dev *indio_dev = dev_get_drvdata(dev);
1066
1067 return meson_sar_adc_hw_disable(indio_dev);
1068}
1069
1070static int __maybe_unused meson_sar_adc_resume(struct device *dev)
1071{
1072 struct iio_dev *indio_dev = dev_get_drvdata(dev);
1073
1074 return meson_sar_adc_hw_enable(indio_dev);
1075}
1076
1077static SIMPLE_DEV_PM_OPS(meson_sar_adc_pm_ops,
1078 meson_sar_adc_suspend, meson_sar_adc_resume);
1079
1080static struct platform_driver meson_sar_adc_driver = {
1081 .probe = meson_sar_adc_probe,
1082 .remove = meson_sar_adc_remove,
1083 .driver = {
1084 .name = "meson-saradc",
1085 .of_match_table = meson_sar_adc_of_match,
1086 .pm = &meson_sar_adc_pm_ops,
1087 },
1088};
1089
1090module_platform_driver(meson_sar_adc_driver);
1091
1092MODULE_AUTHOR("Martin Blumenstingl <martin.blumenstingl@googlemail.com>");
1093MODULE_DESCRIPTION("Amlogic Meson SAR ADC driver");
1094MODULE_LICENSE("GPL v2");