blob: f47461aa658b482139bbec350cbf9f5ffe6498fc [file] [log] [blame]
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00001/*
2 * This file is part of the Chelsio T4 Ethernet driver for Linux.
3 *
Rahul Lakkireddyb72a32d2016-08-22 16:29:06 +05304 * Copyright (c) 2009-2016 Chelsio Communications, Inc. All rights reserved.
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00005 *
6 * This software is available to you under a choice of one of two
7 * licenses. You may choose to be licensed under the terms of the GNU
8 * General Public License (GPL) Version 2, available from the file
9 * COPYING in the main directory of this source tree, or the
10 * OpenIB.org BSD license below:
11 *
12 * Redistribution and use in source and binary forms, with or
13 * without modification, are permitted provided that the following
14 * conditions are met:
15 *
16 * - Redistributions of source code must retain the above
17 * copyright notice, this list of conditions and the following
18 * disclaimer.
19 *
20 * - Redistributions in binary form must reproduce the above
21 * copyright notice, this list of conditions and the following
22 * disclaimer in the documentation and/or other materials
23 * provided with the distribution.
24 *
25 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
26 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
27 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
28 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
29 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
30 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
31 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
32 * SOFTWARE.
33 */
34
35#ifndef _T4FW_INTERFACE_H_
36#define _T4FW_INTERFACE_H_
37
Vipul Pandya5be78ee2012-12-10 09:30:54 +000038enum fw_retval {
Joe Perchesdbedd442015-03-06 20:49:12 -080039 FW_SUCCESS = 0, /* completed successfully */
Vipul Pandya5be78ee2012-12-10 09:30:54 +000040 FW_EPERM = 1, /* operation not permitted */
41 FW_ENOENT = 2, /* no such file or directory */
42 FW_EIO = 5, /* input/output error; hw bad */
43 FW_ENOEXEC = 8, /* exec format error; inv microcode */
44 FW_EAGAIN = 11, /* try again */
45 FW_ENOMEM = 12, /* out of memory */
46 FW_EFAULT = 14, /* bad address; fw bad */
47 FW_EBUSY = 16, /* resource busy */
48 FW_EEXIST = 17, /* file exists */
Anish Bhatt989594e2014-06-19 21:37:11 -070049 FW_ENODEV = 19, /* no such device */
Vipul Pandya5be78ee2012-12-10 09:30:54 +000050 FW_EINVAL = 22, /* invalid argument */
51 FW_ENOSPC = 28, /* no space left on device */
52 FW_ENOSYS = 38, /* functionality not implemented */
Anish Bhatt989594e2014-06-19 21:37:11 -070053 FW_ENODATA = 61, /* no data available */
Vipul Pandya5be78ee2012-12-10 09:30:54 +000054 FW_EPROTO = 71, /* protocol error */
55 FW_EADDRINUSE = 98, /* address already in use */
56 FW_EADDRNOTAVAIL = 99, /* cannot assigned requested address */
57 FW_ENETDOWN = 100, /* network is down */
58 FW_ENETUNREACH = 101, /* network is unreachable */
59 FW_ENOBUFS = 105, /* no buffer space available */
60 FW_ETIMEDOUT = 110, /* timeout */
61 FW_EINPROGRESS = 115, /* fw internal */
62 FW_SCSI_ABORT_REQUESTED = 128, /* */
63 FW_SCSI_ABORT_TIMEDOUT = 129, /* */
64 FW_SCSI_ABORTED = 130, /* */
65 FW_SCSI_CLOSE_REQUESTED = 131, /* */
66 FW_ERR_LINK_DOWN = 132, /* */
67 FW_RDEV_NOT_READY = 133, /* */
68 FW_ERR_RDEV_LOST = 134, /* */
69 FW_ERR_RDEV_LOGO = 135, /* */
70 FW_FCOE_NO_XCHG = 136, /* */
71 FW_SCSI_RSP_ERR = 137, /* */
72 FW_ERR_RDEV_IMPL_LOGO = 138, /* */
73 FW_SCSI_UNDER_FLOW_ERR = 139, /* */
74 FW_SCSI_OVER_FLOW_ERR = 140, /* */
75 FW_SCSI_DDP_ERR = 141, /* DDP error*/
76 FW_SCSI_TASK_ERR = 142, /* No SCSI tasks available */
Vipul Pandyaf2b7e782012-12-10 09:30:52 +000077};
78
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +000079#define FW_T4VF_SGE_BASE_ADDR 0x0000
80#define FW_T4VF_MPS_BASE_ADDR 0x0100
81#define FW_T4VF_PL_BASE_ADDR 0x0200
82#define FW_T4VF_MBDATA_BASE_ADDR 0x0240
83#define FW_T4VF_CIM_BASE_ADDR 0x0300
84
85enum fw_wr_opcodes {
86 FW_FILTER_WR = 0x02,
87 FW_ULPTX_WR = 0x04,
88 FW_TP_WR = 0x05,
89 FW_ETH_TX_PKT_WR = 0x08,
Vipul Pandya5be78ee2012-12-10 09:30:54 +000090 FW_OFLD_CONNECTION_WR = 0x2f,
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +000091 FW_FLOWC_WR = 0x0a,
92 FW_OFLD_TX_DATA_WR = 0x0b,
93 FW_CMD_WR = 0x10,
94 FW_ETH_TX_PKT_VM_WR = 0x11,
95 FW_RI_RES_WR = 0x0c,
96 FW_RI_INIT_WR = 0x0d,
97 FW_RI_RDMA_WRITE_WR = 0x14,
98 FW_RI_SEND_WR = 0x15,
99 FW_RI_RDMA_READ_WR = 0x16,
100 FW_RI_RECV_WR = 0x17,
101 FW_RI_BIND_MW_WR = 0x18,
102 FW_RI_FR_NSMR_WR = 0x19,
Steve Wise49b53a92016-09-16 07:54:52 -0700103 FW_RI_FR_NSMR_TPTE_WR = 0x20,
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +0000104 FW_RI_INV_LSTAG_WR = 0x1a,
Varun Prakashb96c5cb2016-02-14 23:07:38 +0530105 FW_ISCSI_TX_DATA_WR = 0x45,
Hariprasad Shenaid6657782016-08-17 12:33:04 +0530106 FW_CRYPTO_LOOKASIDE_WR = 0X6d,
Hariprasad Shenai7ef65a42015-04-01 21:41:15 +0530107 FW_LASTC2E_WR = 0x70
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +0000108};
109
110struct fw_wr_hdr {
111 __be32 hi;
112 __be32 lo;
113};
114
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +0530115/* work request opcode (hi) */
116#define FW_WR_OP_S 24
117#define FW_WR_OP_M 0xff
118#define FW_WR_OP_V(x) ((x) << FW_WR_OP_S)
119#define FW_WR_OP_G(x) (((x) >> FW_WR_OP_S) & FW_WR_OP_M)
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +0000120
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +0530121/* atomic flag (hi) - firmware encapsulates CPLs in CPL_BARRIER */
122#define FW_WR_ATOMIC_S 23
123#define FW_WR_ATOMIC_V(x) ((x) << FW_WR_ATOMIC_S)
124
125/* flush flag (hi) - firmware flushes flushable work request buffered
126 * in the flow context.
127 */
128#define FW_WR_FLUSH_S 22
129#define FW_WR_FLUSH_V(x) ((x) << FW_WR_FLUSH_S)
130
131/* completion flag (hi) - firmware generates a cpl_fw6_ack */
132#define FW_WR_COMPL_S 21
133#define FW_WR_COMPL_V(x) ((x) << FW_WR_COMPL_S)
134#define FW_WR_COMPL_F FW_WR_COMPL_V(1U)
135
136/* work request immediate data length (hi) */
137#define FW_WR_IMMDLEN_S 0
138#define FW_WR_IMMDLEN_M 0xff
139#define FW_WR_IMMDLEN_V(x) ((x) << FW_WR_IMMDLEN_S)
140
141/* egress queue status update to associated ingress queue entry (lo) */
142#define FW_WR_EQUIQ_S 31
143#define FW_WR_EQUIQ_V(x) ((x) << FW_WR_EQUIQ_S)
144#define FW_WR_EQUIQ_F FW_WR_EQUIQ_V(1U)
145
146/* egress queue status update to egress queue status entry (lo) */
147#define FW_WR_EQUEQ_S 30
148#define FW_WR_EQUEQ_V(x) ((x) << FW_WR_EQUEQ_S)
149#define FW_WR_EQUEQ_F FW_WR_EQUEQ_V(1U)
150
151/* flow context identifier (lo) */
152#define FW_WR_FLOWID_S 8
153#define FW_WR_FLOWID_V(x) ((x) << FW_WR_FLOWID_S)
154
155/* length in units of 16-bytes (lo) */
156#define FW_WR_LEN16_S 0
157#define FW_WR_LEN16_V(x) ((x) << FW_WR_LEN16_S)
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +0000158
Vipul Pandya13ee15d2012-09-26 02:39:40 +0000159#define HW_TPL_FR_MT_PR_IV_P_FC 0X32B
Vipul Pandya5be78ee2012-12-10 09:30:54 +0000160#define HW_TPL_FR_MT_PR_OV_P_FC 0X327
Vipul Pandya13ee15d2012-09-26 02:39:40 +0000161
Vipul Pandyaf2b7e782012-12-10 09:30:52 +0000162/* filter wr reply code in cookie in CPL_SET_TCB_RPL */
163enum fw_filter_wr_cookie {
164 FW_FILTER_WR_SUCCESS,
165 FW_FILTER_WR_FLT_ADDED,
166 FW_FILTER_WR_FLT_DELETED,
167 FW_FILTER_WR_SMT_TBL_FULL,
168 FW_FILTER_WR_EINVAL,
169};
170
171struct fw_filter_wr {
172 __be32 op_pkd;
173 __be32 len16_pkd;
174 __be64 r3;
175 __be32 tid_to_iq;
176 __be32 del_filter_to_l2tix;
177 __be16 ethtype;
178 __be16 ethtypem;
179 __u8 frag_to_ovlan_vldm;
180 __u8 smac_sel;
181 __be16 rx_chan_rx_rpl_iq;
182 __be32 maci_to_matchtypem;
183 __u8 ptcl;
184 __u8 ptclm;
185 __u8 ttyp;
186 __u8 ttypm;
187 __be16 ivlan;
188 __be16 ivlanm;
189 __be16 ovlan;
190 __be16 ovlanm;
191 __u8 lip[16];
192 __u8 lipm[16];
193 __u8 fip[16];
194 __u8 fipm[16];
195 __be16 lp;
196 __be16 lpm;
197 __be16 fp;
198 __be16 fpm;
199 __be16 r7;
200 __u8 sma[6];
201};
202
Hariprasad Shenai77a80e22014-11-21 12:52:01 +0530203#define FW_FILTER_WR_TID_S 12
204#define FW_FILTER_WR_TID_M 0xfffff
205#define FW_FILTER_WR_TID_V(x) ((x) << FW_FILTER_WR_TID_S)
206#define FW_FILTER_WR_TID_G(x) \
207 (((x) >> FW_FILTER_WR_TID_S) & FW_FILTER_WR_TID_M)
Vipul Pandyaf2b7e782012-12-10 09:30:52 +0000208
Hariprasad Shenai77a80e22014-11-21 12:52:01 +0530209#define FW_FILTER_WR_RQTYPE_S 11
210#define FW_FILTER_WR_RQTYPE_M 0x1
211#define FW_FILTER_WR_RQTYPE_V(x) ((x) << FW_FILTER_WR_RQTYPE_S)
212#define FW_FILTER_WR_RQTYPE_G(x) \
213 (((x) >> FW_FILTER_WR_RQTYPE_S) & FW_FILTER_WR_RQTYPE_M)
214#define FW_FILTER_WR_RQTYPE_F FW_FILTER_WR_RQTYPE_V(1U)
Vipul Pandyaf2b7e782012-12-10 09:30:52 +0000215
Hariprasad Shenai77a80e22014-11-21 12:52:01 +0530216#define FW_FILTER_WR_NOREPLY_S 10
217#define FW_FILTER_WR_NOREPLY_M 0x1
218#define FW_FILTER_WR_NOREPLY_V(x) ((x) << FW_FILTER_WR_NOREPLY_S)
219#define FW_FILTER_WR_NOREPLY_G(x) \
220 (((x) >> FW_FILTER_WR_NOREPLY_S) & FW_FILTER_WR_NOREPLY_M)
221#define FW_FILTER_WR_NOREPLY_F FW_FILTER_WR_NOREPLY_V(1U)
Vipul Pandyaf2b7e782012-12-10 09:30:52 +0000222
Hariprasad Shenai77a80e22014-11-21 12:52:01 +0530223#define FW_FILTER_WR_IQ_S 0
224#define FW_FILTER_WR_IQ_M 0x3ff
225#define FW_FILTER_WR_IQ_V(x) ((x) << FW_FILTER_WR_IQ_S)
226#define FW_FILTER_WR_IQ_G(x) \
227 (((x) >> FW_FILTER_WR_IQ_S) & FW_FILTER_WR_IQ_M)
Vipul Pandyaf2b7e782012-12-10 09:30:52 +0000228
Hariprasad Shenai77a80e22014-11-21 12:52:01 +0530229#define FW_FILTER_WR_DEL_FILTER_S 31
230#define FW_FILTER_WR_DEL_FILTER_M 0x1
231#define FW_FILTER_WR_DEL_FILTER_V(x) ((x) << FW_FILTER_WR_DEL_FILTER_S)
232#define FW_FILTER_WR_DEL_FILTER_G(x) \
233 (((x) >> FW_FILTER_WR_DEL_FILTER_S) & FW_FILTER_WR_DEL_FILTER_M)
234#define FW_FILTER_WR_DEL_FILTER_F FW_FILTER_WR_DEL_FILTER_V(1U)
Vipul Pandyaf2b7e782012-12-10 09:30:52 +0000235
Hariprasad Shenai77a80e22014-11-21 12:52:01 +0530236#define FW_FILTER_WR_RPTTID_S 25
237#define FW_FILTER_WR_RPTTID_M 0x1
238#define FW_FILTER_WR_RPTTID_V(x) ((x) << FW_FILTER_WR_RPTTID_S)
239#define FW_FILTER_WR_RPTTID_G(x) \
240 (((x) >> FW_FILTER_WR_RPTTID_S) & FW_FILTER_WR_RPTTID_M)
241#define FW_FILTER_WR_RPTTID_F FW_FILTER_WR_RPTTID_V(1U)
Vipul Pandyaf2b7e782012-12-10 09:30:52 +0000242
Hariprasad Shenai77a80e22014-11-21 12:52:01 +0530243#define FW_FILTER_WR_DROP_S 24
244#define FW_FILTER_WR_DROP_M 0x1
245#define FW_FILTER_WR_DROP_V(x) ((x) << FW_FILTER_WR_DROP_S)
246#define FW_FILTER_WR_DROP_G(x) \
247 (((x) >> FW_FILTER_WR_DROP_S) & FW_FILTER_WR_DROP_M)
248#define FW_FILTER_WR_DROP_F FW_FILTER_WR_DROP_V(1U)
Vipul Pandyaf2b7e782012-12-10 09:30:52 +0000249
Hariprasad Shenai77a80e22014-11-21 12:52:01 +0530250#define FW_FILTER_WR_DIRSTEER_S 23
251#define FW_FILTER_WR_DIRSTEER_M 0x1
252#define FW_FILTER_WR_DIRSTEER_V(x) ((x) << FW_FILTER_WR_DIRSTEER_S)
253#define FW_FILTER_WR_DIRSTEER_G(x) \
254 (((x) >> FW_FILTER_WR_DIRSTEER_S) & FW_FILTER_WR_DIRSTEER_M)
255#define FW_FILTER_WR_DIRSTEER_F FW_FILTER_WR_DIRSTEER_V(1U)
Vipul Pandyaf2b7e782012-12-10 09:30:52 +0000256
Hariprasad Shenai77a80e22014-11-21 12:52:01 +0530257#define FW_FILTER_WR_MASKHASH_S 22
258#define FW_FILTER_WR_MASKHASH_M 0x1
259#define FW_FILTER_WR_MASKHASH_V(x) ((x) << FW_FILTER_WR_MASKHASH_S)
260#define FW_FILTER_WR_MASKHASH_G(x) \
261 (((x) >> FW_FILTER_WR_MASKHASH_S) & FW_FILTER_WR_MASKHASH_M)
262#define FW_FILTER_WR_MASKHASH_F FW_FILTER_WR_MASKHASH_V(1U)
Vipul Pandyaf2b7e782012-12-10 09:30:52 +0000263
Hariprasad Shenai77a80e22014-11-21 12:52:01 +0530264#define FW_FILTER_WR_DIRSTEERHASH_S 21
265#define FW_FILTER_WR_DIRSTEERHASH_M 0x1
266#define FW_FILTER_WR_DIRSTEERHASH_V(x) ((x) << FW_FILTER_WR_DIRSTEERHASH_S)
267#define FW_FILTER_WR_DIRSTEERHASH_G(x) \
268 (((x) >> FW_FILTER_WR_DIRSTEERHASH_S) & FW_FILTER_WR_DIRSTEERHASH_M)
269#define FW_FILTER_WR_DIRSTEERHASH_F FW_FILTER_WR_DIRSTEERHASH_V(1U)
Vipul Pandyaf2b7e782012-12-10 09:30:52 +0000270
Hariprasad Shenai77a80e22014-11-21 12:52:01 +0530271#define FW_FILTER_WR_LPBK_S 20
272#define FW_FILTER_WR_LPBK_M 0x1
273#define FW_FILTER_WR_LPBK_V(x) ((x) << FW_FILTER_WR_LPBK_S)
274#define FW_FILTER_WR_LPBK_G(x) \
275 (((x) >> FW_FILTER_WR_LPBK_S) & FW_FILTER_WR_LPBK_M)
276#define FW_FILTER_WR_LPBK_F FW_FILTER_WR_LPBK_V(1U)
Vipul Pandyaf2b7e782012-12-10 09:30:52 +0000277
Hariprasad Shenai77a80e22014-11-21 12:52:01 +0530278#define FW_FILTER_WR_DMAC_S 19
279#define FW_FILTER_WR_DMAC_M 0x1
280#define FW_FILTER_WR_DMAC_V(x) ((x) << FW_FILTER_WR_DMAC_S)
281#define FW_FILTER_WR_DMAC_G(x) \
282 (((x) >> FW_FILTER_WR_DMAC_S) & FW_FILTER_WR_DMAC_M)
283#define FW_FILTER_WR_DMAC_F FW_FILTER_WR_DMAC_V(1U)
Vipul Pandyaf2b7e782012-12-10 09:30:52 +0000284
Hariprasad Shenai77a80e22014-11-21 12:52:01 +0530285#define FW_FILTER_WR_SMAC_S 18
286#define FW_FILTER_WR_SMAC_M 0x1
287#define FW_FILTER_WR_SMAC_V(x) ((x) << FW_FILTER_WR_SMAC_S)
288#define FW_FILTER_WR_SMAC_G(x) \
289 (((x) >> FW_FILTER_WR_SMAC_S) & FW_FILTER_WR_SMAC_M)
290#define FW_FILTER_WR_SMAC_F FW_FILTER_WR_SMAC_V(1U)
Vipul Pandyaf2b7e782012-12-10 09:30:52 +0000291
Hariprasad Shenai77a80e22014-11-21 12:52:01 +0530292#define FW_FILTER_WR_INSVLAN_S 17
293#define FW_FILTER_WR_INSVLAN_M 0x1
294#define FW_FILTER_WR_INSVLAN_V(x) ((x) << FW_FILTER_WR_INSVLAN_S)
295#define FW_FILTER_WR_INSVLAN_G(x) \
296 (((x) >> FW_FILTER_WR_INSVLAN_S) & FW_FILTER_WR_INSVLAN_M)
297#define FW_FILTER_WR_INSVLAN_F FW_FILTER_WR_INSVLAN_V(1U)
Vipul Pandyaf2b7e782012-12-10 09:30:52 +0000298
Hariprasad Shenai77a80e22014-11-21 12:52:01 +0530299#define FW_FILTER_WR_RMVLAN_S 16
300#define FW_FILTER_WR_RMVLAN_M 0x1
301#define FW_FILTER_WR_RMVLAN_V(x) ((x) << FW_FILTER_WR_RMVLAN_S)
302#define FW_FILTER_WR_RMVLAN_G(x) \
303 (((x) >> FW_FILTER_WR_RMVLAN_S) & FW_FILTER_WR_RMVLAN_M)
304#define FW_FILTER_WR_RMVLAN_F FW_FILTER_WR_RMVLAN_V(1U)
Vipul Pandyaf2b7e782012-12-10 09:30:52 +0000305
Hariprasad Shenai77a80e22014-11-21 12:52:01 +0530306#define FW_FILTER_WR_HITCNTS_S 15
307#define FW_FILTER_WR_HITCNTS_M 0x1
308#define FW_FILTER_WR_HITCNTS_V(x) ((x) << FW_FILTER_WR_HITCNTS_S)
309#define FW_FILTER_WR_HITCNTS_G(x) \
310 (((x) >> FW_FILTER_WR_HITCNTS_S) & FW_FILTER_WR_HITCNTS_M)
311#define FW_FILTER_WR_HITCNTS_F FW_FILTER_WR_HITCNTS_V(1U)
Vipul Pandyaf2b7e782012-12-10 09:30:52 +0000312
Hariprasad Shenai77a80e22014-11-21 12:52:01 +0530313#define FW_FILTER_WR_TXCHAN_S 13
314#define FW_FILTER_WR_TXCHAN_M 0x3
315#define FW_FILTER_WR_TXCHAN_V(x) ((x) << FW_FILTER_WR_TXCHAN_S)
316#define FW_FILTER_WR_TXCHAN_G(x) \
317 (((x) >> FW_FILTER_WR_TXCHAN_S) & FW_FILTER_WR_TXCHAN_M)
Vipul Pandyaf2b7e782012-12-10 09:30:52 +0000318
Hariprasad Shenai77a80e22014-11-21 12:52:01 +0530319#define FW_FILTER_WR_PRIO_S 12
320#define FW_FILTER_WR_PRIO_M 0x1
321#define FW_FILTER_WR_PRIO_V(x) ((x) << FW_FILTER_WR_PRIO_S)
322#define FW_FILTER_WR_PRIO_G(x) \
323 (((x) >> FW_FILTER_WR_PRIO_S) & FW_FILTER_WR_PRIO_M)
324#define FW_FILTER_WR_PRIO_F FW_FILTER_WR_PRIO_V(1U)
Vipul Pandyaf2b7e782012-12-10 09:30:52 +0000325
Hariprasad Shenai77a80e22014-11-21 12:52:01 +0530326#define FW_FILTER_WR_L2TIX_S 0
327#define FW_FILTER_WR_L2TIX_M 0xfff
328#define FW_FILTER_WR_L2TIX_V(x) ((x) << FW_FILTER_WR_L2TIX_S)
329#define FW_FILTER_WR_L2TIX_G(x) \
330 (((x) >> FW_FILTER_WR_L2TIX_S) & FW_FILTER_WR_L2TIX_M)
Vipul Pandyaf2b7e782012-12-10 09:30:52 +0000331
Hariprasad Shenai77a80e22014-11-21 12:52:01 +0530332#define FW_FILTER_WR_FRAG_S 7
333#define FW_FILTER_WR_FRAG_M 0x1
334#define FW_FILTER_WR_FRAG_V(x) ((x) << FW_FILTER_WR_FRAG_S)
335#define FW_FILTER_WR_FRAG_G(x) \
336 (((x) >> FW_FILTER_WR_FRAG_S) & FW_FILTER_WR_FRAG_M)
337#define FW_FILTER_WR_FRAG_F FW_FILTER_WR_FRAG_V(1U)
Vipul Pandyaf2b7e782012-12-10 09:30:52 +0000338
Hariprasad Shenai77a80e22014-11-21 12:52:01 +0530339#define FW_FILTER_WR_FRAGM_S 6
340#define FW_FILTER_WR_FRAGM_M 0x1
341#define FW_FILTER_WR_FRAGM_V(x) ((x) << FW_FILTER_WR_FRAGM_S)
342#define FW_FILTER_WR_FRAGM_G(x) \
343 (((x) >> FW_FILTER_WR_FRAGM_S) & FW_FILTER_WR_FRAGM_M)
344#define FW_FILTER_WR_FRAGM_F FW_FILTER_WR_FRAGM_V(1U)
Vipul Pandyaf2b7e782012-12-10 09:30:52 +0000345
Hariprasad Shenai77a80e22014-11-21 12:52:01 +0530346#define FW_FILTER_WR_IVLAN_VLD_S 5
347#define FW_FILTER_WR_IVLAN_VLD_M 0x1
348#define FW_FILTER_WR_IVLAN_VLD_V(x) ((x) << FW_FILTER_WR_IVLAN_VLD_S)
349#define FW_FILTER_WR_IVLAN_VLD_G(x) \
350 (((x) >> FW_FILTER_WR_IVLAN_VLD_S) & FW_FILTER_WR_IVLAN_VLD_M)
351#define FW_FILTER_WR_IVLAN_VLD_F FW_FILTER_WR_IVLAN_VLD_V(1U)
Vipul Pandyaf2b7e782012-12-10 09:30:52 +0000352
Hariprasad Shenai77a80e22014-11-21 12:52:01 +0530353#define FW_FILTER_WR_OVLAN_VLD_S 4
354#define FW_FILTER_WR_OVLAN_VLD_M 0x1
355#define FW_FILTER_WR_OVLAN_VLD_V(x) ((x) << FW_FILTER_WR_OVLAN_VLD_S)
356#define FW_FILTER_WR_OVLAN_VLD_G(x) \
357 (((x) >> FW_FILTER_WR_OVLAN_VLD_S) & FW_FILTER_WR_OVLAN_VLD_M)
358#define FW_FILTER_WR_OVLAN_VLD_F FW_FILTER_WR_OVLAN_VLD_V(1U)
Vipul Pandyaf2b7e782012-12-10 09:30:52 +0000359
Hariprasad Shenai77a80e22014-11-21 12:52:01 +0530360#define FW_FILTER_WR_IVLAN_VLDM_S 3
361#define FW_FILTER_WR_IVLAN_VLDM_M 0x1
362#define FW_FILTER_WR_IVLAN_VLDM_V(x) ((x) << FW_FILTER_WR_IVLAN_VLDM_S)
363#define FW_FILTER_WR_IVLAN_VLDM_G(x) \
364 (((x) >> FW_FILTER_WR_IVLAN_VLDM_S) & FW_FILTER_WR_IVLAN_VLDM_M)
365#define FW_FILTER_WR_IVLAN_VLDM_F FW_FILTER_WR_IVLAN_VLDM_V(1U)
Vipul Pandyaf2b7e782012-12-10 09:30:52 +0000366
Hariprasad Shenai77a80e22014-11-21 12:52:01 +0530367#define FW_FILTER_WR_OVLAN_VLDM_S 2
368#define FW_FILTER_WR_OVLAN_VLDM_M 0x1
369#define FW_FILTER_WR_OVLAN_VLDM_V(x) ((x) << FW_FILTER_WR_OVLAN_VLDM_S)
370#define FW_FILTER_WR_OVLAN_VLDM_G(x) \
371 (((x) >> FW_FILTER_WR_OVLAN_VLDM_S) & FW_FILTER_WR_OVLAN_VLDM_M)
372#define FW_FILTER_WR_OVLAN_VLDM_F FW_FILTER_WR_OVLAN_VLDM_V(1U)
Vipul Pandyaf2b7e782012-12-10 09:30:52 +0000373
Hariprasad Shenai77a80e22014-11-21 12:52:01 +0530374#define FW_FILTER_WR_RX_CHAN_S 15
375#define FW_FILTER_WR_RX_CHAN_M 0x1
376#define FW_FILTER_WR_RX_CHAN_V(x) ((x) << FW_FILTER_WR_RX_CHAN_S)
377#define FW_FILTER_WR_RX_CHAN_G(x) \
378 (((x) >> FW_FILTER_WR_RX_CHAN_S) & FW_FILTER_WR_RX_CHAN_M)
379#define FW_FILTER_WR_RX_CHAN_F FW_FILTER_WR_RX_CHAN_V(1U)
Vipul Pandyaf2b7e782012-12-10 09:30:52 +0000380
Hariprasad Shenai77a80e22014-11-21 12:52:01 +0530381#define FW_FILTER_WR_RX_RPL_IQ_S 0
382#define FW_FILTER_WR_RX_RPL_IQ_M 0x3ff
383#define FW_FILTER_WR_RX_RPL_IQ_V(x) ((x) << FW_FILTER_WR_RX_RPL_IQ_S)
384#define FW_FILTER_WR_RX_RPL_IQ_G(x) \
385 (((x) >> FW_FILTER_WR_RX_RPL_IQ_S) & FW_FILTER_WR_RX_RPL_IQ_M)
Vipul Pandyaf2b7e782012-12-10 09:30:52 +0000386
Hariprasad Shenai77a80e22014-11-21 12:52:01 +0530387#define FW_FILTER_WR_MACI_S 23
388#define FW_FILTER_WR_MACI_M 0x1ff
389#define FW_FILTER_WR_MACI_V(x) ((x) << FW_FILTER_WR_MACI_S)
390#define FW_FILTER_WR_MACI_G(x) \
391 (((x) >> FW_FILTER_WR_MACI_S) & FW_FILTER_WR_MACI_M)
Vipul Pandyaf2b7e782012-12-10 09:30:52 +0000392
Hariprasad Shenai77a80e22014-11-21 12:52:01 +0530393#define FW_FILTER_WR_MACIM_S 14
394#define FW_FILTER_WR_MACIM_M 0x1ff
395#define FW_FILTER_WR_MACIM_V(x) ((x) << FW_FILTER_WR_MACIM_S)
396#define FW_FILTER_WR_MACIM_G(x) \
397 (((x) >> FW_FILTER_WR_MACIM_S) & FW_FILTER_WR_MACIM_M)
Vipul Pandyaf2b7e782012-12-10 09:30:52 +0000398
Hariprasad Shenai77a80e22014-11-21 12:52:01 +0530399#define FW_FILTER_WR_FCOE_S 13
400#define FW_FILTER_WR_FCOE_M 0x1
401#define FW_FILTER_WR_FCOE_V(x) ((x) << FW_FILTER_WR_FCOE_S)
402#define FW_FILTER_WR_FCOE_G(x) \
403 (((x) >> FW_FILTER_WR_FCOE_S) & FW_FILTER_WR_FCOE_M)
404#define FW_FILTER_WR_FCOE_F FW_FILTER_WR_FCOE_V(1U)
Vipul Pandyaf2b7e782012-12-10 09:30:52 +0000405
Hariprasad Shenai77a80e22014-11-21 12:52:01 +0530406#define FW_FILTER_WR_FCOEM_S 12
407#define FW_FILTER_WR_FCOEM_M 0x1
408#define FW_FILTER_WR_FCOEM_V(x) ((x) << FW_FILTER_WR_FCOEM_S)
409#define FW_FILTER_WR_FCOEM_G(x) \
410 (((x) >> FW_FILTER_WR_FCOEM_S) & FW_FILTER_WR_FCOEM_M)
411#define FW_FILTER_WR_FCOEM_F FW_FILTER_WR_FCOEM_V(1U)
Vipul Pandyaf2b7e782012-12-10 09:30:52 +0000412
Hariprasad Shenai77a80e22014-11-21 12:52:01 +0530413#define FW_FILTER_WR_PORT_S 9
414#define FW_FILTER_WR_PORT_M 0x7
415#define FW_FILTER_WR_PORT_V(x) ((x) << FW_FILTER_WR_PORT_S)
416#define FW_FILTER_WR_PORT_G(x) \
417 (((x) >> FW_FILTER_WR_PORT_S) & FW_FILTER_WR_PORT_M)
Vipul Pandyaf2b7e782012-12-10 09:30:52 +0000418
Hariprasad Shenai77a80e22014-11-21 12:52:01 +0530419#define FW_FILTER_WR_PORTM_S 6
420#define FW_FILTER_WR_PORTM_M 0x7
421#define FW_FILTER_WR_PORTM_V(x) ((x) << FW_FILTER_WR_PORTM_S)
422#define FW_FILTER_WR_PORTM_G(x) \
423 (((x) >> FW_FILTER_WR_PORTM_S) & FW_FILTER_WR_PORTM_M)
Vipul Pandyaf2b7e782012-12-10 09:30:52 +0000424
Hariprasad Shenai77a80e22014-11-21 12:52:01 +0530425#define FW_FILTER_WR_MATCHTYPE_S 3
426#define FW_FILTER_WR_MATCHTYPE_M 0x7
427#define FW_FILTER_WR_MATCHTYPE_V(x) ((x) << FW_FILTER_WR_MATCHTYPE_S)
428#define FW_FILTER_WR_MATCHTYPE_G(x) \
429 (((x) >> FW_FILTER_WR_MATCHTYPE_S) & FW_FILTER_WR_MATCHTYPE_M)
Vipul Pandyaf2b7e782012-12-10 09:30:52 +0000430
Hariprasad Shenai77a80e22014-11-21 12:52:01 +0530431#define FW_FILTER_WR_MATCHTYPEM_S 0
432#define FW_FILTER_WR_MATCHTYPEM_M 0x7
433#define FW_FILTER_WR_MATCHTYPEM_V(x) ((x) << FW_FILTER_WR_MATCHTYPEM_S)
434#define FW_FILTER_WR_MATCHTYPEM_G(x) \
435 (((x) >> FW_FILTER_WR_MATCHTYPEM_S) & FW_FILTER_WR_MATCHTYPEM_M)
Vipul Pandyaf2b7e782012-12-10 09:30:52 +0000436
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +0000437struct fw_ulptx_wr {
438 __be32 op_to_compl;
439 __be32 flowid_len16;
440 u64 cookie;
441};
442
443struct fw_tp_wr {
444 __be32 op_to_immdlen;
445 __be32 flowid_len16;
446 u64 cookie;
447};
448
449struct fw_eth_tx_pkt_wr {
450 __be32 op_immdlen;
451 __be32 equiq_to_len16;
452 __be64 r3;
453};
454
Vipul Pandya5be78ee2012-12-10 09:30:54 +0000455struct fw_ofld_connection_wr {
456 __be32 op_compl;
457 __be32 len16_pkd;
458 __u64 cookie;
459 __be64 r2;
460 __be64 r3;
461 struct fw_ofld_connection_le {
462 __be32 version_cpl;
463 __be32 filter;
464 __be32 r1;
465 __be16 lport;
466 __be16 pport;
467 union fw_ofld_connection_leip {
468 struct fw_ofld_connection_le_ipv4 {
469 __be32 pip;
470 __be32 lip;
471 __be64 r0;
472 __be64 r1;
473 __be64 r2;
474 } ipv4;
475 struct fw_ofld_connection_le_ipv6 {
476 __be64 pip_hi;
477 __be64 pip_lo;
478 __be64 lip_hi;
479 __be64 lip_lo;
480 } ipv6;
481 } u;
482 } le;
483 struct fw_ofld_connection_tcb {
484 __be32 t_state_to_astid;
485 __be16 cplrxdataack_cplpassacceptrpl;
486 __be16 rcv_adv;
487 __be32 rcv_nxt;
488 __be32 tx_max;
489 __be64 opt0;
490 __be32 opt2;
491 __be32 r1;
492 __be64 r2;
493 __be64 r3;
494 } tcb;
495};
496
Hariprasad Shenai77a80e22014-11-21 12:52:01 +0530497#define FW_OFLD_CONNECTION_WR_VERSION_S 31
498#define FW_OFLD_CONNECTION_WR_VERSION_M 0x1
499#define FW_OFLD_CONNECTION_WR_VERSION_V(x) \
500 ((x) << FW_OFLD_CONNECTION_WR_VERSION_S)
501#define FW_OFLD_CONNECTION_WR_VERSION_G(x) \
502 (((x) >> FW_OFLD_CONNECTION_WR_VERSION_S) & \
503 FW_OFLD_CONNECTION_WR_VERSION_M)
504#define FW_OFLD_CONNECTION_WR_VERSION_F \
505 FW_OFLD_CONNECTION_WR_VERSION_V(1U)
Vipul Pandya5be78ee2012-12-10 09:30:54 +0000506
Hariprasad Shenai77a80e22014-11-21 12:52:01 +0530507#define FW_OFLD_CONNECTION_WR_CPL_S 30
508#define FW_OFLD_CONNECTION_WR_CPL_M 0x1
509#define FW_OFLD_CONNECTION_WR_CPL_V(x) ((x) << FW_OFLD_CONNECTION_WR_CPL_S)
510#define FW_OFLD_CONNECTION_WR_CPL_G(x) \
511 (((x) >> FW_OFLD_CONNECTION_WR_CPL_S) & FW_OFLD_CONNECTION_WR_CPL_M)
512#define FW_OFLD_CONNECTION_WR_CPL_F FW_OFLD_CONNECTION_WR_CPL_V(1U)
Vipul Pandya5be78ee2012-12-10 09:30:54 +0000513
Hariprasad Shenai77a80e22014-11-21 12:52:01 +0530514#define FW_OFLD_CONNECTION_WR_T_STATE_S 28
515#define FW_OFLD_CONNECTION_WR_T_STATE_M 0xf
516#define FW_OFLD_CONNECTION_WR_T_STATE_V(x) \
517 ((x) << FW_OFLD_CONNECTION_WR_T_STATE_S)
518#define FW_OFLD_CONNECTION_WR_T_STATE_G(x) \
519 (((x) >> FW_OFLD_CONNECTION_WR_T_STATE_S) & \
520 FW_OFLD_CONNECTION_WR_T_STATE_M)
Vipul Pandya5be78ee2012-12-10 09:30:54 +0000521
Hariprasad Shenai77a80e22014-11-21 12:52:01 +0530522#define FW_OFLD_CONNECTION_WR_RCV_SCALE_S 24
523#define FW_OFLD_CONNECTION_WR_RCV_SCALE_M 0xf
524#define FW_OFLD_CONNECTION_WR_RCV_SCALE_V(x) \
525 ((x) << FW_OFLD_CONNECTION_WR_RCV_SCALE_S)
526#define FW_OFLD_CONNECTION_WR_RCV_SCALE_G(x) \
527 (((x) >> FW_OFLD_CONNECTION_WR_RCV_SCALE_S) & \
528 FW_OFLD_CONNECTION_WR_RCV_SCALE_M)
Vipul Pandya5be78ee2012-12-10 09:30:54 +0000529
Hariprasad Shenai77a80e22014-11-21 12:52:01 +0530530#define FW_OFLD_CONNECTION_WR_ASTID_S 0
531#define FW_OFLD_CONNECTION_WR_ASTID_M 0xffffff
532#define FW_OFLD_CONNECTION_WR_ASTID_V(x) \
533 ((x) << FW_OFLD_CONNECTION_WR_ASTID_S)
534#define FW_OFLD_CONNECTION_WR_ASTID_G(x) \
535 (((x) >> FW_OFLD_CONNECTION_WR_ASTID_S) & FW_OFLD_CONNECTION_WR_ASTID_M)
Vipul Pandya5be78ee2012-12-10 09:30:54 +0000536
Hariprasad Shenai77a80e22014-11-21 12:52:01 +0530537#define FW_OFLD_CONNECTION_WR_CPLRXDATAACK_S 15
538#define FW_OFLD_CONNECTION_WR_CPLRXDATAACK_M 0x1
539#define FW_OFLD_CONNECTION_WR_CPLRXDATAACK_V(x) \
540 ((x) << FW_OFLD_CONNECTION_WR_CPLRXDATAACK_S)
541#define FW_OFLD_CONNECTION_WR_CPLRXDATAACK_G(x) \
542 (((x) >> FW_OFLD_CONNECTION_WR_CPLRXDATAACK_S) & \
543 FW_OFLD_CONNECTION_WR_CPLRXDATAACK_M)
544#define FW_OFLD_CONNECTION_WR_CPLRXDATAACK_F \
545 FW_OFLD_CONNECTION_WR_CPLRXDATAACK_V(1U)
Vipul Pandya5be78ee2012-12-10 09:30:54 +0000546
Hariprasad Shenai77a80e22014-11-21 12:52:01 +0530547#define FW_OFLD_CONNECTION_WR_CPLPASSACCEPTRPL_S 14
548#define FW_OFLD_CONNECTION_WR_CPLPASSACCEPTRPL_M 0x1
549#define FW_OFLD_CONNECTION_WR_CPLPASSACCEPTRPL_V(x) \
550 ((x) << FW_OFLD_CONNECTION_WR_CPLPASSACCEPTRPL_S)
551#define FW_OFLD_CONNECTION_WR_CPLPASSACCEPTRPL_G(x) \
552 (((x) >> FW_OFLD_CONNECTION_WR_CPLPASSACCEPTRPL_S) & \
553 FW_OFLD_CONNECTION_WR_CPLPASSACCEPTRPL_M)
554#define FW_OFLD_CONNECTION_WR_CPLPASSACCEPTRPL_F \
555 FW_OFLD_CONNECTION_WR_CPLPASSACCEPTRPL_V(1U)
Vipul Pandya5be78ee2012-12-10 09:30:54 +0000556
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +0000557enum fw_flowc_mnem {
558 FW_FLOWC_MNEM_PFNVFN, /* PFN [15:8] VFN [7:0] */
559 FW_FLOWC_MNEM_CH,
560 FW_FLOWC_MNEM_PORT,
561 FW_FLOWC_MNEM_IQID,
562 FW_FLOWC_MNEM_SNDNXT,
563 FW_FLOWC_MNEM_RCVNXT,
564 FW_FLOWC_MNEM_SNDBUF,
565 FW_FLOWC_MNEM_MSS,
Karen Xie64bfead2014-12-11 19:13:35 -0800566 FW_FLOWC_MNEM_TXDATAPLEN_MAX,
Varun Prakashb96c5cb2016-02-14 23:07:38 +0530567 FW_FLOWC_MNEM_TCPSTATE,
568 FW_FLOWC_MNEM_EOSTATE,
569 FW_FLOWC_MNEM_SCHEDCLASS,
570 FW_FLOWC_MNEM_DCBPRIO,
571 FW_FLOWC_MNEM_SND_SCALE,
572 FW_FLOWC_MNEM_RCV_SCALE,
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +0000573};
574
575struct fw_flowc_mnemval {
576 u8 mnemonic;
577 u8 r4[3];
578 __be32 val;
579};
580
581struct fw_flowc_wr {
582 __be32 op_to_nparams;
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +0000583 __be32 flowid_len16;
584 struct fw_flowc_mnemval mnemval[0];
585};
586
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +0530587#define FW_FLOWC_WR_NPARAMS_S 0
588#define FW_FLOWC_WR_NPARAMS_V(x) ((x) << FW_FLOWC_WR_NPARAMS_S)
589
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +0000590struct fw_ofld_tx_data_wr {
591 __be32 op_to_immdlen;
592 __be32 flowid_len16;
593 __be32 plen;
594 __be32 tunnel_to_proxy;
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +0000595};
596
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +0530597#define FW_OFLD_TX_DATA_WR_TUNNEL_S 19
598#define FW_OFLD_TX_DATA_WR_TUNNEL_V(x) ((x) << FW_OFLD_TX_DATA_WR_TUNNEL_S)
599
600#define FW_OFLD_TX_DATA_WR_SAVE_S 18
601#define FW_OFLD_TX_DATA_WR_SAVE_V(x) ((x) << FW_OFLD_TX_DATA_WR_SAVE_S)
602
603#define FW_OFLD_TX_DATA_WR_FLUSH_S 17
604#define FW_OFLD_TX_DATA_WR_FLUSH_V(x) ((x) << FW_OFLD_TX_DATA_WR_FLUSH_S)
605#define FW_OFLD_TX_DATA_WR_FLUSH_F FW_OFLD_TX_DATA_WR_FLUSH_V(1U)
606
607#define FW_OFLD_TX_DATA_WR_URGENT_S 16
608#define FW_OFLD_TX_DATA_WR_URGENT_V(x) ((x) << FW_OFLD_TX_DATA_WR_URGENT_S)
609
610#define FW_OFLD_TX_DATA_WR_MORE_S 15
611#define FW_OFLD_TX_DATA_WR_MORE_V(x) ((x) << FW_OFLD_TX_DATA_WR_MORE_S)
612
613#define FW_OFLD_TX_DATA_WR_SHOVE_S 14
614#define FW_OFLD_TX_DATA_WR_SHOVE_V(x) ((x) << FW_OFLD_TX_DATA_WR_SHOVE_S)
615#define FW_OFLD_TX_DATA_WR_SHOVE_F FW_OFLD_TX_DATA_WR_SHOVE_V(1U)
616
617#define FW_OFLD_TX_DATA_WR_ULPMODE_S 10
618#define FW_OFLD_TX_DATA_WR_ULPMODE_V(x) ((x) << FW_OFLD_TX_DATA_WR_ULPMODE_S)
619
620#define FW_OFLD_TX_DATA_WR_ULPSUBMODE_S 6
621#define FW_OFLD_TX_DATA_WR_ULPSUBMODE_V(x) \
622 ((x) << FW_OFLD_TX_DATA_WR_ULPSUBMODE_S)
623
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +0000624struct fw_cmd_wr {
625 __be32 op_dma;
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +0000626 __be32 len16_pkd;
627 __be64 cookie_daddr;
628};
629
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +0530630#define FW_CMD_WR_DMA_S 17
631#define FW_CMD_WR_DMA_V(x) ((x) << FW_CMD_WR_DMA_S)
632
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +0000633struct fw_eth_tx_pkt_vm_wr {
634 __be32 op_immdlen;
635 __be32 equiq_to_len16;
636 __be32 r3[2];
637 u8 ethmacdst[6];
638 u8 ethmacsrc[6];
639 __be16 ethtype;
640 __be16 vlantci;
641};
642
Santosh Rastapur2422d9a2013-03-14 05:08:48 +0000643#define FW_CMD_MAX_TIMEOUT 10000
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +0000644
Vipul Pandya636f9d32012-09-26 02:39:39 +0000645/*
646 * If a host driver does a HELLO and discovers that there's already a MASTER
647 * selected, we may have to wait for that MASTER to finish issuing RESET,
648 * configuration and INITIALIZE commands. Also, there's a possibility that
649 * our own HELLO may get lost if it happens right as the MASTER is issuign a
650 * RESET command, so we need to be willing to make a few retries of our HELLO.
651 */
652#define FW_CMD_HELLO_TIMEOUT (3 * FW_CMD_MAX_TIMEOUT)
653#define FW_CMD_HELLO_RETRIES 3
654
655
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +0000656enum fw_cmd_opcodes {
657 FW_LDST_CMD = 0x01,
658 FW_RESET_CMD = 0x03,
659 FW_HELLO_CMD = 0x04,
660 FW_BYE_CMD = 0x05,
661 FW_INITIALIZE_CMD = 0x06,
662 FW_CAPS_CONFIG_CMD = 0x07,
663 FW_PARAMS_CMD = 0x08,
664 FW_PFVF_CMD = 0x09,
665 FW_IQ_CMD = 0x10,
666 FW_EQ_MNGT_CMD = 0x11,
667 FW_EQ_ETH_CMD = 0x12,
668 FW_EQ_CTRL_CMD = 0x13,
669 FW_EQ_OFLD_CMD = 0x21,
670 FW_VI_CMD = 0x14,
671 FW_VI_MAC_CMD = 0x15,
672 FW_VI_RXMODE_CMD = 0x16,
673 FW_VI_ENABLE_CMD = 0x17,
674 FW_ACL_MAC_CMD = 0x18,
675 FW_ACL_VLAN_CMD = 0x19,
676 FW_VI_STATS_CMD = 0x1a,
677 FW_PORT_CMD = 0x1b,
678 FW_PORT_STATS_CMD = 0x1c,
679 FW_PORT_LB_STATS_CMD = 0x1d,
680 FW_PORT_TRACE_CMD = 0x1e,
681 FW_PORT_TRACE_MMAP_CMD = 0x1f,
682 FW_RSS_IND_TBL_CMD = 0x20,
683 FW_RSS_GLB_CONFIG_CMD = 0x22,
684 FW_RSS_VI_CONFIG_CMD = 0x23,
Rahul Lakkireddyb72a32d2016-08-22 16:29:06 +0530685 FW_SCHED_CMD = 0x24,
Hariprasad Shenai49aa2842015-01-07 08:48:00 +0530686 FW_DEVLOG_CMD = 0x25,
Vipul Pandya01bcca62013-07-04 16:10:46 +0530687 FW_CLIP_CMD = 0x28,
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +0000688 FW_LASTC2E_CMD = 0x40,
689 FW_ERROR_CMD = 0x80,
690 FW_DEBUG_CMD = 0x81,
691};
692
693enum fw_cmd_cap {
694 FW_CMD_CAP_PF = 0x01,
695 FW_CMD_CAP_DMAQ = 0x02,
696 FW_CMD_CAP_PORT = 0x04,
697 FW_CMD_CAP_PORTPROMISC = 0x08,
698 FW_CMD_CAP_PORTSTATS = 0x10,
699 FW_CMD_CAP_VF = 0x80,
700};
701
702/*
703 * Generic command header flit0
704 */
705struct fw_cmd_hdr {
706 __be32 hi;
707 __be32 lo;
708};
709
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +0530710#define FW_CMD_OP_S 24
711#define FW_CMD_OP_M 0xff
712#define FW_CMD_OP_V(x) ((x) << FW_CMD_OP_S)
713#define FW_CMD_OP_G(x) (((x) >> FW_CMD_OP_S) & FW_CMD_OP_M)
714
715#define FW_CMD_REQUEST_S 23
716#define FW_CMD_REQUEST_V(x) ((x) << FW_CMD_REQUEST_S)
717#define FW_CMD_REQUEST_F FW_CMD_REQUEST_V(1U)
718
719#define FW_CMD_READ_S 22
720#define FW_CMD_READ_V(x) ((x) << FW_CMD_READ_S)
721#define FW_CMD_READ_F FW_CMD_READ_V(1U)
722
723#define FW_CMD_WRITE_S 21
724#define FW_CMD_WRITE_V(x) ((x) << FW_CMD_WRITE_S)
725#define FW_CMD_WRITE_F FW_CMD_WRITE_V(1U)
726
727#define FW_CMD_EXEC_S 20
728#define FW_CMD_EXEC_V(x) ((x) << FW_CMD_EXEC_S)
729#define FW_CMD_EXEC_F FW_CMD_EXEC_V(1U)
730
731#define FW_CMD_RAMASK_S 20
732#define FW_CMD_RAMASK_V(x) ((x) << FW_CMD_RAMASK_S)
733
734#define FW_CMD_RETVAL_S 8
735#define FW_CMD_RETVAL_M 0xff
736#define FW_CMD_RETVAL_V(x) ((x) << FW_CMD_RETVAL_S)
737#define FW_CMD_RETVAL_G(x) (((x) >> FW_CMD_RETVAL_S) & FW_CMD_RETVAL_M)
738
739#define FW_CMD_LEN16_S 0
740#define FW_CMD_LEN16_V(x) ((x) << FW_CMD_LEN16_S)
741
742#define FW_LEN16(fw_struct) FW_CMD_LEN16_V(sizeof(fw_struct) / 16)
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +0000743
744enum fw_ldst_addrspc {
745 FW_LDST_ADDRSPC_FIRMWARE = 0x0001,
746 FW_LDST_ADDRSPC_SGE_EGRC = 0x0008,
747 FW_LDST_ADDRSPC_SGE_INGC = 0x0009,
748 FW_LDST_ADDRSPC_SGE_FLMC = 0x000a,
749 FW_LDST_ADDRSPC_SGE_CONMC = 0x000b,
750 FW_LDST_ADDRSPC_TP_PIO = 0x0010,
751 FW_LDST_ADDRSPC_TP_TM_PIO = 0x0011,
752 FW_LDST_ADDRSPC_TP_MIB = 0x0012,
753 FW_LDST_ADDRSPC_MDIO = 0x0018,
754 FW_LDST_ADDRSPC_MPS = 0x0020,
Naresh Kumar Innace91a922012-11-15 22:41:17 +0530755 FW_LDST_ADDRSPC_FUNC = 0x0028,
756 FW_LDST_ADDRSPC_FUNC_PCIE = 0x0029,
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +0000757};
758
759enum fw_ldst_mps_fid {
760 FW_LDST_MPS_ATRB,
761 FW_LDST_MPS_RPLC
762};
763
764enum fw_ldst_func_access_ctl {
765 FW_LDST_FUNC_ACC_CTL_VIID,
766 FW_LDST_FUNC_ACC_CTL_FID
767};
768
769enum fw_ldst_func_mod_index {
770 FW_LDST_FUNC_MPS
771};
772
773struct fw_ldst_cmd {
774 __be32 op_to_addrspace;
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +0000775 __be32 cycles_to_len16;
776 union fw_ldst {
777 struct fw_ldst_addrval {
778 __be32 addr;
779 __be32 val;
780 } addrval;
781 struct fw_ldst_idctxt {
782 __be32 physid;
Hariprasad Shenai5d700ec2015-06-05 14:24:48 +0530783 __be32 msg_ctxtflush;
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +0000784 __be32 ctxt_data7;
785 __be32 ctxt_data6;
786 __be32 ctxt_data5;
787 __be32 ctxt_data4;
788 __be32 ctxt_data3;
789 __be32 ctxt_data2;
790 __be32 ctxt_data1;
791 __be32 ctxt_data0;
792 } idctxt;
793 struct fw_ldst_mdio {
794 __be16 paddr_mmd;
795 __be16 raddr;
796 __be16 vctl;
797 __be16 rval;
798 } mdio;
Hariprasad Shenaif2be0532015-09-10 09:55:13 +0530799 struct fw_ldst_cim_rq {
800 u8 req_first64[8];
801 u8 req_second64[8];
802 u8 resp_first64[8];
803 u8 resp_second64[8];
804 __be32 r3[2];
805 } cim_rq;
Hariprasad Shenai3ccc6cf2015-06-02 13:59:39 +0530806 union fw_ldst_mps {
807 struct fw_ldst_mps_rplc {
808 __be16 fid_idx;
809 __be16 rplcpf_pkd;
810 __be32 rplc255_224;
811 __be32 rplc223_192;
812 __be32 rplc191_160;
813 __be32 rplc159_128;
814 __be32 rplc127_96;
815 __be32 rplc95_64;
816 __be32 rplc63_32;
817 __be32 rplc31_0;
818 } rplc;
819 struct fw_ldst_mps_atrb {
820 __be16 fid_mpsid;
821 __be16 r2[3];
822 __be32 r3[2];
823 __be32 r4;
824 __be32 atrb;
825 __be16 vlan[16];
826 } atrb;
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +0000827 } mps;
828 struct fw_ldst_func {
829 u8 access_ctl;
830 u8 mod_index;
831 __be16 ctl_id;
832 __be32 offset;
833 __be64 data0;
834 __be64 data1;
835 } func;
Naresh Kumar Innace91a922012-11-15 22:41:17 +0530836 struct fw_ldst_pcie {
837 u8 ctrl_to_fn;
838 u8 bnum;
839 u8 r;
840 u8 ext_r;
841 u8 select_naccess;
842 u8 pcie_fn;
843 __be16 nset_pkd;
844 __be32 data[12];
845 } pcie;
Hariprasad Shenaif2be0532015-09-10 09:55:13 +0530846 struct fw_ldst_i2c_deprecated {
847 u8 pid_pkd;
848 u8 base;
849 u8 boffset;
850 u8 data;
851 __be32 r9;
852 } i2c_deprecated;
853 struct fw_ldst_i2c {
854 u8 pid;
855 u8 did;
856 u8 boffset;
857 u8 blen;
858 __be32 r9;
859 __u8 data[48];
860 } i2c;
861 struct fw_ldst_le {
862 __be32 index;
863 __be32 r9;
864 u8 val[33];
865 u8 r11[7];
866 } le;
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +0000867 } u;
868};
869
Hariprasad Shenaif2be0532015-09-10 09:55:13 +0530870#define FW_LDST_CMD_ADDRSPACE_S 0
871#define FW_LDST_CMD_ADDRSPACE_V(x) ((x) << FW_LDST_CMD_ADDRSPACE_S)
872
Hariprasad Shenai51678652014-11-21 12:52:02 +0530873#define FW_LDST_CMD_MSG_S 31
874#define FW_LDST_CMD_MSG_V(x) ((x) << FW_LDST_CMD_MSG_S)
875
Hariprasad Shenai5d700ec2015-06-05 14:24:48 +0530876#define FW_LDST_CMD_CTXTFLUSH_S 30
877#define FW_LDST_CMD_CTXTFLUSH_V(x) ((x) << FW_LDST_CMD_CTXTFLUSH_S)
878#define FW_LDST_CMD_CTXTFLUSH_F FW_LDST_CMD_CTXTFLUSH_V(1U)
879
Hariprasad Shenai51678652014-11-21 12:52:02 +0530880#define FW_LDST_CMD_PADDR_S 8
881#define FW_LDST_CMD_PADDR_V(x) ((x) << FW_LDST_CMD_PADDR_S)
882
883#define FW_LDST_CMD_MMD_S 0
884#define FW_LDST_CMD_MMD_V(x) ((x) << FW_LDST_CMD_MMD_S)
885
886#define FW_LDST_CMD_FID_S 15
887#define FW_LDST_CMD_FID_V(x) ((x) << FW_LDST_CMD_FID_S)
888
Hariprasad Shenai3ccc6cf2015-06-02 13:59:39 +0530889#define FW_LDST_CMD_IDX_S 0
890#define FW_LDST_CMD_IDX_V(x) ((x) << FW_LDST_CMD_IDX_S)
Hariprasad Shenai51678652014-11-21 12:52:02 +0530891
892#define FW_LDST_CMD_RPLCPF_S 0
893#define FW_LDST_CMD_RPLCPF_V(x) ((x) << FW_LDST_CMD_RPLCPF_S)
894
895#define FW_LDST_CMD_LC_S 4
896#define FW_LDST_CMD_LC_V(x) ((x) << FW_LDST_CMD_LC_S)
897#define FW_LDST_CMD_LC_F FW_LDST_CMD_LC_V(1U)
898
899#define FW_LDST_CMD_FN_S 0
900#define FW_LDST_CMD_FN_V(x) ((x) << FW_LDST_CMD_FN_S)
901
902#define FW_LDST_CMD_NACCESS_S 0
903#define FW_LDST_CMD_NACCESS_V(x) ((x) << FW_LDST_CMD_NACCESS_S)
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +0000904
905struct fw_reset_cmd {
906 __be32 op_to_write;
907 __be32 retval_len16;
908 __be32 val;
Vipul Pandya26f7cbc2012-09-26 02:39:42 +0000909 __be32 halt_pkd;
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +0000910};
911
Hariprasad Shenai51678652014-11-21 12:52:02 +0530912#define FW_RESET_CMD_HALT_S 31
913#define FW_RESET_CMD_HALT_M 0x1
914#define FW_RESET_CMD_HALT_V(x) ((x) << FW_RESET_CMD_HALT_S)
915#define FW_RESET_CMD_HALT_G(x) \
916 (((x) >> FW_RESET_CMD_HALT_S) & FW_RESET_CMD_HALT_M)
917#define FW_RESET_CMD_HALT_F FW_RESET_CMD_HALT_V(1U)
Vipul Pandya26f7cbc2012-09-26 02:39:42 +0000918
Vipul Pandya636f9d32012-09-26 02:39:39 +0000919enum fw_hellow_cmd {
920 fw_hello_cmd_stage_os = 0x0
921};
922
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +0000923struct fw_hello_cmd {
924 __be32 op_to_write;
925 __be32 retval_len16;
Naresh Kumar Innace91a922012-11-15 22:41:17 +0530926 __be32 err_to_clearinit;
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +0000927 __be32 fwrev;
928};
929
Hariprasad Shenai51678652014-11-21 12:52:02 +0530930#define FW_HELLO_CMD_ERR_S 31
931#define FW_HELLO_CMD_ERR_V(x) ((x) << FW_HELLO_CMD_ERR_S)
932#define FW_HELLO_CMD_ERR_F FW_HELLO_CMD_ERR_V(1U)
933
934#define FW_HELLO_CMD_INIT_S 30
935#define FW_HELLO_CMD_INIT_V(x) ((x) << FW_HELLO_CMD_INIT_S)
936#define FW_HELLO_CMD_INIT_F FW_HELLO_CMD_INIT_V(1U)
937
938#define FW_HELLO_CMD_MASTERDIS_S 29
939#define FW_HELLO_CMD_MASTERDIS_V(x) ((x) << FW_HELLO_CMD_MASTERDIS_S)
940
941#define FW_HELLO_CMD_MASTERFORCE_S 28
942#define FW_HELLO_CMD_MASTERFORCE_V(x) ((x) << FW_HELLO_CMD_MASTERFORCE_S)
943
944#define FW_HELLO_CMD_MBMASTER_S 24
945#define FW_HELLO_CMD_MBMASTER_M 0xfU
946#define FW_HELLO_CMD_MBMASTER_V(x) ((x) << FW_HELLO_CMD_MBMASTER_S)
947#define FW_HELLO_CMD_MBMASTER_G(x) \
948 (((x) >> FW_HELLO_CMD_MBMASTER_S) & FW_HELLO_CMD_MBMASTER_M)
949
950#define FW_HELLO_CMD_MBASYNCNOTINT_S 23
951#define FW_HELLO_CMD_MBASYNCNOTINT_V(x) ((x) << FW_HELLO_CMD_MBASYNCNOTINT_S)
952
953#define FW_HELLO_CMD_MBASYNCNOT_S 20
954#define FW_HELLO_CMD_MBASYNCNOT_V(x) ((x) << FW_HELLO_CMD_MBASYNCNOT_S)
955
956#define FW_HELLO_CMD_STAGE_S 17
957#define FW_HELLO_CMD_STAGE_V(x) ((x) << FW_HELLO_CMD_STAGE_S)
958
959#define FW_HELLO_CMD_CLEARINIT_S 16
960#define FW_HELLO_CMD_CLEARINIT_V(x) ((x) << FW_HELLO_CMD_CLEARINIT_S)
961#define FW_HELLO_CMD_CLEARINIT_F FW_HELLO_CMD_CLEARINIT_V(1U)
962
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +0000963struct fw_bye_cmd {
964 __be32 op_to_write;
965 __be32 retval_len16;
966 __be64 r3;
967};
968
969struct fw_initialize_cmd {
970 __be32 op_to_write;
971 __be32 retval_len16;
972 __be64 r3;
973};
974
975enum fw_caps_config_hm {
976 FW_CAPS_CONFIG_HM_PCIE = 0x00000001,
977 FW_CAPS_CONFIG_HM_PL = 0x00000002,
978 FW_CAPS_CONFIG_HM_SGE = 0x00000004,
979 FW_CAPS_CONFIG_HM_CIM = 0x00000008,
980 FW_CAPS_CONFIG_HM_ULPTX = 0x00000010,
981 FW_CAPS_CONFIG_HM_TP = 0x00000020,
982 FW_CAPS_CONFIG_HM_ULPRX = 0x00000040,
983 FW_CAPS_CONFIG_HM_PMRX = 0x00000080,
984 FW_CAPS_CONFIG_HM_PMTX = 0x00000100,
985 FW_CAPS_CONFIG_HM_MC = 0x00000200,
986 FW_CAPS_CONFIG_HM_LE = 0x00000400,
987 FW_CAPS_CONFIG_HM_MPS = 0x00000800,
988 FW_CAPS_CONFIG_HM_XGMAC = 0x00001000,
989 FW_CAPS_CONFIG_HM_CPLSWITCH = 0x00002000,
990 FW_CAPS_CONFIG_HM_T4DBG = 0x00004000,
991 FW_CAPS_CONFIG_HM_MI = 0x00008000,
992 FW_CAPS_CONFIG_HM_I2CM = 0x00010000,
993 FW_CAPS_CONFIG_HM_NCSI = 0x00020000,
994 FW_CAPS_CONFIG_HM_SMB = 0x00040000,
995 FW_CAPS_CONFIG_HM_MA = 0x00080000,
996 FW_CAPS_CONFIG_HM_EDRAM = 0x00100000,
997 FW_CAPS_CONFIG_HM_PMU = 0x00200000,
998 FW_CAPS_CONFIG_HM_UART = 0x00400000,
999 FW_CAPS_CONFIG_HM_SF = 0x00800000,
1000};
1001
1002enum fw_caps_config_nbm {
1003 FW_CAPS_CONFIG_NBM_IPMI = 0x00000001,
1004 FW_CAPS_CONFIG_NBM_NCSI = 0x00000002,
1005};
1006
1007enum fw_caps_config_link {
1008 FW_CAPS_CONFIG_LINK_PPP = 0x00000001,
1009 FW_CAPS_CONFIG_LINK_QFC = 0x00000002,
1010 FW_CAPS_CONFIG_LINK_DCBX = 0x00000004,
1011};
1012
1013enum fw_caps_config_switch {
1014 FW_CAPS_CONFIG_SWITCH_INGRESS = 0x00000001,
1015 FW_CAPS_CONFIG_SWITCH_EGRESS = 0x00000002,
1016};
1017
1018enum fw_caps_config_nic {
1019 FW_CAPS_CONFIG_NIC = 0x00000001,
1020 FW_CAPS_CONFIG_NIC_VM = 0x00000002,
1021};
1022
1023enum fw_caps_config_ofld {
1024 FW_CAPS_CONFIG_OFLD = 0x00000001,
1025};
1026
1027enum fw_caps_config_rdma {
1028 FW_CAPS_CONFIG_RDMA_RDDP = 0x00000001,
1029 FW_CAPS_CONFIG_RDMA_RDMAC = 0x00000002,
1030};
1031
1032enum fw_caps_config_iscsi {
1033 FW_CAPS_CONFIG_ISCSI_INITIATOR_PDU = 0x00000001,
1034 FW_CAPS_CONFIG_ISCSI_TARGET_PDU = 0x00000002,
1035 FW_CAPS_CONFIG_ISCSI_INITIATOR_CNXOFLD = 0x00000004,
1036 FW_CAPS_CONFIG_ISCSI_TARGET_CNXOFLD = 0x00000008,
1037};
1038
1039enum fw_caps_config_fcoe {
1040 FW_CAPS_CONFIG_FCOE_INITIATOR = 0x00000001,
1041 FW_CAPS_CONFIG_FCOE_TARGET = 0x00000002,
Naresh Kumar Innace91a922012-11-15 22:41:17 +05301042 FW_CAPS_CONFIG_FCOE_CTRL_OFLD = 0x00000004,
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00001043};
1044
Vipul Pandya52367a72012-09-26 02:39:38 +00001045enum fw_memtype_cf {
1046 FW_MEMTYPE_CF_EDC0 = 0x0,
1047 FW_MEMTYPE_CF_EDC1 = 0x1,
1048 FW_MEMTYPE_CF_EXTMEM = 0x2,
1049 FW_MEMTYPE_CF_FLASH = 0x4,
1050 FW_MEMTYPE_CF_INTERNAL = 0x5,
Hariprasad Shenai7ef65a42015-04-01 21:41:15 +05301051 FW_MEMTYPE_CF_EXTMEM1 = 0x6,
Vipul Pandya52367a72012-09-26 02:39:38 +00001052};
1053
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00001054struct fw_caps_config_cmd {
1055 __be32 op_to_write;
Naresh Kumar Innace91a922012-11-15 22:41:17 +05301056 __be32 cfvalid_to_len16;
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00001057 __be32 r2;
1058 __be32 hwmbitmap;
1059 __be16 nbmcaps;
1060 __be16 linkcaps;
1061 __be16 switchcaps;
1062 __be16 r3;
1063 __be16 niccaps;
1064 __be16 ofldcaps;
1065 __be16 rdmacaps;
Hariprasad Shenai94cdb8b2016-08-17 12:33:03 +05301066 __be16 cryptocaps;
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00001067 __be16 iscsicaps;
1068 __be16 fcoecaps;
Vipul Pandya52367a72012-09-26 02:39:38 +00001069 __be32 cfcsum;
1070 __be32 finiver;
1071 __be32 finicsum;
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00001072};
1073
Hariprasad Shenai51678652014-11-21 12:52:02 +05301074#define FW_CAPS_CONFIG_CMD_CFVALID_S 27
1075#define FW_CAPS_CONFIG_CMD_CFVALID_V(x) ((x) << FW_CAPS_CONFIG_CMD_CFVALID_S)
1076#define FW_CAPS_CONFIG_CMD_CFVALID_F FW_CAPS_CONFIG_CMD_CFVALID_V(1U)
1077
1078#define FW_CAPS_CONFIG_CMD_MEMTYPE_CF_S 24
1079#define FW_CAPS_CONFIG_CMD_MEMTYPE_CF_V(x) \
1080 ((x) << FW_CAPS_CONFIG_CMD_MEMTYPE_CF_S)
1081
1082#define FW_CAPS_CONFIG_CMD_MEMADDR64K_CF_S 16
1083#define FW_CAPS_CONFIG_CMD_MEMADDR64K_CF_V(x) \
1084 ((x) << FW_CAPS_CONFIG_CMD_MEMADDR64K_CF_S)
Vipul Pandya52367a72012-09-26 02:39:38 +00001085
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00001086/*
1087 * params command mnemonics
1088 */
1089enum fw_params_mnem {
1090 FW_PARAMS_MNEM_DEV = 1, /* device params */
1091 FW_PARAMS_MNEM_PFVF = 2, /* function params */
1092 FW_PARAMS_MNEM_REG = 3, /* limited register access */
1093 FW_PARAMS_MNEM_DMAQ = 4, /* dma queue params */
Hariprasad Shenai7ef65a42015-04-01 21:41:15 +05301094 FW_PARAMS_MNEM_CHNET = 5, /* chnet params */
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00001095 FW_PARAMS_MNEM_LAST
1096};
1097
1098/*
1099 * device parameters
1100 */
1101enum fw_params_param_dev {
1102 FW_PARAMS_PARAM_DEV_CCLK = 0x00, /* chip core clock in khz */
1103 FW_PARAMS_PARAM_DEV_PORTVEC = 0x01, /* the port vector */
1104 FW_PARAMS_PARAM_DEV_NTID = 0x02, /* reads the number of TIDs
1105 * allocated by the device's
1106 * Lookup Engine
1107 */
1108 FW_PARAMS_PARAM_DEV_FLOWC_BUFFIFO_SZ = 0x03,
1109 FW_PARAMS_PARAM_DEV_INTVER_NIC = 0x04,
1110 FW_PARAMS_PARAM_DEV_INTVER_VNIC = 0x05,
1111 FW_PARAMS_PARAM_DEV_INTVER_OFLD = 0x06,
1112 FW_PARAMS_PARAM_DEV_INTVER_RI = 0x07,
1113 FW_PARAMS_PARAM_DEV_INTVER_ISCSIPDU = 0x08,
1114 FW_PARAMS_PARAM_DEV_INTVER_ISCSI = 0x09,
Casey Leedom81323b72010-06-25 12:10:32 +00001115 FW_PARAMS_PARAM_DEV_INTVER_FCOE = 0x0A,
1116 FW_PARAMS_PARAM_DEV_FWREV = 0x0B,
1117 FW_PARAMS_PARAM_DEV_TPREV = 0x0C,
Vipul Pandya52367a72012-09-26 02:39:38 +00001118 FW_PARAMS_PARAM_DEV_CF = 0x0D,
Hariprasad Shenai01b69612015-05-22 21:58:21 +05301119 FW_PARAMS_PARAM_DEV_PHYFW = 0x0F,
Hariprasad Shenai70a5f3b2015-02-06 19:32:51 +05301120 FW_PARAMS_PARAM_DEV_DIAG = 0x11,
Hariprasad Shenai4c2c5762014-07-14 21:34:52 +05301121 FW_PARAMS_PARAM_DEV_MAXORDIRD_QP = 0x13, /* max supported QP IRD/ORD */
1122 FW_PARAMS_PARAM_DEV_MAXIRD_ADAPTER = 0x14, /* max supported adap IRD */
Kumar Sanghvi1ac0f092014-02-18 17:56:12 +05301123 FW_PARAMS_PARAM_DEV_ULPTX_MEMWRITE_DSGL = 0x17,
Hariprasad Shenai49216c12015-01-20 12:02:20 +05301124 FW_PARAMS_PARAM_DEV_FWCACHE = 0x18,
Steve Wise086de572016-09-16 07:54:49 -07001125 FW_PARAMS_PARAM_DEV_RI_FR_NSMR_TPTE_WR = 0x1C,
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00001126};
1127
1128/*
1129 * physical and virtual function parameters
1130 */
1131enum fw_params_param_pfvf {
1132 FW_PARAMS_PARAM_PFVF_RWXCAPS = 0x00,
1133 FW_PARAMS_PARAM_PFVF_ROUTE_START = 0x01,
1134 FW_PARAMS_PARAM_PFVF_ROUTE_END = 0x02,
1135 FW_PARAMS_PARAM_PFVF_CLIP_START = 0x03,
1136 FW_PARAMS_PARAM_PFVF_CLIP_END = 0x04,
1137 FW_PARAMS_PARAM_PFVF_FILTER_START = 0x05,
1138 FW_PARAMS_PARAM_PFVF_FILTER_END = 0x06,
1139 FW_PARAMS_PARAM_PFVF_SERVER_START = 0x07,
1140 FW_PARAMS_PARAM_PFVF_SERVER_END = 0x08,
1141 FW_PARAMS_PARAM_PFVF_TDDP_START = 0x09,
1142 FW_PARAMS_PARAM_PFVF_TDDP_END = 0x0A,
1143 FW_PARAMS_PARAM_PFVF_ISCSI_START = 0x0B,
1144 FW_PARAMS_PARAM_PFVF_ISCSI_END = 0x0C,
1145 FW_PARAMS_PARAM_PFVF_STAG_START = 0x0D,
1146 FW_PARAMS_PARAM_PFVF_STAG_END = 0x0E,
1147 FW_PARAMS_PARAM_PFVF_RQ_START = 0x1F,
1148 FW_PARAMS_PARAM_PFVF_RQ_END = 0x10,
1149 FW_PARAMS_PARAM_PFVF_PBL_START = 0x11,
1150 FW_PARAMS_PARAM_PFVF_PBL_END = 0x12,
1151 FW_PARAMS_PARAM_PFVF_L2T_START = 0x13,
1152 FW_PARAMS_PARAM_PFVF_L2T_END = 0x14,
Dimitris Michailidisa0881ca2010-06-18 10:05:34 +00001153 FW_PARAMS_PARAM_PFVF_SQRQ_START = 0x15,
1154 FW_PARAMS_PARAM_PFVF_SQRQ_END = 0x16,
1155 FW_PARAMS_PARAM_PFVF_CQ_START = 0x17,
1156 FW_PARAMS_PARAM_PFVF_CQ_END = 0x18,
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00001157 FW_PARAMS_PARAM_PFVF_SCHEDCLASS_ETH = 0x20,
Dimitris Michailidisa0881ca2010-06-18 10:05:34 +00001158 FW_PARAMS_PARAM_PFVF_VIID = 0x24,
1159 FW_PARAMS_PARAM_PFVF_CPMASK = 0x25,
Dimitris Michailidis1ae970e2010-08-02 13:19:19 +00001160 FW_PARAMS_PARAM_PFVF_OCQ_START = 0x26,
1161 FW_PARAMS_PARAM_PFVF_OCQ_END = 0x27,
Dimitris Michailidise46dab42010-08-23 17:20:58 +00001162 FW_PARAMS_PARAM_PFVF_CONM_MAP = 0x28,
1163 FW_PARAMS_PARAM_PFVF_IQFLINT_START = 0x29,
1164 FW_PARAMS_PARAM_PFVF_IQFLINT_END = 0x2A,
1165 FW_PARAMS_PARAM_PFVF_EQ_START = 0x2B,
1166 FW_PARAMS_PARAM_PFVF_EQ_END = 0x2C,
Vipul Pandya52367a72012-09-26 02:39:38 +00001167 FW_PARAMS_PARAM_PFVF_ACTIVE_FILTER_START = 0x2D,
Vipul Pandyab407a4a2013-04-29 04:04:40 +00001168 FW_PARAMS_PARAM_PFVF_ACTIVE_FILTER_END = 0x2E,
1169 FW_PARAMS_PARAM_PFVF_ETHOFLD_END = 0x30,
Harsh Jain72a56ca2017-04-10 18:24:00 +05301170 FW_PARAMS_PARAM_PFVF_CPLFW4MSG_ENCAP = 0x31,
1171 FW_PARAMS_PARAM_PFVF_NCRYPTO_LOOKASIDE = 0x32
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00001172};
1173
1174/*
1175 * dma queue parameters
1176 */
1177enum fw_params_param_dmaq {
1178 FW_PARAMS_PARAM_DMAQ_IQ_DCAEN_DCACPU = 0x00,
1179 FW_PARAMS_PARAM_DMAQ_IQ_INTCNTTHRESH = 0x01,
1180 FW_PARAMS_PARAM_DMAQ_EQ_CMPLIQID_MNGT = 0x10,
1181 FW_PARAMS_PARAM_DMAQ_EQ_CMPLIQID_CTRL = 0x11,
1182 FW_PARAMS_PARAM_DMAQ_EQ_SCHEDCLASS_ETH = 0x12,
Anish Bhatt989594e2014-06-19 21:37:11 -07001183 FW_PARAMS_PARAM_DMAQ_EQ_DCBPRIO_ETH = 0x13,
Hariprasad Shenaib8b1ae92015-05-05 14:59:53 +05301184 FW_PARAMS_PARAM_DMAQ_CONM_CTXT = 0x20,
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00001185};
1186
Hariprasad Shenai01b69612015-05-22 21:58:21 +05301187enum fw_params_param_dev_phyfw {
1188 FW_PARAMS_PARAM_DEV_PHYFW_DOWNLOAD = 0x00,
1189 FW_PARAMS_PARAM_DEV_PHYFW_VERSION = 0x01,
1190};
1191
Hariprasad Shenai70a5f3b2015-02-06 19:32:51 +05301192enum fw_params_param_dev_diag {
1193 FW_PARAM_DEV_DIAG_TMP = 0x00,
1194 FW_PARAM_DEV_DIAG_VDD = 0x01,
1195};
1196
Hariprasad Shenai49216c12015-01-20 12:02:20 +05301197enum fw_params_param_dev_fwcache {
1198 FW_PARAM_DEV_FWCACHE_FLUSH = 0x00,
1199 FW_PARAM_DEV_FWCACHE_FLUSHINV = 0x01,
1200};
1201
Hariprasad Shenai51678652014-11-21 12:52:02 +05301202#define FW_PARAMS_MNEM_S 24
1203#define FW_PARAMS_MNEM_V(x) ((x) << FW_PARAMS_MNEM_S)
1204
1205#define FW_PARAMS_PARAM_X_S 16
1206#define FW_PARAMS_PARAM_X_V(x) ((x) << FW_PARAMS_PARAM_X_S)
1207
1208#define FW_PARAMS_PARAM_Y_S 8
1209#define FW_PARAMS_PARAM_Y_M 0xffU
1210#define FW_PARAMS_PARAM_Y_V(x) ((x) << FW_PARAMS_PARAM_Y_S)
1211#define FW_PARAMS_PARAM_Y_G(x) (((x) >> FW_PARAMS_PARAM_Y_S) &\
1212 FW_PARAMS_PARAM_Y_M)
1213
1214#define FW_PARAMS_PARAM_Z_S 0
1215#define FW_PARAMS_PARAM_Z_M 0xffu
1216#define FW_PARAMS_PARAM_Z_V(x) ((x) << FW_PARAMS_PARAM_Z_S)
1217#define FW_PARAMS_PARAM_Z_G(x) (((x) >> FW_PARAMS_PARAM_Z_S) &\
1218 FW_PARAMS_PARAM_Z_M)
1219
1220#define FW_PARAMS_PARAM_XYZ_S 0
1221#define FW_PARAMS_PARAM_XYZ_V(x) ((x) << FW_PARAMS_PARAM_XYZ_S)
1222
1223#define FW_PARAMS_PARAM_YZ_S 0
1224#define FW_PARAMS_PARAM_YZ_V(x) ((x) << FW_PARAMS_PARAM_YZ_S)
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00001225
1226struct fw_params_cmd {
1227 __be32 op_to_vfn;
1228 __be32 retval_len16;
1229 struct fw_params_param {
1230 __be32 mnem;
1231 __be32 val;
1232 } param[7];
1233};
1234
Hariprasad Shenai51678652014-11-21 12:52:02 +05301235#define FW_PARAMS_CMD_PFN_S 8
1236#define FW_PARAMS_CMD_PFN_V(x) ((x) << FW_PARAMS_CMD_PFN_S)
1237
1238#define FW_PARAMS_CMD_VFN_S 0
1239#define FW_PARAMS_CMD_VFN_V(x) ((x) << FW_PARAMS_CMD_VFN_S)
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00001240
1241struct fw_pfvf_cmd {
1242 __be32 op_to_vfn;
1243 __be32 retval_len16;
1244 __be32 niqflint_niq;
Casey Leedom81323b72010-06-25 12:10:32 +00001245 __be32 type_to_neq;
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00001246 __be32 tc_to_nexactf;
1247 __be32 r_caps_to_nethctrl;
1248 __be16 nricq;
1249 __be16 nriqp;
1250 __be32 r4;
1251};
1252
Hariprasad Shenai51678652014-11-21 12:52:02 +05301253#define FW_PFVF_CMD_PFN_S 8
1254#define FW_PFVF_CMD_PFN_V(x) ((x) << FW_PFVF_CMD_PFN_S)
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00001255
Hariprasad Shenai51678652014-11-21 12:52:02 +05301256#define FW_PFVF_CMD_VFN_S 0
1257#define FW_PFVF_CMD_VFN_V(x) ((x) << FW_PFVF_CMD_VFN_S)
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00001258
Hariprasad Shenai51678652014-11-21 12:52:02 +05301259#define FW_PFVF_CMD_NIQFLINT_S 20
1260#define FW_PFVF_CMD_NIQFLINT_M 0xfff
1261#define FW_PFVF_CMD_NIQFLINT_V(x) ((x) << FW_PFVF_CMD_NIQFLINT_S)
1262#define FW_PFVF_CMD_NIQFLINT_G(x) \
1263 (((x) >> FW_PFVF_CMD_NIQFLINT_S) & FW_PFVF_CMD_NIQFLINT_M)
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00001264
Hariprasad Shenai51678652014-11-21 12:52:02 +05301265#define FW_PFVF_CMD_NIQ_S 0
1266#define FW_PFVF_CMD_NIQ_M 0xfffff
1267#define FW_PFVF_CMD_NIQ_V(x) ((x) << FW_PFVF_CMD_NIQ_S)
1268#define FW_PFVF_CMD_NIQ_G(x) \
1269 (((x) >> FW_PFVF_CMD_NIQ_S) & FW_PFVF_CMD_NIQ_M)
Casey Leedom81323b72010-06-25 12:10:32 +00001270
Hariprasad Shenai51678652014-11-21 12:52:02 +05301271#define FW_PFVF_CMD_TYPE_S 31
1272#define FW_PFVF_CMD_TYPE_M 0x1
1273#define FW_PFVF_CMD_TYPE_V(x) ((x) << FW_PFVF_CMD_TYPE_S)
1274#define FW_PFVF_CMD_TYPE_G(x) \
1275 (((x) >> FW_PFVF_CMD_TYPE_S) & FW_PFVF_CMD_TYPE_M)
1276#define FW_PFVF_CMD_TYPE_F FW_PFVF_CMD_TYPE_V(1U)
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00001277
Hariprasad Shenai51678652014-11-21 12:52:02 +05301278#define FW_PFVF_CMD_CMASK_S 24
1279#define FW_PFVF_CMD_CMASK_M 0xf
1280#define FW_PFVF_CMD_CMASK_V(x) ((x) << FW_PFVF_CMD_CMASK_S)
1281#define FW_PFVF_CMD_CMASK_G(x) \
1282 (((x) >> FW_PFVF_CMD_CMASK_S) & FW_PFVF_CMD_CMASK_M)
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00001283
Hariprasad Shenai51678652014-11-21 12:52:02 +05301284#define FW_PFVF_CMD_PMASK_S 20
1285#define FW_PFVF_CMD_PMASK_M 0xf
1286#define FW_PFVF_CMD_PMASK_V(x) ((x) << FW_PFVF_CMD_PMASK_S)
1287#define FW_PFVF_CMD_PMASK_G(x) \
1288 (((x) >> FW_PFVF_CMD_PMASK_S) & FW_PFVF_CMD_PMASK_M)
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00001289
Hariprasad Shenai51678652014-11-21 12:52:02 +05301290#define FW_PFVF_CMD_NEQ_S 0
1291#define FW_PFVF_CMD_NEQ_M 0xfffff
1292#define FW_PFVF_CMD_NEQ_V(x) ((x) << FW_PFVF_CMD_NEQ_S)
1293#define FW_PFVF_CMD_NEQ_G(x) \
1294 (((x) >> FW_PFVF_CMD_NEQ_S) & FW_PFVF_CMD_NEQ_M)
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00001295
Hariprasad Shenai51678652014-11-21 12:52:02 +05301296#define FW_PFVF_CMD_TC_S 24
1297#define FW_PFVF_CMD_TC_M 0xff
1298#define FW_PFVF_CMD_TC_V(x) ((x) << FW_PFVF_CMD_TC_S)
1299#define FW_PFVF_CMD_TC_G(x) (((x) >> FW_PFVF_CMD_TC_S) & FW_PFVF_CMD_TC_M)
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00001300
Hariprasad Shenai51678652014-11-21 12:52:02 +05301301#define FW_PFVF_CMD_NVI_S 16
1302#define FW_PFVF_CMD_NVI_M 0xff
1303#define FW_PFVF_CMD_NVI_V(x) ((x) << FW_PFVF_CMD_NVI_S)
1304#define FW_PFVF_CMD_NVI_G(x) (((x) >> FW_PFVF_CMD_NVI_S) & FW_PFVF_CMD_NVI_M)
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00001305
Hariprasad Shenai51678652014-11-21 12:52:02 +05301306#define FW_PFVF_CMD_NEXACTF_S 0
1307#define FW_PFVF_CMD_NEXACTF_M 0xffff
1308#define FW_PFVF_CMD_NEXACTF_V(x) ((x) << FW_PFVF_CMD_NEXACTF_S)
1309#define FW_PFVF_CMD_NEXACTF_G(x) \
1310 (((x) >> FW_PFVF_CMD_NEXACTF_S) & FW_PFVF_CMD_NEXACTF_M)
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00001311
Hariprasad Shenai51678652014-11-21 12:52:02 +05301312#define FW_PFVF_CMD_R_CAPS_S 24
1313#define FW_PFVF_CMD_R_CAPS_M 0xff
1314#define FW_PFVF_CMD_R_CAPS_V(x) ((x) << FW_PFVF_CMD_R_CAPS_S)
1315#define FW_PFVF_CMD_R_CAPS_G(x) \
1316 (((x) >> FW_PFVF_CMD_R_CAPS_S) & FW_PFVF_CMD_R_CAPS_M)
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00001317
Hariprasad Shenai51678652014-11-21 12:52:02 +05301318#define FW_PFVF_CMD_WX_CAPS_S 16
1319#define FW_PFVF_CMD_WX_CAPS_M 0xff
1320#define FW_PFVF_CMD_WX_CAPS_V(x) ((x) << FW_PFVF_CMD_WX_CAPS_S)
1321#define FW_PFVF_CMD_WX_CAPS_G(x) \
1322 (((x) >> FW_PFVF_CMD_WX_CAPS_S) & FW_PFVF_CMD_WX_CAPS_M)
1323
1324#define FW_PFVF_CMD_NETHCTRL_S 0
1325#define FW_PFVF_CMD_NETHCTRL_M 0xffff
1326#define FW_PFVF_CMD_NETHCTRL_V(x) ((x) << FW_PFVF_CMD_NETHCTRL_S)
1327#define FW_PFVF_CMD_NETHCTRL_G(x) \
1328 (((x) >> FW_PFVF_CMD_NETHCTRL_S) & FW_PFVF_CMD_NETHCTRL_M)
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00001329
1330enum fw_iq_type {
1331 FW_IQ_TYPE_FL_INT_CAP,
1332 FW_IQ_TYPE_NO_FL_INT_CAP
1333};
1334
1335struct fw_iq_cmd {
1336 __be32 op_to_vfn;
1337 __be32 alloc_to_len16;
1338 __be16 physiqid;
1339 __be16 iqid;
1340 __be16 fl0id;
1341 __be16 fl1id;
1342 __be32 type_to_iqandstindex;
1343 __be16 iqdroprss_to_iqesize;
1344 __be16 iqsize;
1345 __be64 iqaddr;
1346 __be32 iqns_to_fl0congen;
1347 __be16 fl0dcaen_to_fl0cidxfthresh;
1348 __be16 fl0size;
1349 __be64 fl0addr;
1350 __be32 fl1cngchmap_to_fl1congen;
1351 __be16 fl1dcaen_to_fl1cidxfthresh;
1352 __be16 fl1size;
1353 __be64 fl1addr;
1354};
1355
Hariprasad Shenai6e4b51a2014-11-21 12:52:03 +05301356#define FW_IQ_CMD_PFN_S 8
1357#define FW_IQ_CMD_PFN_V(x) ((x) << FW_IQ_CMD_PFN_S)
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00001358
Hariprasad Shenai6e4b51a2014-11-21 12:52:03 +05301359#define FW_IQ_CMD_VFN_S 0
1360#define FW_IQ_CMD_VFN_V(x) ((x) << FW_IQ_CMD_VFN_S)
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00001361
Hariprasad Shenai6e4b51a2014-11-21 12:52:03 +05301362#define FW_IQ_CMD_ALLOC_S 31
1363#define FW_IQ_CMD_ALLOC_V(x) ((x) << FW_IQ_CMD_ALLOC_S)
1364#define FW_IQ_CMD_ALLOC_F FW_IQ_CMD_ALLOC_V(1U)
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00001365
Hariprasad Shenai6e4b51a2014-11-21 12:52:03 +05301366#define FW_IQ_CMD_FREE_S 30
1367#define FW_IQ_CMD_FREE_V(x) ((x) << FW_IQ_CMD_FREE_S)
1368#define FW_IQ_CMD_FREE_F FW_IQ_CMD_FREE_V(1U)
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00001369
Hariprasad Shenai6e4b51a2014-11-21 12:52:03 +05301370#define FW_IQ_CMD_MODIFY_S 29
1371#define FW_IQ_CMD_MODIFY_V(x) ((x) << FW_IQ_CMD_MODIFY_S)
1372#define FW_IQ_CMD_MODIFY_F FW_IQ_CMD_MODIFY_V(1U)
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00001373
Hariprasad Shenai6e4b51a2014-11-21 12:52:03 +05301374#define FW_IQ_CMD_IQSTART_S 28
1375#define FW_IQ_CMD_IQSTART_V(x) ((x) << FW_IQ_CMD_IQSTART_S)
1376#define FW_IQ_CMD_IQSTART_F FW_IQ_CMD_IQSTART_V(1U)
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00001377
Hariprasad Shenai6e4b51a2014-11-21 12:52:03 +05301378#define FW_IQ_CMD_IQSTOP_S 27
1379#define FW_IQ_CMD_IQSTOP_V(x) ((x) << FW_IQ_CMD_IQSTOP_S)
1380#define FW_IQ_CMD_IQSTOP_F FW_IQ_CMD_IQSTOP_V(1U)
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00001381
Hariprasad Shenai6e4b51a2014-11-21 12:52:03 +05301382#define FW_IQ_CMD_TYPE_S 29
1383#define FW_IQ_CMD_TYPE_V(x) ((x) << FW_IQ_CMD_TYPE_S)
1384
1385#define FW_IQ_CMD_IQASYNCH_S 28
1386#define FW_IQ_CMD_IQASYNCH_V(x) ((x) << FW_IQ_CMD_IQASYNCH_S)
1387
1388#define FW_IQ_CMD_VIID_S 16
1389#define FW_IQ_CMD_VIID_V(x) ((x) << FW_IQ_CMD_VIID_S)
1390
1391#define FW_IQ_CMD_IQANDST_S 15
1392#define FW_IQ_CMD_IQANDST_V(x) ((x) << FW_IQ_CMD_IQANDST_S)
1393
1394#define FW_IQ_CMD_IQANUS_S 14
1395#define FW_IQ_CMD_IQANUS_V(x) ((x) << FW_IQ_CMD_IQANUS_S)
1396
1397#define FW_IQ_CMD_IQANUD_S 12
1398#define FW_IQ_CMD_IQANUD_V(x) ((x) << FW_IQ_CMD_IQANUD_S)
1399
1400#define FW_IQ_CMD_IQANDSTINDEX_S 0
1401#define FW_IQ_CMD_IQANDSTINDEX_V(x) ((x) << FW_IQ_CMD_IQANDSTINDEX_S)
1402
1403#define FW_IQ_CMD_IQDROPRSS_S 15
1404#define FW_IQ_CMD_IQDROPRSS_V(x) ((x) << FW_IQ_CMD_IQDROPRSS_S)
1405#define FW_IQ_CMD_IQDROPRSS_F FW_IQ_CMD_IQDROPRSS_V(1U)
1406
1407#define FW_IQ_CMD_IQGTSMODE_S 14
1408#define FW_IQ_CMD_IQGTSMODE_V(x) ((x) << FW_IQ_CMD_IQGTSMODE_S)
1409#define FW_IQ_CMD_IQGTSMODE_F FW_IQ_CMD_IQGTSMODE_V(1U)
1410
1411#define FW_IQ_CMD_IQPCIECH_S 12
1412#define FW_IQ_CMD_IQPCIECH_V(x) ((x) << FW_IQ_CMD_IQPCIECH_S)
1413
1414#define FW_IQ_CMD_IQDCAEN_S 11
1415#define FW_IQ_CMD_IQDCAEN_V(x) ((x) << FW_IQ_CMD_IQDCAEN_S)
1416
1417#define FW_IQ_CMD_IQDCACPU_S 6
1418#define FW_IQ_CMD_IQDCACPU_V(x) ((x) << FW_IQ_CMD_IQDCACPU_S)
1419
1420#define FW_IQ_CMD_IQINTCNTTHRESH_S 4
1421#define FW_IQ_CMD_IQINTCNTTHRESH_V(x) ((x) << FW_IQ_CMD_IQINTCNTTHRESH_S)
1422
1423#define FW_IQ_CMD_IQO_S 3
1424#define FW_IQ_CMD_IQO_V(x) ((x) << FW_IQ_CMD_IQO_S)
1425#define FW_IQ_CMD_IQO_F FW_IQ_CMD_IQO_V(1U)
1426
1427#define FW_IQ_CMD_IQCPRIO_S 2
1428#define FW_IQ_CMD_IQCPRIO_V(x) ((x) << FW_IQ_CMD_IQCPRIO_S)
1429
1430#define FW_IQ_CMD_IQESIZE_S 0
1431#define FW_IQ_CMD_IQESIZE_V(x) ((x) << FW_IQ_CMD_IQESIZE_S)
1432
1433#define FW_IQ_CMD_IQNS_S 31
1434#define FW_IQ_CMD_IQNS_V(x) ((x) << FW_IQ_CMD_IQNS_S)
1435
1436#define FW_IQ_CMD_IQRO_S 30
1437#define FW_IQ_CMD_IQRO_V(x) ((x) << FW_IQ_CMD_IQRO_S)
1438
1439#define FW_IQ_CMD_IQFLINTIQHSEN_S 28
1440#define FW_IQ_CMD_IQFLINTIQHSEN_V(x) ((x) << FW_IQ_CMD_IQFLINTIQHSEN_S)
1441
1442#define FW_IQ_CMD_IQFLINTCONGEN_S 27
1443#define FW_IQ_CMD_IQFLINTCONGEN_V(x) ((x) << FW_IQ_CMD_IQFLINTCONGEN_S)
Hariprasad Shenai145ef8a2015-05-05 14:59:52 +05301444#define FW_IQ_CMD_IQFLINTCONGEN_F FW_IQ_CMD_IQFLINTCONGEN_V(1U)
Hariprasad Shenai6e4b51a2014-11-21 12:52:03 +05301445
1446#define FW_IQ_CMD_IQFLINTISCSIC_S 26
1447#define FW_IQ_CMD_IQFLINTISCSIC_V(x) ((x) << FW_IQ_CMD_IQFLINTISCSIC_S)
1448
1449#define FW_IQ_CMD_FL0CNGCHMAP_S 20
1450#define FW_IQ_CMD_FL0CNGCHMAP_V(x) ((x) << FW_IQ_CMD_FL0CNGCHMAP_S)
1451
1452#define FW_IQ_CMD_FL0CACHELOCK_S 15
1453#define FW_IQ_CMD_FL0CACHELOCK_V(x) ((x) << FW_IQ_CMD_FL0CACHELOCK_S)
1454
1455#define FW_IQ_CMD_FL0DBP_S 14
1456#define FW_IQ_CMD_FL0DBP_V(x) ((x) << FW_IQ_CMD_FL0DBP_S)
1457
1458#define FW_IQ_CMD_FL0DATANS_S 13
1459#define FW_IQ_CMD_FL0DATANS_V(x) ((x) << FW_IQ_CMD_FL0DATANS_S)
1460
1461#define FW_IQ_CMD_FL0DATARO_S 12
1462#define FW_IQ_CMD_FL0DATARO_V(x) ((x) << FW_IQ_CMD_FL0DATARO_S)
1463#define FW_IQ_CMD_FL0DATARO_F FW_IQ_CMD_FL0DATARO_V(1U)
1464
1465#define FW_IQ_CMD_FL0CONGCIF_S 11
1466#define FW_IQ_CMD_FL0CONGCIF_V(x) ((x) << FW_IQ_CMD_FL0CONGCIF_S)
Hariprasad Shenai145ef8a2015-05-05 14:59:52 +05301467#define FW_IQ_CMD_FL0CONGCIF_F FW_IQ_CMD_FL0CONGCIF_V(1U)
Hariprasad Shenai6e4b51a2014-11-21 12:52:03 +05301468
1469#define FW_IQ_CMD_FL0ONCHIP_S 10
1470#define FW_IQ_CMD_FL0ONCHIP_V(x) ((x) << FW_IQ_CMD_FL0ONCHIP_S)
1471
1472#define FW_IQ_CMD_FL0STATUSPGNS_S 9
1473#define FW_IQ_CMD_FL0STATUSPGNS_V(x) ((x) << FW_IQ_CMD_FL0STATUSPGNS_S)
1474
1475#define FW_IQ_CMD_FL0STATUSPGRO_S 8
1476#define FW_IQ_CMD_FL0STATUSPGRO_V(x) ((x) << FW_IQ_CMD_FL0STATUSPGRO_S)
1477
1478#define FW_IQ_CMD_FL0FETCHNS_S 7
1479#define FW_IQ_CMD_FL0FETCHNS_V(x) ((x) << FW_IQ_CMD_FL0FETCHNS_S)
1480
1481#define FW_IQ_CMD_FL0FETCHRO_S 6
1482#define FW_IQ_CMD_FL0FETCHRO_V(x) ((x) << FW_IQ_CMD_FL0FETCHRO_S)
1483#define FW_IQ_CMD_FL0FETCHRO_F FW_IQ_CMD_FL0FETCHRO_V(1U)
1484
1485#define FW_IQ_CMD_FL0HOSTFCMODE_S 4
1486#define FW_IQ_CMD_FL0HOSTFCMODE_V(x) ((x) << FW_IQ_CMD_FL0HOSTFCMODE_S)
1487
1488#define FW_IQ_CMD_FL0CPRIO_S 3
1489#define FW_IQ_CMD_FL0CPRIO_V(x) ((x) << FW_IQ_CMD_FL0CPRIO_S)
1490
1491#define FW_IQ_CMD_FL0PADEN_S 2
1492#define FW_IQ_CMD_FL0PADEN_V(x) ((x) << FW_IQ_CMD_FL0PADEN_S)
1493#define FW_IQ_CMD_FL0PADEN_F FW_IQ_CMD_FL0PADEN_V(1U)
1494
1495#define FW_IQ_CMD_FL0PACKEN_S 1
1496#define FW_IQ_CMD_FL0PACKEN_V(x) ((x) << FW_IQ_CMD_FL0PACKEN_S)
1497#define FW_IQ_CMD_FL0PACKEN_F FW_IQ_CMD_FL0PACKEN_V(1U)
1498
1499#define FW_IQ_CMD_FL0CONGEN_S 0
1500#define FW_IQ_CMD_FL0CONGEN_V(x) ((x) << FW_IQ_CMD_FL0CONGEN_S)
1501#define FW_IQ_CMD_FL0CONGEN_F FW_IQ_CMD_FL0CONGEN_V(1U)
1502
1503#define FW_IQ_CMD_FL0DCAEN_S 15
1504#define FW_IQ_CMD_FL0DCAEN_V(x) ((x) << FW_IQ_CMD_FL0DCAEN_S)
1505
1506#define FW_IQ_CMD_FL0DCACPU_S 10
1507#define FW_IQ_CMD_FL0DCACPU_V(x) ((x) << FW_IQ_CMD_FL0DCACPU_S)
1508
1509#define FW_IQ_CMD_FL0FBMIN_S 7
1510#define FW_IQ_CMD_FL0FBMIN_V(x) ((x) << FW_IQ_CMD_FL0FBMIN_S)
1511
1512#define FW_IQ_CMD_FL0FBMAX_S 4
1513#define FW_IQ_CMD_FL0FBMAX_V(x) ((x) << FW_IQ_CMD_FL0FBMAX_S)
1514
1515#define FW_IQ_CMD_FL0CIDXFTHRESHO_S 3
1516#define FW_IQ_CMD_FL0CIDXFTHRESHO_V(x) ((x) << FW_IQ_CMD_FL0CIDXFTHRESHO_S)
1517#define FW_IQ_CMD_FL0CIDXFTHRESHO_F FW_IQ_CMD_FL0CIDXFTHRESHO_V(1U)
1518
1519#define FW_IQ_CMD_FL0CIDXFTHRESH_S 0
1520#define FW_IQ_CMD_FL0CIDXFTHRESH_V(x) ((x) << FW_IQ_CMD_FL0CIDXFTHRESH_S)
1521
1522#define FW_IQ_CMD_FL1CNGCHMAP_S 20
1523#define FW_IQ_CMD_FL1CNGCHMAP_V(x) ((x) << FW_IQ_CMD_FL1CNGCHMAP_S)
1524
1525#define FW_IQ_CMD_FL1CACHELOCK_S 15
1526#define FW_IQ_CMD_FL1CACHELOCK_V(x) ((x) << FW_IQ_CMD_FL1CACHELOCK_S)
1527
1528#define FW_IQ_CMD_FL1DBP_S 14
1529#define FW_IQ_CMD_FL1DBP_V(x) ((x) << FW_IQ_CMD_FL1DBP_S)
1530
1531#define FW_IQ_CMD_FL1DATANS_S 13
1532#define FW_IQ_CMD_FL1DATANS_V(x) ((x) << FW_IQ_CMD_FL1DATANS_S)
1533
1534#define FW_IQ_CMD_FL1DATARO_S 12
1535#define FW_IQ_CMD_FL1DATARO_V(x) ((x) << FW_IQ_CMD_FL1DATARO_S)
1536
1537#define FW_IQ_CMD_FL1CONGCIF_S 11
1538#define FW_IQ_CMD_FL1CONGCIF_V(x) ((x) << FW_IQ_CMD_FL1CONGCIF_S)
1539
1540#define FW_IQ_CMD_FL1ONCHIP_S 10
1541#define FW_IQ_CMD_FL1ONCHIP_V(x) ((x) << FW_IQ_CMD_FL1ONCHIP_S)
1542
1543#define FW_IQ_CMD_FL1STATUSPGNS_S 9
1544#define FW_IQ_CMD_FL1STATUSPGNS_V(x) ((x) << FW_IQ_CMD_FL1STATUSPGNS_S)
1545
1546#define FW_IQ_CMD_FL1STATUSPGRO_S 8
1547#define FW_IQ_CMD_FL1STATUSPGRO_V(x) ((x) << FW_IQ_CMD_FL1STATUSPGRO_S)
1548
1549#define FW_IQ_CMD_FL1FETCHNS_S 7
1550#define FW_IQ_CMD_FL1FETCHNS_V(x) ((x) << FW_IQ_CMD_FL1FETCHNS_S)
1551
1552#define FW_IQ_CMD_FL1FETCHRO_S 6
1553#define FW_IQ_CMD_FL1FETCHRO_V(x) ((x) << FW_IQ_CMD_FL1FETCHRO_S)
1554
1555#define FW_IQ_CMD_FL1HOSTFCMODE_S 4
1556#define FW_IQ_CMD_FL1HOSTFCMODE_V(x) ((x) << FW_IQ_CMD_FL1HOSTFCMODE_S)
1557
1558#define FW_IQ_CMD_FL1CPRIO_S 3
1559#define FW_IQ_CMD_FL1CPRIO_V(x) ((x) << FW_IQ_CMD_FL1CPRIO_S)
1560
1561#define FW_IQ_CMD_FL1PADEN_S 2
1562#define FW_IQ_CMD_FL1PADEN_V(x) ((x) << FW_IQ_CMD_FL1PADEN_S)
1563#define FW_IQ_CMD_FL1PADEN_F FW_IQ_CMD_FL1PADEN_V(1U)
1564
1565#define FW_IQ_CMD_FL1PACKEN_S 1
1566#define FW_IQ_CMD_FL1PACKEN_V(x) ((x) << FW_IQ_CMD_FL1PACKEN_S)
1567#define FW_IQ_CMD_FL1PACKEN_F FW_IQ_CMD_FL1PACKEN_V(1U)
1568
1569#define FW_IQ_CMD_FL1CONGEN_S 0
1570#define FW_IQ_CMD_FL1CONGEN_V(x) ((x) << FW_IQ_CMD_FL1CONGEN_S)
1571#define FW_IQ_CMD_FL1CONGEN_F FW_IQ_CMD_FL1CONGEN_V(1U)
1572
1573#define FW_IQ_CMD_FL1DCAEN_S 15
1574#define FW_IQ_CMD_FL1DCAEN_V(x) ((x) << FW_IQ_CMD_FL1DCAEN_S)
1575
1576#define FW_IQ_CMD_FL1DCACPU_S 10
1577#define FW_IQ_CMD_FL1DCACPU_V(x) ((x) << FW_IQ_CMD_FL1DCACPU_S)
1578
1579#define FW_IQ_CMD_FL1FBMIN_S 7
1580#define FW_IQ_CMD_FL1FBMIN_V(x) ((x) << FW_IQ_CMD_FL1FBMIN_S)
1581
1582#define FW_IQ_CMD_FL1FBMAX_S 4
1583#define FW_IQ_CMD_FL1FBMAX_V(x) ((x) << FW_IQ_CMD_FL1FBMAX_S)
1584
1585#define FW_IQ_CMD_FL1CIDXFTHRESHO_S 3
1586#define FW_IQ_CMD_FL1CIDXFTHRESHO_V(x) ((x) << FW_IQ_CMD_FL1CIDXFTHRESHO_S)
1587#define FW_IQ_CMD_FL1CIDXFTHRESHO_F FW_IQ_CMD_FL1CIDXFTHRESHO_V(1U)
1588
1589#define FW_IQ_CMD_FL1CIDXFTHRESH_S 0
1590#define FW_IQ_CMD_FL1CIDXFTHRESH_V(x) ((x) << FW_IQ_CMD_FL1CIDXFTHRESH_S)
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00001591
1592struct fw_eq_eth_cmd {
1593 __be32 op_to_vfn;
1594 __be32 alloc_to_len16;
1595 __be32 eqid_pkd;
1596 __be32 physeqid_pkd;
1597 __be32 fetchszm_to_iqid;
1598 __be32 dcaen_to_eqsize;
1599 __be64 eqaddr;
1600 __be32 viid_pkd;
1601 __be32 r8_lo;
1602 __be64 r9;
1603};
1604
Hariprasad Shenai6e4b51a2014-11-21 12:52:03 +05301605#define FW_EQ_ETH_CMD_PFN_S 8
1606#define FW_EQ_ETH_CMD_PFN_V(x) ((x) << FW_EQ_ETH_CMD_PFN_S)
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00001607
Hariprasad Shenai6e4b51a2014-11-21 12:52:03 +05301608#define FW_EQ_ETH_CMD_VFN_S 0
1609#define FW_EQ_ETH_CMD_VFN_V(x) ((x) << FW_EQ_ETH_CMD_VFN_S)
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00001610
Hariprasad Shenai6e4b51a2014-11-21 12:52:03 +05301611#define FW_EQ_ETH_CMD_ALLOC_S 31
1612#define FW_EQ_ETH_CMD_ALLOC_V(x) ((x) << FW_EQ_ETH_CMD_ALLOC_S)
1613#define FW_EQ_ETH_CMD_ALLOC_F FW_EQ_ETH_CMD_ALLOC_V(1U)
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00001614
Hariprasad Shenai6e4b51a2014-11-21 12:52:03 +05301615#define FW_EQ_ETH_CMD_FREE_S 30
1616#define FW_EQ_ETH_CMD_FREE_V(x) ((x) << FW_EQ_ETH_CMD_FREE_S)
1617#define FW_EQ_ETH_CMD_FREE_F FW_EQ_ETH_CMD_FREE_V(1U)
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00001618
Hariprasad Shenai6e4b51a2014-11-21 12:52:03 +05301619#define FW_EQ_ETH_CMD_MODIFY_S 29
1620#define FW_EQ_ETH_CMD_MODIFY_V(x) ((x) << FW_EQ_ETH_CMD_MODIFY_S)
1621#define FW_EQ_ETH_CMD_MODIFY_F FW_EQ_ETH_CMD_MODIFY_V(1U)
1622
1623#define FW_EQ_ETH_CMD_EQSTART_S 28
1624#define FW_EQ_ETH_CMD_EQSTART_V(x) ((x) << FW_EQ_ETH_CMD_EQSTART_S)
1625#define FW_EQ_ETH_CMD_EQSTART_F FW_EQ_ETH_CMD_EQSTART_V(1U)
1626
1627#define FW_EQ_ETH_CMD_EQSTOP_S 27
1628#define FW_EQ_ETH_CMD_EQSTOP_V(x) ((x) << FW_EQ_ETH_CMD_EQSTOP_S)
1629#define FW_EQ_ETH_CMD_EQSTOP_F FW_EQ_ETH_CMD_EQSTOP_V(1U)
1630
1631#define FW_EQ_ETH_CMD_EQID_S 0
1632#define FW_EQ_ETH_CMD_EQID_M 0xfffff
1633#define FW_EQ_ETH_CMD_EQID_V(x) ((x) << FW_EQ_ETH_CMD_EQID_S)
1634#define FW_EQ_ETH_CMD_EQID_G(x) \
1635 (((x) >> FW_EQ_ETH_CMD_EQID_S) & FW_EQ_ETH_CMD_EQID_M)
1636
1637#define FW_EQ_ETH_CMD_PHYSEQID_S 0
1638#define FW_EQ_ETH_CMD_PHYSEQID_M 0xfffff
1639#define FW_EQ_ETH_CMD_PHYSEQID_V(x) ((x) << FW_EQ_ETH_CMD_PHYSEQID_S)
1640#define FW_EQ_ETH_CMD_PHYSEQID_G(x) \
1641 (((x) >> FW_EQ_ETH_CMD_PHYSEQID_S) & FW_EQ_ETH_CMD_PHYSEQID_M)
1642
1643#define FW_EQ_ETH_CMD_FETCHSZM_S 26
1644#define FW_EQ_ETH_CMD_FETCHSZM_V(x) ((x) << FW_EQ_ETH_CMD_FETCHSZM_S)
1645#define FW_EQ_ETH_CMD_FETCHSZM_F FW_EQ_ETH_CMD_FETCHSZM_V(1U)
1646
1647#define FW_EQ_ETH_CMD_STATUSPGNS_S 25
1648#define FW_EQ_ETH_CMD_STATUSPGNS_V(x) ((x) << FW_EQ_ETH_CMD_STATUSPGNS_S)
1649
1650#define FW_EQ_ETH_CMD_STATUSPGRO_S 24
1651#define FW_EQ_ETH_CMD_STATUSPGRO_V(x) ((x) << FW_EQ_ETH_CMD_STATUSPGRO_S)
1652
1653#define FW_EQ_ETH_CMD_FETCHNS_S 23
1654#define FW_EQ_ETH_CMD_FETCHNS_V(x) ((x) << FW_EQ_ETH_CMD_FETCHNS_S)
1655
1656#define FW_EQ_ETH_CMD_FETCHRO_S 22
1657#define FW_EQ_ETH_CMD_FETCHRO_V(x) ((x) << FW_EQ_ETH_CMD_FETCHRO_S)
Hariprasad Shenai1ecc7b72015-05-12 04:43:43 +05301658#define FW_EQ_ETH_CMD_FETCHRO_F FW_EQ_ETH_CMD_FETCHRO_V(1U)
Hariprasad Shenai6e4b51a2014-11-21 12:52:03 +05301659
1660#define FW_EQ_ETH_CMD_HOSTFCMODE_S 20
1661#define FW_EQ_ETH_CMD_HOSTFCMODE_V(x) ((x) << FW_EQ_ETH_CMD_HOSTFCMODE_S)
1662
1663#define FW_EQ_ETH_CMD_CPRIO_S 19
1664#define FW_EQ_ETH_CMD_CPRIO_V(x) ((x) << FW_EQ_ETH_CMD_CPRIO_S)
1665
1666#define FW_EQ_ETH_CMD_ONCHIP_S 18
1667#define FW_EQ_ETH_CMD_ONCHIP_V(x) ((x) << FW_EQ_ETH_CMD_ONCHIP_S)
1668
1669#define FW_EQ_ETH_CMD_PCIECHN_S 16
1670#define FW_EQ_ETH_CMD_PCIECHN_V(x) ((x) << FW_EQ_ETH_CMD_PCIECHN_S)
1671
1672#define FW_EQ_ETH_CMD_IQID_S 0
1673#define FW_EQ_ETH_CMD_IQID_V(x) ((x) << FW_EQ_ETH_CMD_IQID_S)
1674
1675#define FW_EQ_ETH_CMD_DCAEN_S 31
1676#define FW_EQ_ETH_CMD_DCAEN_V(x) ((x) << FW_EQ_ETH_CMD_DCAEN_S)
1677
1678#define FW_EQ_ETH_CMD_DCACPU_S 26
1679#define FW_EQ_ETH_CMD_DCACPU_V(x) ((x) << FW_EQ_ETH_CMD_DCACPU_S)
1680
1681#define FW_EQ_ETH_CMD_FBMIN_S 23
1682#define FW_EQ_ETH_CMD_FBMIN_V(x) ((x) << FW_EQ_ETH_CMD_FBMIN_S)
1683
1684#define FW_EQ_ETH_CMD_FBMAX_S 20
1685#define FW_EQ_ETH_CMD_FBMAX_V(x) ((x) << FW_EQ_ETH_CMD_FBMAX_S)
1686
1687#define FW_EQ_ETH_CMD_CIDXFTHRESHO_S 19
1688#define FW_EQ_ETH_CMD_CIDXFTHRESHO_V(x) ((x) << FW_EQ_ETH_CMD_CIDXFTHRESHO_S)
1689
1690#define FW_EQ_ETH_CMD_CIDXFTHRESH_S 16
1691#define FW_EQ_ETH_CMD_CIDXFTHRESH_V(x) ((x) << FW_EQ_ETH_CMD_CIDXFTHRESH_S)
1692
1693#define FW_EQ_ETH_CMD_EQSIZE_S 0
1694#define FW_EQ_ETH_CMD_EQSIZE_V(x) ((x) << FW_EQ_ETH_CMD_EQSIZE_S)
1695
1696#define FW_EQ_ETH_CMD_AUTOEQUEQE_S 30
1697#define FW_EQ_ETH_CMD_AUTOEQUEQE_V(x) ((x) << FW_EQ_ETH_CMD_AUTOEQUEQE_S)
1698#define FW_EQ_ETH_CMD_AUTOEQUEQE_F FW_EQ_ETH_CMD_AUTOEQUEQE_V(1U)
1699
1700#define FW_EQ_ETH_CMD_VIID_S 16
1701#define FW_EQ_ETH_CMD_VIID_V(x) ((x) << FW_EQ_ETH_CMD_VIID_S)
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00001702
1703struct fw_eq_ctrl_cmd {
1704 __be32 op_to_vfn;
1705 __be32 alloc_to_len16;
1706 __be32 cmpliqid_eqid;
1707 __be32 physeqid_pkd;
1708 __be32 fetchszm_to_iqid;
1709 __be32 dcaen_to_eqsize;
1710 __be64 eqaddr;
1711};
1712
Hariprasad Shenai6e4b51a2014-11-21 12:52:03 +05301713#define FW_EQ_CTRL_CMD_PFN_S 8
1714#define FW_EQ_CTRL_CMD_PFN_V(x) ((x) << FW_EQ_CTRL_CMD_PFN_S)
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00001715
Hariprasad Shenai6e4b51a2014-11-21 12:52:03 +05301716#define FW_EQ_CTRL_CMD_VFN_S 0
1717#define FW_EQ_CTRL_CMD_VFN_V(x) ((x) << FW_EQ_CTRL_CMD_VFN_S)
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00001718
Hariprasad Shenai6e4b51a2014-11-21 12:52:03 +05301719#define FW_EQ_CTRL_CMD_ALLOC_S 31
1720#define FW_EQ_CTRL_CMD_ALLOC_V(x) ((x) << FW_EQ_CTRL_CMD_ALLOC_S)
1721#define FW_EQ_CTRL_CMD_ALLOC_F FW_EQ_CTRL_CMD_ALLOC_V(1U)
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00001722
Hariprasad Shenai6e4b51a2014-11-21 12:52:03 +05301723#define FW_EQ_CTRL_CMD_FREE_S 30
1724#define FW_EQ_CTRL_CMD_FREE_V(x) ((x) << FW_EQ_CTRL_CMD_FREE_S)
1725#define FW_EQ_CTRL_CMD_FREE_F FW_EQ_CTRL_CMD_FREE_V(1U)
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00001726
Hariprasad Shenai6e4b51a2014-11-21 12:52:03 +05301727#define FW_EQ_CTRL_CMD_MODIFY_S 29
1728#define FW_EQ_CTRL_CMD_MODIFY_V(x) ((x) << FW_EQ_CTRL_CMD_MODIFY_S)
1729#define FW_EQ_CTRL_CMD_MODIFY_F FW_EQ_CTRL_CMD_MODIFY_V(1U)
1730
1731#define FW_EQ_CTRL_CMD_EQSTART_S 28
1732#define FW_EQ_CTRL_CMD_EQSTART_V(x) ((x) << FW_EQ_CTRL_CMD_EQSTART_S)
1733#define FW_EQ_CTRL_CMD_EQSTART_F FW_EQ_CTRL_CMD_EQSTART_V(1U)
1734
1735#define FW_EQ_CTRL_CMD_EQSTOP_S 27
1736#define FW_EQ_CTRL_CMD_EQSTOP_V(x) ((x) << FW_EQ_CTRL_CMD_EQSTOP_S)
1737#define FW_EQ_CTRL_CMD_EQSTOP_F FW_EQ_CTRL_CMD_EQSTOP_V(1U)
1738
1739#define FW_EQ_CTRL_CMD_CMPLIQID_S 20
1740#define FW_EQ_CTRL_CMD_CMPLIQID_V(x) ((x) << FW_EQ_CTRL_CMD_CMPLIQID_S)
1741
1742#define FW_EQ_CTRL_CMD_EQID_S 0
1743#define FW_EQ_CTRL_CMD_EQID_M 0xfffff
1744#define FW_EQ_CTRL_CMD_EQID_V(x) ((x) << FW_EQ_CTRL_CMD_EQID_S)
1745#define FW_EQ_CTRL_CMD_EQID_G(x) \
1746 (((x) >> FW_EQ_CTRL_CMD_EQID_S) & FW_EQ_CTRL_CMD_EQID_M)
1747
1748#define FW_EQ_CTRL_CMD_PHYSEQID_S 0
1749#define FW_EQ_CTRL_CMD_PHYSEQID_M 0xfffff
1750#define FW_EQ_CTRL_CMD_PHYSEQID_G(x) \
1751 (((x) >> FW_EQ_CTRL_CMD_PHYSEQID_S) & FW_EQ_CTRL_CMD_PHYSEQID_M)
1752
1753#define FW_EQ_CTRL_CMD_FETCHSZM_S 26
1754#define FW_EQ_CTRL_CMD_FETCHSZM_V(x) ((x) << FW_EQ_CTRL_CMD_FETCHSZM_S)
1755#define FW_EQ_CTRL_CMD_FETCHSZM_F FW_EQ_CTRL_CMD_FETCHSZM_V(1U)
1756
1757#define FW_EQ_CTRL_CMD_STATUSPGNS_S 25
1758#define FW_EQ_CTRL_CMD_STATUSPGNS_V(x) ((x) << FW_EQ_CTRL_CMD_STATUSPGNS_S)
1759#define FW_EQ_CTRL_CMD_STATUSPGNS_F FW_EQ_CTRL_CMD_STATUSPGNS_V(1U)
1760
1761#define FW_EQ_CTRL_CMD_STATUSPGRO_S 24
1762#define FW_EQ_CTRL_CMD_STATUSPGRO_V(x) ((x) << FW_EQ_CTRL_CMD_STATUSPGRO_S)
1763#define FW_EQ_CTRL_CMD_STATUSPGRO_F FW_EQ_CTRL_CMD_STATUSPGRO_V(1U)
1764
1765#define FW_EQ_CTRL_CMD_FETCHNS_S 23
1766#define FW_EQ_CTRL_CMD_FETCHNS_V(x) ((x) << FW_EQ_CTRL_CMD_FETCHNS_S)
1767#define FW_EQ_CTRL_CMD_FETCHNS_F FW_EQ_CTRL_CMD_FETCHNS_V(1U)
1768
1769#define FW_EQ_CTRL_CMD_FETCHRO_S 22
1770#define FW_EQ_CTRL_CMD_FETCHRO_V(x) ((x) << FW_EQ_CTRL_CMD_FETCHRO_S)
1771#define FW_EQ_CTRL_CMD_FETCHRO_F FW_EQ_CTRL_CMD_FETCHRO_V(1U)
1772
1773#define FW_EQ_CTRL_CMD_HOSTFCMODE_S 20
1774#define FW_EQ_CTRL_CMD_HOSTFCMODE_V(x) ((x) << FW_EQ_CTRL_CMD_HOSTFCMODE_S)
1775
1776#define FW_EQ_CTRL_CMD_CPRIO_S 19
1777#define FW_EQ_CTRL_CMD_CPRIO_V(x) ((x) << FW_EQ_CTRL_CMD_CPRIO_S)
1778
1779#define FW_EQ_CTRL_CMD_ONCHIP_S 18
1780#define FW_EQ_CTRL_CMD_ONCHIP_V(x) ((x) << FW_EQ_CTRL_CMD_ONCHIP_S)
1781
1782#define FW_EQ_CTRL_CMD_PCIECHN_S 16
1783#define FW_EQ_CTRL_CMD_PCIECHN_V(x) ((x) << FW_EQ_CTRL_CMD_PCIECHN_S)
1784
1785#define FW_EQ_CTRL_CMD_IQID_S 0
1786#define FW_EQ_CTRL_CMD_IQID_V(x) ((x) << FW_EQ_CTRL_CMD_IQID_S)
1787
1788#define FW_EQ_CTRL_CMD_DCAEN_S 31
1789#define FW_EQ_CTRL_CMD_DCAEN_V(x) ((x) << FW_EQ_CTRL_CMD_DCAEN_S)
1790
1791#define FW_EQ_CTRL_CMD_DCACPU_S 26
1792#define FW_EQ_CTRL_CMD_DCACPU_V(x) ((x) << FW_EQ_CTRL_CMD_DCACPU_S)
1793
1794#define FW_EQ_CTRL_CMD_FBMIN_S 23
1795#define FW_EQ_CTRL_CMD_FBMIN_V(x) ((x) << FW_EQ_CTRL_CMD_FBMIN_S)
1796
1797#define FW_EQ_CTRL_CMD_FBMAX_S 20
1798#define FW_EQ_CTRL_CMD_FBMAX_V(x) ((x) << FW_EQ_CTRL_CMD_FBMAX_S)
1799
1800#define FW_EQ_CTRL_CMD_CIDXFTHRESHO_S 19
1801#define FW_EQ_CTRL_CMD_CIDXFTHRESHO_V(x) \
1802 ((x) << FW_EQ_CTRL_CMD_CIDXFTHRESHO_S)
1803
1804#define FW_EQ_CTRL_CMD_CIDXFTHRESH_S 16
1805#define FW_EQ_CTRL_CMD_CIDXFTHRESH_V(x) ((x) << FW_EQ_CTRL_CMD_CIDXFTHRESH_S)
1806
1807#define FW_EQ_CTRL_CMD_EQSIZE_S 0
1808#define FW_EQ_CTRL_CMD_EQSIZE_V(x) ((x) << FW_EQ_CTRL_CMD_EQSIZE_S)
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00001809
1810struct fw_eq_ofld_cmd {
1811 __be32 op_to_vfn;
1812 __be32 alloc_to_len16;
1813 __be32 eqid_pkd;
1814 __be32 physeqid_pkd;
1815 __be32 fetchszm_to_iqid;
1816 __be32 dcaen_to_eqsize;
1817 __be64 eqaddr;
1818};
1819
Hariprasad Shenai6e4b51a2014-11-21 12:52:03 +05301820#define FW_EQ_OFLD_CMD_PFN_S 8
1821#define FW_EQ_OFLD_CMD_PFN_V(x) ((x) << FW_EQ_OFLD_CMD_PFN_S)
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00001822
Hariprasad Shenai6e4b51a2014-11-21 12:52:03 +05301823#define FW_EQ_OFLD_CMD_VFN_S 0
1824#define FW_EQ_OFLD_CMD_VFN_V(x) ((x) << FW_EQ_OFLD_CMD_VFN_S)
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00001825
Hariprasad Shenai6e4b51a2014-11-21 12:52:03 +05301826#define FW_EQ_OFLD_CMD_ALLOC_S 31
1827#define FW_EQ_OFLD_CMD_ALLOC_V(x) ((x) << FW_EQ_OFLD_CMD_ALLOC_S)
1828#define FW_EQ_OFLD_CMD_ALLOC_F FW_EQ_OFLD_CMD_ALLOC_V(1U)
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00001829
Hariprasad Shenai6e4b51a2014-11-21 12:52:03 +05301830#define FW_EQ_OFLD_CMD_FREE_S 30
1831#define FW_EQ_OFLD_CMD_FREE_V(x) ((x) << FW_EQ_OFLD_CMD_FREE_S)
1832#define FW_EQ_OFLD_CMD_FREE_F FW_EQ_OFLD_CMD_FREE_V(1U)
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00001833
Hariprasad Shenai6e4b51a2014-11-21 12:52:03 +05301834#define FW_EQ_OFLD_CMD_MODIFY_S 29
1835#define FW_EQ_OFLD_CMD_MODIFY_V(x) ((x) << FW_EQ_OFLD_CMD_MODIFY_S)
1836#define FW_EQ_OFLD_CMD_MODIFY_F FW_EQ_OFLD_CMD_MODIFY_V(1U)
1837
1838#define FW_EQ_OFLD_CMD_EQSTART_S 28
1839#define FW_EQ_OFLD_CMD_EQSTART_V(x) ((x) << FW_EQ_OFLD_CMD_EQSTART_S)
1840#define FW_EQ_OFLD_CMD_EQSTART_F FW_EQ_OFLD_CMD_EQSTART_V(1U)
1841
1842#define FW_EQ_OFLD_CMD_EQSTOP_S 27
1843#define FW_EQ_OFLD_CMD_EQSTOP_V(x) ((x) << FW_EQ_OFLD_CMD_EQSTOP_S)
1844#define FW_EQ_OFLD_CMD_EQSTOP_F FW_EQ_OFLD_CMD_EQSTOP_V(1U)
1845
1846#define FW_EQ_OFLD_CMD_EQID_S 0
1847#define FW_EQ_OFLD_CMD_EQID_M 0xfffff
1848#define FW_EQ_OFLD_CMD_EQID_V(x) ((x) << FW_EQ_OFLD_CMD_EQID_S)
1849#define FW_EQ_OFLD_CMD_EQID_G(x) \
1850 (((x) >> FW_EQ_OFLD_CMD_EQID_S) & FW_EQ_OFLD_CMD_EQID_M)
1851
1852#define FW_EQ_OFLD_CMD_PHYSEQID_S 0
1853#define FW_EQ_OFLD_CMD_PHYSEQID_M 0xfffff
1854#define FW_EQ_OFLD_CMD_PHYSEQID_G(x) \
1855 (((x) >> FW_EQ_OFLD_CMD_PHYSEQID_S) & FW_EQ_OFLD_CMD_PHYSEQID_M)
1856
1857#define FW_EQ_OFLD_CMD_FETCHSZM_S 26
1858#define FW_EQ_OFLD_CMD_FETCHSZM_V(x) ((x) << FW_EQ_OFLD_CMD_FETCHSZM_S)
1859
1860#define FW_EQ_OFLD_CMD_STATUSPGNS_S 25
1861#define FW_EQ_OFLD_CMD_STATUSPGNS_V(x) ((x) << FW_EQ_OFLD_CMD_STATUSPGNS_S)
1862
1863#define FW_EQ_OFLD_CMD_STATUSPGRO_S 24
1864#define FW_EQ_OFLD_CMD_STATUSPGRO_V(x) ((x) << FW_EQ_OFLD_CMD_STATUSPGRO_S)
1865
1866#define FW_EQ_OFLD_CMD_FETCHNS_S 23
1867#define FW_EQ_OFLD_CMD_FETCHNS_V(x) ((x) << FW_EQ_OFLD_CMD_FETCHNS_S)
1868
1869#define FW_EQ_OFLD_CMD_FETCHRO_S 22
1870#define FW_EQ_OFLD_CMD_FETCHRO_V(x) ((x) << FW_EQ_OFLD_CMD_FETCHRO_S)
1871#define FW_EQ_OFLD_CMD_FETCHRO_F FW_EQ_OFLD_CMD_FETCHRO_V(1U)
1872
1873#define FW_EQ_OFLD_CMD_HOSTFCMODE_S 20
1874#define FW_EQ_OFLD_CMD_HOSTFCMODE_V(x) ((x) << FW_EQ_OFLD_CMD_HOSTFCMODE_S)
1875
1876#define FW_EQ_OFLD_CMD_CPRIO_S 19
1877#define FW_EQ_OFLD_CMD_CPRIO_V(x) ((x) << FW_EQ_OFLD_CMD_CPRIO_S)
1878
1879#define FW_EQ_OFLD_CMD_ONCHIP_S 18
1880#define FW_EQ_OFLD_CMD_ONCHIP_V(x) ((x) << FW_EQ_OFLD_CMD_ONCHIP_S)
1881
1882#define FW_EQ_OFLD_CMD_PCIECHN_S 16
1883#define FW_EQ_OFLD_CMD_PCIECHN_V(x) ((x) << FW_EQ_OFLD_CMD_PCIECHN_S)
1884
1885#define FW_EQ_OFLD_CMD_IQID_S 0
1886#define FW_EQ_OFLD_CMD_IQID_V(x) ((x) << FW_EQ_OFLD_CMD_IQID_S)
1887
1888#define FW_EQ_OFLD_CMD_DCAEN_S 31
1889#define FW_EQ_OFLD_CMD_DCAEN_V(x) ((x) << FW_EQ_OFLD_CMD_DCAEN_S)
1890
1891#define FW_EQ_OFLD_CMD_DCACPU_S 26
1892#define FW_EQ_OFLD_CMD_DCACPU_V(x) ((x) << FW_EQ_OFLD_CMD_DCACPU_S)
1893
1894#define FW_EQ_OFLD_CMD_FBMIN_S 23
1895#define FW_EQ_OFLD_CMD_FBMIN_V(x) ((x) << FW_EQ_OFLD_CMD_FBMIN_S)
1896
1897#define FW_EQ_OFLD_CMD_FBMAX_S 20
1898#define FW_EQ_OFLD_CMD_FBMAX_V(x) ((x) << FW_EQ_OFLD_CMD_FBMAX_S)
1899
1900#define FW_EQ_OFLD_CMD_CIDXFTHRESHO_S 19
1901#define FW_EQ_OFLD_CMD_CIDXFTHRESHO_V(x) \
1902 ((x) << FW_EQ_OFLD_CMD_CIDXFTHRESHO_S)
1903
1904#define FW_EQ_OFLD_CMD_CIDXFTHRESH_S 16
1905#define FW_EQ_OFLD_CMD_CIDXFTHRESH_V(x) ((x) << FW_EQ_OFLD_CMD_CIDXFTHRESH_S)
1906
1907#define FW_EQ_OFLD_CMD_EQSIZE_S 0
1908#define FW_EQ_OFLD_CMD_EQSIZE_V(x) ((x) << FW_EQ_OFLD_CMD_EQSIZE_S)
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00001909
1910/*
1911 * Macros for VIID parsing:
1912 * VIID - [10:8] PFN, [7] VI Valid, [6:0] VI number
1913 */
Anish Bhattd7990b02014-11-12 17:15:57 -08001914
1915#define FW_VIID_PFN_S 8
1916#define FW_VIID_PFN_M 0x7
1917#define FW_VIID_PFN_G(x) (((x) >> FW_VIID_PFN_S) & FW_VIID_PFN_M)
1918
Hariprasad Shenai2b5fb1f2014-11-21 12:52:04 +05301919#define FW_VIID_VIVLD_S 7
1920#define FW_VIID_VIVLD_M 0x1
1921#define FW_VIID_VIVLD_G(x) (((x) >> FW_VIID_VIVLD_S) & FW_VIID_VIVLD_M)
1922
1923#define FW_VIID_VIN_S 0
1924#define FW_VIID_VIN_M 0x7F
1925#define FW_VIID_VIN_G(x) (((x) >> FW_VIID_VIN_S) & FW_VIID_VIN_M)
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00001926
1927struct fw_vi_cmd {
1928 __be32 op_to_vfn;
1929 __be32 alloc_to_len16;
Dimitris Michailidisa0881ca2010-06-18 10:05:34 +00001930 __be16 type_viid;
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00001931 u8 mac[6];
1932 u8 portid_pkd;
1933 u8 nmac;
1934 u8 nmac0[6];
1935 __be16 rsssize_pkd;
1936 u8 nmac1[6];
Dimitris Michailidisa0881ca2010-06-18 10:05:34 +00001937 __be16 idsiiq_pkd;
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00001938 u8 nmac2[6];
Dimitris Michailidisa0881ca2010-06-18 10:05:34 +00001939 __be16 idseiq_pkd;
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00001940 u8 nmac3[6];
1941 __be64 r9;
1942 __be64 r10;
1943};
1944
Hariprasad Shenai2b5fb1f2014-11-21 12:52:04 +05301945#define FW_VI_CMD_PFN_S 8
1946#define FW_VI_CMD_PFN_V(x) ((x) << FW_VI_CMD_PFN_S)
1947
1948#define FW_VI_CMD_VFN_S 0
1949#define FW_VI_CMD_VFN_V(x) ((x) << FW_VI_CMD_VFN_S)
1950
1951#define FW_VI_CMD_ALLOC_S 31
1952#define FW_VI_CMD_ALLOC_V(x) ((x) << FW_VI_CMD_ALLOC_S)
1953#define FW_VI_CMD_ALLOC_F FW_VI_CMD_ALLOC_V(1U)
1954
1955#define FW_VI_CMD_FREE_S 30
1956#define FW_VI_CMD_FREE_V(x) ((x) << FW_VI_CMD_FREE_S)
1957#define FW_VI_CMD_FREE_F FW_VI_CMD_FREE_V(1U)
1958
1959#define FW_VI_CMD_VIID_S 0
1960#define FW_VI_CMD_VIID_M 0xfff
1961#define FW_VI_CMD_VIID_V(x) ((x) << FW_VI_CMD_VIID_S)
1962#define FW_VI_CMD_VIID_G(x) (((x) >> FW_VI_CMD_VIID_S) & FW_VI_CMD_VIID_M)
1963
1964#define FW_VI_CMD_PORTID_S 4
1965#define FW_VI_CMD_PORTID_M 0xf
1966#define FW_VI_CMD_PORTID_V(x) ((x) << FW_VI_CMD_PORTID_S)
1967#define FW_VI_CMD_PORTID_G(x) \
1968 (((x) >> FW_VI_CMD_PORTID_S) & FW_VI_CMD_PORTID_M)
1969
1970#define FW_VI_CMD_RSSSIZE_S 0
1971#define FW_VI_CMD_RSSSIZE_M 0x7ff
1972#define FW_VI_CMD_RSSSIZE_G(x) \
1973 (((x) >> FW_VI_CMD_RSSSIZE_S) & FW_VI_CMD_RSSSIZE_M)
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00001974
1975/* Special VI_MAC command index ids */
1976#define FW_VI_MAC_ADD_MAC 0x3FF
1977#define FW_VI_MAC_ADD_PERSIST_MAC 0x3FE
1978#define FW_VI_MAC_MAC_BASED_FREE 0x3FD
Casey Leedom81323b72010-06-25 12:10:32 +00001979#define FW_CLS_TCAM_NUM_ENTRIES 336
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00001980
1981enum fw_vi_mac_smac {
1982 FW_VI_MAC_MPS_TCAM_ENTRY,
1983 FW_VI_MAC_MPS_TCAM_ONLY,
1984 FW_VI_MAC_SMT_ONLY,
1985 FW_VI_MAC_SMT_AND_MPSTCAM
1986};
1987
1988enum fw_vi_mac_result {
1989 FW_VI_MAC_R_SUCCESS,
1990 FW_VI_MAC_R_F_NONEXISTENT_NOMEM,
1991 FW_VI_MAC_R_SMAC_FAIL,
1992 FW_VI_MAC_R_F_ACL_CHECK
1993};
1994
1995struct fw_vi_mac_cmd {
1996 __be32 op_to_viid;
1997 __be32 freemacs_to_len16;
1998 union fw_vi_mac {
1999 struct fw_vi_mac_exact {
2000 __be16 valid_to_idx;
2001 u8 macaddr[6];
2002 } exact[7];
2003 struct fw_vi_mac_hash {
2004 __be64 hashvec;
2005 } hash;
2006 } u;
2007};
2008
Hariprasad Shenai2b5fb1f2014-11-21 12:52:04 +05302009#define FW_VI_MAC_CMD_VIID_S 0
2010#define FW_VI_MAC_CMD_VIID_V(x) ((x) << FW_VI_MAC_CMD_VIID_S)
2011
2012#define FW_VI_MAC_CMD_FREEMACS_S 31
2013#define FW_VI_MAC_CMD_FREEMACS_V(x) ((x) << FW_VI_MAC_CMD_FREEMACS_S)
2014
2015#define FW_VI_MAC_CMD_HASHVECEN_S 23
2016#define FW_VI_MAC_CMD_HASHVECEN_V(x) ((x) << FW_VI_MAC_CMD_HASHVECEN_S)
2017#define FW_VI_MAC_CMD_HASHVECEN_F FW_VI_MAC_CMD_HASHVECEN_V(1U)
2018
2019#define FW_VI_MAC_CMD_HASHUNIEN_S 22
2020#define FW_VI_MAC_CMD_HASHUNIEN_V(x) ((x) << FW_VI_MAC_CMD_HASHUNIEN_S)
2021
2022#define FW_VI_MAC_CMD_VALID_S 15
2023#define FW_VI_MAC_CMD_VALID_V(x) ((x) << FW_VI_MAC_CMD_VALID_S)
2024#define FW_VI_MAC_CMD_VALID_F FW_VI_MAC_CMD_VALID_V(1U)
2025
2026#define FW_VI_MAC_CMD_PRIO_S 12
2027#define FW_VI_MAC_CMD_PRIO_V(x) ((x) << FW_VI_MAC_CMD_PRIO_S)
2028
2029#define FW_VI_MAC_CMD_SMAC_RESULT_S 10
2030#define FW_VI_MAC_CMD_SMAC_RESULT_M 0x3
2031#define FW_VI_MAC_CMD_SMAC_RESULT_V(x) ((x) << FW_VI_MAC_CMD_SMAC_RESULT_S)
2032#define FW_VI_MAC_CMD_SMAC_RESULT_G(x) \
2033 (((x) >> FW_VI_MAC_CMD_SMAC_RESULT_S) & FW_VI_MAC_CMD_SMAC_RESULT_M)
2034
2035#define FW_VI_MAC_CMD_IDX_S 0
2036#define FW_VI_MAC_CMD_IDX_M 0x3ff
2037#define FW_VI_MAC_CMD_IDX_V(x) ((x) << FW_VI_MAC_CMD_IDX_S)
2038#define FW_VI_MAC_CMD_IDX_G(x) \
2039 (((x) >> FW_VI_MAC_CMD_IDX_S) & FW_VI_MAC_CMD_IDX_M)
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00002040
2041#define FW_RXMODE_MTU_NO_CHG 65535
2042
2043struct fw_vi_rxmode_cmd {
2044 __be32 op_to_viid;
2045 __be32 retval_len16;
Dimitris Michailidisf8f5aaf2010-05-10 15:58:07 +00002046 __be32 mtu_to_vlanexen;
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00002047 __be32 r4_lo;
2048};
2049
Hariprasad Shenai2b5fb1f2014-11-21 12:52:04 +05302050#define FW_VI_RXMODE_CMD_VIID_S 0
2051#define FW_VI_RXMODE_CMD_VIID_V(x) ((x) << FW_VI_RXMODE_CMD_VIID_S)
2052
2053#define FW_VI_RXMODE_CMD_MTU_S 16
2054#define FW_VI_RXMODE_CMD_MTU_M 0xffff
2055#define FW_VI_RXMODE_CMD_MTU_V(x) ((x) << FW_VI_RXMODE_CMD_MTU_S)
2056
2057#define FW_VI_RXMODE_CMD_PROMISCEN_S 14
2058#define FW_VI_RXMODE_CMD_PROMISCEN_M 0x3
2059#define FW_VI_RXMODE_CMD_PROMISCEN_V(x) ((x) << FW_VI_RXMODE_CMD_PROMISCEN_S)
2060
2061#define FW_VI_RXMODE_CMD_ALLMULTIEN_S 12
2062#define FW_VI_RXMODE_CMD_ALLMULTIEN_M 0x3
2063#define FW_VI_RXMODE_CMD_ALLMULTIEN_V(x) \
2064 ((x) << FW_VI_RXMODE_CMD_ALLMULTIEN_S)
2065
2066#define FW_VI_RXMODE_CMD_BROADCASTEN_S 10
2067#define FW_VI_RXMODE_CMD_BROADCASTEN_M 0x3
2068#define FW_VI_RXMODE_CMD_BROADCASTEN_V(x) \
2069 ((x) << FW_VI_RXMODE_CMD_BROADCASTEN_S)
2070
2071#define FW_VI_RXMODE_CMD_VLANEXEN_S 8
2072#define FW_VI_RXMODE_CMD_VLANEXEN_M 0x3
2073#define FW_VI_RXMODE_CMD_VLANEXEN_V(x) ((x) << FW_VI_RXMODE_CMD_VLANEXEN_S)
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00002074
2075struct fw_vi_enable_cmd {
2076 __be32 op_to_viid;
2077 __be32 ien_to_len16;
2078 __be16 blinkdur;
2079 __be16 r3;
2080 __be32 r4;
2081};
2082
Hariprasad Shenai2b5fb1f2014-11-21 12:52:04 +05302083#define FW_VI_ENABLE_CMD_VIID_S 0
2084#define FW_VI_ENABLE_CMD_VIID_V(x) ((x) << FW_VI_ENABLE_CMD_VIID_S)
2085
2086#define FW_VI_ENABLE_CMD_IEN_S 31
2087#define FW_VI_ENABLE_CMD_IEN_V(x) ((x) << FW_VI_ENABLE_CMD_IEN_S)
2088
2089#define FW_VI_ENABLE_CMD_EEN_S 30
2090#define FW_VI_ENABLE_CMD_EEN_V(x) ((x) << FW_VI_ENABLE_CMD_EEN_S)
2091
2092#define FW_VI_ENABLE_CMD_LED_S 29
2093#define FW_VI_ENABLE_CMD_LED_V(x) ((x) << FW_VI_ENABLE_CMD_LED_S)
2094#define FW_VI_ENABLE_CMD_LED_F FW_VI_ENABLE_CMD_LED_V(1U)
2095
2096#define FW_VI_ENABLE_CMD_DCB_INFO_S 28
2097#define FW_VI_ENABLE_CMD_DCB_INFO_V(x) ((x) << FW_VI_ENABLE_CMD_DCB_INFO_S)
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00002098
2099/* VI VF stats offset definitions */
2100#define VI_VF_NUM_STATS 16
2101enum fw_vi_stats_vf_index {
2102 FW_VI_VF_STAT_TX_BCAST_BYTES_IX,
2103 FW_VI_VF_STAT_TX_BCAST_FRAMES_IX,
2104 FW_VI_VF_STAT_TX_MCAST_BYTES_IX,
2105 FW_VI_VF_STAT_TX_MCAST_FRAMES_IX,
2106 FW_VI_VF_STAT_TX_UCAST_BYTES_IX,
2107 FW_VI_VF_STAT_TX_UCAST_FRAMES_IX,
2108 FW_VI_VF_STAT_TX_DROP_FRAMES_IX,
2109 FW_VI_VF_STAT_TX_OFLD_BYTES_IX,
2110 FW_VI_VF_STAT_TX_OFLD_FRAMES_IX,
2111 FW_VI_VF_STAT_RX_BCAST_BYTES_IX,
2112 FW_VI_VF_STAT_RX_BCAST_FRAMES_IX,
2113 FW_VI_VF_STAT_RX_MCAST_BYTES_IX,
2114 FW_VI_VF_STAT_RX_MCAST_FRAMES_IX,
2115 FW_VI_VF_STAT_RX_UCAST_BYTES_IX,
2116 FW_VI_VF_STAT_RX_UCAST_FRAMES_IX,
2117 FW_VI_VF_STAT_RX_ERR_FRAMES_IX
2118};
2119
2120/* VI PF stats offset definitions */
2121#define VI_PF_NUM_STATS 17
2122enum fw_vi_stats_pf_index {
2123 FW_VI_PF_STAT_TX_BCAST_BYTES_IX,
2124 FW_VI_PF_STAT_TX_BCAST_FRAMES_IX,
2125 FW_VI_PF_STAT_TX_MCAST_BYTES_IX,
2126 FW_VI_PF_STAT_TX_MCAST_FRAMES_IX,
2127 FW_VI_PF_STAT_TX_UCAST_BYTES_IX,
2128 FW_VI_PF_STAT_TX_UCAST_FRAMES_IX,
2129 FW_VI_PF_STAT_TX_OFLD_BYTES_IX,
2130 FW_VI_PF_STAT_TX_OFLD_FRAMES_IX,
2131 FW_VI_PF_STAT_RX_BYTES_IX,
2132 FW_VI_PF_STAT_RX_FRAMES_IX,
2133 FW_VI_PF_STAT_RX_BCAST_BYTES_IX,
2134 FW_VI_PF_STAT_RX_BCAST_FRAMES_IX,
2135 FW_VI_PF_STAT_RX_MCAST_BYTES_IX,
2136 FW_VI_PF_STAT_RX_MCAST_FRAMES_IX,
2137 FW_VI_PF_STAT_RX_UCAST_BYTES_IX,
2138 FW_VI_PF_STAT_RX_UCAST_FRAMES_IX,
2139 FW_VI_PF_STAT_RX_ERR_FRAMES_IX
2140};
2141
2142struct fw_vi_stats_cmd {
2143 __be32 op_to_viid;
2144 __be32 retval_len16;
2145 union fw_vi_stats {
2146 struct fw_vi_stats_ctl {
2147 __be16 nstats_ix;
2148 __be16 r6;
2149 __be32 r7;
2150 __be64 stat0;
2151 __be64 stat1;
2152 __be64 stat2;
2153 __be64 stat3;
2154 __be64 stat4;
2155 __be64 stat5;
2156 } ctl;
2157 struct fw_vi_stats_pf {
2158 __be64 tx_bcast_bytes;
2159 __be64 tx_bcast_frames;
2160 __be64 tx_mcast_bytes;
2161 __be64 tx_mcast_frames;
2162 __be64 tx_ucast_bytes;
2163 __be64 tx_ucast_frames;
2164 __be64 tx_offload_bytes;
2165 __be64 tx_offload_frames;
2166 __be64 rx_pf_bytes;
2167 __be64 rx_pf_frames;
2168 __be64 rx_bcast_bytes;
2169 __be64 rx_bcast_frames;
2170 __be64 rx_mcast_bytes;
2171 __be64 rx_mcast_frames;
2172 __be64 rx_ucast_bytes;
2173 __be64 rx_ucast_frames;
2174 __be64 rx_err_frames;
2175 } pf;
2176 struct fw_vi_stats_vf {
2177 __be64 tx_bcast_bytes;
2178 __be64 tx_bcast_frames;
2179 __be64 tx_mcast_bytes;
2180 __be64 tx_mcast_frames;
2181 __be64 tx_ucast_bytes;
2182 __be64 tx_ucast_frames;
2183 __be64 tx_drop_frames;
2184 __be64 tx_offload_bytes;
2185 __be64 tx_offload_frames;
2186 __be64 rx_bcast_bytes;
2187 __be64 rx_bcast_frames;
2188 __be64 rx_mcast_bytes;
2189 __be64 rx_mcast_frames;
2190 __be64 rx_ucast_bytes;
2191 __be64 rx_ucast_frames;
2192 __be64 rx_err_frames;
2193 } vf;
2194 } u;
2195};
2196
Hariprasad Shenai2b5fb1f2014-11-21 12:52:04 +05302197#define FW_VI_STATS_CMD_VIID_S 0
2198#define FW_VI_STATS_CMD_VIID_V(x) ((x) << FW_VI_STATS_CMD_VIID_S)
2199
2200#define FW_VI_STATS_CMD_NSTATS_S 12
2201#define FW_VI_STATS_CMD_NSTATS_V(x) ((x) << FW_VI_STATS_CMD_NSTATS_S)
2202
2203#define FW_VI_STATS_CMD_IX_S 0
2204#define FW_VI_STATS_CMD_IX_V(x) ((x) << FW_VI_STATS_CMD_IX_S)
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00002205
2206struct fw_acl_mac_cmd {
2207 __be32 op_to_vfn;
2208 __be32 en_to_len16;
2209 u8 nmac;
2210 u8 r3[7];
2211 __be16 r4;
2212 u8 macaddr0[6];
2213 __be16 r5;
2214 u8 macaddr1[6];
2215 __be16 r6;
2216 u8 macaddr2[6];
2217 __be16 r7;
2218 u8 macaddr3[6];
2219};
2220
Hariprasad Shenai2b5fb1f2014-11-21 12:52:04 +05302221#define FW_ACL_MAC_CMD_PFN_S 8
2222#define FW_ACL_MAC_CMD_PFN_V(x) ((x) << FW_ACL_MAC_CMD_PFN_S)
2223
2224#define FW_ACL_MAC_CMD_VFN_S 0
2225#define FW_ACL_MAC_CMD_VFN_V(x) ((x) << FW_ACL_MAC_CMD_VFN_S)
2226
2227#define FW_ACL_MAC_CMD_EN_S 31
2228#define FW_ACL_MAC_CMD_EN_V(x) ((x) << FW_ACL_MAC_CMD_EN_S)
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00002229
2230struct fw_acl_vlan_cmd {
2231 __be32 op_to_vfn;
2232 __be32 en_to_len16;
2233 u8 nvlan;
2234 u8 dropnovlan_fm;
2235 u8 r3_lo[6];
2236 __be16 vlanid[16];
2237};
2238
Hariprasad Shenai2b5fb1f2014-11-21 12:52:04 +05302239#define FW_ACL_VLAN_CMD_PFN_S 8
2240#define FW_ACL_VLAN_CMD_PFN_V(x) ((x) << FW_ACL_VLAN_CMD_PFN_S)
2241
2242#define FW_ACL_VLAN_CMD_VFN_S 0
2243#define FW_ACL_VLAN_CMD_VFN_V(x) ((x) << FW_ACL_VLAN_CMD_VFN_S)
2244
2245#define FW_ACL_VLAN_CMD_EN_S 31
2246#define FW_ACL_VLAN_CMD_EN_V(x) ((x) << FW_ACL_VLAN_CMD_EN_S)
2247
2248#define FW_ACL_VLAN_CMD_DROPNOVLAN_S 7
2249#define FW_ACL_VLAN_CMD_DROPNOVLAN_V(x) ((x) << FW_ACL_VLAN_CMD_DROPNOVLAN_S)
2250
2251#define FW_ACL_VLAN_CMD_FM_S 6
2252#define FW_ACL_VLAN_CMD_FM_V(x) ((x) << FW_ACL_VLAN_CMD_FM_S)
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00002253
2254enum fw_port_cap {
2255 FW_PORT_CAP_SPEED_100M = 0x0001,
2256 FW_PORT_CAP_SPEED_1G = 0x0002,
Ganesh Goudareb97ad92016-07-21 20:19:18 +05302257 FW_PORT_CAP_SPEED_25G = 0x0004,
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00002258 FW_PORT_CAP_SPEED_10G = 0x0008,
2259 FW_PORT_CAP_SPEED_40G = 0x0010,
2260 FW_PORT_CAP_SPEED_100G = 0x0020,
2261 FW_PORT_CAP_FC_RX = 0x0040,
2262 FW_PORT_CAP_FC_TX = 0x0080,
2263 FW_PORT_CAP_ANEG = 0x0100,
Ganesh Goudareb97ad92016-07-21 20:19:18 +05302264 FW_PORT_CAP_MDIX = 0x0200,
2265 FW_PORT_CAP_MDIAUTO = 0x0400,
Ganesh Goudar3bb48582017-05-06 14:25:06 +05302266 FW_PORT_CAP_FEC_RS = 0x0800,
2267 FW_PORT_CAP_FEC_BASER_RS = 0x1000,
2268 FW_PORT_CAP_FEC_RESERVED = 0x2000,
Ganesh Goudareb97ad92016-07-21 20:19:18 +05302269 FW_PORT_CAP_802_3_PAUSE = 0x4000,
2270 FW_PORT_CAP_802_3_ASM_DIR = 0x8000,
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00002271};
2272
Hariprasad Shenai9b86a8d2016-09-20 12:00:52 +05302273#define FW_PORT_CAP_SPEED_S 0
2274#define FW_PORT_CAP_SPEED_M 0x3f
2275#define FW_PORT_CAP_SPEED_V(x) ((x) << FW_PORT_CAP_SPEED_S)
2276#define FW_PORT_CAP_SPEED_G(x) \
2277 (((x) >> FW_PORT_CAP_SPEED_S) & FW_PORT_CAP_SPEED_M)
2278
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00002279enum fw_port_mdi {
Hariprasad Shenai2b5fb1f2014-11-21 12:52:04 +05302280 FW_PORT_CAP_MDI_UNCHANGED,
2281 FW_PORT_CAP_MDI_AUTO,
2282 FW_PORT_CAP_MDI_F_STRAIGHT,
2283 FW_PORT_CAP_MDI_F_CROSSOVER
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00002284};
2285
Hariprasad Shenai2b5fb1f2014-11-21 12:52:04 +05302286#define FW_PORT_CAP_MDI_S 9
2287#define FW_PORT_CAP_MDI_V(x) ((x) << FW_PORT_CAP_MDI_S)
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00002288
2289enum fw_port_action {
2290 FW_PORT_ACTION_L1_CFG = 0x0001,
2291 FW_PORT_ACTION_L2_CFG = 0x0002,
2292 FW_PORT_ACTION_GET_PORT_INFO = 0x0003,
2293 FW_PORT_ACTION_L2_PPP_CFG = 0x0004,
2294 FW_PORT_ACTION_L2_DCB_CFG = 0x0005,
Anish Bhatt989594e2014-06-19 21:37:11 -07002295 FW_PORT_ACTION_DCB_READ_TRANS = 0x0006,
2296 FW_PORT_ACTION_DCB_READ_RECV = 0x0007,
2297 FW_PORT_ACTION_DCB_READ_DET = 0x0008,
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00002298 FW_PORT_ACTION_LOW_PWR_TO_NORMAL = 0x0010,
2299 FW_PORT_ACTION_L1_LOW_PWR_EN = 0x0011,
2300 FW_PORT_ACTION_L2_WOL_MODE_EN = 0x0012,
2301 FW_PORT_ACTION_LPBK_TO_NORMAL = 0x0020,
2302 FW_PORT_ACTION_L1_LPBK = 0x0021,
2303 FW_PORT_ACTION_L1_PMA_LPBK = 0x0022,
2304 FW_PORT_ACTION_L1_PCS_LPBK = 0x0023,
2305 FW_PORT_ACTION_L1_PHYXS_CSIDE_LPBK = 0x0024,
2306 FW_PORT_ACTION_L1_PHYXS_ESIDE_LPBK = 0x0025,
2307 FW_PORT_ACTION_PHY_RESET = 0x0040,
2308 FW_PORT_ACTION_PMA_RESET = 0x0041,
2309 FW_PORT_ACTION_PCS_RESET = 0x0042,
2310 FW_PORT_ACTION_PHYXS_RESET = 0x0043,
2311 FW_PORT_ACTION_DTEXS_REEST = 0x0044,
2312 FW_PORT_ACTION_AN_RESET = 0x0045
2313};
2314
2315enum fw_port_l2cfg_ctlbf {
2316 FW_PORT_L2_CTLBF_OVLAN0 = 0x01,
2317 FW_PORT_L2_CTLBF_OVLAN1 = 0x02,
2318 FW_PORT_L2_CTLBF_OVLAN2 = 0x04,
2319 FW_PORT_L2_CTLBF_OVLAN3 = 0x08,
2320 FW_PORT_L2_CTLBF_IVLAN = 0x10,
2321 FW_PORT_L2_CTLBF_TXIPG = 0x20
2322};
2323
Anish Bhatt10b00462014-08-07 16:14:03 -07002324enum fw_port_dcb_versions {
2325 FW_PORT_DCB_VER_UNKNOWN,
2326 FW_PORT_DCB_VER_CEE1D0,
2327 FW_PORT_DCB_VER_CEE1D01,
2328 FW_PORT_DCB_VER_IEEE,
2329 FW_PORT_DCB_VER_AUTO = 7
2330};
2331
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00002332enum fw_port_dcb_cfg {
2333 FW_PORT_DCB_CFG_PG = 0x01,
2334 FW_PORT_DCB_CFG_PFC = 0x02,
2335 FW_PORT_DCB_CFG_APPL = 0x04
2336};
2337
2338enum fw_port_dcb_cfg_rc {
2339 FW_PORT_DCB_CFG_SUCCESS = 0x0,
2340 FW_PORT_DCB_CFG_ERROR = 0x1
2341};
2342
Naresh Kumar Innace91a922012-11-15 22:41:17 +05302343enum fw_port_dcb_type {
2344 FW_PORT_DCB_TYPE_PGID = 0x00,
2345 FW_PORT_DCB_TYPE_PGRATE = 0x01,
2346 FW_PORT_DCB_TYPE_PRIORATE = 0x02,
2347 FW_PORT_DCB_TYPE_PFC = 0x03,
2348 FW_PORT_DCB_TYPE_APP_ID = 0x04,
Anish Bhatt989594e2014-06-19 21:37:11 -07002349 FW_PORT_DCB_TYPE_CONTROL = 0x05,
2350};
2351
2352enum fw_port_dcb_feature_state {
2353 FW_PORT_DCB_FEATURE_STATE_PENDING = 0x0,
2354 FW_PORT_DCB_FEATURE_STATE_SUCCESS = 0x1,
2355 FW_PORT_DCB_FEATURE_STATE_ERROR = 0x2,
2356 FW_PORT_DCB_FEATURE_STATE_TIMEOUT = 0x3,
Naresh Kumar Innace91a922012-11-15 22:41:17 +05302357};
2358
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00002359struct fw_port_cmd {
2360 __be32 op_to_portid;
2361 __be32 action_to_len16;
2362 union fw_port {
2363 struct fw_port_l1cfg {
2364 __be32 rcap;
2365 __be32 r;
2366 } l1cfg;
2367 struct fw_port_l2cfg {
Anish Bhatt989594e2014-06-19 21:37:11 -07002368 __u8 ctlbf;
2369 __u8 ovlan3_to_ivlan0;
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00002370 __be16 ivlantype;
Anish Bhatt989594e2014-06-19 21:37:11 -07002371 __be16 txipg_force_pinfo;
2372 __be16 mtu;
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00002373 __be16 ovlan0mask;
2374 __be16 ovlan0type;
2375 __be16 ovlan1mask;
2376 __be16 ovlan1type;
2377 __be16 ovlan2mask;
2378 __be16 ovlan2type;
2379 __be16 ovlan3mask;
2380 __be16 ovlan3type;
2381 } l2cfg;
2382 struct fw_port_info {
2383 __be32 lstatus_to_modtype;
2384 __be16 pcap;
2385 __be16 acap;
Dimitris Michailidisa0881ca2010-06-18 10:05:34 +00002386 __be16 mtu;
2387 __u8 cbllen;
Anish Bhatt989594e2014-06-19 21:37:11 -07002388 __u8 auxlinfo;
2389 __u8 dcbxdis_pkd;
Ganesh Goudareb97ad92016-07-21 20:19:18 +05302390 __u8 r8_lo;
2391 __be16 lpacap;
Anish Bhatt989594e2014-06-19 21:37:11 -07002392 __be64 r9;
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00002393 } info;
Anish Bhatt989594e2014-06-19 21:37:11 -07002394 struct fw_port_diags {
2395 __u8 diagop;
2396 __u8 r[3];
2397 __be32 diagval;
2398 } diags;
2399 union fw_port_dcb {
2400 struct fw_port_dcb_pgid {
2401 __u8 type;
2402 __u8 apply_pkd;
2403 __u8 r10_lo[2];
2404 __be32 pgid;
2405 __be64 r11;
2406 } pgid;
2407 struct fw_port_dcb_pgrate {
2408 __u8 type;
2409 __u8 apply_pkd;
2410 __u8 r10_lo[5];
2411 __u8 num_tcs_supported;
2412 __u8 pgrate[8];
Anish Bhatt10b00462014-08-07 16:14:03 -07002413 __u8 tsa[8];
Anish Bhatt989594e2014-06-19 21:37:11 -07002414 } pgrate;
2415 struct fw_port_dcb_priorate {
2416 __u8 type;
2417 __u8 apply_pkd;
2418 __u8 r10_lo[6];
2419 __u8 strict_priorate[8];
2420 } priorate;
2421 struct fw_port_dcb_pfc {
2422 __u8 type;
2423 __u8 pfcen;
2424 __u8 r10[5];
2425 __u8 max_pfc_tcs;
2426 __be64 r11;
2427 } pfc;
2428 struct fw_port_app_priority {
2429 __u8 type;
2430 __u8 r10[2];
2431 __u8 idx;
2432 __u8 user_prio_map;
2433 __u8 sel_field;
2434 __be16 protocolid;
2435 __be64 r12;
2436 } app_priority;
2437 struct fw_port_dcb_control {
2438 __u8 type;
2439 __u8 all_syncd_pkd;
Anish Bhatt10b00462014-08-07 16:14:03 -07002440 __be16 dcb_version_to_app_state;
Anish Bhatt989594e2014-06-19 21:37:11 -07002441 __be32 r11;
2442 __be64 r12;
2443 } control;
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00002444 } dcb;
2445 } u;
2446};
2447
Hariprasad Shenai2b5fb1f2014-11-21 12:52:04 +05302448#define FW_PORT_CMD_READ_S 22
2449#define FW_PORT_CMD_READ_V(x) ((x) << FW_PORT_CMD_READ_S)
2450#define FW_PORT_CMD_READ_F FW_PORT_CMD_READ_V(1U)
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00002451
Hariprasad Shenai2b5fb1f2014-11-21 12:52:04 +05302452#define FW_PORT_CMD_PORTID_S 0
2453#define FW_PORT_CMD_PORTID_M 0xf
2454#define FW_PORT_CMD_PORTID_V(x) ((x) << FW_PORT_CMD_PORTID_S)
2455#define FW_PORT_CMD_PORTID_G(x) \
2456 (((x) >> FW_PORT_CMD_PORTID_S) & FW_PORT_CMD_PORTID_M)
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00002457
Hariprasad Shenai2b5fb1f2014-11-21 12:52:04 +05302458#define FW_PORT_CMD_ACTION_S 16
2459#define FW_PORT_CMD_ACTION_M 0xffff
2460#define FW_PORT_CMD_ACTION_V(x) ((x) << FW_PORT_CMD_ACTION_S)
2461#define FW_PORT_CMD_ACTION_G(x) \
2462 (((x) >> FW_PORT_CMD_ACTION_S) & FW_PORT_CMD_ACTION_M)
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00002463
Hariprasad Shenai2b5fb1f2014-11-21 12:52:04 +05302464#define FW_PORT_CMD_OVLAN3_S 7
2465#define FW_PORT_CMD_OVLAN3_V(x) ((x) << FW_PORT_CMD_OVLAN3_S)
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00002466
Hariprasad Shenai2b5fb1f2014-11-21 12:52:04 +05302467#define FW_PORT_CMD_OVLAN2_S 6
2468#define FW_PORT_CMD_OVLAN2_V(x) ((x) << FW_PORT_CMD_OVLAN2_S)
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00002469
Hariprasad Shenai2b5fb1f2014-11-21 12:52:04 +05302470#define FW_PORT_CMD_OVLAN1_S 5
2471#define FW_PORT_CMD_OVLAN1_V(x) ((x) << FW_PORT_CMD_OVLAN1_S)
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00002472
Hariprasad Shenai2b5fb1f2014-11-21 12:52:04 +05302473#define FW_PORT_CMD_OVLAN0_S 4
2474#define FW_PORT_CMD_OVLAN0_V(x) ((x) << FW_PORT_CMD_OVLAN0_S)
Anish Bhatt989594e2014-06-19 21:37:11 -07002475
Hariprasad Shenai2b5fb1f2014-11-21 12:52:04 +05302476#define FW_PORT_CMD_IVLAN0_S 3
2477#define FW_PORT_CMD_IVLAN0_V(x) ((x) << FW_PORT_CMD_IVLAN0_S)
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00002478
Hariprasad Shenai2b5fb1f2014-11-21 12:52:04 +05302479#define FW_PORT_CMD_TXIPG_S 3
2480#define FW_PORT_CMD_TXIPG_V(x) ((x) << FW_PORT_CMD_TXIPG_S)
2481
2482#define FW_PORT_CMD_LSTATUS_S 31
2483#define FW_PORT_CMD_LSTATUS_M 0x1
2484#define FW_PORT_CMD_LSTATUS_V(x) ((x) << FW_PORT_CMD_LSTATUS_S)
2485#define FW_PORT_CMD_LSTATUS_G(x) \
2486 (((x) >> FW_PORT_CMD_LSTATUS_S) & FW_PORT_CMD_LSTATUS_M)
2487#define FW_PORT_CMD_LSTATUS_F FW_PORT_CMD_LSTATUS_V(1U)
2488
2489#define FW_PORT_CMD_LSPEED_S 24
2490#define FW_PORT_CMD_LSPEED_M 0x3f
2491#define FW_PORT_CMD_LSPEED_V(x) ((x) << FW_PORT_CMD_LSPEED_S)
2492#define FW_PORT_CMD_LSPEED_G(x) \
2493 (((x) >> FW_PORT_CMD_LSPEED_S) & FW_PORT_CMD_LSPEED_M)
2494
2495#define FW_PORT_CMD_TXPAUSE_S 23
2496#define FW_PORT_CMD_TXPAUSE_V(x) ((x) << FW_PORT_CMD_TXPAUSE_S)
2497#define FW_PORT_CMD_TXPAUSE_F FW_PORT_CMD_TXPAUSE_V(1U)
2498
2499#define FW_PORT_CMD_RXPAUSE_S 22
2500#define FW_PORT_CMD_RXPAUSE_V(x) ((x) << FW_PORT_CMD_RXPAUSE_S)
2501#define FW_PORT_CMD_RXPAUSE_F FW_PORT_CMD_RXPAUSE_V(1U)
2502
2503#define FW_PORT_CMD_MDIOCAP_S 21
2504#define FW_PORT_CMD_MDIOCAP_V(x) ((x) << FW_PORT_CMD_MDIOCAP_S)
2505#define FW_PORT_CMD_MDIOCAP_F FW_PORT_CMD_MDIOCAP_V(1U)
2506
2507#define FW_PORT_CMD_MDIOADDR_S 16
2508#define FW_PORT_CMD_MDIOADDR_M 0x1f
2509#define FW_PORT_CMD_MDIOADDR_G(x) \
2510 (((x) >> FW_PORT_CMD_MDIOADDR_S) & FW_PORT_CMD_MDIOADDR_M)
2511
2512#define FW_PORT_CMD_LPTXPAUSE_S 15
2513#define FW_PORT_CMD_LPTXPAUSE_V(x) ((x) << FW_PORT_CMD_LPTXPAUSE_S)
2514#define FW_PORT_CMD_LPTXPAUSE_F FW_PORT_CMD_LPTXPAUSE_V(1U)
2515
2516#define FW_PORT_CMD_LPRXPAUSE_S 14
2517#define FW_PORT_CMD_LPRXPAUSE_V(x) ((x) << FW_PORT_CMD_LPRXPAUSE_S)
2518#define FW_PORT_CMD_LPRXPAUSE_F FW_PORT_CMD_LPRXPAUSE_V(1U)
2519
2520#define FW_PORT_CMD_PTYPE_S 8
2521#define FW_PORT_CMD_PTYPE_M 0x1f
2522#define FW_PORT_CMD_PTYPE_G(x) \
2523 (((x) >> FW_PORT_CMD_PTYPE_S) & FW_PORT_CMD_PTYPE_M)
2524
Hariprasad Shenaiddc77402016-04-26 20:10:29 +05302525#define FW_PORT_CMD_LINKDNRC_S 5
2526#define FW_PORT_CMD_LINKDNRC_M 0x7
2527#define FW_PORT_CMD_LINKDNRC_G(x) \
2528 (((x) >> FW_PORT_CMD_LINKDNRC_S) & FW_PORT_CMD_LINKDNRC_M)
2529
Hariprasad Shenai2b5fb1f2014-11-21 12:52:04 +05302530#define FW_PORT_CMD_MODTYPE_S 0
2531#define FW_PORT_CMD_MODTYPE_M 0x1f
2532#define FW_PORT_CMD_MODTYPE_V(x) ((x) << FW_PORT_CMD_MODTYPE_S)
2533#define FW_PORT_CMD_MODTYPE_G(x) \
2534 (((x) >> FW_PORT_CMD_MODTYPE_S) & FW_PORT_CMD_MODTYPE_M)
2535
2536#define FW_PORT_CMD_DCBXDIS_S 7
2537#define FW_PORT_CMD_DCBXDIS_V(x) ((x) << FW_PORT_CMD_DCBXDIS_S)
2538#define FW_PORT_CMD_DCBXDIS_F FW_PORT_CMD_DCBXDIS_V(1U)
2539
2540#define FW_PORT_CMD_APPLY_S 7
2541#define FW_PORT_CMD_APPLY_V(x) ((x) << FW_PORT_CMD_APPLY_S)
2542#define FW_PORT_CMD_APPLY_F FW_PORT_CMD_APPLY_V(1U)
2543
2544#define FW_PORT_CMD_ALL_SYNCD_S 7
2545#define FW_PORT_CMD_ALL_SYNCD_V(x) ((x) << FW_PORT_CMD_ALL_SYNCD_S)
2546#define FW_PORT_CMD_ALL_SYNCD_F FW_PORT_CMD_ALL_SYNCD_V(1U)
2547
2548#define FW_PORT_CMD_DCB_VERSION_S 12
2549#define FW_PORT_CMD_DCB_VERSION_M 0x7
2550#define FW_PORT_CMD_DCB_VERSION_G(x) \
2551 (((x) >> FW_PORT_CMD_DCB_VERSION_S) & FW_PORT_CMD_DCB_VERSION_M)
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00002552
2553enum fw_port_type {
Dimitris Michailidisa0881ca2010-06-18 10:05:34 +00002554 FW_PORT_TYPE_FIBER_XFI,
2555 FW_PORT_TYPE_FIBER_XAUI,
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00002556 FW_PORT_TYPE_BT_SGMII,
Dimitris Michailidisa0881ca2010-06-18 10:05:34 +00002557 FW_PORT_TYPE_BT_XFI,
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00002558 FW_PORT_TYPE_BT_XAUI,
Dimitris Michailidisa0881ca2010-06-18 10:05:34 +00002559 FW_PORT_TYPE_KX4,
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00002560 FW_PORT_TYPE_CX4,
Dimitris Michailidisa0881ca2010-06-18 10:05:34 +00002561 FW_PORT_TYPE_KX,
2562 FW_PORT_TYPE_KR,
2563 FW_PORT_TYPE_SFP,
2564 FW_PORT_TYPE_BP_AP,
Dimitris Michailidis7d5e77a2010-12-14 21:36:47 +00002565 FW_PORT_TYPE_BP4_AP,
Kumar Sanghvi72aca4b2014-02-18 17:56:08 +05302566 FW_PORT_TYPE_QSFP_10G,
Hariprasad Shenai40e9de42014-12-12 12:07:57 +05302567 FW_PORT_TYPE_QSA,
Hariprasad Shenai5aa80e52014-12-17 17:36:00 +05302568 FW_PORT_TYPE_QSFP,
Kumar Sanghvi72aca4b2014-02-18 17:56:08 +05302569 FW_PORT_TYPE_BP40_BA,
Ganesh Goudareb97ad92016-07-21 20:19:18 +05302570 FW_PORT_TYPE_KR4_100G,
2571 FW_PORT_TYPE_CR4_QSFP,
2572 FW_PORT_TYPE_CR_QSFP,
2573 FW_PORT_TYPE_CR2_QSFP,
2574 FW_PORT_TYPE_SFP28,
Ganesh Goudar2061ec32017-05-19 17:50:15 +05302575 FW_PORT_TYPE_KR_SFP28,
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00002576
Hariprasad Shenai2b5fb1f2014-11-21 12:52:04 +05302577 FW_PORT_TYPE_NONE = FW_PORT_CMD_PTYPE_M
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00002578};
2579
2580enum fw_port_module_type {
2581 FW_PORT_MOD_TYPE_NA,
2582 FW_PORT_MOD_TYPE_LR,
2583 FW_PORT_MOD_TYPE_SR,
2584 FW_PORT_MOD_TYPE_ER,
Dimitris Michailidisa0881ca2010-06-18 10:05:34 +00002585 FW_PORT_MOD_TYPE_TWINAX_PASSIVE,
2586 FW_PORT_MOD_TYPE_TWINAX_ACTIVE,
2587 FW_PORT_MOD_TYPE_LRM,
Hariprasad Shenai2b5fb1f2014-11-21 12:52:04 +05302588 FW_PORT_MOD_TYPE_ERROR = FW_PORT_CMD_MODTYPE_M - 3,
2589 FW_PORT_MOD_TYPE_UNKNOWN = FW_PORT_CMD_MODTYPE_M - 2,
2590 FW_PORT_MOD_TYPE_NOTSUPPORTED = FW_PORT_CMD_MODTYPE_M - 1,
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00002591
Hariprasad Shenai2b5fb1f2014-11-21 12:52:04 +05302592 FW_PORT_MOD_TYPE_NONE = FW_PORT_CMD_MODTYPE_M
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00002593};
2594
Vipul Pandyab407a4a2013-04-29 04:04:40 +00002595enum fw_port_mod_sub_type {
2596 FW_PORT_MOD_SUB_TYPE_NA,
2597 FW_PORT_MOD_SUB_TYPE_MV88E114X = 0x1,
2598 FW_PORT_MOD_SUB_TYPE_TN8022 = 0x2,
2599 FW_PORT_MOD_SUB_TYPE_AQ1202 = 0x3,
2600 FW_PORT_MOD_SUB_TYPE_88x3120 = 0x4,
2601 FW_PORT_MOD_SUB_TYPE_BCM84834 = 0x5,
2602 FW_PORT_MOD_SUB_TYPE_BT_VSC8634 = 0x8,
2603
2604 /* The following will never been in the VPD. They are TWINAX cable
2605 * lengths decoded from SFP+ module i2c PROMs. These should
2606 * almost certainly go somewhere else ...
2607 */
2608 FW_PORT_MOD_SUB_TYPE_TWINAX_1 = 0x9,
2609 FW_PORT_MOD_SUB_TYPE_TWINAX_3 = 0xA,
2610 FW_PORT_MOD_SUB_TYPE_TWINAX_5 = 0xB,
2611 FW_PORT_MOD_SUB_TYPE_TWINAX_7 = 0xC,
2612};
2613
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00002614enum fw_port_stats_tx_index {
Hariprasad Shenai3ccc6cf2015-06-02 13:59:39 +05302615 FW_STAT_TX_PORT_BYTES_IX = 0,
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00002616 FW_STAT_TX_PORT_FRAMES_IX,
2617 FW_STAT_TX_PORT_BCAST_IX,
2618 FW_STAT_TX_PORT_MCAST_IX,
2619 FW_STAT_TX_PORT_UCAST_IX,
2620 FW_STAT_TX_PORT_ERROR_IX,
2621 FW_STAT_TX_PORT_64B_IX,
2622 FW_STAT_TX_PORT_65B_127B_IX,
2623 FW_STAT_TX_PORT_128B_255B_IX,
2624 FW_STAT_TX_PORT_256B_511B_IX,
2625 FW_STAT_TX_PORT_512B_1023B_IX,
2626 FW_STAT_TX_PORT_1024B_1518B_IX,
2627 FW_STAT_TX_PORT_1519B_MAX_IX,
2628 FW_STAT_TX_PORT_DROP_IX,
2629 FW_STAT_TX_PORT_PAUSE_IX,
2630 FW_STAT_TX_PORT_PPP0_IX,
2631 FW_STAT_TX_PORT_PPP1_IX,
2632 FW_STAT_TX_PORT_PPP2_IX,
2633 FW_STAT_TX_PORT_PPP3_IX,
2634 FW_STAT_TX_PORT_PPP4_IX,
2635 FW_STAT_TX_PORT_PPP5_IX,
2636 FW_STAT_TX_PORT_PPP6_IX,
Hariprasad Shenai3ccc6cf2015-06-02 13:59:39 +05302637 FW_STAT_TX_PORT_PPP7_IX,
2638 FW_NUM_PORT_TX_STATS
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00002639};
2640
2641enum fw_port_stat_rx_index {
Hariprasad Shenai3ccc6cf2015-06-02 13:59:39 +05302642 FW_STAT_RX_PORT_BYTES_IX = 0,
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00002643 FW_STAT_RX_PORT_FRAMES_IX,
2644 FW_STAT_RX_PORT_BCAST_IX,
2645 FW_STAT_RX_PORT_MCAST_IX,
2646 FW_STAT_RX_PORT_UCAST_IX,
2647 FW_STAT_RX_PORT_MTU_ERROR_IX,
2648 FW_STAT_RX_PORT_MTU_CRC_ERROR_IX,
2649 FW_STAT_RX_PORT_CRC_ERROR_IX,
2650 FW_STAT_RX_PORT_LEN_ERROR_IX,
2651 FW_STAT_RX_PORT_SYM_ERROR_IX,
2652 FW_STAT_RX_PORT_64B_IX,
2653 FW_STAT_RX_PORT_65B_127B_IX,
2654 FW_STAT_RX_PORT_128B_255B_IX,
2655 FW_STAT_RX_PORT_256B_511B_IX,
2656 FW_STAT_RX_PORT_512B_1023B_IX,
2657 FW_STAT_RX_PORT_1024B_1518B_IX,
2658 FW_STAT_RX_PORT_1519B_MAX_IX,
2659 FW_STAT_RX_PORT_PAUSE_IX,
2660 FW_STAT_RX_PORT_PPP0_IX,
2661 FW_STAT_RX_PORT_PPP1_IX,
2662 FW_STAT_RX_PORT_PPP2_IX,
2663 FW_STAT_RX_PORT_PPP3_IX,
2664 FW_STAT_RX_PORT_PPP4_IX,
2665 FW_STAT_RX_PORT_PPP5_IX,
2666 FW_STAT_RX_PORT_PPP6_IX,
2667 FW_STAT_RX_PORT_PPP7_IX,
Hariprasad Shenai3ccc6cf2015-06-02 13:59:39 +05302668 FW_STAT_RX_PORT_LESS_64B_IX,
2669 FW_STAT_RX_PORT_MAC_ERROR_IX,
2670 FW_NUM_PORT_RX_STATS
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00002671};
2672
Hariprasad Shenai3ccc6cf2015-06-02 13:59:39 +05302673/* port stats */
2674#define FW_NUM_PORT_STATS (FW_NUM_PORT_TX_STATS + FW_NUM_PORT_RX_STATS)
2675
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00002676struct fw_port_stats_cmd {
2677 __be32 op_to_portid;
2678 __be32 retval_len16;
2679 union fw_port_stats {
2680 struct fw_port_stats_ctl {
2681 u8 nstats_bg_bm;
2682 u8 tx_ix;
2683 __be16 r6;
2684 __be32 r7;
2685 __be64 stat0;
2686 __be64 stat1;
2687 __be64 stat2;
2688 __be64 stat3;
2689 __be64 stat4;
2690 __be64 stat5;
2691 } ctl;
2692 struct fw_port_stats_all {
2693 __be64 tx_bytes;
2694 __be64 tx_frames;
2695 __be64 tx_bcast;
2696 __be64 tx_mcast;
2697 __be64 tx_ucast;
2698 __be64 tx_error;
2699 __be64 tx_64b;
2700 __be64 tx_65b_127b;
2701 __be64 tx_128b_255b;
2702 __be64 tx_256b_511b;
2703 __be64 tx_512b_1023b;
2704 __be64 tx_1024b_1518b;
2705 __be64 tx_1519b_max;
2706 __be64 tx_drop;
2707 __be64 tx_pause;
2708 __be64 tx_ppp0;
2709 __be64 tx_ppp1;
2710 __be64 tx_ppp2;
2711 __be64 tx_ppp3;
2712 __be64 tx_ppp4;
2713 __be64 tx_ppp5;
2714 __be64 tx_ppp6;
2715 __be64 tx_ppp7;
2716 __be64 rx_bytes;
2717 __be64 rx_frames;
2718 __be64 rx_bcast;
2719 __be64 rx_mcast;
2720 __be64 rx_ucast;
2721 __be64 rx_mtu_error;
2722 __be64 rx_mtu_crc_error;
2723 __be64 rx_crc_error;
2724 __be64 rx_len_error;
2725 __be64 rx_sym_error;
2726 __be64 rx_64b;
2727 __be64 rx_65b_127b;
2728 __be64 rx_128b_255b;
2729 __be64 rx_256b_511b;
2730 __be64 rx_512b_1023b;
2731 __be64 rx_1024b_1518b;
2732 __be64 rx_1519b_max;
2733 __be64 rx_pause;
2734 __be64 rx_ppp0;
2735 __be64 rx_ppp1;
2736 __be64 rx_ppp2;
2737 __be64 rx_ppp3;
2738 __be64 rx_ppp4;
2739 __be64 rx_ppp5;
2740 __be64 rx_ppp6;
2741 __be64 rx_ppp7;
2742 __be64 rx_less_64b;
2743 __be64 rx_bg_drop;
2744 __be64 rx_bg_trunc;
2745 } all;
2746 } u;
2747};
2748
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00002749/* port loopback stats */
2750#define FW_NUM_LB_STATS 16
2751enum fw_port_lb_stats_index {
2752 FW_STAT_LB_PORT_BYTES_IX,
2753 FW_STAT_LB_PORT_FRAMES_IX,
2754 FW_STAT_LB_PORT_BCAST_IX,
2755 FW_STAT_LB_PORT_MCAST_IX,
2756 FW_STAT_LB_PORT_UCAST_IX,
2757 FW_STAT_LB_PORT_ERROR_IX,
2758 FW_STAT_LB_PORT_64B_IX,
2759 FW_STAT_LB_PORT_65B_127B_IX,
2760 FW_STAT_LB_PORT_128B_255B_IX,
2761 FW_STAT_LB_PORT_256B_511B_IX,
2762 FW_STAT_LB_PORT_512B_1023B_IX,
2763 FW_STAT_LB_PORT_1024B_1518B_IX,
2764 FW_STAT_LB_PORT_1519B_MAX_IX,
2765 FW_STAT_LB_PORT_DROP_FRAMES_IX
2766};
2767
2768struct fw_port_lb_stats_cmd {
2769 __be32 op_to_lbport;
2770 __be32 retval_len16;
2771 union fw_port_lb_stats {
2772 struct fw_port_lb_stats_ctl {
2773 u8 nstats_bg_bm;
2774 u8 ix_pkd;
2775 __be16 r6;
2776 __be32 r7;
2777 __be64 stat0;
2778 __be64 stat1;
2779 __be64 stat2;
2780 __be64 stat3;
2781 __be64 stat4;
2782 __be64 stat5;
2783 } ctl;
2784 struct fw_port_lb_stats_all {
2785 __be64 tx_bytes;
2786 __be64 tx_frames;
2787 __be64 tx_bcast;
2788 __be64 tx_mcast;
2789 __be64 tx_ucast;
2790 __be64 tx_error;
2791 __be64 tx_64b;
2792 __be64 tx_65b_127b;
2793 __be64 tx_128b_255b;
2794 __be64 tx_256b_511b;
2795 __be64 tx_512b_1023b;
2796 __be64 tx_1024b_1518b;
2797 __be64 tx_1519b_max;
2798 __be64 rx_lb_drop;
2799 __be64 rx_lb_trunc;
2800 } all;
2801 } u;
2802};
2803
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00002804struct fw_rss_ind_tbl_cmd {
2805 __be32 op_to_viid;
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00002806 __be32 retval_len16;
2807 __be16 niqid;
2808 __be16 startidx;
2809 __be32 r3;
2810 __be32 iq0_to_iq2;
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00002811 __be32 iq3_to_iq5;
2812 __be32 iq6_to_iq8;
2813 __be32 iq9_to_iq11;
2814 __be32 iq12_to_iq14;
2815 __be32 iq15_to_iq17;
2816 __be32 iq18_to_iq20;
2817 __be32 iq21_to_iq23;
2818 __be32 iq24_to_iq26;
2819 __be32 iq27_to_iq29;
2820 __be32 iq30_iq31;
2821 __be32 r15_lo;
2822};
2823
Hariprasad Shenaib2e1a3f2014-11-21 12:52:05 +05302824#define FW_RSS_IND_TBL_CMD_VIID_S 0
2825#define FW_RSS_IND_TBL_CMD_VIID_V(x) ((x) << FW_RSS_IND_TBL_CMD_VIID_S)
2826
2827#define FW_RSS_IND_TBL_CMD_IQ0_S 20
2828#define FW_RSS_IND_TBL_CMD_IQ0_V(x) ((x) << FW_RSS_IND_TBL_CMD_IQ0_S)
2829
2830#define FW_RSS_IND_TBL_CMD_IQ1_S 10
2831#define FW_RSS_IND_TBL_CMD_IQ1_V(x) ((x) << FW_RSS_IND_TBL_CMD_IQ1_S)
2832
2833#define FW_RSS_IND_TBL_CMD_IQ2_S 0
2834#define FW_RSS_IND_TBL_CMD_IQ2_V(x) ((x) << FW_RSS_IND_TBL_CMD_IQ2_S)
2835
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00002836struct fw_rss_glb_config_cmd {
2837 __be32 op_to_write;
2838 __be32 retval_len16;
2839 union fw_rss_glb_config {
2840 struct fw_rss_glb_config_manual {
2841 __be32 mode_pkd;
2842 __be32 r3;
2843 __be64 r4;
2844 __be64 r5;
2845 } manual;
2846 struct fw_rss_glb_config_basicvirtual {
2847 __be32 mode_pkd;
2848 __be32 synmapen_to_hashtoeplitz;
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00002849 __be64 r8;
2850 __be64 r9;
2851 } basicvirtual;
2852 } u;
2853};
2854
Hariprasad Shenaib2e1a3f2014-11-21 12:52:05 +05302855#define FW_RSS_GLB_CONFIG_CMD_MODE_S 28
2856#define FW_RSS_GLB_CONFIG_CMD_MODE_M 0xf
2857#define FW_RSS_GLB_CONFIG_CMD_MODE_V(x) ((x) << FW_RSS_GLB_CONFIG_CMD_MODE_S)
2858#define FW_RSS_GLB_CONFIG_CMD_MODE_G(x) \
2859 (((x) >> FW_RSS_GLB_CONFIG_CMD_MODE_S) & FW_RSS_GLB_CONFIG_CMD_MODE_M)
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00002860
2861#define FW_RSS_GLB_CONFIG_CMD_MODE_MANUAL 0
2862#define FW_RSS_GLB_CONFIG_CMD_MODE_BASICVIRTUAL 1
2863
Hariprasad Shenaib2e1a3f2014-11-21 12:52:05 +05302864#define FW_RSS_GLB_CONFIG_CMD_SYNMAPEN_S 8
2865#define FW_RSS_GLB_CONFIG_CMD_SYNMAPEN_V(x) \
2866 ((x) << FW_RSS_GLB_CONFIG_CMD_SYNMAPEN_S)
2867#define FW_RSS_GLB_CONFIG_CMD_SYNMAPEN_F \
2868 FW_RSS_GLB_CONFIG_CMD_SYNMAPEN_V(1U)
2869
2870#define FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV6_S 7
2871#define FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV6_V(x) \
2872 ((x) << FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV6_S)
2873#define FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV6_F \
2874 FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV6_V(1U)
2875
2876#define FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV6_S 6
2877#define FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV6_V(x) \
2878 ((x) << FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV6_S)
2879#define FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV6_F \
2880 FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV6_V(1U)
2881
2882#define FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV4_S 5
2883#define FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV4_V(x) \
2884 ((x) << FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV4_S)
2885#define FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV4_F \
2886 FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV4_V(1U)
2887
2888#define FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV4_S 4
2889#define FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV4_V(x) \
2890 ((x) << FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV4_S)
2891#define FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV4_F \
2892 FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV4_V(1U)
2893
2894#define FW_RSS_GLB_CONFIG_CMD_OFDMAPEN_S 3
2895#define FW_RSS_GLB_CONFIG_CMD_OFDMAPEN_V(x) \
2896 ((x) << FW_RSS_GLB_CONFIG_CMD_OFDMAPEN_S)
2897#define FW_RSS_GLB_CONFIG_CMD_OFDMAPEN_F \
2898 FW_RSS_GLB_CONFIG_CMD_OFDMAPEN_V(1U)
2899
2900#define FW_RSS_GLB_CONFIG_CMD_TNLMAPEN_S 2
2901#define FW_RSS_GLB_CONFIG_CMD_TNLMAPEN_V(x) \
2902 ((x) << FW_RSS_GLB_CONFIG_CMD_TNLMAPEN_S)
2903#define FW_RSS_GLB_CONFIG_CMD_TNLMAPEN_F \
2904 FW_RSS_GLB_CONFIG_CMD_TNLMAPEN_V(1U)
2905
2906#define FW_RSS_GLB_CONFIG_CMD_TNLALLLKP_S 1
2907#define FW_RSS_GLB_CONFIG_CMD_TNLALLLKP_V(x) \
2908 ((x) << FW_RSS_GLB_CONFIG_CMD_TNLALLLKP_S)
2909#define FW_RSS_GLB_CONFIG_CMD_TNLALLLKP_F \
2910 FW_RSS_GLB_CONFIG_CMD_TNLALLLKP_V(1U)
2911
2912#define FW_RSS_GLB_CONFIG_CMD_HASHTOEPLITZ_S 0
2913#define FW_RSS_GLB_CONFIG_CMD_HASHTOEPLITZ_V(x) \
2914 ((x) << FW_RSS_GLB_CONFIG_CMD_HASHTOEPLITZ_S)
2915#define FW_RSS_GLB_CONFIG_CMD_HASHTOEPLITZ_F \
2916 FW_RSS_GLB_CONFIG_CMD_HASHTOEPLITZ_V(1U)
2917
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00002918struct fw_rss_vi_config_cmd {
2919 __be32 op_to_viid;
2920#define FW_RSS_VI_CONFIG_CMD_VIID(x) ((x) << 0)
2921 __be32 retval_len16;
2922 union fw_rss_vi_config {
2923 struct fw_rss_vi_config_manual {
2924 __be64 r3;
2925 __be64 r4;
2926 __be64 r5;
2927 } manual;
2928 struct fw_rss_vi_config_basicvirtual {
2929 __be32 r6;
Casey Leedom81323b72010-06-25 12:10:32 +00002930 __be32 defaultq_to_udpen;
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00002931 __be64 r9;
2932 __be64 r10;
2933 } basicvirtual;
2934 } u;
2935};
2936
Hariprasad Shenaib2e1a3f2014-11-21 12:52:05 +05302937#define FW_RSS_VI_CONFIG_CMD_VIID_S 0
2938#define FW_RSS_VI_CONFIG_CMD_VIID_V(x) ((x) << FW_RSS_VI_CONFIG_CMD_VIID_S)
2939
2940#define FW_RSS_VI_CONFIG_CMD_DEFAULTQ_S 16
2941#define FW_RSS_VI_CONFIG_CMD_DEFAULTQ_M 0x3ff
2942#define FW_RSS_VI_CONFIG_CMD_DEFAULTQ_V(x) \
2943 ((x) << FW_RSS_VI_CONFIG_CMD_DEFAULTQ_S)
2944#define FW_RSS_VI_CONFIG_CMD_DEFAULTQ_G(x) \
2945 (((x) >> FW_RSS_VI_CONFIG_CMD_DEFAULTQ_S) & \
2946 FW_RSS_VI_CONFIG_CMD_DEFAULTQ_M)
2947
2948#define FW_RSS_VI_CONFIG_CMD_IP6FOURTUPEN_S 4
2949#define FW_RSS_VI_CONFIG_CMD_IP6FOURTUPEN_V(x) \
2950 ((x) << FW_RSS_VI_CONFIG_CMD_IP6FOURTUPEN_S)
2951#define FW_RSS_VI_CONFIG_CMD_IP6FOURTUPEN_F \
2952 FW_RSS_VI_CONFIG_CMD_IP6FOURTUPEN_V(1U)
2953
2954#define FW_RSS_VI_CONFIG_CMD_IP6TWOTUPEN_S 3
2955#define FW_RSS_VI_CONFIG_CMD_IP6TWOTUPEN_V(x) \
2956 ((x) << FW_RSS_VI_CONFIG_CMD_IP6TWOTUPEN_S)
2957#define FW_RSS_VI_CONFIG_CMD_IP6TWOTUPEN_F \
2958 FW_RSS_VI_CONFIG_CMD_IP6TWOTUPEN_V(1U)
2959
2960#define FW_RSS_VI_CONFIG_CMD_IP4FOURTUPEN_S 2
2961#define FW_RSS_VI_CONFIG_CMD_IP4FOURTUPEN_V(x) \
2962 ((x) << FW_RSS_VI_CONFIG_CMD_IP4FOURTUPEN_S)
2963#define FW_RSS_VI_CONFIG_CMD_IP4FOURTUPEN_F \
2964 FW_RSS_VI_CONFIG_CMD_IP4FOURTUPEN_V(1U)
2965
2966#define FW_RSS_VI_CONFIG_CMD_IP4TWOTUPEN_S 1
2967#define FW_RSS_VI_CONFIG_CMD_IP4TWOTUPEN_V(x) \
2968 ((x) << FW_RSS_VI_CONFIG_CMD_IP4TWOTUPEN_S)
2969#define FW_RSS_VI_CONFIG_CMD_IP4TWOTUPEN_F \
2970 FW_RSS_VI_CONFIG_CMD_IP4TWOTUPEN_V(1U)
2971
2972#define FW_RSS_VI_CONFIG_CMD_UDPEN_S 0
2973#define FW_RSS_VI_CONFIG_CMD_UDPEN_V(x) ((x) << FW_RSS_VI_CONFIG_CMD_UDPEN_S)
2974#define FW_RSS_VI_CONFIG_CMD_UDPEN_F FW_RSS_VI_CONFIG_CMD_UDPEN_V(1U)
2975
Rahul Lakkireddyb72a32d2016-08-22 16:29:06 +05302976enum fw_sched_sc {
2977 FW_SCHED_SC_PARAMS = 1,
2978};
2979
2980struct fw_sched_cmd {
2981 __be32 op_to_write;
2982 __be32 retval_len16;
2983 union fw_sched {
2984 struct fw_sched_config {
2985 __u8 sc;
2986 __u8 type;
2987 __u8 minmaxen;
2988 __u8 r3[5];
2989 __u8 nclasses[4];
2990 __be32 r4;
2991 } config;
2992 struct fw_sched_params {
2993 __u8 sc;
2994 __u8 type;
2995 __u8 level;
2996 __u8 mode;
2997 __u8 unit;
2998 __u8 rate;
2999 __u8 ch;
3000 __u8 cl;
3001 __be32 min;
3002 __be32 max;
3003 __be16 weight;
3004 __be16 pktsize;
3005 __be16 burstsize;
3006 __be16 r4;
3007 } params;
3008 } u;
3009};
3010
Vipul Pandya01bcca62013-07-04 16:10:46 +05303011struct fw_clip_cmd {
3012 __be32 op_to_write;
3013 __be32 alloc_to_len16;
3014 __be64 ip_hi;
3015 __be64 ip_lo;
3016 __be32 r4[2];
3017};
3018
Hariprasad Shenaib2e1a3f2014-11-21 12:52:05 +05303019#define FW_CLIP_CMD_ALLOC_S 31
3020#define FW_CLIP_CMD_ALLOC_V(x) ((x) << FW_CLIP_CMD_ALLOC_S)
3021#define FW_CLIP_CMD_ALLOC_F FW_CLIP_CMD_ALLOC_V(1U)
Vipul Pandya01bcca62013-07-04 16:10:46 +05303022
Hariprasad Shenaib2e1a3f2014-11-21 12:52:05 +05303023#define FW_CLIP_CMD_FREE_S 30
3024#define FW_CLIP_CMD_FREE_V(x) ((x) << FW_CLIP_CMD_FREE_S)
3025#define FW_CLIP_CMD_FREE_F FW_CLIP_CMD_FREE_V(1U)
Vipul Pandya01bcca62013-07-04 16:10:46 +05303026
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00003027enum fw_error_type {
3028 FW_ERROR_TYPE_EXCEPTION = 0x0,
3029 FW_ERROR_TYPE_HWMODULE = 0x1,
3030 FW_ERROR_TYPE_WR = 0x2,
3031 FW_ERROR_TYPE_ACL = 0x3,
3032};
3033
3034struct fw_error_cmd {
3035 __be32 op_to_type;
3036 __be32 len16_pkd;
3037 union fw_error {
3038 struct fw_error_exception {
3039 __be32 info[6];
3040 } exception;
3041 struct fw_error_hwmodule {
3042 __be32 regaddr;
3043 __be32 regval;
3044 } hwmodule;
3045 struct fw_error_wr {
3046 __be16 cidx;
3047 __be16 pfn_vfn;
3048 __be32 eqid;
3049 u8 wrhdr[16];
3050 } wr;
3051 struct fw_error_acl {
3052 __be16 cidx;
3053 __be16 pfn_vfn;
3054 __be32 eqid;
3055 __be16 mv_pkd;
3056 u8 val[6];
3057 __be64 r4;
3058 } acl;
3059 } u;
3060};
3061
3062struct fw_debug_cmd {
3063 __be32 op_type;
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00003064 __be32 len16_pkd;
3065 union fw_debug {
3066 struct fw_debug_assert {
3067 __be32 fcid;
3068 __be32 line;
3069 __be32 x;
3070 __be32 y;
3071 u8 filename_0_7[8];
3072 u8 filename_8_15[8];
3073 __be64 r3;
3074 } assert;
3075 struct fw_debug_prt {
3076 __be16 dprtstridx;
3077 __be16 r3[3];
3078 __be32 dprtstrparam0;
3079 __be32 dprtstrparam1;
3080 __be32 dprtstrparam2;
3081 __be32 dprtstrparam3;
3082 } prt;
3083 } u;
3084};
3085
Hariprasad Shenaib2e1a3f2014-11-21 12:52:05 +05303086#define FW_DEBUG_CMD_TYPE_S 0
3087#define FW_DEBUG_CMD_TYPE_M 0xff
3088#define FW_DEBUG_CMD_TYPE_G(x) \
3089 (((x) >> FW_DEBUG_CMD_TYPE_S) & FW_DEBUG_CMD_TYPE_M)
3090
Rahul Lakkireddyd86cc042017-06-09 11:12:35 +05303091enum pcie_fw_eval {
3092 PCIE_FW_EVAL_CRASH = 0,
3093};
3094
Hariprasad Shenaib2e1a3f2014-11-21 12:52:05 +05303095#define PCIE_FW_ERR_S 31
3096#define PCIE_FW_ERR_V(x) ((x) << PCIE_FW_ERR_S)
3097#define PCIE_FW_ERR_F PCIE_FW_ERR_V(1U)
3098
3099#define PCIE_FW_INIT_S 30
3100#define PCIE_FW_INIT_V(x) ((x) << PCIE_FW_INIT_S)
3101#define PCIE_FW_INIT_F PCIE_FW_INIT_V(1U)
3102
3103#define PCIE_FW_HALT_S 29
3104#define PCIE_FW_HALT_V(x) ((x) << PCIE_FW_HALT_S)
3105#define PCIE_FW_HALT_F PCIE_FW_HALT_V(1U)
3106
3107#define PCIE_FW_EVAL_S 24
3108#define PCIE_FW_EVAL_M 0x7
3109#define PCIE_FW_EVAL_G(x) (((x) >> PCIE_FW_EVAL_S) & PCIE_FW_EVAL_M)
3110
3111#define PCIE_FW_MASTER_VLD_S 15
3112#define PCIE_FW_MASTER_VLD_V(x) ((x) << PCIE_FW_MASTER_VLD_S)
3113#define PCIE_FW_MASTER_VLD_F PCIE_FW_MASTER_VLD_V(1U)
3114
3115#define PCIE_FW_MASTER_S 12
3116#define PCIE_FW_MASTER_M 0x7
3117#define PCIE_FW_MASTER_V(x) ((x) << PCIE_FW_MASTER_S)
3118#define PCIE_FW_MASTER_G(x) (((x) >> PCIE_FW_MASTER_S) & PCIE_FW_MASTER_M)
Vipul Pandya52367a72012-09-26 02:39:38 +00003119
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00003120struct fw_hdr {
3121 u8 ver;
Hariprasad Shenai16e47622013-12-03 17:05:58 +05303122 u8 chip; /* terminator chip type */
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00003123 __be16 len512; /* bin length in units of 512-bytes */
3124 __be32 fw_ver; /* firmware version */
3125 __be32 tp_microcode_ver;
3126 u8 intfver_nic;
3127 u8 intfver_vnic;
3128 u8 intfver_ofld;
3129 u8 intfver_ri;
3130 u8 intfver_iscsipdu;
3131 u8 intfver_iscsi;
Vipul Pandyab407a4a2013-04-29 04:04:40 +00003132 u8 intfver_fcoepdu;
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00003133 u8 intfver_fcoe;
Vipul Pandyab407a4a2013-04-29 04:04:40 +00003134 __u32 reserved2;
Vipul Pandya26f7cbc2012-09-26 02:39:42 +00003135 __u32 reserved3;
3136 __u32 reserved4;
Vipul Pandya26f7cbc2012-09-26 02:39:42 +00003137 __be32 flags;
3138 __be32 reserved6[23];
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00003139};
3140
Hariprasad Shenai16e47622013-12-03 17:05:58 +05303141enum fw_hdr_chip {
3142 FW_HDR_CHIP_T4,
Hariprasad Shenai3ccc6cf2015-06-02 13:59:39 +05303143 FW_HDR_CHIP_T5,
3144 FW_HDR_CHIP_T6
Hariprasad Shenai16e47622013-12-03 17:05:58 +05303145};
3146
Hariprasad Shenaib2e1a3f2014-11-21 12:52:05 +05303147#define FW_HDR_FW_VER_MAJOR_S 24
3148#define FW_HDR_FW_VER_MAJOR_M 0xff
Hariprasad Shenaiba3f8cd2015-02-09 12:07:30 +05303149#define FW_HDR_FW_VER_MAJOR_V(x) \
3150 ((x) << FW_HDR_FW_VER_MAJOR_S)
Hariprasad Shenaib2e1a3f2014-11-21 12:52:05 +05303151#define FW_HDR_FW_VER_MAJOR_G(x) \
3152 (((x) >> FW_HDR_FW_VER_MAJOR_S) & FW_HDR_FW_VER_MAJOR_M)
3153
3154#define FW_HDR_FW_VER_MINOR_S 16
3155#define FW_HDR_FW_VER_MINOR_M 0xff
Hariprasad Shenaiba3f8cd2015-02-09 12:07:30 +05303156#define FW_HDR_FW_VER_MINOR_V(x) \
3157 ((x) << FW_HDR_FW_VER_MINOR_S)
Hariprasad Shenaib2e1a3f2014-11-21 12:52:05 +05303158#define FW_HDR_FW_VER_MINOR_G(x) \
3159 (((x) >> FW_HDR_FW_VER_MINOR_S) & FW_HDR_FW_VER_MINOR_M)
3160
3161#define FW_HDR_FW_VER_MICRO_S 8
3162#define FW_HDR_FW_VER_MICRO_M 0xff
Hariprasad Shenaiba3f8cd2015-02-09 12:07:30 +05303163#define FW_HDR_FW_VER_MICRO_V(x) \
3164 ((x) << FW_HDR_FW_VER_MICRO_S)
Hariprasad Shenaib2e1a3f2014-11-21 12:52:05 +05303165#define FW_HDR_FW_VER_MICRO_G(x) \
3166 (((x) >> FW_HDR_FW_VER_MICRO_S) & FW_HDR_FW_VER_MICRO_M)
3167
3168#define FW_HDR_FW_VER_BUILD_S 0
3169#define FW_HDR_FW_VER_BUILD_M 0xff
Hariprasad Shenaiba3f8cd2015-02-09 12:07:30 +05303170#define FW_HDR_FW_VER_BUILD_V(x) \
3171 ((x) << FW_HDR_FW_VER_BUILD_S)
Hariprasad Shenaib2e1a3f2014-11-21 12:52:05 +05303172#define FW_HDR_FW_VER_BUILD_G(x) \
3173 (((x) >> FW_HDR_FW_VER_BUILD_S) & FW_HDR_FW_VER_BUILD_M)
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05303174
Vipul Pandyab407a4a2013-04-29 04:04:40 +00003175enum fw_hdr_intfver {
3176 FW_HDR_INTFVER_NIC = 0x00,
3177 FW_HDR_INTFVER_VNIC = 0x00,
3178 FW_HDR_INTFVER_OFLD = 0x00,
3179 FW_HDR_INTFVER_RI = 0x00,
3180 FW_HDR_INTFVER_ISCSIPDU = 0x00,
3181 FW_HDR_INTFVER_ISCSI = 0x00,
3182 FW_HDR_INTFVER_FCOEPDU = 0x00,
3183 FW_HDR_INTFVER_FCOE = 0x00,
3184};
3185
Vipul Pandya26f7cbc2012-09-26 02:39:42 +00003186enum fw_hdr_flags {
3187 FW_HDR_FLAGS_RESET_HALT = 0x00000001,
3188};
3189
Hariprasad Shenai49aa2842015-01-07 08:48:00 +05303190/* length of the formatting string */
3191#define FW_DEVLOG_FMT_LEN 192
3192
3193/* maximum number of the formatting string parameters */
3194#define FW_DEVLOG_FMT_PARAMS_NUM 8
3195
3196/* priority levels */
3197enum fw_devlog_level {
3198 FW_DEVLOG_LEVEL_EMERG = 0x0,
3199 FW_DEVLOG_LEVEL_CRIT = 0x1,
3200 FW_DEVLOG_LEVEL_ERR = 0x2,
3201 FW_DEVLOG_LEVEL_NOTICE = 0x3,
3202 FW_DEVLOG_LEVEL_INFO = 0x4,
3203 FW_DEVLOG_LEVEL_DEBUG = 0x5,
3204 FW_DEVLOG_LEVEL_MAX = 0x5,
3205};
3206
3207/* facilities that may send a log message */
3208enum fw_devlog_facility {
3209 FW_DEVLOG_FACILITY_CORE = 0x00,
3210 FW_DEVLOG_FACILITY_CF = 0x01,
3211 FW_DEVLOG_FACILITY_SCHED = 0x02,
3212 FW_DEVLOG_FACILITY_TIMER = 0x04,
3213 FW_DEVLOG_FACILITY_RES = 0x06,
3214 FW_DEVLOG_FACILITY_HW = 0x08,
3215 FW_DEVLOG_FACILITY_FLR = 0x10,
3216 FW_DEVLOG_FACILITY_DMAQ = 0x12,
3217 FW_DEVLOG_FACILITY_PHY = 0x14,
3218 FW_DEVLOG_FACILITY_MAC = 0x16,
3219 FW_DEVLOG_FACILITY_PORT = 0x18,
3220 FW_DEVLOG_FACILITY_VI = 0x1A,
3221 FW_DEVLOG_FACILITY_FILTER = 0x1C,
3222 FW_DEVLOG_FACILITY_ACL = 0x1E,
3223 FW_DEVLOG_FACILITY_TM = 0x20,
3224 FW_DEVLOG_FACILITY_QFC = 0x22,
3225 FW_DEVLOG_FACILITY_DCB = 0x24,
3226 FW_DEVLOG_FACILITY_ETH = 0x26,
3227 FW_DEVLOG_FACILITY_OFLD = 0x28,
3228 FW_DEVLOG_FACILITY_RI = 0x2A,
3229 FW_DEVLOG_FACILITY_ISCSI = 0x2C,
3230 FW_DEVLOG_FACILITY_FCOE = 0x2E,
3231 FW_DEVLOG_FACILITY_FOISCSI = 0x30,
3232 FW_DEVLOG_FACILITY_FOFCOE = 0x32,
Hariprasad Shenai7ef65a42015-04-01 21:41:15 +05303233 FW_DEVLOG_FACILITY_CHNET = 0x34,
3234 FW_DEVLOG_FACILITY_MAX = 0x34,
Hariprasad Shenai49aa2842015-01-07 08:48:00 +05303235};
3236
3237/* log message format */
3238struct fw_devlog_e {
3239 __be64 timestamp;
3240 __be32 seqno;
3241 __be16 reserved1;
3242 __u8 level;
3243 __u8 facility;
3244 __u8 fmt[FW_DEVLOG_FMT_LEN];
3245 __be32 params[FW_DEVLOG_FMT_PARAMS_NUM];
3246 __be32 reserved3[4];
3247};
3248
3249struct fw_devlog_cmd {
3250 __be32 op_to_write;
3251 __be32 retval_len16;
3252 __u8 level;
3253 __u8 r2[7];
3254 __be32 memtype_devlog_memaddr16_devlog;
3255 __be32 memsize_devlog;
3256 __be32 r3[2];
3257};
3258
3259#define FW_DEVLOG_CMD_MEMTYPE_DEVLOG_S 28
3260#define FW_DEVLOG_CMD_MEMTYPE_DEVLOG_M 0xf
3261#define FW_DEVLOG_CMD_MEMTYPE_DEVLOG_G(x) \
3262 (((x) >> FW_DEVLOG_CMD_MEMTYPE_DEVLOG_S) & \
3263 FW_DEVLOG_CMD_MEMTYPE_DEVLOG_M)
3264
3265#define FW_DEVLOG_CMD_MEMADDR16_DEVLOG_S 0
3266#define FW_DEVLOG_CMD_MEMADDR16_DEVLOG_M 0xfffffff
3267#define FW_DEVLOG_CMD_MEMADDR16_DEVLOG_G(x) \
3268 (((x) >> FW_DEVLOG_CMD_MEMADDR16_DEVLOG_S) & \
3269 FW_DEVLOG_CMD_MEMADDR16_DEVLOG_M)
3270
Hariprasad Shenai7ef65a42015-04-01 21:41:15 +05303271/* P C I E F W P F 7 R E G I S T E R */
3272
3273/* PF7 stores the Firmware Device Log parameters which allows Host Drivers to
3274 * access the "devlog" which needing to contact firmware. The encoding is
3275 * mostly the same as that returned by the DEVLOG command except for the size
3276 * which is encoded as the number of entries in multiples-1 of 128 here rather
3277 * than the memory size as is done in the DEVLOG command. Thus, 0 means 128
3278 * and 15 means 2048. This of course in turn constrains the allowed values
3279 * for the devlog size ...
3280 */
3281#define PCIE_FW_PF_DEVLOG 7
3282
3283#define PCIE_FW_PF_DEVLOG_NENTRIES128_S 28
3284#define PCIE_FW_PF_DEVLOG_NENTRIES128_M 0xf
3285#define PCIE_FW_PF_DEVLOG_NENTRIES128_V(x) \
3286 ((x) << PCIE_FW_PF_DEVLOG_NENTRIES128_S)
3287#define PCIE_FW_PF_DEVLOG_NENTRIES128_G(x) \
3288 (((x) >> PCIE_FW_PF_DEVLOG_NENTRIES128_S) & \
3289 PCIE_FW_PF_DEVLOG_NENTRIES128_M)
3290
3291#define PCIE_FW_PF_DEVLOG_ADDR16_S 4
3292#define PCIE_FW_PF_DEVLOG_ADDR16_M 0xffffff
3293#define PCIE_FW_PF_DEVLOG_ADDR16_V(x) ((x) << PCIE_FW_PF_DEVLOG_ADDR16_S)
3294#define PCIE_FW_PF_DEVLOG_ADDR16_G(x) \
3295 (((x) >> PCIE_FW_PF_DEVLOG_ADDR16_S) & PCIE_FW_PF_DEVLOG_ADDR16_M)
3296
3297#define PCIE_FW_PF_DEVLOG_MEMTYPE_S 0
3298#define PCIE_FW_PF_DEVLOG_MEMTYPE_M 0xf
3299#define PCIE_FW_PF_DEVLOG_MEMTYPE_V(x) ((x) << PCIE_FW_PF_DEVLOG_MEMTYPE_S)
3300#define PCIE_FW_PF_DEVLOG_MEMTYPE_G(x) \
3301 (((x) >> PCIE_FW_PF_DEVLOG_MEMTYPE_S) & PCIE_FW_PF_DEVLOG_MEMTYPE_M)
3302
Hariprasad Shenaid6657782016-08-17 12:33:04 +05303303#define MAX_IMM_OFLD_TX_DATA_WR_LEN (0xff + sizeof(struct fw_ofld_tx_data_wr))
3304
3305struct fw_crypto_lookaside_wr {
3306 __be32 op_to_cctx_size;
3307 __be32 len16_pkd;
3308 __be32 session_id;
3309 __be32 rx_chid_to_rx_q_id;
3310 __be32 key_addr;
3311 __be32 pld_size_hash_size;
3312 __be64 cookie;
3313};
3314
3315#define FW_CRYPTO_LOOKASIDE_WR_OPCODE_S 24
3316#define FW_CRYPTO_LOOKASIDE_WR_OPCODE_M 0xff
3317#define FW_CRYPTO_LOOKASIDE_WR_OPCODE_V(x) \
3318 ((x) << FW_CRYPTO_LOOKASIDE_WR_OPCODE_S)
3319#define FW_CRYPTO_LOOKASIDE_WR_OPCODE_G(x) \
3320 (((x) >> FW_CRYPTO_LOOKASIDE_WR_OPCODE_S) & \
3321 FW_CRYPTO_LOOKASIDE_WR_OPCODE_M)
3322
3323#define FW_CRYPTO_LOOKASIDE_WR_COMPL_S 23
3324#define FW_CRYPTO_LOOKASIDE_WR_COMPL_M 0x1
3325#define FW_CRYPTO_LOOKASIDE_WR_COMPL_V(x) \
3326 ((x) << FW_CRYPTO_LOOKASIDE_WR_COMPL_S)
3327#define FW_CRYPTO_LOOKASIDE_WR_COMPL_G(x) \
3328 (((x) >> FW_CRYPTO_LOOKASIDE_WR_COMPL_S) & \
3329 FW_CRYPTO_LOOKASIDE_WR_COMPL_M)
3330#define FW_CRYPTO_LOOKASIDE_WR_COMPL_F FW_CRYPTO_LOOKASIDE_WR_COMPL_V(1U)
3331
3332#define FW_CRYPTO_LOOKASIDE_WR_IMM_LEN_S 15
3333#define FW_CRYPTO_LOOKASIDE_WR_IMM_LEN_M 0xff
3334#define FW_CRYPTO_LOOKASIDE_WR_IMM_LEN_V(x) \
3335 ((x) << FW_CRYPTO_LOOKASIDE_WR_IMM_LEN_S)
3336#define FW_CRYPTO_LOOKASIDE_WR_IMM_LEN_G(x) \
3337 (((x) >> FW_CRYPTO_LOOKASIDE_WR_IMM_LEN_S) & \
3338 FW_CRYPTO_LOOKASIDE_WR_IMM_LEN_M)
3339
3340#define FW_CRYPTO_LOOKASIDE_WR_CCTX_LOC_S 5
3341#define FW_CRYPTO_LOOKASIDE_WR_CCTX_LOC_M 0x3
3342#define FW_CRYPTO_LOOKASIDE_WR_CCTX_LOC_V(x) \
3343 ((x) << FW_CRYPTO_LOOKASIDE_WR_CCTX_LOC_S)
3344#define FW_CRYPTO_LOOKASIDE_WR_CCTX_LOC_G(x) \
3345 (((x) >> FW_CRYPTO_LOOKASIDE_WR_CCTX_LOC_S) & \
3346 FW_CRYPTO_LOOKASIDE_WR_CCTX_LOC_M)
3347
3348#define FW_CRYPTO_LOOKASIDE_WR_CCTX_SIZE_S 0
3349#define FW_CRYPTO_LOOKASIDE_WR_CCTX_SIZE_M 0x1f
3350#define FW_CRYPTO_LOOKASIDE_WR_CCTX_SIZE_V(x) \
3351 ((x) << FW_CRYPTO_LOOKASIDE_WR_CCTX_SIZE_S)
3352#define FW_CRYPTO_LOOKASIDE_WR_CCTX_SIZE_G(x) \
3353 (((x) >> FW_CRYPTO_LOOKASIDE_WR_CCTX_SIZE_S) & \
3354 FW_CRYPTO_LOOKASIDE_WR_CCTX_SIZE_M)
3355
3356#define FW_CRYPTO_LOOKASIDE_WR_LEN16_S 0
3357#define FW_CRYPTO_LOOKASIDE_WR_LEN16_M 0xff
3358#define FW_CRYPTO_LOOKASIDE_WR_LEN16_V(x) \
3359 ((x) << FW_CRYPTO_LOOKASIDE_WR_LEN16_S)
3360#define FW_CRYPTO_LOOKASIDE_WR_LEN16_G(x) \
3361 (((x) >> FW_CRYPTO_LOOKASIDE_WR_LEN16_S) & \
3362 FW_CRYPTO_LOOKASIDE_WR_LEN16_M)
3363
3364#define FW_CRYPTO_LOOKASIDE_WR_RX_CHID_S 29
3365#define FW_CRYPTO_LOOKASIDE_WR_RX_CHID_M 0x3
3366#define FW_CRYPTO_LOOKASIDE_WR_RX_CHID_V(x) \
3367 ((x) << FW_CRYPTO_LOOKASIDE_WR_RX_CHID_S)
3368#define FW_CRYPTO_LOOKASIDE_WR_RX_CHID_G(x) \
3369 (((x) >> FW_CRYPTO_LOOKASIDE_WR_RX_CHID_S) & \
3370 FW_CRYPTO_LOOKASIDE_WR_RX_CHID_M)
3371
3372#define FW_CRYPTO_LOOKASIDE_WR_LCB_S 27
3373#define FW_CRYPTO_LOOKASIDE_WR_LCB_M 0x3
3374#define FW_CRYPTO_LOOKASIDE_WR_LCB_V(x) \
3375 ((x) << FW_CRYPTO_LOOKASIDE_WR_LCB_S)
3376#define FW_CRYPTO_LOOKASIDE_WR_LCB_G(x) \
3377 (((x) >> FW_CRYPTO_LOOKASIDE_WR_LCB_S) & FW_CRYPTO_LOOKASIDE_WR_LCB_M)
3378
3379#define FW_CRYPTO_LOOKASIDE_WR_PHASH_S 25
3380#define FW_CRYPTO_LOOKASIDE_WR_PHASH_M 0x3
3381#define FW_CRYPTO_LOOKASIDE_WR_PHASH_V(x) \
3382 ((x) << FW_CRYPTO_LOOKASIDE_WR_PHASH_S)
3383#define FW_CRYPTO_LOOKASIDE_WR_PHASH_G(x) \
3384 (((x) >> FW_CRYPTO_LOOKASIDE_WR_PHASH_S) & \
3385 FW_CRYPTO_LOOKASIDE_WR_PHASH_M)
3386
3387#define FW_CRYPTO_LOOKASIDE_WR_IV_S 23
3388#define FW_CRYPTO_LOOKASIDE_WR_IV_M 0x3
3389#define FW_CRYPTO_LOOKASIDE_WR_IV_V(x) \
3390 ((x) << FW_CRYPTO_LOOKASIDE_WR_IV_S)
3391#define FW_CRYPTO_LOOKASIDE_WR_IV_G(x) \
3392 (((x) >> FW_CRYPTO_LOOKASIDE_WR_IV_S) & FW_CRYPTO_LOOKASIDE_WR_IV_M)
3393
Harsh Jain8a134492017-01-27 16:09:05 +05303394#define FW_CRYPTO_LOOKASIDE_WR_FQIDX_S 15
3395#define FW_CRYPTO_LOOKASIDE_WR_FQIDX_M 0xff
3396#define FW_CRYPTO_LOOKASIDE_WR_FQIDX_V(x) \
3397 ((x) << FW_CRYPTO_LOOKASIDE_WR_FQIDX_S)
3398#define FW_CRYPTO_LOOKASIDE_WR_FQIDX_G(x) \
3399 (((x) >> FW_CRYPTO_LOOKASIDE_WR_FQIDX_S) & \
3400 FW_CRYPTO_LOOKASIDE_WR_FQIDX_M)
3401
Hariprasad Shenaid6657782016-08-17 12:33:04 +05303402#define FW_CRYPTO_LOOKASIDE_WR_TX_CH_S 10
3403#define FW_CRYPTO_LOOKASIDE_WR_TX_CH_M 0x3
3404#define FW_CRYPTO_LOOKASIDE_WR_TX_CH_V(x) \
3405 ((x) << FW_CRYPTO_LOOKASIDE_WR_TX_CH_S)
3406#define FW_CRYPTO_LOOKASIDE_WR_TX_CH_G(x) \
3407 (((x) >> FW_CRYPTO_LOOKASIDE_WR_TX_CH_S) & \
3408 FW_CRYPTO_LOOKASIDE_WR_TX_CH_M)
3409
3410#define FW_CRYPTO_LOOKASIDE_WR_RX_Q_ID_S 0
3411#define FW_CRYPTO_LOOKASIDE_WR_RX_Q_ID_M 0x3ff
3412#define FW_CRYPTO_LOOKASIDE_WR_RX_Q_ID_V(x) \
3413 ((x) << FW_CRYPTO_LOOKASIDE_WR_RX_Q_ID_S)
3414#define FW_CRYPTO_LOOKASIDE_WR_RX_Q_ID_G(x) \
3415 (((x) >> FW_CRYPTO_LOOKASIDE_WR_RX_Q_ID_S) & \
3416 FW_CRYPTO_LOOKASIDE_WR_RX_Q_ID_M)
3417
3418#define FW_CRYPTO_LOOKASIDE_WR_PLD_SIZE_S 24
3419#define FW_CRYPTO_LOOKASIDE_WR_PLD_SIZE_M 0xff
3420#define FW_CRYPTO_LOOKASIDE_WR_PLD_SIZE_V(x) \
3421 ((x) << FW_CRYPTO_LOOKASIDE_WR_PLD_SIZE_S)
3422#define FW_CRYPTO_LOOKASIDE_WR_PLD_SIZE_G(x) \
3423 (((x) >> FW_CRYPTO_LOOKASIDE_WR_PLD_SIZE_S) & \
3424 FW_CRYPTO_LOOKASIDE_WR_PLD_SIZE_M)
3425
3426#define FW_CRYPTO_LOOKASIDE_WR_HASH_SIZE_S 17
3427#define FW_CRYPTO_LOOKASIDE_WR_HASH_SIZE_M 0x7f
3428#define FW_CRYPTO_LOOKASIDE_WR_HASH_SIZE_V(x) \
3429 ((x) << FW_CRYPTO_LOOKASIDE_WR_HASH_SIZE_S)
3430#define FW_CRYPTO_LOOKASIDE_WR_HASH_SIZE_G(x) \
3431 (((x) >> FW_CRYPTO_LOOKASIDE_WR_HASH_SIZE_S) & \
3432 FW_CRYPTO_LOOKASIDE_WR_HASH_SIZE_M)
3433
Dimitris Michailidisbbc02c72010-04-01 15:28:22 +00003434#endif /* _T4FW_INTERFACE_H_ */