blob: df07dd4722fb3b3a51ff6ecc300b873f9e6aeebc [file] [log] [blame]
Chao Fu349ad662013-08-16 11:08:55 +08001/*
2 * drivers/spi/spi-fsl-dspi.c
3 *
4 * Copyright 2013 Freescale Semiconductor, Inc.
5 *
6 * Freescale DSPI driver
7 * This file contains a driver for the Freescale DSPI
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
13 *
14 */
15
Xiubo Lia3108362014-09-29 10:57:06 +080016#include <linux/clk.h>
17#include <linux/delay.h>
Sanchayan Maity90ba3702016-11-10 17:49:15 +053018#include <linux/dmaengine.h>
19#include <linux/dma-mapping.h>
Xiubo Lia3108362014-09-29 10:57:06 +080020#include <linux/err.h>
21#include <linux/errno.h>
22#include <linux/interrupt.h>
23#include <linux/io.h>
Chao Fu349ad662013-08-16 11:08:55 +080024#include <linux/kernel.h>
Aaron Brice95bf15f2015-04-03 13:39:31 -070025#include <linux/math64.h>
Chao Fu349ad662013-08-16 11:08:55 +080026#include <linux/module.h>
Chao Fu349ad662013-08-16 11:08:55 +080027#include <linux/of.h>
28#include <linux/of_device.h>
Mirza Krak432a17d2015-06-12 18:55:22 +020029#include <linux/pinctrl/consumer.h>
Xiubo Lia3108362014-09-29 10:57:06 +080030#include <linux/platform_device.h>
31#include <linux/pm_runtime.h>
32#include <linux/regmap.h>
33#include <linux/sched.h>
34#include <linux/spi/spi.h>
Angelo Dureghelloec7ed772017-10-28 00:23:01 +020035#include <linux/spi/spi-fsl-dspi.h>
Xiubo Lia3108362014-09-29 10:57:06 +080036#include <linux/spi/spi_bitbang.h>
Aaron Brice95bf15f2015-04-03 13:39:31 -070037#include <linux/time.h>
Chao Fu349ad662013-08-16 11:08:55 +080038
39#define DRIVER_NAME "fsl-dspi"
40
Chao Fu349ad662013-08-16 11:08:55 +080041#define DSPI_FIFO_SIZE 4
Sanchayan Maity90ba3702016-11-10 17:49:15 +053042#define DSPI_DMA_BUFSIZE (DSPI_FIFO_SIZE * 1024)
Chao Fu349ad662013-08-16 11:08:55 +080043
44#define SPI_MCR 0x00
45#define SPI_MCR_MASTER (1 << 31)
46#define SPI_MCR_PCSIS (0x3F << 16)
47#define SPI_MCR_CLR_TXF (1 << 11)
48#define SPI_MCR_CLR_RXF (1 << 10)
49
50#define SPI_TCR 0x08
Haikun Wangc042af92015-06-09 19:45:37 +080051#define SPI_TCR_GET_TCNT(x) (((x) & 0xffff0000) >> 16)
Chao Fu349ad662013-08-16 11:08:55 +080052
Alexander Stein5cc7b042014-11-04 09:20:18 +010053#define SPI_CTAR(x) (0x0c + (((x) & 0x3) * 4))
Chao Fu349ad662013-08-16 11:08:55 +080054#define SPI_CTAR_FMSZ(x) (((x) & 0x0000000f) << 27)
55#define SPI_CTAR_CPOL(x) ((x) << 26)
56#define SPI_CTAR_CPHA(x) ((x) << 25)
57#define SPI_CTAR_LSBFE(x) ((x) << 24)
Aaron Brice95bf15f2015-04-03 13:39:31 -070058#define SPI_CTAR_PCSSCK(x) (((x) & 0x00000003) << 22)
Chao Fu349ad662013-08-16 11:08:55 +080059#define SPI_CTAR_PASC(x) (((x) & 0x00000003) << 20)
60#define SPI_CTAR_PDT(x) (((x) & 0x00000003) << 18)
61#define SPI_CTAR_PBR(x) (((x) & 0x00000003) << 16)
62#define SPI_CTAR_CSSCK(x) (((x) & 0x0000000f) << 12)
63#define SPI_CTAR_ASC(x) (((x) & 0x0000000f) << 8)
64#define SPI_CTAR_DT(x) (((x) & 0x0000000f) << 4)
65#define SPI_CTAR_BR(x) ((x) & 0x0000000f)
Aaron Brice95bf15f2015-04-03 13:39:31 -070066#define SPI_CTAR_SCALE_BITS 0xf
Chao Fu349ad662013-08-16 11:08:55 +080067
68#define SPI_CTAR0_SLAVE 0x0c
69
70#define SPI_SR 0x2c
71#define SPI_SR_EOQF 0x10000000
Haikun Wangd1f4a382015-06-09 19:45:27 +080072#define SPI_SR_TCFQF 0x80000000
Yuan Yao5ee67b52016-10-17 18:02:34 +080073#define SPI_SR_CLEAR 0xdaad0000
Chao Fu349ad662013-08-16 11:08:55 +080074
Sanchayan Maity90ba3702016-11-10 17:49:15 +053075#define SPI_RSER_TFFFE BIT(25)
76#define SPI_RSER_TFFFD BIT(24)
77#define SPI_RSER_RFDFE BIT(17)
78#define SPI_RSER_RFDFD BIT(16)
Chao Fu349ad662013-08-16 11:08:55 +080079
80#define SPI_RSER 0x30
81#define SPI_RSER_EOQFE 0x10000000
Haikun Wangd1f4a382015-06-09 19:45:27 +080082#define SPI_RSER_TCFQE 0x80000000
Chao Fu349ad662013-08-16 11:08:55 +080083
84#define SPI_PUSHR 0x34
Esben Haabendal9e1dc9b2018-06-20 09:34:33 +020085#define SPI_PUSHR_CMD_CONT (1 << 15)
86#define SPI_PUSHR_CONT (SPI_PUSHR_CMD_CONT << 16)
87#define SPI_PUSHR_CMD_CTAS(x) (((x) & 0x0003) << 12)
88#define SPI_PUSHR_CTAS(x) (SPI_PUSHR_CMD_CTAS(x) << 16)
89#define SPI_PUSHR_CMD_EOQ (1 << 11)
90#define SPI_PUSHR_EOQ (SPI_PUSHR_CMD_EOQ << 16)
91#define SPI_PUSHR_CMD_CTCNT (1 << 10)
92#define SPI_PUSHR_CTCNT (SPI_PUSHR_CMD_CTCNT << 16)
93#define SPI_PUSHR_CMD_PCS(x) ((1 << x) & 0x003f)
94#define SPI_PUSHR_PCS(x) (SPI_PUSHR_CMD_PCS(x) << 16)
Chao Fu349ad662013-08-16 11:08:55 +080095#define SPI_PUSHR_TXDATA(x) ((x) & 0x0000ffff)
96
97#define SPI_PUSHR_SLAVE 0x34
98
99#define SPI_POPR 0x38
100#define SPI_POPR_RXDATA(x) ((x) & 0x0000ffff)
101
102#define SPI_TXFR0 0x3c
103#define SPI_TXFR1 0x40
104#define SPI_TXFR2 0x44
105#define SPI_TXFR3 0x48
106#define SPI_RXFR0 0x7c
107#define SPI_RXFR1 0x80
108#define SPI_RXFR2 0x84
109#define SPI_RXFR3 0x88
110
111#define SPI_FRAME_BITS(bits) SPI_CTAR_FMSZ((bits) - 1)
112#define SPI_FRAME_BITS_MASK SPI_CTAR_FMSZ(0xf)
113#define SPI_FRAME_BITS_16 SPI_CTAR_FMSZ(0xf)
114#define SPI_FRAME_BITS_8 SPI_CTAR_FMSZ(0x7)
115
116#define SPI_CS_INIT 0x01
117#define SPI_CS_ASSERT 0x02
118#define SPI_CS_DROP 0x04
119
Sanchayan Maity90ba3702016-11-10 17:49:15 +0530120#define DMA_COMPLETION_TIMEOUT msecs_to_jiffies(3000)
121
Chao Fu349ad662013-08-16 11:08:55 +0800122struct chip_data {
123 u32 mcr_val;
124 u32 ctar_val;
125 u16 void_write_data;
126};
127
Haikun Wangd1f4a382015-06-09 19:45:27 +0800128enum dspi_trans_mode {
129 DSPI_EOQ_MODE = 0,
130 DSPI_TCFQ_MODE,
Sanchayan Maity90ba3702016-11-10 17:49:15 +0530131 DSPI_DMA_MODE,
Haikun Wangd1f4a382015-06-09 19:45:27 +0800132};
133
134struct fsl_dspi_devtype_data {
135 enum dspi_trans_mode trans_mode;
Bhuvanchandra DV9419b202016-03-22 01:41:52 +0530136 u8 max_clock_factor;
Haikun Wangd1f4a382015-06-09 19:45:27 +0800137};
138
139static const struct fsl_dspi_devtype_data vf610_data = {
Sanchayan Maity90ba3702016-11-10 17:49:15 +0530140 .trans_mode = DSPI_DMA_MODE,
Bhuvanchandra DV9419b202016-03-22 01:41:52 +0530141 .max_clock_factor = 2,
Haikun Wangd1f4a382015-06-09 19:45:27 +0800142};
143
144static const struct fsl_dspi_devtype_data ls1021a_v1_data = {
145 .trans_mode = DSPI_TCFQ_MODE,
Bhuvanchandra DV9419b202016-03-22 01:41:52 +0530146 .max_clock_factor = 8,
Haikun Wangd1f4a382015-06-09 19:45:27 +0800147};
148
149static const struct fsl_dspi_devtype_data ls2085a_data = {
150 .trans_mode = DSPI_TCFQ_MODE,
Bhuvanchandra DV9419b202016-03-22 01:41:52 +0530151 .max_clock_factor = 8,
Haikun Wangd1f4a382015-06-09 19:45:27 +0800152};
153
Angelo Dureghelloec7ed772017-10-28 00:23:01 +0200154static const struct fsl_dspi_devtype_data coldfire_data = {
155 .trans_mode = DSPI_EOQ_MODE,
156 .max_clock_factor = 8,
157};
158
Sanchayan Maity90ba3702016-11-10 17:49:15 +0530159struct fsl_dspi_dma {
Sanchayan Maity1eaccf22016-11-22 12:31:30 +0530160 /* Length of transfer in words of DSPI_FIFO_SIZE */
Sanchayan Maity90ba3702016-11-10 17:49:15 +0530161 u32 curr_xfer_len;
162
163 u32 *tx_dma_buf;
164 struct dma_chan *chan_tx;
165 dma_addr_t tx_dma_phys;
166 struct completion cmd_tx_complete;
167 struct dma_async_tx_descriptor *tx_desc;
168
169 u32 *rx_dma_buf;
170 struct dma_chan *chan_rx;
171 dma_addr_t rx_dma_phys;
172 struct completion cmd_rx_complete;
173 struct dma_async_tx_descriptor *rx_desc;
174};
175
Chao Fu349ad662013-08-16 11:08:55 +0800176struct fsl_dspi {
Chao Fu9298bc72015-01-27 16:27:22 +0530177 struct spi_master *master;
Chao Fu349ad662013-08-16 11:08:55 +0800178 struct platform_device *pdev;
179
Chao Fu1acbdeb2014-02-12 15:29:05 +0800180 struct regmap *regmap;
Chao Fu349ad662013-08-16 11:08:55 +0800181 int irq;
Chao Fu88386e82014-02-12 15:29:06 +0800182 struct clk *clk;
Chao Fu349ad662013-08-16 11:08:55 +0800183
Chao Fu88386e82014-02-12 15:29:06 +0800184 struct spi_transfer *cur_transfer;
Chao Fu9298bc72015-01-27 16:27:22 +0530185 struct spi_message *cur_msg;
Chao Fu349ad662013-08-16 11:08:55 +0800186 struct chip_data *cur_chip;
187 size_t len;
Esben Haabendaldadcf4a2018-06-20 09:34:35 +0200188 const void *tx;
Chao Fu349ad662013-08-16 11:08:55 +0800189 void *rx;
190 void *rx_end;
Chao Fu349ad662013-08-16 11:08:55 +0800191 u16 void_write_data;
Esben Haabendal9e1dc9b2018-06-20 09:34:33 +0200192 u16 tx_cmd;
Esben Haabendaldadcf4a2018-06-20 09:34:35 +0200193 u8 bits_per_word;
194 u8 bytes_per_word;
LABBE Corentin94b968b2016-08-16 11:50:20 +0200195 const struct fsl_dspi_devtype_data *devtype_data;
Chao Fu349ad662013-08-16 11:08:55 +0800196
Chao Fu88386e82014-02-12 15:29:06 +0800197 wait_queue_head_t waitq;
198 u32 waitflags;
Haikun Wangc042af92015-06-09 19:45:37 +0800199
Sanchayan Maity90ba3702016-11-10 17:49:15 +0530200 struct fsl_dspi_dma *dma;
Chao Fu349ad662013-08-16 11:08:55 +0800201};
202
Esben Haabendaldadcf4a2018-06-20 09:34:35 +0200203static u16 dspi_pop_tx(struct fsl_dspi *dspi)
Chao Fu349ad662013-08-16 11:08:55 +0800204{
Esben Haabendaldadcf4a2018-06-20 09:34:35 +0200205 u16 txdata = 0;
Chao Fu349ad662013-08-16 11:08:55 +0800206
Esben Haabendaldadcf4a2018-06-20 09:34:35 +0200207 if (dspi->tx) {
208 if (dspi->bytes_per_word == 1)
209 txdata = *(u8 *)dspi->tx;
210 else /* dspi->bytes_per_word == 2 */
211 txdata = *(u16 *)dspi->tx;
212 dspi->tx += dspi->bytes_per_word;
213 }
214 dspi->len -= dspi->bytes_per_word;
215 return txdata;
216}
Chao Fu349ad662013-08-16 11:08:55 +0800217
Esben Haabendaldadcf4a2018-06-20 09:34:35 +0200218static u32 dspi_pop_tx_pushr(struct fsl_dspi *dspi)
219{
220 u16 cmd = dspi->tx_cmd, data = dspi_pop_tx(dspi);
221
222 if (dspi->len > 0)
223 cmd |= SPI_PUSHR_CMD_CONT;
224 return cmd << 16 | data;
225}
226
227static void dspi_push_rx(struct fsl_dspi *dspi, u32 rxdata)
228{
229 if (!dspi->rx)
230 return;
231
232 /* Mask of undefined bits */
233 rxdata &= (1 << dspi->bits_per_word) - 1;
234
235 if (dspi->bytes_per_word == 1)
236 *(u8 *)dspi->rx = rxdata;
237 else /* dspi->bytes_per_word == 2 */
238 *(u16 *)dspi->rx = rxdata;
239 dspi->rx += dspi->bytes_per_word;
Chao Fu349ad662013-08-16 11:08:55 +0800240}
241
Sanchayan Maity90ba3702016-11-10 17:49:15 +0530242static void dspi_tx_dma_callback(void *arg)
243{
244 struct fsl_dspi *dspi = arg;
245 struct fsl_dspi_dma *dma = dspi->dma;
246
247 complete(&dma->cmd_tx_complete);
248}
249
250static void dspi_rx_dma_callback(void *arg)
251{
252 struct fsl_dspi *dspi = arg;
253 struct fsl_dspi_dma *dma = dspi->dma;
Sanchayan Maity1eaccf22016-11-22 12:31:30 +0530254 int i;
Sanchayan Maity90ba3702016-11-10 17:49:15 +0530255
Esben Haabendal4779f232018-06-20 09:34:32 +0200256 if (dspi->rx) {
Esben Haabendaldadcf4a2018-06-20 09:34:35 +0200257 for (i = 0; i < dma->curr_xfer_len; i++)
258 dspi_push_rx(dspi, dspi->dma->rx_dma_buf[i]);
Sanchayan Maity90ba3702016-11-10 17:49:15 +0530259 }
260
261 complete(&dma->cmd_rx_complete);
262}
263
264static int dspi_next_xfer_dma_submit(struct fsl_dspi *dspi)
265{
266 struct fsl_dspi_dma *dma = dspi->dma;
267 struct device *dev = &dspi->pdev->dev;
268 int time_left;
Sanchayan Maity1eaccf22016-11-22 12:31:30 +0530269 int i;
Sanchayan Maity90ba3702016-11-10 17:49:15 +0530270
Esben Haabendaldadcf4a2018-06-20 09:34:35 +0200271 for (i = 0; i < dma->curr_xfer_len; i++)
272 dspi->dma->tx_dma_buf[i] = dspi_pop_tx_pushr(dspi);
Sanchayan Maity90ba3702016-11-10 17:49:15 +0530273
Sanchayan Maity90ba3702016-11-10 17:49:15 +0530274 dma->tx_desc = dmaengine_prep_slave_single(dma->chan_tx,
275 dma->tx_dma_phys,
Sanchayan Maity1eaccf22016-11-22 12:31:30 +0530276 dma->curr_xfer_len *
277 DMA_SLAVE_BUSWIDTH_4_BYTES,
278 DMA_MEM_TO_DEV,
Sanchayan Maity90ba3702016-11-10 17:49:15 +0530279 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
280 if (!dma->tx_desc) {
281 dev_err(dev, "Not able to get desc for DMA xfer\n");
282 return -EIO;
283 }
284
285 dma->tx_desc->callback = dspi_tx_dma_callback;
286 dma->tx_desc->callback_param = dspi;
287 if (dma_submit_error(dmaengine_submit(dma->tx_desc))) {
288 dev_err(dev, "DMA submit failed\n");
289 return -EINVAL;
290 }
291
292 dma->rx_desc = dmaengine_prep_slave_single(dma->chan_rx,
293 dma->rx_dma_phys,
Sanchayan Maity1eaccf22016-11-22 12:31:30 +0530294 dma->curr_xfer_len *
295 DMA_SLAVE_BUSWIDTH_4_BYTES,
296 DMA_DEV_TO_MEM,
Sanchayan Maity90ba3702016-11-10 17:49:15 +0530297 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
298 if (!dma->rx_desc) {
299 dev_err(dev, "Not able to get desc for DMA xfer\n");
300 return -EIO;
301 }
302
303 dma->rx_desc->callback = dspi_rx_dma_callback;
304 dma->rx_desc->callback_param = dspi;
305 if (dma_submit_error(dmaengine_submit(dma->rx_desc))) {
306 dev_err(dev, "DMA submit failed\n");
307 return -EINVAL;
308 }
309
310 reinit_completion(&dspi->dma->cmd_rx_complete);
311 reinit_completion(&dspi->dma->cmd_tx_complete);
312
313 dma_async_issue_pending(dma->chan_rx);
314 dma_async_issue_pending(dma->chan_tx);
315
316 time_left = wait_for_completion_timeout(&dspi->dma->cmd_tx_complete,
317 DMA_COMPLETION_TIMEOUT);
318 if (time_left == 0) {
319 dev_err(dev, "DMA tx timeout\n");
320 dmaengine_terminate_all(dma->chan_tx);
321 dmaengine_terminate_all(dma->chan_rx);
322 return -ETIMEDOUT;
323 }
324
325 time_left = wait_for_completion_timeout(&dspi->dma->cmd_rx_complete,
326 DMA_COMPLETION_TIMEOUT);
327 if (time_left == 0) {
328 dev_err(dev, "DMA rx timeout\n");
329 dmaengine_terminate_all(dma->chan_tx);
330 dmaengine_terminate_all(dma->chan_rx);
331 return -ETIMEDOUT;
332 }
333
334 return 0;
335}
336
337static int dspi_dma_xfer(struct fsl_dspi *dspi)
338{
339 struct fsl_dspi_dma *dma = dspi->dma;
340 struct device *dev = &dspi->pdev->dev;
341 int curr_remaining_bytes;
342 int bytes_per_buffer;
Sanchayan Maity90ba3702016-11-10 17:49:15 +0530343 int ret = 0;
344
Sanchayan Maity90ba3702016-11-10 17:49:15 +0530345 curr_remaining_bytes = dspi->len;
Sanchayan Maity1eaccf22016-11-22 12:31:30 +0530346 bytes_per_buffer = DSPI_DMA_BUFSIZE / DSPI_FIFO_SIZE;
Sanchayan Maity90ba3702016-11-10 17:49:15 +0530347 while (curr_remaining_bytes) {
348 /* Check if current transfer fits the DMA buffer */
Esben Haabendaldadcf4a2018-06-20 09:34:35 +0200349 dma->curr_xfer_len = curr_remaining_bytes
350 / dspi->bytes_per_word;
Sanchayan Maity1eaccf22016-11-22 12:31:30 +0530351 if (dma->curr_xfer_len > bytes_per_buffer)
Sanchayan Maity90ba3702016-11-10 17:49:15 +0530352 dma->curr_xfer_len = bytes_per_buffer;
353
354 ret = dspi_next_xfer_dma_submit(dspi);
355 if (ret) {
356 dev_err(dev, "DMA transfer failed\n");
357 goto exit;
358
359 } else {
Esben Haabendaldadcf4a2018-06-20 09:34:35 +0200360 curr_remaining_bytes -= dma->curr_xfer_len
361 * dspi->bytes_per_word;
Sanchayan Maity90ba3702016-11-10 17:49:15 +0530362 if (curr_remaining_bytes < 0)
363 curr_remaining_bytes = 0;
Sanchayan Maity90ba3702016-11-10 17:49:15 +0530364 }
365 }
366
367exit:
368 return ret;
369}
370
371static int dspi_request_dma(struct fsl_dspi *dspi, phys_addr_t phy_addr)
372{
373 struct fsl_dspi_dma *dma;
374 struct dma_slave_config cfg;
375 struct device *dev = &dspi->pdev->dev;
376 int ret;
377
378 dma = devm_kzalloc(dev, sizeof(*dma), GFP_KERNEL);
379 if (!dma)
380 return -ENOMEM;
381
382 dma->chan_rx = dma_request_slave_channel(dev, "rx");
383 if (!dma->chan_rx) {
384 dev_err(dev, "rx dma channel not available\n");
385 ret = -ENODEV;
386 return ret;
387 }
388
389 dma->chan_tx = dma_request_slave_channel(dev, "tx");
390 if (!dma->chan_tx) {
391 dev_err(dev, "tx dma channel not available\n");
392 ret = -ENODEV;
393 goto err_tx_channel;
394 }
395
396 dma->tx_dma_buf = dma_alloc_coherent(dev, DSPI_DMA_BUFSIZE,
397 &dma->tx_dma_phys, GFP_KERNEL);
398 if (!dma->tx_dma_buf) {
399 ret = -ENOMEM;
400 goto err_tx_dma_buf;
401 }
402
403 dma->rx_dma_buf = dma_alloc_coherent(dev, DSPI_DMA_BUFSIZE,
404 &dma->rx_dma_phys, GFP_KERNEL);
405 if (!dma->rx_dma_buf) {
406 ret = -ENOMEM;
407 goto err_rx_dma_buf;
408 }
409
410 cfg.src_addr = phy_addr + SPI_POPR;
411 cfg.dst_addr = phy_addr + SPI_PUSHR;
412 cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
413 cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
414 cfg.src_maxburst = 1;
415 cfg.dst_maxburst = 1;
416
417 cfg.direction = DMA_DEV_TO_MEM;
418 ret = dmaengine_slave_config(dma->chan_rx, &cfg);
419 if (ret) {
420 dev_err(dev, "can't configure rx dma channel\n");
421 ret = -EINVAL;
422 goto err_slave_config;
423 }
424
425 cfg.direction = DMA_MEM_TO_DEV;
426 ret = dmaengine_slave_config(dma->chan_tx, &cfg);
427 if (ret) {
428 dev_err(dev, "can't configure tx dma channel\n");
429 ret = -EINVAL;
430 goto err_slave_config;
431 }
432
433 dspi->dma = dma;
434 init_completion(&dma->cmd_tx_complete);
435 init_completion(&dma->cmd_rx_complete);
436
437 return 0;
438
439err_slave_config:
Sanchayan Maity27d21e92016-11-22 12:31:32 +0530440 dma_free_coherent(dev, DSPI_DMA_BUFSIZE,
441 dma->rx_dma_buf, dma->rx_dma_phys);
Sanchayan Maity90ba3702016-11-10 17:49:15 +0530442err_rx_dma_buf:
Sanchayan Maity27d21e92016-11-22 12:31:32 +0530443 dma_free_coherent(dev, DSPI_DMA_BUFSIZE,
444 dma->tx_dma_buf, dma->tx_dma_phys);
Sanchayan Maity90ba3702016-11-10 17:49:15 +0530445err_tx_dma_buf:
446 dma_release_channel(dma->chan_tx);
447err_tx_channel:
448 dma_release_channel(dma->chan_rx);
449
450 devm_kfree(dev, dma);
451 dspi->dma = NULL;
452
453 return ret;
454}
455
456static void dspi_release_dma(struct fsl_dspi *dspi)
457{
458 struct fsl_dspi_dma *dma = dspi->dma;
459 struct device *dev = &dspi->pdev->dev;
460
461 if (dma) {
462 if (dma->chan_tx) {
463 dma_unmap_single(dev, dma->tx_dma_phys,
464 DSPI_DMA_BUFSIZE, DMA_TO_DEVICE);
465 dma_release_channel(dma->chan_tx);
466 }
467
468 if (dma->chan_rx) {
469 dma_unmap_single(dev, dma->rx_dma_phys,
470 DSPI_DMA_BUFSIZE, DMA_FROM_DEVICE);
471 dma_release_channel(dma->chan_rx);
472 }
473 }
474}
475
Chao Fu349ad662013-08-16 11:08:55 +0800476static void hz_to_spi_baud(char *pbr, char *br, int speed_hz,
477 unsigned long clkrate)
478{
479 /* Valid baud rate pre-scaler values */
480 int pbr_tbl[4] = {2, 3, 5, 7};
481 int brs[16] = { 2, 4, 6, 8,
482 16, 32, 64, 128,
483 256, 512, 1024, 2048,
484 4096, 8192, 16384, 32768 };
Aaron Brice6fd63082015-03-30 10:49:15 -0700485 int scale_needed, scale, minscale = INT_MAX;
486 int i, j;
Chao Fu349ad662013-08-16 11:08:55 +0800487
Aaron Brice6fd63082015-03-30 10:49:15 -0700488 scale_needed = clkrate / speed_hz;
Aaron Bricee689d6d2015-04-03 13:39:29 -0700489 if (clkrate % speed_hz)
490 scale_needed++;
Chao Fu349ad662013-08-16 11:08:55 +0800491
Aaron Brice6fd63082015-03-30 10:49:15 -0700492 for (i = 0; i < ARRAY_SIZE(brs); i++)
493 for (j = 0; j < ARRAY_SIZE(pbr_tbl); j++) {
494 scale = brs[i] * pbr_tbl[j];
495 if (scale >= scale_needed) {
496 if (scale < minscale) {
497 minscale = scale;
498 *br = i;
499 *pbr = j;
500 }
501 break;
Chao Fu349ad662013-08-16 11:08:55 +0800502 }
503 }
504
Aaron Brice6fd63082015-03-30 10:49:15 -0700505 if (minscale == INT_MAX) {
506 pr_warn("Can not find valid baud rate,speed_hz is %d,clkrate is %ld, we use the max prescaler value.\n",
507 speed_hz, clkrate);
508 *pbr = ARRAY_SIZE(pbr_tbl) - 1;
509 *br = ARRAY_SIZE(brs) - 1;
510 }
Chao Fu349ad662013-08-16 11:08:55 +0800511}
512
Aaron Brice95bf15f2015-04-03 13:39:31 -0700513static void ns_delay_scale(char *psc, char *sc, int delay_ns,
514 unsigned long clkrate)
515{
516 int pscale_tbl[4] = {1, 3, 5, 7};
517 int scale_needed, scale, minscale = INT_MAX;
518 int i, j;
519 u32 remainder;
520
521 scale_needed = div_u64_rem((u64)delay_ns * clkrate, NSEC_PER_SEC,
522 &remainder);
523 if (remainder)
524 scale_needed++;
525
526 for (i = 0; i < ARRAY_SIZE(pscale_tbl); i++)
527 for (j = 0; j <= SPI_CTAR_SCALE_BITS; j++) {
528 scale = pscale_tbl[i] * (2 << j);
529 if (scale >= scale_needed) {
530 if (scale < minscale) {
531 minscale = scale;
532 *psc = i;
533 *sc = j;
534 }
535 break;
536 }
537 }
538
539 if (minscale == INT_MAX) {
540 pr_warn("Cannot find correct scale values for %dns delay at clkrate %ld, using max prescaler value",
541 delay_ns, clkrate);
542 *psc = ARRAY_SIZE(pscale_tbl) - 1;
543 *sc = SPI_CTAR_SCALE_BITS;
544 }
Chao Fu349ad662013-08-16 11:08:55 +0800545}
546
Esben Haabendaldadcf4a2018-06-20 09:34:35 +0200547static void fifo_write(struct fsl_dspi *dspi)
Haikun Wangd1f4a382015-06-09 19:45:27 +0800548{
Esben Haabendaldadcf4a2018-06-20 09:34:35 +0200549 regmap_write(dspi->regmap, SPI_PUSHR, dspi_pop_tx_pushr(dspi));
Haikun Wangd1f4a382015-06-09 19:45:27 +0800550}
551
Esben Haabendaldadcf4a2018-06-20 09:34:35 +0200552static void dspi_tcfq_write(struct fsl_dspi *dspi)
Haikun Wangd1f4a382015-06-09 19:45:27 +0800553{
Esben Haabendaldadcf4a2018-06-20 09:34:35 +0200554 /* Clear transfer count */
555 dspi->tx_cmd |= SPI_PUSHR_CMD_CTCNT;
556 /* Write one entry to both TX FIFO and CMD FIFO simultaneously */
557 fifo_write(dspi);
Haikun Wangd1f4a382015-06-09 19:45:27 +0800558}
559
Esben Haabendaldadcf4a2018-06-20 09:34:35 +0200560static u32 fifo_read(struct fsl_dspi *dspi)
Chao Fu349ad662013-08-16 11:08:55 +0800561{
Esben Haabendaldadcf4a2018-06-20 09:34:35 +0200562 u32 rxdata = 0;
Chao Fu349ad662013-08-16 11:08:55 +0800563
Esben Haabendaldadcf4a2018-06-20 09:34:35 +0200564 regmap_read(dspi->regmap, SPI_POPR, &rxdata);
565 return rxdata;
Haikun Wangd1f4a382015-06-09 19:45:27 +0800566}
567
568static void dspi_tcfq_read(struct fsl_dspi *dspi)
569{
Esben Haabendaldadcf4a2018-06-20 09:34:35 +0200570 dspi_push_rx(dspi, fifo_read(dspi));
571}
Haikun Wangd1f4a382015-06-09 19:45:27 +0800572
Esben Haabendaldadcf4a2018-06-20 09:34:35 +0200573static void dspi_eoq_write(struct fsl_dspi *dspi)
574{
575 int fifo_size = DSPI_FIFO_SIZE;
Haikun Wangd1f4a382015-06-09 19:45:27 +0800576
Esben Haabendaldadcf4a2018-06-20 09:34:35 +0200577 /* Fill TX FIFO with as many transfers as possible */
578 while (dspi->len && fifo_size--) {
579 /* Request EOQF for last transfer in FIFO */
580 if (dspi->len == dspi->bytes_per_word || fifo_size == 0)
581 dspi->tx_cmd |= SPI_PUSHR_CMD_EOQ;
582 /* Clear transfer count for first transfer in FIFO */
583 if (fifo_size == (DSPI_FIFO_SIZE - 1))
584 dspi->tx_cmd |= SPI_PUSHR_CMD_CTCNT;
585 /* Write combined TX FIFO and CMD FIFO entry */
586 fifo_write(dspi);
587 }
588}
589
590static void dspi_eoq_read(struct fsl_dspi *dspi)
591{
592 int fifo_size = DSPI_FIFO_SIZE;
593
594 /* Read one FIFO entry at and push to rx buffer */
595 while ((dspi->rx < dspi->rx_end) && fifo_size--)
596 dspi_push_rx(dspi, fifo_read(dspi));
Haikun Wangd1f4a382015-06-09 19:45:27 +0800597}
598
Chao Fu9298bc72015-01-27 16:27:22 +0530599static int dspi_transfer_one_message(struct spi_master *master,
600 struct spi_message *message)
Chao Fu349ad662013-08-16 11:08:55 +0800601{
Chao Fu9298bc72015-01-27 16:27:22 +0530602 struct fsl_dspi *dspi = spi_master_get_devdata(master);
603 struct spi_device *spi = message->spi;
604 struct spi_transfer *transfer;
605 int status = 0;
Haikun Wangd1f4a382015-06-09 19:45:27 +0800606 enum dspi_trans_mode trans_mode;
607
Chao Fu9298bc72015-01-27 16:27:22 +0530608 message->actual_length = 0;
Chao Fu349ad662013-08-16 11:08:55 +0800609
Chao Fu9298bc72015-01-27 16:27:22 +0530610 list_for_each_entry(transfer, &message->transfers, transfer_list) {
611 dspi->cur_transfer = transfer;
612 dspi->cur_msg = message;
613 dspi->cur_chip = spi_get_ctldata(spi);
Esben Haabendal9e1dc9b2018-06-20 09:34:33 +0200614 /* Prepare command word for CMD FIFO */
615 dspi->tx_cmd = SPI_PUSHR_CMD_CTAS(0) |
616 SPI_PUSHR_CMD_PCS(spi->chip_select);
Andrey Vostrikov92dc20d2016-04-05 15:33:14 +0300617 if (list_is_last(&dspi->cur_transfer->transfer_list,
Esben Haabendal9e1dc9b2018-06-20 09:34:33 +0200618 &dspi->cur_msg->transfers)) {
619 /* Leave PCS activated after last transfer when
620 * cs_change is set.
621 */
622 if (transfer->cs_change)
623 dspi->tx_cmd |= SPI_PUSHR_CMD_CONT;
624 } else {
625 /* Keep PCS active between transfers in same message
626 * when cs_change is not set, and de-activate PCS
627 * between transfers in the same message when
628 * cs_change is set.
629 */
630 if (!transfer->cs_change)
631 dspi->tx_cmd |= SPI_PUSHR_CMD_CONT;
632 }
633
Chao Fu9298bc72015-01-27 16:27:22 +0530634 dspi->void_write_data = dspi->cur_chip->void_write_data;
Chao Fu349ad662013-08-16 11:08:55 +0800635
Esben Haabendaldadcf4a2018-06-20 09:34:35 +0200636 dspi->tx = transfer->tx_buf;
Chao Fu9298bc72015-01-27 16:27:22 +0530637 dspi->rx = transfer->rx_buf;
638 dspi->rx_end = dspi->rx + transfer->len;
639 dspi->len = transfer->len;
Esben Haabendaldadcf4a2018-06-20 09:34:35 +0200640 /* Validated transfer specific frame size (defaults applied) */
641 dspi->bits_per_word = transfer->bits_per_word;
642 if (transfer->bits_per_word <= 8)
643 dspi->bytes_per_word = 1;
644 else
645 dspi->bytes_per_word = 2;
Chao Fu349ad662013-08-16 11:08:55 +0800646
Chao Fu9298bc72015-01-27 16:27:22 +0530647 regmap_write(dspi->regmap, SPI_MCR, dspi->cur_chip->mcr_val);
648 regmap_update_bits(dspi->regmap, SPI_MCR,
649 SPI_MCR_CLR_TXF | SPI_MCR_CLR_RXF,
650 SPI_MCR_CLR_TXF | SPI_MCR_CLR_RXF);
Bhuvanchandra DVef22d162015-12-10 11:25:30 +0530651 regmap_write(dspi->regmap, SPI_CTAR(0),
Esben Haabendaldadcf4a2018-06-20 09:34:35 +0200652 dspi->cur_chip->ctar_val |
653 SPI_FRAME_BITS(transfer->bits_per_word));
Chao Fu349ad662013-08-16 11:08:55 +0800654
Haikun Wangd1f4a382015-06-09 19:45:27 +0800655 trans_mode = dspi->devtype_data->trans_mode;
656 switch (trans_mode) {
657 case DSPI_EOQ_MODE:
658 regmap_write(dspi->regmap, SPI_RSER, SPI_RSER_EOQFE);
Haikun Wangc042af92015-06-09 19:45:37 +0800659 dspi_eoq_write(dspi);
Haikun Wangd1f4a382015-06-09 19:45:27 +0800660 break;
661 case DSPI_TCFQ_MODE:
662 regmap_write(dspi->regmap, SPI_RSER, SPI_RSER_TCFQE);
Haikun Wangc042af92015-06-09 19:45:37 +0800663 dspi_tcfq_write(dspi);
Haikun Wangd1f4a382015-06-09 19:45:27 +0800664 break;
Sanchayan Maity90ba3702016-11-10 17:49:15 +0530665 case DSPI_DMA_MODE:
666 regmap_write(dspi->regmap, SPI_RSER,
667 SPI_RSER_TFFFE | SPI_RSER_TFFFD |
668 SPI_RSER_RFDFE | SPI_RSER_RFDFD);
669 status = dspi_dma_xfer(dspi);
Sanchayan Maity98114302016-11-17 17:46:48 +0530670 break;
Haikun Wangd1f4a382015-06-09 19:45:27 +0800671 default:
672 dev_err(&dspi->pdev->dev, "unsupported trans_mode %u\n",
673 trans_mode);
674 status = -EINVAL;
675 goto out;
676 }
Chao Fu349ad662013-08-16 11:08:55 +0800677
Sanchayan Maity98114302016-11-17 17:46:48 +0530678 if (trans_mode != DSPI_DMA_MODE) {
679 if (wait_event_interruptible(dspi->waitq,
680 dspi->waitflags))
681 dev_err(&dspi->pdev->dev,
682 "wait transfer complete fail!\n");
683 dspi->waitflags = 0;
684 }
Chao Fu349ad662013-08-16 11:08:55 +0800685
Chao Fu9298bc72015-01-27 16:27:22 +0530686 if (transfer->delay_usecs)
687 udelay(transfer->delay_usecs);
Chao Fu349ad662013-08-16 11:08:55 +0800688 }
689
Haikun Wangd1f4a382015-06-09 19:45:27 +0800690out:
Chao Fu9298bc72015-01-27 16:27:22 +0530691 message->status = status;
692 spi_finalize_current_message(master);
693
694 return status;
Chao Fu349ad662013-08-16 11:08:55 +0800695}
696
Chao Fu9298bc72015-01-27 16:27:22 +0530697static int dspi_setup(struct spi_device *spi)
Chao Fu349ad662013-08-16 11:08:55 +0800698{
699 struct chip_data *chip;
700 struct fsl_dspi *dspi = spi_master_get_devdata(spi->master);
Angelo Dureghelloec7ed772017-10-28 00:23:01 +0200701 struct fsl_dspi_platform_data *pdata;
Aaron Brice95bf15f2015-04-03 13:39:31 -0700702 u32 cs_sck_delay = 0, sck_cs_delay = 0;
703 unsigned char br = 0, pbr = 0, pcssck = 0, cssck = 0;
Esben Haabendaldadcf4a2018-06-20 09:34:35 +0200704 unsigned char pasc = 0, asc = 0;
Aaron Brice95bf15f2015-04-03 13:39:31 -0700705 unsigned long clkrate;
Chao Fu349ad662013-08-16 11:08:55 +0800706
707 /* Only alloc on first setup */
708 chip = spi_get_ctldata(spi);
709 if (chip == NULL) {
Bhuvanchandra DV973fbce2015-01-27 16:27:20 +0530710 chip = kzalloc(sizeof(struct chip_data), GFP_KERNEL);
Chao Fu349ad662013-08-16 11:08:55 +0800711 if (!chip)
712 return -ENOMEM;
713 }
714
Angelo Dureghelloec7ed772017-10-28 00:23:01 +0200715 pdata = dev_get_platdata(&dspi->pdev->dev);
Aaron Brice95bf15f2015-04-03 13:39:31 -0700716
Angelo Dureghelloec7ed772017-10-28 00:23:01 +0200717 if (!pdata) {
718 of_property_read_u32(spi->dev.of_node, "fsl,spi-cs-sck-delay",
719 &cs_sck_delay);
720
721 of_property_read_u32(spi->dev.of_node, "fsl,spi-sck-cs-delay",
722 &sck_cs_delay);
723 } else {
724 cs_sck_delay = pdata->cs_sck_delay;
725 sck_cs_delay = pdata->sck_cs_delay;
726 }
Aaron Brice95bf15f2015-04-03 13:39:31 -0700727
Chao Fu349ad662013-08-16 11:08:55 +0800728 chip->mcr_val = SPI_MCR_MASTER | SPI_MCR_PCSIS |
729 SPI_MCR_CLR_TXF | SPI_MCR_CLR_RXF;
Chao Fu349ad662013-08-16 11:08:55 +0800730
731 chip->void_write_data = 0;
732
Aaron Brice95bf15f2015-04-03 13:39:31 -0700733 clkrate = clk_get_rate(dspi->clk);
734 hz_to_spi_baud(&pbr, &br, spi->max_speed_hz, clkrate);
735
736 /* Set PCS to SCK delay scale values */
737 ns_delay_scale(&pcssck, &cssck, cs_sck_delay, clkrate);
738
739 /* Set After SCK delay scale values */
740 ns_delay_scale(&pasc, &asc, sck_cs_delay, clkrate);
Chao Fu349ad662013-08-16 11:08:55 +0800741
Esben Haabendaldadcf4a2018-06-20 09:34:35 +0200742 chip->ctar_val = SPI_CTAR_CPOL(spi->mode & SPI_CPOL ? 1 : 0)
Chao Fu349ad662013-08-16 11:08:55 +0800743 | SPI_CTAR_CPHA(spi->mode & SPI_CPHA ? 1 : 0)
744 | SPI_CTAR_LSBFE(spi->mode & SPI_LSB_FIRST ? 1 : 0)
Aaron Brice95bf15f2015-04-03 13:39:31 -0700745 | SPI_CTAR_PCSSCK(pcssck)
746 | SPI_CTAR_CSSCK(cssck)
747 | SPI_CTAR_PASC(pasc)
748 | SPI_CTAR_ASC(asc)
Chao Fu349ad662013-08-16 11:08:55 +0800749 | SPI_CTAR_PBR(pbr)
750 | SPI_CTAR_BR(br);
751
752 spi_set_ctldata(spi, chip);
753
754 return 0;
755}
756
Bhuvanchandra DV973fbce2015-01-27 16:27:20 +0530757static void dspi_cleanup(struct spi_device *spi)
758{
759 struct chip_data *chip = spi_get_ctldata((struct spi_device *)spi);
760
761 dev_dbg(&spi->dev, "spi_device %u.%u cleanup\n",
762 spi->master->bus_num, spi->chip_select);
763
764 kfree(chip);
765}
766
Chao Fu349ad662013-08-16 11:08:55 +0800767static irqreturn_t dspi_interrupt(int irq, void *dev_id)
768{
769 struct fsl_dspi *dspi = (struct fsl_dspi *)dev_id;
Chao Fu9298bc72015-01-27 16:27:22 +0530770 struct spi_message *msg = dspi->cur_msg;
Haikun Wangd1f4a382015-06-09 19:45:27 +0800771 enum dspi_trans_mode trans_mode;
Haikun Wangc042af92015-06-09 19:45:37 +0800772 u32 spi_sr, spi_tcr;
Esben Haabendal0a4ec2c2018-06-20 09:34:34 +0200773 u16 spi_tcnt;
Chao Fu349ad662013-08-16 11:08:55 +0800774
Haikun Wangd1f4a382015-06-09 19:45:27 +0800775 regmap_read(dspi->regmap, SPI_SR, &spi_sr);
776 regmap_write(dspi->regmap, SPI_SR, spi_sr);
777
Chao Fu349ad662013-08-16 11:08:55 +0800778
Haikun Wangc042af92015-06-09 19:45:37 +0800779 if (spi_sr & (SPI_SR_EOQF | SPI_SR_TCFQF)) {
Esben Haabendal0a4ec2c2018-06-20 09:34:34 +0200780 /* Get transfer counter (in number of SPI transfers). It was
781 * reset to 0 when transfer(s) were started.
782 */
Haikun Wangc042af92015-06-09 19:45:37 +0800783 regmap_read(dspi->regmap, SPI_TCR, &spi_tcr);
784 spi_tcnt = SPI_TCR_GET_TCNT(spi_tcr);
Esben Haabendal0a4ec2c2018-06-20 09:34:34 +0200785 /* Update total number of bytes that were transferred */
Esben Haabendaldadcf4a2018-06-20 09:34:35 +0200786 msg->actual_length += spi_tcnt * dspi->bytes_per_word;
Haikun Wangc042af92015-06-09 19:45:37 +0800787
788 trans_mode = dspi->devtype_data->trans_mode;
Haikun Wangd1f4a382015-06-09 19:45:27 +0800789 switch (trans_mode) {
790 case DSPI_EOQ_MODE:
Haikun Wangc042af92015-06-09 19:45:37 +0800791 dspi_eoq_read(dspi);
Haikun Wangd1f4a382015-06-09 19:45:27 +0800792 break;
793 case DSPI_TCFQ_MODE:
Haikun Wangc042af92015-06-09 19:45:37 +0800794 dspi_tcfq_read(dspi);
Haikun Wangd1f4a382015-06-09 19:45:27 +0800795 break;
796 default:
797 dev_err(&dspi->pdev->dev, "unsupported trans_mode %u\n",
798 trans_mode);
Haikun Wangc042af92015-06-09 19:45:37 +0800799 return IRQ_HANDLED;
800 }
801
802 if (!dspi->len) {
Haikun Wangc042af92015-06-09 19:45:37 +0800803 dspi->waitflags = 1;
804 wake_up_interruptible(&dspi->waitq);
805 } else {
806 switch (trans_mode) {
807 case DSPI_EOQ_MODE:
808 dspi_eoq_write(dspi);
809 break;
810 case DSPI_TCFQ_MODE:
811 dspi_tcfq_write(dspi);
812 break;
813 default:
814 dev_err(&dspi->pdev->dev,
815 "unsupported trans_mode %u\n",
816 trans_mode);
817 }
Haikun Wangd1f4a382015-06-09 19:45:27 +0800818 }
819 }
Haikun Wangc042af92015-06-09 19:45:37 +0800820
Chao Fu349ad662013-08-16 11:08:55 +0800821 return IRQ_HANDLED;
822}
823
Jingoo Han790d1902014-05-07 16:45:41 +0900824static const struct of_device_id fsl_dspi_dt_ids[] = {
Julia Lawall230c08b2018-01-02 14:28:06 +0100825 { .compatible = "fsl,vf610-dspi", .data = &vf610_data, },
826 { .compatible = "fsl,ls1021a-v1.0-dspi", .data = &ls1021a_v1_data, },
827 { .compatible = "fsl,ls2085a-dspi", .data = &ls2085a_data, },
Chao Fu349ad662013-08-16 11:08:55 +0800828 { /* sentinel */ }
829};
830MODULE_DEVICE_TABLE(of, fsl_dspi_dt_ids);
831
832#ifdef CONFIG_PM_SLEEP
833static int dspi_suspend(struct device *dev)
834{
835 struct spi_master *master = dev_get_drvdata(dev);
836 struct fsl_dspi *dspi = spi_master_get_devdata(master);
837
838 spi_master_suspend(master);
839 clk_disable_unprepare(dspi->clk);
840
Mirza Krak432a17d2015-06-12 18:55:22 +0200841 pinctrl_pm_select_sleep_state(dev);
842
Chao Fu349ad662013-08-16 11:08:55 +0800843 return 0;
844}
845
846static int dspi_resume(struct device *dev)
847{
Chao Fu349ad662013-08-16 11:08:55 +0800848 struct spi_master *master = dev_get_drvdata(dev);
849 struct fsl_dspi *dspi = spi_master_get_devdata(master);
Fabio Estevam1c5ea2b2016-08-21 23:05:30 -0300850 int ret;
Chao Fu349ad662013-08-16 11:08:55 +0800851
Mirza Krak432a17d2015-06-12 18:55:22 +0200852 pinctrl_pm_select_default_state(dev);
853
Fabio Estevam1c5ea2b2016-08-21 23:05:30 -0300854 ret = clk_prepare_enable(dspi->clk);
855 if (ret)
856 return ret;
Chao Fu349ad662013-08-16 11:08:55 +0800857 spi_master_resume(master);
858
859 return 0;
860}
861#endif /* CONFIG_PM_SLEEP */
862
Jingoo Hanba811ad2014-02-26 10:30:14 +0900863static SIMPLE_DEV_PM_OPS(dspi_pm, dspi_suspend, dspi_resume);
Chao Fu349ad662013-08-16 11:08:55 +0800864
Xiubo Li409851c2014-10-09 11:27:45 +0800865static const struct regmap_config dspi_regmap_config = {
Chao Fu1acbdeb2014-02-12 15:29:05 +0800866 .reg_bits = 32,
867 .val_bits = 32,
868 .reg_stride = 4,
869 .max_register = 0x88,
Chao Fu349ad662013-08-16 11:08:55 +0800870};
871
Yuan Yao5ee67b52016-10-17 18:02:34 +0800872static void dspi_init(struct fsl_dspi *dspi)
873{
874 regmap_write(dspi->regmap, SPI_SR, SPI_SR_CLEAR);
875}
876
Chao Fu349ad662013-08-16 11:08:55 +0800877static int dspi_probe(struct platform_device *pdev)
878{
879 struct device_node *np = pdev->dev.of_node;
880 struct spi_master *master;
881 struct fsl_dspi *dspi;
882 struct resource *res;
Chao Fu1acbdeb2014-02-12 15:29:05 +0800883 void __iomem *base;
Angelo Dureghelloec7ed772017-10-28 00:23:01 +0200884 struct fsl_dspi_platform_data *pdata;
Chao Fu349ad662013-08-16 11:08:55 +0800885 int ret = 0, cs_num, bus_num;
886
887 master = spi_alloc_master(&pdev->dev, sizeof(struct fsl_dspi));
888 if (!master)
889 return -ENOMEM;
890
891 dspi = spi_master_get_devdata(master);
892 dspi->pdev = pdev;
Chao Fu9298bc72015-01-27 16:27:22 +0530893 dspi->master = master;
894
895 master->transfer = NULL;
896 master->setup = dspi_setup;
897 master->transfer_one_message = dspi_transfer_one_message;
898 master->dev.of_node = pdev->dev.of_node;
Chao Fu349ad662013-08-16 11:08:55 +0800899
Bhuvanchandra DV973fbce2015-01-27 16:27:20 +0530900 master->cleanup = dspi_cleanup;
Kurt Kanzenbach00ac9562017-11-13 08:47:21 +0100901 master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_LSB_FIRST;
Esben Haabendaldadcf4a2018-06-20 09:34:35 +0200902 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 16);
Chao Fu349ad662013-08-16 11:08:55 +0800903
Angelo Dureghelloec7ed772017-10-28 00:23:01 +0200904 pdata = dev_get_platdata(&pdev->dev);
905 if (pdata) {
906 master->num_chipselect = pdata->cs_num;
907 master->bus_num = pdata->bus_num;
Chao Fu349ad662013-08-16 11:08:55 +0800908
Angelo Dureghelloec7ed772017-10-28 00:23:01 +0200909 dspi->devtype_data = &coldfire_data;
910 } else {
Chao Fu349ad662013-08-16 11:08:55 +0800911
Angelo Dureghelloec7ed772017-10-28 00:23:01 +0200912 ret = of_property_read_u32(np, "spi-num-chipselects", &cs_num);
913 if (ret < 0) {
914 dev_err(&pdev->dev, "can't get spi-num-chipselects\n");
915 goto out_master_put;
916 }
917 master->num_chipselect = cs_num;
918
919 ret = of_property_read_u32(np, "bus-num", &bus_num);
920 if (ret < 0) {
921 dev_err(&pdev->dev, "can't get bus-num\n");
922 goto out_master_put;
923 }
924 master->bus_num = bus_num;
925
926 dspi->devtype_data = of_device_get_match_data(&pdev->dev);
927 if (!dspi->devtype_data) {
928 dev_err(&pdev->dev, "can't get devtype_data\n");
929 ret = -EFAULT;
930 goto out_master_put;
931 }
Haikun Wangd1f4a382015-06-09 19:45:27 +0800932 }
933
Chao Fu349ad662013-08-16 11:08:55 +0800934 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Chao Fu1acbdeb2014-02-12 15:29:05 +0800935 base = devm_ioremap_resource(&pdev->dev, res);
936 if (IS_ERR(base)) {
937 ret = PTR_ERR(base);
Chao Fu349ad662013-08-16 11:08:55 +0800938 goto out_master_put;
939 }
940
Haikun Wangd2233322015-04-24 18:54:47 +0800941 dspi->regmap = devm_regmap_init_mmio_clk(&pdev->dev, NULL, base,
Chao Fu1acbdeb2014-02-12 15:29:05 +0800942 &dspi_regmap_config);
943 if (IS_ERR(dspi->regmap)) {
944 dev_err(&pdev->dev, "failed to init regmap: %ld\n",
945 PTR_ERR(dspi->regmap));
Christophe JAILLETfbad6c22017-02-19 14:19:02 +0100946 ret = PTR_ERR(dspi->regmap);
947 goto out_master_put;
Chao Fu1acbdeb2014-02-12 15:29:05 +0800948 }
949
Yuan Yao5ee67b52016-10-17 18:02:34 +0800950 dspi_init(dspi);
Chao Fu349ad662013-08-16 11:08:55 +0800951 dspi->irq = platform_get_irq(pdev, 0);
952 if (dspi->irq < 0) {
953 dev_err(&pdev->dev, "can't get platform irq\n");
954 ret = dspi->irq;
955 goto out_master_put;
956 }
957
958 ret = devm_request_irq(&pdev->dev, dspi->irq, dspi_interrupt, 0,
959 pdev->name, dspi);
960 if (ret < 0) {
961 dev_err(&pdev->dev, "Unable to attach DSPI interrupt\n");
962 goto out_master_put;
963 }
964
965 dspi->clk = devm_clk_get(&pdev->dev, "dspi");
966 if (IS_ERR(dspi->clk)) {
967 ret = PTR_ERR(dspi->clk);
968 dev_err(&pdev->dev, "unable to get clock\n");
969 goto out_master_put;
970 }
Fabio Estevam1c5ea2b2016-08-21 23:05:30 -0300971 ret = clk_prepare_enable(dspi->clk);
972 if (ret)
973 goto out_master_put;
Chao Fu349ad662013-08-16 11:08:55 +0800974
Sanchayan Maity90ba3702016-11-10 17:49:15 +0530975 if (dspi->devtype_data->trans_mode == DSPI_DMA_MODE) {
Nikita Yushchenkocddebdd2017-05-22 16:19:20 +0300976 ret = dspi_request_dma(dspi, res->start);
977 if (ret < 0) {
Sanchayan Maity90ba3702016-11-10 17:49:15 +0530978 dev_err(&pdev->dev, "can't get dma channels\n");
979 goto out_clk_put;
980 }
981 }
982
Bhuvanchandra DV9419b202016-03-22 01:41:52 +0530983 master->max_speed_hz =
984 clk_get_rate(dspi->clk) / dspi->devtype_data->max_clock_factor;
985
Chao Fu349ad662013-08-16 11:08:55 +0800986 init_waitqueue_head(&dspi->waitq);
Axel Lin017145f2014-02-14 12:49:12 +0800987 platform_set_drvdata(pdev, master);
Chao Fu349ad662013-08-16 11:08:55 +0800988
Chao Fu9298bc72015-01-27 16:27:22 +0530989 ret = spi_register_master(master);
Chao Fu349ad662013-08-16 11:08:55 +0800990 if (ret != 0) {
991 dev_err(&pdev->dev, "Problem registering DSPI master\n");
992 goto out_clk_put;
993 }
994
Chao Fu349ad662013-08-16 11:08:55 +0800995 return ret;
996
997out_clk_put:
998 clk_disable_unprepare(dspi->clk);
999out_master_put:
1000 spi_master_put(master);
Chao Fu349ad662013-08-16 11:08:55 +08001001
1002 return ret;
1003}
1004
1005static int dspi_remove(struct platform_device *pdev)
1006{
Axel Lin017145f2014-02-14 12:49:12 +08001007 struct spi_master *master = platform_get_drvdata(pdev);
1008 struct fsl_dspi *dspi = spi_master_get_devdata(master);
Chao Fu349ad662013-08-16 11:08:55 +08001009
1010 /* Disconnect from the SPI framework */
Sanchayan Maity90ba3702016-11-10 17:49:15 +05301011 dspi_release_dma(dspi);
Wei Yongjun05209f42013-10-12 15:15:31 +08001012 clk_disable_unprepare(dspi->clk);
Chao Fu9298bc72015-01-27 16:27:22 +05301013 spi_unregister_master(dspi->master);
Chao Fu349ad662013-08-16 11:08:55 +08001014
1015 return 0;
1016}
1017
1018static struct platform_driver fsl_dspi_driver = {
1019 .driver.name = DRIVER_NAME,
1020 .driver.of_match_table = fsl_dspi_dt_ids,
1021 .driver.owner = THIS_MODULE,
1022 .driver.pm = &dspi_pm,
1023 .probe = dspi_probe,
1024 .remove = dspi_remove,
1025};
1026module_platform_driver(fsl_dspi_driver);
1027
1028MODULE_DESCRIPTION("Freescale DSPI Controller Driver");
Uwe Kleine-Königb444d1d2013-09-10 10:46:33 +02001029MODULE_LICENSE("GPL");
Chao Fu349ad662013-08-16 11:08:55 +08001030MODULE_ALIAS("platform:" DRIVER_NAME);