blob: 8789ea423ccfd1054d9d5433538d0a8e466525dd [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * Driver for AMBA serial ports
3 *
4 * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
5 *
6 * Copyright 1999 ARM Limited
7 * Copyright (C) 2000 Deep Blue Solutions Ltd.
Russell King68b65f72010-12-22 17:24:39 +00008 * Copyright (C) 2010 ST-Ericsson SA
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; either version 2 of the License, or
13 * (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
23 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070024 * This is a generic driver for ARM AMBA-type serial ports. They
25 * have a lot of 16550-like features, but are not register compatible.
26 * Note that although they do have CTS, DCD and DSR inputs, they do
27 * not have an RI input, nor do they have DTR or RTS outputs. If
28 * required, these have to be supplied via some other means (eg, GPIO)
29 * and hooked into this driver.
30 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070031
Chanho Mincb06ff12013-03-27 18:38:11 +090032
Linus Torvalds1da177e2005-04-16 15:20:36 -070033#if defined(CONFIG_SERIAL_AMBA_PL011_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
34#define SUPPORT_SYSRQ
35#endif
36
37#include <linux/module.h>
38#include <linux/ioport.h>
39#include <linux/init.h>
40#include <linux/console.h>
41#include <linux/sysrq.h>
42#include <linux/device.h>
43#include <linux/tty.h>
44#include <linux/tty_flip.h>
45#include <linux/serial_core.h>
46#include <linux/serial.h>
Russell Kinga62c80e2006-01-07 13:52:45 +000047#include <linux/amba/bus.h>
48#include <linux/amba/serial.h>
Russell Kingf8ce2542006-01-07 16:15:52 +000049#include <linux/clk.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090050#include <linux/slab.h>
Russell King68b65f72010-12-22 17:24:39 +000051#include <linux/dmaengine.h>
52#include <linux/dma-mapping.h>
53#include <linux/scatterlist.h>
Shreshtha Kumar Sahuc16d51a2011-06-13 10:11:33 +020054#include <linux/delay.h>
Viresh Kumar258aea72012-02-01 16:12:19 +053055#include <linux/types.h>
Matthew Leach32614aa2012-08-28 16:41:28 +010056#include <linux/of.h>
57#include <linux/of_device.h>
Shawn Guo258e0552012-05-06 22:53:35 +080058#include <linux/pinctrl/consumer.h>
Alessandro Rubinicb707062012-06-24 12:46:37 +010059#include <linux/sizes.h>
Linus Walleijde609582012-10-15 13:36:01 +020060#include <linux/io.h>
Graeme Gregory3db9ab02015-05-21 17:26:24 +010061#include <linux/acpi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070062
Russell King9f25bc52015-11-03 14:51:13 +000063#include "amba-pl011.h"
64
Linus Torvalds1da177e2005-04-16 15:20:36 -070065#define UART_NR 14
66
67#define SERIAL_AMBA_MAJOR 204
68#define SERIAL_AMBA_MINOR 64
69#define SERIAL_AMBA_NR UART_NR
70
71#define AMBA_ISR_PASS_LIMIT 256
72
Russell Kingb63d4f02005-11-19 11:10:35 +000073#define UART_DR_ERROR (UART011_DR_OE|UART011_DR_BE|UART011_DR_PE|UART011_DR_FE)
74#define UART_DUMMY_DR_RX (1 << 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -070075
Russell Kingdebb7f62015-11-16 17:40:26 +000076static u16 pl011_std_offsets[REG_ARRAY_SIZE] = {
77 [REG_DR] = UART01x_DR,
Russell Kingdebb7f62015-11-16 17:40:26 +000078 [REG_FR] = UART01x_FR,
Russell Kinge4df9a82015-11-16 17:40:41 +000079 [REG_LCRH_RX] = UART011_LCRH,
80 [REG_LCRH_TX] = UART011_LCRH,
Russell Kingdebb7f62015-11-16 17:40:26 +000081 [REG_IBRD] = UART011_IBRD,
82 [REG_FBRD] = UART011_FBRD,
Russell Kingdebb7f62015-11-16 17:40:26 +000083 [REG_CR] = UART011_CR,
84 [REG_IFLS] = UART011_IFLS,
85 [REG_IMSC] = UART011_IMSC,
86 [REG_RIS] = UART011_RIS,
87 [REG_MIS] = UART011_MIS,
88 [REG_ICR] = UART011_ICR,
89 [REG_DMACR] = UART011_DMACR,
Russell Kingdebb7f62015-11-16 17:40:26 +000090};
91
Alessandro Rubini5926a292009-06-04 17:43:04 +010092/* There is by now at least one vendor with differing details, so handle it */
93struct vendor_data {
Russell King439403b2015-11-16 17:40:31 +000094 const u16 *reg_offset;
Alessandro Rubini5926a292009-06-04 17:43:04 +010095 unsigned int ifls;
Shawn Guo0e125a52016-07-08 17:00:39 +080096 unsigned int fr_busy;
97 unsigned int fr_dsr;
98 unsigned int fr_cts;
99 unsigned int fr_ri;
Christopher Covingtond8a49952017-02-15 16:39:43 -0500100 unsigned int inv_fr;
Russell King84c3e032015-11-16 17:40:52 +0000101 bool access_32b;
Linus Walleijac3e3fb2010-06-02 20:40:22 +0100102 bool oversampling;
Russell King38d62432010-12-22 17:59:16 +0000103 bool dma_threshold;
Rajanikanth H.V4fd06902012-03-26 11:17:02 +0200104 bool cts_event_workaround;
Andre Przywara71eec482015-05-21 17:26:21 +0100105 bool always_enabled;
Andre Przywaracefc2d12015-05-21 17:26:22 +0100106 bool fixed_options;
Jongsung Kim78506f22013-04-15 14:45:25 +0900107
Jongsung Kimea336402013-05-10 18:05:35 +0900108 unsigned int (*get_fifosize)(struct amba_device *dev);
Alessandro Rubini5926a292009-06-04 17:43:04 +0100109};
110
Jongsung Kimea336402013-05-10 18:05:35 +0900111static unsigned int get_fifosize_arm(struct amba_device *dev)
Jongsung Kim78506f22013-04-15 14:45:25 +0900112{
Jongsung Kimea336402013-05-10 18:05:35 +0900113 return amba_rev(dev) < 3 ? 16 : 32;
Jongsung Kim78506f22013-04-15 14:45:25 +0900114}
115
Alessandro Rubini5926a292009-06-04 17:43:04 +0100116static struct vendor_data vendor_arm = {
Russell King439403b2015-11-16 17:40:31 +0000117 .reg_offset = pl011_std_offsets,
Alessandro Rubini5926a292009-06-04 17:43:04 +0100118 .ifls = UART011_IFLS_RX4_8|UART011_IFLS_TX4_8,
Shawn Guo0e125a52016-07-08 17:00:39 +0800119 .fr_busy = UART01x_FR_BUSY,
120 .fr_dsr = UART01x_FR_DSR,
121 .fr_cts = UART01x_FR_CTS,
122 .fr_ri = UART011_FR_RI,
Linus Walleijac3e3fb2010-06-02 20:40:22 +0100123 .oversampling = false,
Russell King38d62432010-12-22 17:59:16 +0000124 .dma_threshold = false,
Rajanikanth H.V4fd06902012-03-26 11:17:02 +0200125 .cts_event_workaround = false,
Andre Przywara71eec482015-05-21 17:26:21 +0100126 .always_enabled = false,
Andre Przywaracefc2d12015-05-21 17:26:22 +0100127 .fixed_options = false,
Jongsung Kim78506f22013-04-15 14:45:25 +0900128 .get_fifosize = get_fifosize_arm,
Alessandro Rubini5926a292009-06-04 17:43:04 +0100129};
130
Andre Przywara0dd1e242015-05-21 17:26:23 +0100131static struct vendor_data vendor_sbsa = {
Russell King439403b2015-11-16 17:40:31 +0000132 .reg_offset = pl011_std_offsets,
Shawn Guo0e125a52016-07-08 17:00:39 +0800133 .fr_busy = UART01x_FR_BUSY,
134 .fr_dsr = UART01x_FR_DSR,
135 .fr_cts = UART01x_FR_CTS,
136 .fr_ri = UART011_FR_RI,
Christopher Covington1aabf522016-04-01 17:23:58 -0400137 .access_32b = true,
Andre Przywara0dd1e242015-05-21 17:26:23 +0100138 .oversampling = false,
139 .dma_threshold = false,
140 .cts_event_workaround = false,
141 .always_enabled = true,
142 .fixed_options = true,
143};
144
Christopher Covingtond8a49952017-02-15 16:39:43 -0500145/*
146 * Erratum 44 for QDF2432v1 and QDF2400v1 SoCs describes the BUSY bit as
147 * occasionally getting stuck as 1. To avoid the potential for a hang, check
148 * TXFE == 0 instead of BUSY == 1. This may not be suitable for all UART
149 * implementations, so only do so if an affected platform is detected in
150 * parse_spcr().
151 */
152static bool qdf2400_e44_present = false;
153
154static struct vendor_data vendor_qdt_qdf2400_e44 = {
155 .reg_offset = pl011_std_offsets,
156 .fr_busy = UART011_FR_TXFE,
157 .fr_dsr = UART01x_FR_DSR,
158 .fr_cts = UART01x_FR_CTS,
159 .fr_ri = UART011_FR_RI,
160 .inv_fr = UART011_FR_TXFE,
161 .access_32b = true,
162 .oversampling = false,
163 .dma_threshold = false,
164 .cts_event_workaround = false,
165 .always_enabled = true,
166 .fixed_options = true,
167};
168
Russell Kingbf69ff82015-11-16 17:40:36 +0000169static u16 pl011_st_offsets[REG_ARRAY_SIZE] = {
170 [REG_DR] = UART01x_DR,
171 [REG_ST_DMAWM] = ST_UART011_DMAWM,
172 [REG_ST_TIMEOUT] = ST_UART011_TIMEOUT,
173 [REG_FR] = UART01x_FR,
Russell Kinge4df9a82015-11-16 17:40:41 +0000174 [REG_LCRH_RX] = ST_UART011_LCRH_RX,
175 [REG_LCRH_TX] = ST_UART011_LCRH_TX,
Russell Kingbf69ff82015-11-16 17:40:36 +0000176 [REG_IBRD] = UART011_IBRD,
177 [REG_FBRD] = UART011_FBRD,
Russell Kingbf69ff82015-11-16 17:40:36 +0000178 [REG_CR] = UART011_CR,
179 [REG_IFLS] = UART011_IFLS,
180 [REG_IMSC] = UART011_IMSC,
181 [REG_RIS] = UART011_RIS,
182 [REG_MIS] = UART011_MIS,
183 [REG_ICR] = UART011_ICR,
184 [REG_DMACR] = UART011_DMACR,
185 [REG_ST_XFCR] = ST_UART011_XFCR,
186 [REG_ST_XON1] = ST_UART011_XON1,
187 [REG_ST_XON2] = ST_UART011_XON2,
188 [REG_ST_XOFF1] = ST_UART011_XOFF1,
189 [REG_ST_XOFF2] = ST_UART011_XOFF2,
190 [REG_ST_ITCR] = ST_UART011_ITCR,
191 [REG_ST_ITIP] = ST_UART011_ITIP,
192 [REG_ST_ABCR] = ST_UART011_ABCR,
193 [REG_ST_ABIMSC] = ST_UART011_ABIMSC,
194};
195
Jongsung Kimea336402013-05-10 18:05:35 +0900196static unsigned int get_fifosize_st(struct amba_device *dev)
Jongsung Kim78506f22013-04-15 14:45:25 +0900197{
198 return 64;
199}
200
Alessandro Rubini5926a292009-06-04 17:43:04 +0100201static struct vendor_data vendor_st = {
Russell Kingbf69ff82015-11-16 17:40:36 +0000202 .reg_offset = pl011_st_offsets,
Alessandro Rubini5926a292009-06-04 17:43:04 +0100203 .ifls = UART011_IFLS_RX_HALF|UART011_IFLS_TX_HALF,
Shawn Guo0e125a52016-07-08 17:00:39 +0800204 .fr_busy = UART01x_FR_BUSY,
205 .fr_dsr = UART01x_FR_DSR,
206 .fr_cts = UART01x_FR_CTS,
207 .fr_ri = UART011_FR_RI,
Linus Walleijac3e3fb2010-06-02 20:40:22 +0100208 .oversampling = true,
Russell King38d62432010-12-22 17:59:16 +0000209 .dma_threshold = true,
Rajanikanth H.V4fd06902012-03-26 11:17:02 +0200210 .cts_event_workaround = true,
Andre Przywara71eec482015-05-21 17:26:21 +0100211 .always_enabled = false,
Andre Przywaracefc2d12015-05-21 17:26:22 +0100212 .fixed_options = false,
Jongsung Kim78506f22013-04-15 14:45:25 +0900213 .get_fifosize = get_fifosize_st,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214};
215
Russell King7ec75872015-11-16 17:40:57 +0000216static const u16 pl011_zte_offsets[REG_ARRAY_SIZE] = {
217 [REG_DR] = ZX_UART011_DR,
218 [REG_FR] = ZX_UART011_FR,
219 [REG_LCRH_RX] = ZX_UART011_LCRH,
220 [REG_LCRH_TX] = ZX_UART011_LCRH,
221 [REG_IBRD] = ZX_UART011_IBRD,
222 [REG_FBRD] = ZX_UART011_FBRD,
223 [REG_CR] = ZX_UART011_CR,
224 [REG_IFLS] = ZX_UART011_IFLS,
225 [REG_IMSC] = ZX_UART011_IMSC,
226 [REG_RIS] = ZX_UART011_RIS,
227 [REG_MIS] = ZX_UART011_MIS,
228 [REG_ICR] = ZX_UART011_ICR,
229 [REG_DMACR] = ZX_UART011_DMACR,
230};
231
Shawn Guo9c267dd2016-07-08 17:00:40 +0800232static unsigned int get_fifosize_zte(struct amba_device *dev)
233{
234 return 16;
235}
236
Shawn Guo2426fbc2016-07-08 17:00:41 +0800237static struct vendor_data vendor_zte = {
Russell King7ec75872015-11-16 17:40:57 +0000238 .reg_offset = pl011_zte_offsets,
239 .access_32b = true,
240 .ifls = UART011_IFLS_RX4_8|UART011_IFLS_TX4_8,
Shawn Guo0e125a52016-07-08 17:00:39 +0800241 .fr_busy = ZX_UART01x_FR_BUSY,
242 .fr_dsr = ZX_UART01x_FR_DSR,
243 .fr_cts = ZX_UART01x_FR_CTS,
244 .fr_ri = ZX_UART011_FR_RI,
Shawn Guo9c267dd2016-07-08 17:00:40 +0800245 .get_fifosize = get_fifosize_zte,
Russell King7ec75872015-11-16 17:40:57 +0000246};
247
Russell King68b65f72010-12-22 17:24:39 +0000248/* Deals with DMA transactions */
Linus Walleijead76f32011-02-24 13:21:08 +0100249
250struct pl011_sgbuf {
251 struct scatterlist sg;
252 char *buf;
253};
254
255struct pl011_dmarx_data {
256 struct dma_chan *chan;
257 struct completion complete;
258 bool use_buf_b;
259 struct pl011_sgbuf sgbuf_a;
260 struct pl011_sgbuf sgbuf_b;
261 dma_cookie_t cookie;
262 bool running;
Chanho Mincb06ff12013-03-27 18:38:11 +0900263 struct timer_list timer;
264 unsigned int last_residue;
265 unsigned long last_jiffies;
266 bool auto_poll_rate;
267 unsigned int poll_rate;
268 unsigned int poll_timeout;
Linus Walleijead76f32011-02-24 13:21:08 +0100269};
270
Russell King68b65f72010-12-22 17:24:39 +0000271struct pl011_dmatx_data {
272 struct dma_chan *chan;
273 struct scatterlist sg;
274 char *buf;
275 bool queued;
276};
277
Russell Kingc19f12b2010-12-22 17:48:26 +0000278/*
279 * We wrap our port structure around the generic uart_port.
280 */
281struct uart_amba_port {
282 struct uart_port port;
Russell Kingdebb7f62015-11-16 17:40:26 +0000283 const u16 *reg_offset;
Russell Kingc19f12b2010-12-22 17:48:26 +0000284 struct clk *clk;
285 const struct vendor_data *vendor;
Russell King68b65f72010-12-22 17:24:39 +0000286 unsigned int dmacr; /* dma control reg */
Russell Kingc19f12b2010-12-22 17:48:26 +0000287 unsigned int im; /* interrupt mask */
288 unsigned int old_status;
Russell Kingffca2b12010-12-22 17:13:05 +0000289 unsigned int fifosize; /* vendor-specific */
Shreshtha Kumar Sahud8d8ffa2012-01-18 15:53:59 +0530290 unsigned int old_cr; /* state during shutdown */
Russell Kingc19f12b2010-12-22 17:48:26 +0000291 bool autorts;
Andre Przywaracefc2d12015-05-21 17:26:22 +0100292 unsigned int fixed_baud; /* vendor-set fixed baud rate */
Russell Kingc19f12b2010-12-22 17:48:26 +0000293 char type[12];
Russell King68b65f72010-12-22 17:24:39 +0000294#ifdef CONFIG_DMA_ENGINE
295 /* DMA stuff */
Linus Walleijead76f32011-02-24 13:21:08 +0100296 bool using_tx_dma;
297 bool using_rx_dma;
298 struct pl011_dmarx_data dmarx;
Russell King68b65f72010-12-22 17:24:39 +0000299 struct pl011_dmatx_data dmatx;
Jorge Ramirez-Ortiz1c9be312015-03-06 13:05:40 -0500300 bool dma_probed;
Russell King68b65f72010-12-22 17:24:39 +0000301#endif
Russell Kingc19f12b2010-12-22 17:48:26 +0000302};
303
Russell King9f25bc52015-11-03 14:51:13 +0000304static unsigned int pl011_reg_to_offset(const struct uart_amba_port *uap,
305 unsigned int reg)
306{
Russell Kingdebb7f62015-11-16 17:40:26 +0000307 return uap->reg_offset[reg];
Russell King9f25bc52015-11-03 14:51:13 +0000308}
309
Russell Kingb2a4e242015-11-03 14:51:03 +0000310static unsigned int pl011_read(const struct uart_amba_port *uap,
311 unsigned int reg)
Russell King75836332015-11-03 14:50:58 +0000312{
Russell King84c3e032015-11-16 17:40:52 +0000313 void __iomem *addr = uap->port.membase + pl011_reg_to_offset(uap, reg);
314
Timur Tabi3b78fae2016-01-04 15:37:42 -0600315 return (uap->port.iotype == UPIO_MEM32) ?
316 readl_relaxed(addr) : readw_relaxed(addr);
Russell King75836332015-11-03 14:50:58 +0000317}
318
Russell Kingb2a4e242015-11-03 14:51:03 +0000319static void pl011_write(unsigned int val, const struct uart_amba_port *uap,
320 unsigned int reg)
Russell King75836332015-11-03 14:50:58 +0000321{
Russell King84c3e032015-11-16 17:40:52 +0000322 void __iomem *addr = uap->port.membase + pl011_reg_to_offset(uap, reg);
323
Timur Tabi3b78fae2016-01-04 15:37:42 -0600324 if (uap->port.iotype == UPIO_MEM32)
Russell Kingf5ce6ed2015-11-16 17:41:02 +0000325 writel_relaxed(val, addr);
Russell King84c3e032015-11-16 17:40:52 +0000326 else
Russell Kingf5ce6ed2015-11-16 17:41:02 +0000327 writew_relaxed(val, addr);
Russell King75836332015-11-03 14:50:58 +0000328}
329
Russell King68b65f72010-12-22 17:24:39 +0000330/*
Linus Walleij29772c42011-02-24 13:21:36 +0100331 * Reads up to 256 characters from the FIFO or until it's empty and
332 * inserts them into the TTY layer. Returns the number of characters
333 * read from the FIFO.
334 */
335static int pl011_fifo_to_tty(struct uart_amba_port *uap)
336{
Timur Tabi71a5cd82015-10-07 15:27:16 -0500337 u16 status;
338 unsigned int ch, flag, max_count = 256;
Linus Walleij29772c42011-02-24 13:21:36 +0100339 int fifotaken = 0;
340
341 while (max_count--) {
Russell King9f25bc52015-11-03 14:51:13 +0000342 status = pl011_read(uap, REG_FR);
Linus Walleij29772c42011-02-24 13:21:36 +0100343 if (status & UART01x_FR_RXFE)
344 break;
345
346 /* Take chars from the FIFO and update status */
Russell King9f25bc52015-11-03 14:51:13 +0000347 ch = pl011_read(uap, REG_DR) | UART_DUMMY_DR_RX;
Linus Walleij29772c42011-02-24 13:21:36 +0100348 flag = TTY_NORMAL;
349 uap->port.icount.rx++;
350 fifotaken++;
351
352 if (unlikely(ch & UART_DR_ERROR)) {
353 if (ch & UART011_DR_BE) {
354 ch &= ~(UART011_DR_FE | UART011_DR_PE);
355 uap->port.icount.brk++;
356 if (uart_handle_break(&uap->port))
357 continue;
358 } else if (ch & UART011_DR_PE)
359 uap->port.icount.parity++;
360 else if (ch & UART011_DR_FE)
361 uap->port.icount.frame++;
362 if (ch & UART011_DR_OE)
363 uap->port.icount.overrun++;
364
365 ch &= uap->port.read_status_mask;
366
367 if (ch & UART011_DR_BE)
368 flag = TTY_BREAK;
369 else if (ch & UART011_DR_PE)
370 flag = TTY_PARITY;
371 else if (ch & UART011_DR_FE)
372 flag = TTY_FRAME;
373 }
374
375 if (uart_handle_sysrq_char(&uap->port, ch & 255))
376 continue;
377
378 uart_insert_char(&uap->port, ch, UART011_DR_OE, ch, flag);
379 }
380
381 return fifotaken;
382}
383
384
385/*
Russell King68b65f72010-12-22 17:24:39 +0000386 * All the DMA operation mode stuff goes inside this ifdef.
387 * This assumes that you have a generic DMA device interface,
388 * no custom DMA interfaces are supported.
389 */
390#ifdef CONFIG_DMA_ENGINE
391
392#define PL011_DMA_BUFFER_SIZE PAGE_SIZE
393
Linus Walleijead76f32011-02-24 13:21:08 +0100394static int pl011_sgbuf_init(struct dma_chan *chan, struct pl011_sgbuf *sg,
395 enum dma_data_direction dir)
396{
Chanho Mincb06ff12013-03-27 18:38:11 +0900397 dma_addr_t dma_addr;
398
399 sg->buf = dma_alloc_coherent(chan->device->dev,
400 PL011_DMA_BUFFER_SIZE, &dma_addr, GFP_KERNEL);
Linus Walleijead76f32011-02-24 13:21:08 +0100401 if (!sg->buf)
402 return -ENOMEM;
403
Chanho Mincb06ff12013-03-27 18:38:11 +0900404 sg_init_table(&sg->sg, 1);
405 sg_set_page(&sg->sg, phys_to_page(dma_addr),
406 PL011_DMA_BUFFER_SIZE, offset_in_page(dma_addr));
407 sg_dma_address(&sg->sg) = dma_addr;
Andrew Jacksonc64be922014-11-07 14:14:43 +0000408 sg_dma_len(&sg->sg) = PL011_DMA_BUFFER_SIZE;
Linus Walleijead76f32011-02-24 13:21:08 +0100409
Linus Walleijead76f32011-02-24 13:21:08 +0100410 return 0;
411}
412
413static void pl011_sgbuf_free(struct dma_chan *chan, struct pl011_sgbuf *sg,
414 enum dma_data_direction dir)
415{
416 if (sg->buf) {
Chanho Mincb06ff12013-03-27 18:38:11 +0900417 dma_free_coherent(chan->device->dev,
418 PL011_DMA_BUFFER_SIZE, sg->buf,
419 sg_dma_address(&sg->sg));
Linus Walleijead76f32011-02-24 13:21:08 +0100420 }
421}
422
Jorge Ramirez-Ortiz1c9be312015-03-06 13:05:40 -0500423static void pl011_dma_probe(struct uart_amba_port *uap)
Russell King68b65f72010-12-22 17:24:39 +0000424{
425 /* DMA is the sole user of the platform data right now */
Jingoo Han574de552013-07-30 17:06:57 +0900426 struct amba_pl011_data *plat = dev_get_platdata(uap->port.dev);
Jorge Ramirez-Ortiz1c9be312015-03-06 13:05:40 -0500427 struct device *dev = uap->port.dev;
Russell King68b65f72010-12-22 17:24:39 +0000428 struct dma_slave_config tx_conf = {
Russell King9f25bc52015-11-03 14:51:13 +0000429 .dst_addr = uap->port.mapbase +
430 pl011_reg_to_offset(uap, REG_DR),
Russell King68b65f72010-12-22 17:24:39 +0000431 .dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE,
Vinod Koula485df42011-10-14 10:47:38 +0530432 .direction = DMA_MEM_TO_DEV,
Russell King68b65f72010-12-22 17:24:39 +0000433 .dst_maxburst = uap->fifosize >> 1,
Viresh Kumar258aea72012-02-01 16:12:19 +0530434 .device_fc = false,
Russell King68b65f72010-12-22 17:24:39 +0000435 };
436 struct dma_chan *chan;
437 dma_cap_mask_t mask;
438
Jorge Ramirez-Ortiz1c9be312015-03-06 13:05:40 -0500439 uap->dma_probed = true;
440 chan = dma_request_slave_channel_reason(dev, "tx");
441 if (IS_ERR(chan)) {
442 if (PTR_ERR(chan) == -EPROBE_DEFER) {
Jorge Ramirez-Ortiz1c9be312015-03-06 13:05:40 -0500443 uap->dma_probed = false;
444 return;
445 }
Russell King68b65f72010-12-22 17:24:39 +0000446
Arnd Bergmann787b0c12013-01-28 16:24:37 +0000447 /* We need platform data */
448 if (!plat || !plat->dma_filter) {
449 dev_info(uap->port.dev, "no DMA platform data\n");
450 return;
451 }
452
453 /* Try to acquire a generic DMA engine slave TX channel */
454 dma_cap_zero(mask);
455 dma_cap_set(DMA_SLAVE, mask);
456
457 chan = dma_request_channel(mask, plat->dma_filter,
458 plat->dma_tx_param);
459 if (!chan) {
460 dev_err(uap->port.dev, "no TX DMA channel!\n");
461 return;
462 }
Russell King68b65f72010-12-22 17:24:39 +0000463 }
464
465 dmaengine_slave_config(chan, &tx_conf);
466 uap->dmatx.chan = chan;
467
468 dev_info(uap->port.dev, "DMA channel TX %s\n",
469 dma_chan_name(uap->dmatx.chan));
Linus Walleijead76f32011-02-24 13:21:08 +0100470
471 /* Optionally make use of an RX channel as well */
Arnd Bergmann787b0c12013-01-28 16:24:37 +0000472 chan = dma_request_slave_channel(dev, "rx");
Rob Herring0d3c6732014-04-18 17:19:57 -0500473
Robin Murphyd9e105c2016-03-03 16:35:35 +0000474 if (!chan && plat && plat->dma_rx_param) {
Arnd Bergmann787b0c12013-01-28 16:24:37 +0000475 chan = dma_request_channel(mask, plat->dma_filter, plat->dma_rx_param);
476
477 if (!chan) {
478 dev_err(uap->port.dev, "no RX DMA channel!\n");
479 return;
480 }
481 }
482
483 if (chan) {
Linus Walleijead76f32011-02-24 13:21:08 +0100484 struct dma_slave_config rx_conf = {
Russell King9f25bc52015-11-03 14:51:13 +0000485 .src_addr = uap->port.mapbase +
486 pl011_reg_to_offset(uap, REG_DR),
Linus Walleijead76f32011-02-24 13:21:08 +0100487 .src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE,
Vinod Koula485df42011-10-14 10:47:38 +0530488 .direction = DMA_DEV_TO_MEM,
Guennadi Liakhovetskib2aeb772014-04-12 19:47:17 +0200489 .src_maxburst = uap->fifosize >> 2,
Viresh Kumar258aea72012-02-01 16:12:19 +0530490 .device_fc = false,
Linus Walleijead76f32011-02-24 13:21:08 +0100491 };
Andrew Jackson2d3b7d62014-11-07 14:14:47 +0000492 struct dma_slave_caps caps;
Linus Walleijead76f32011-02-24 13:21:08 +0100493
Andrew Jackson2d3b7d62014-11-07 14:14:47 +0000494 /*
495 * Some DMA controllers provide information on their capabilities.
496 * If the controller does, check for suitable residue processing
497 * otherwise assime all is well.
498 */
499 if (0 == dma_get_slave_caps(chan, &caps)) {
500 if (caps.residue_granularity ==
501 DMA_RESIDUE_GRANULARITY_DESCRIPTOR) {
502 dma_release_channel(chan);
503 dev_info(uap->port.dev,
504 "RX DMA disabled - no residue processing\n");
505 return;
506 }
507 }
Linus Walleijead76f32011-02-24 13:21:08 +0100508 dmaengine_slave_config(chan, &rx_conf);
509 uap->dmarx.chan = chan;
510
Andrew Jackson98267d32014-11-07 14:14:23 +0000511 uap->dmarx.auto_poll_rate = false;
Greg Kroah-Hartman8f898bf2013-12-17 09:33:18 -0800512 if (plat && plat->dma_rx_poll_enable) {
Chanho Mincb06ff12013-03-27 18:38:11 +0900513 /* Set poll rate if specified. */
514 if (plat->dma_rx_poll_rate) {
515 uap->dmarx.auto_poll_rate = false;
516 uap->dmarx.poll_rate = plat->dma_rx_poll_rate;
517 } else {
518 /*
519 * 100 ms defaults to poll rate if not
520 * specified. This will be adjusted with
521 * the baud rate at set_termios.
522 */
523 uap->dmarx.auto_poll_rate = true;
524 uap->dmarx.poll_rate = 100;
525 }
526 /* 3 secs defaults poll_timeout if not specified. */
527 if (plat->dma_rx_poll_timeout)
528 uap->dmarx.poll_timeout =
529 plat->dma_rx_poll_timeout;
530 else
531 uap->dmarx.poll_timeout = 3000;
Andrew Jackson98267d32014-11-07 14:14:23 +0000532 } else if (!plat && dev->of_node) {
533 uap->dmarx.auto_poll_rate = of_property_read_bool(
534 dev->of_node, "auto-poll");
535 if (uap->dmarx.auto_poll_rate) {
536 u32 x;
Chanho Mincb06ff12013-03-27 18:38:11 +0900537
Andrew Jackson98267d32014-11-07 14:14:23 +0000538 if (0 == of_property_read_u32(dev->of_node,
539 "poll-rate-ms", &x))
540 uap->dmarx.poll_rate = x;
541 else
542 uap->dmarx.poll_rate = 100;
543 if (0 == of_property_read_u32(dev->of_node,
544 "poll-timeout-ms", &x))
545 uap->dmarx.poll_timeout = x;
546 else
547 uap->dmarx.poll_timeout = 3000;
548 }
549 }
Linus Walleijead76f32011-02-24 13:21:08 +0100550 dev_info(uap->port.dev, "DMA channel RX %s\n",
551 dma_chan_name(uap->dmarx.chan));
552 }
Russell King68b65f72010-12-22 17:24:39 +0000553}
554
Russell King68b65f72010-12-22 17:24:39 +0000555static void pl011_dma_remove(struct uart_amba_port *uap)
556{
Russell King68b65f72010-12-22 17:24:39 +0000557 if (uap->dmatx.chan)
558 dma_release_channel(uap->dmatx.chan);
Linus Walleijead76f32011-02-24 13:21:08 +0100559 if (uap->dmarx.chan)
560 dma_release_channel(uap->dmarx.chan);
Russell King68b65f72010-12-22 17:24:39 +0000561}
562
Dave Martin734745c2015-03-04 12:27:33 +0000563/* Forward declare these for the refill routine */
Russell King68b65f72010-12-22 17:24:39 +0000564static int pl011_dma_tx_refill(struct uart_amba_port *uap);
Dave Martin734745c2015-03-04 12:27:33 +0000565static void pl011_start_tx_pio(struct uart_amba_port *uap);
Russell King68b65f72010-12-22 17:24:39 +0000566
567/*
568 * The current DMA TX buffer has been sent.
569 * Try to queue up another DMA buffer.
570 */
571static void pl011_dma_tx_callback(void *data)
572{
573 struct uart_amba_port *uap = data;
574 struct pl011_dmatx_data *dmatx = &uap->dmatx;
575 unsigned long flags;
576 u16 dmacr;
577
578 spin_lock_irqsave(&uap->port.lock, flags);
579 if (uap->dmatx.queued)
580 dma_unmap_sg(dmatx->chan->device->dev, &dmatx->sg, 1,
581 DMA_TO_DEVICE);
582
583 dmacr = uap->dmacr;
584 uap->dmacr = dmacr & ~UART011_TXDMAE;
Russell King9f25bc52015-11-03 14:51:13 +0000585 pl011_write(uap->dmacr, uap, REG_DMACR);
Russell King68b65f72010-12-22 17:24:39 +0000586
587 /*
588 * If TX DMA was disabled, it means that we've stopped the DMA for
589 * some reason (eg, XOFF received, or we want to send an X-char.)
590 *
591 * Note: we need to be careful here of a potential race between DMA
592 * and the rest of the driver - if the driver disables TX DMA while
593 * a TX buffer completing, we must update the tx queued status to
594 * get further refills (hence we check dmacr).
595 */
596 if (!(dmacr & UART011_TXDMAE) || uart_tx_stopped(&uap->port) ||
597 uart_circ_empty(&uap->port.state->xmit)) {
598 uap->dmatx.queued = false;
599 spin_unlock_irqrestore(&uap->port.lock, flags);
600 return;
601 }
602
Dave Martin734745c2015-03-04 12:27:33 +0000603 if (pl011_dma_tx_refill(uap) <= 0)
Russell King68b65f72010-12-22 17:24:39 +0000604 /*
605 * We didn't queue a DMA buffer for some reason, but we
606 * have data pending to be sent. Re-enable the TX IRQ.
607 */
Dave Martin734745c2015-03-04 12:27:33 +0000608 pl011_start_tx_pio(uap);
609
Russell King68b65f72010-12-22 17:24:39 +0000610 spin_unlock_irqrestore(&uap->port.lock, flags);
611}
612
613/*
614 * Try to refill the TX DMA buffer.
615 * Locking: called with port lock held and IRQs disabled.
616 * Returns:
617 * 1 if we queued up a TX DMA buffer.
618 * 0 if we didn't want to handle this by DMA
619 * <0 on error
620 */
621static int pl011_dma_tx_refill(struct uart_amba_port *uap)
622{
623 struct pl011_dmatx_data *dmatx = &uap->dmatx;
624 struct dma_chan *chan = dmatx->chan;
625 struct dma_device *dma_dev = chan->device;
626 struct dma_async_tx_descriptor *desc;
627 struct circ_buf *xmit = &uap->port.state->xmit;
628 unsigned int count;
629
630 /*
631 * Try to avoid the overhead involved in using DMA if the
632 * transaction fits in the first half of the FIFO, by using
633 * the standard interrupt handling. This ensures that we
634 * issue a uart_write_wakeup() at the appropriate time.
635 */
636 count = uart_circ_chars_pending(xmit);
637 if (count < (uap->fifosize >> 1)) {
638 uap->dmatx.queued = false;
639 return 0;
640 }
641
642 /*
643 * Bodge: don't send the last character by DMA, as this
644 * will prevent XON from notifying us to restart DMA.
645 */
646 count -= 1;
647
648 /* Else proceed to copy the TX chars to the DMA buffer and fire DMA */
649 if (count > PL011_DMA_BUFFER_SIZE)
650 count = PL011_DMA_BUFFER_SIZE;
651
652 if (xmit->tail < xmit->head)
653 memcpy(&dmatx->buf[0], &xmit->buf[xmit->tail], count);
654 else {
655 size_t first = UART_XMIT_SIZE - xmit->tail;
Andrew Jacksone2a545a2014-11-07 14:14:39 +0000656 size_t second;
657
658 if (first > count)
659 first = count;
660 second = count - first;
Russell King68b65f72010-12-22 17:24:39 +0000661
662 memcpy(&dmatx->buf[0], &xmit->buf[xmit->tail], first);
663 if (second)
664 memcpy(&dmatx->buf[first], &xmit->buf[0], second);
665 }
666
667 dmatx->sg.length = count;
668
669 if (dma_map_sg(dma_dev->dev, &dmatx->sg, 1, DMA_TO_DEVICE) != 1) {
670 uap->dmatx.queued = false;
671 dev_dbg(uap->port.dev, "unable to map TX DMA\n");
672 return -EBUSY;
673 }
674
Alexandre Bounine16052822012-03-08 16:11:18 -0500675 desc = dmaengine_prep_slave_sg(chan, &dmatx->sg, 1, DMA_MEM_TO_DEV,
Russell King68b65f72010-12-22 17:24:39 +0000676 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
677 if (!desc) {
678 dma_unmap_sg(dma_dev->dev, &dmatx->sg, 1, DMA_TO_DEVICE);
679 uap->dmatx.queued = false;
680 /*
681 * If DMA cannot be used right now, we complete this
682 * transaction via IRQ and let the TTY layer retry.
683 */
684 dev_dbg(uap->port.dev, "TX DMA busy\n");
685 return -EBUSY;
686 }
687
688 /* Some data to go along to the callback */
689 desc->callback = pl011_dma_tx_callback;
690 desc->callback_param = uap;
691
692 /* All errors should happen at prepare time */
693 dmaengine_submit(desc);
694
695 /* Fire the DMA transaction */
696 dma_dev->device_issue_pending(chan);
697
698 uap->dmacr |= UART011_TXDMAE;
Russell King9f25bc52015-11-03 14:51:13 +0000699 pl011_write(uap->dmacr, uap, REG_DMACR);
Russell King68b65f72010-12-22 17:24:39 +0000700 uap->dmatx.queued = true;
701
702 /*
703 * Now we know that DMA will fire, so advance the ring buffer
704 * with the stuff we just dispatched.
705 */
706 xmit->tail = (xmit->tail + count) & (UART_XMIT_SIZE - 1);
707 uap->port.icount.tx += count;
708
709 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
710 uart_write_wakeup(&uap->port);
711
712 return 1;
713}
714
715/*
716 * We received a transmit interrupt without a pending X-char but with
717 * pending characters.
718 * Locking: called with port lock held and IRQs disabled.
719 * Returns:
720 * false if we want to use PIO to transmit
721 * true if we queued a DMA buffer
722 */
723static bool pl011_dma_tx_irq(struct uart_amba_port *uap)
724{
Linus Walleijead76f32011-02-24 13:21:08 +0100725 if (!uap->using_tx_dma)
Russell King68b65f72010-12-22 17:24:39 +0000726 return false;
727
728 /*
729 * If we already have a TX buffer queued, but received a
730 * TX interrupt, it will be because we've just sent an X-char.
731 * Ensure the TX DMA is enabled and the TX IRQ is disabled.
732 */
733 if (uap->dmatx.queued) {
734 uap->dmacr |= UART011_TXDMAE;
Russell King9f25bc52015-11-03 14:51:13 +0000735 pl011_write(uap->dmacr, uap, REG_DMACR);
Russell King68b65f72010-12-22 17:24:39 +0000736 uap->im &= ~UART011_TXIM;
Russell King9f25bc52015-11-03 14:51:13 +0000737 pl011_write(uap->im, uap, REG_IMSC);
Russell King68b65f72010-12-22 17:24:39 +0000738 return true;
739 }
740
741 /*
742 * We don't have a TX buffer queued, so try to queue one.
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300743 * If we successfully queued a buffer, mask the TX IRQ.
Russell King68b65f72010-12-22 17:24:39 +0000744 */
745 if (pl011_dma_tx_refill(uap) > 0) {
746 uap->im &= ~UART011_TXIM;
Russell King9f25bc52015-11-03 14:51:13 +0000747 pl011_write(uap->im, uap, REG_IMSC);
Russell King68b65f72010-12-22 17:24:39 +0000748 return true;
749 }
750 return false;
751}
752
753/*
754 * Stop the DMA transmit (eg, due to received XOFF).
755 * Locking: called with port lock held and IRQs disabled.
756 */
757static inline void pl011_dma_tx_stop(struct uart_amba_port *uap)
758{
759 if (uap->dmatx.queued) {
760 uap->dmacr &= ~UART011_TXDMAE;
Russell King9f25bc52015-11-03 14:51:13 +0000761 pl011_write(uap->dmacr, uap, REG_DMACR);
Russell King68b65f72010-12-22 17:24:39 +0000762 }
763}
764
765/*
766 * Try to start a DMA transmit, or in the case of an XON/OFF
767 * character queued for send, try to get that character out ASAP.
768 * Locking: called with port lock held and IRQs disabled.
769 * Returns:
770 * false if we want the TX IRQ to be enabled
771 * true if we have a buffer queued
772 */
773static inline bool pl011_dma_tx_start(struct uart_amba_port *uap)
774{
775 u16 dmacr;
776
Linus Walleijead76f32011-02-24 13:21:08 +0100777 if (!uap->using_tx_dma)
Russell King68b65f72010-12-22 17:24:39 +0000778 return false;
779
780 if (!uap->port.x_char) {
781 /* no X-char, try to push chars out in DMA mode */
782 bool ret = true;
783
784 if (!uap->dmatx.queued) {
785 if (pl011_dma_tx_refill(uap) > 0) {
786 uap->im &= ~UART011_TXIM;
Russell King9f25bc52015-11-03 14:51:13 +0000787 pl011_write(uap->im, uap, REG_IMSC);
Dave Martin734745c2015-03-04 12:27:33 +0000788 } else
Russell King68b65f72010-12-22 17:24:39 +0000789 ret = false;
Russell King68b65f72010-12-22 17:24:39 +0000790 } else if (!(uap->dmacr & UART011_TXDMAE)) {
791 uap->dmacr |= UART011_TXDMAE;
Russell King9f25bc52015-11-03 14:51:13 +0000792 pl011_write(uap->dmacr, uap, REG_DMACR);
Russell King68b65f72010-12-22 17:24:39 +0000793 }
794 return ret;
795 }
796
797 /*
798 * We have an X-char to send. Disable DMA to prevent it loading
799 * the TX fifo, and then see if we can stuff it into the FIFO.
800 */
801 dmacr = uap->dmacr;
802 uap->dmacr &= ~UART011_TXDMAE;
Russell King9f25bc52015-11-03 14:51:13 +0000803 pl011_write(uap->dmacr, uap, REG_DMACR);
Russell King68b65f72010-12-22 17:24:39 +0000804
Russell King9f25bc52015-11-03 14:51:13 +0000805 if (pl011_read(uap, REG_FR) & UART01x_FR_TXFF) {
Russell King68b65f72010-12-22 17:24:39 +0000806 /*
807 * No space in the FIFO, so enable the transmit interrupt
808 * so we know when there is space. Note that once we've
809 * loaded the character, we should just re-enable DMA.
810 */
811 return false;
812 }
813
Russell King9f25bc52015-11-03 14:51:13 +0000814 pl011_write(uap->port.x_char, uap, REG_DR);
Russell King68b65f72010-12-22 17:24:39 +0000815 uap->port.icount.tx++;
816 uap->port.x_char = 0;
817
818 /* Success - restore the DMA state */
819 uap->dmacr = dmacr;
Russell King9f25bc52015-11-03 14:51:13 +0000820 pl011_write(dmacr, uap, REG_DMACR);
Russell King68b65f72010-12-22 17:24:39 +0000821
822 return true;
823}
824
825/*
826 * Flush the transmit buffer.
827 * Locking: called with port lock held and IRQs disabled.
828 */
829static void pl011_dma_flush_buffer(struct uart_port *port)
Fabio Estevamb83286b2013-08-09 17:58:51 -0300830__releases(&uap->port.lock)
831__acquires(&uap->port.lock)
Russell King68b65f72010-12-22 17:24:39 +0000832{
Daniel Thompsona5820c22014-09-03 12:51:55 +0100833 struct uart_amba_port *uap =
834 container_of(port, struct uart_amba_port, port);
Russell King68b65f72010-12-22 17:24:39 +0000835
Linus Walleijead76f32011-02-24 13:21:08 +0100836 if (!uap->using_tx_dma)
Russell King68b65f72010-12-22 17:24:39 +0000837 return;
838
839 /* Avoid deadlock with the DMA engine callback */
840 spin_unlock(&uap->port.lock);
841 dmaengine_terminate_all(uap->dmatx.chan);
842 spin_lock(&uap->port.lock);
843 if (uap->dmatx.queued) {
844 dma_unmap_sg(uap->dmatx.chan->device->dev, &uap->dmatx.sg, 1,
845 DMA_TO_DEVICE);
846 uap->dmatx.queued = false;
847 uap->dmacr &= ~UART011_TXDMAE;
Russell King9f25bc52015-11-03 14:51:13 +0000848 pl011_write(uap->dmacr, uap, REG_DMACR);
Russell King68b65f72010-12-22 17:24:39 +0000849 }
850}
851
Linus Walleijead76f32011-02-24 13:21:08 +0100852static void pl011_dma_rx_callback(void *data);
853
854static int pl011_dma_rx_trigger_dma(struct uart_amba_port *uap)
855{
856 struct dma_chan *rxchan = uap->dmarx.chan;
Linus Walleijead76f32011-02-24 13:21:08 +0100857 struct pl011_dmarx_data *dmarx = &uap->dmarx;
858 struct dma_async_tx_descriptor *desc;
859 struct pl011_sgbuf *sgbuf;
860
861 if (!rxchan)
862 return -EIO;
863
864 /* Start the RX DMA job */
865 sgbuf = uap->dmarx.use_buf_b ?
866 &uap->dmarx.sgbuf_b : &uap->dmarx.sgbuf_a;
Alexandre Bounine16052822012-03-08 16:11:18 -0500867 desc = dmaengine_prep_slave_sg(rxchan, &sgbuf->sg, 1,
Vinod Koula485df42011-10-14 10:47:38 +0530868 DMA_DEV_TO_MEM,
Linus Walleijead76f32011-02-24 13:21:08 +0100869 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
870 /*
871 * If the DMA engine is busy and cannot prepare a
872 * channel, no big deal, the driver will fall back
873 * to interrupt mode as a result of this error code.
874 */
875 if (!desc) {
876 uap->dmarx.running = false;
877 dmaengine_terminate_all(rxchan);
878 return -EBUSY;
879 }
880
881 /* Some data to go along to the callback */
882 desc->callback = pl011_dma_rx_callback;
883 desc->callback_param = uap;
884 dmarx->cookie = dmaengine_submit(desc);
885 dma_async_issue_pending(rxchan);
886
887 uap->dmacr |= UART011_RXDMAE;
Russell King9f25bc52015-11-03 14:51:13 +0000888 pl011_write(uap->dmacr, uap, REG_DMACR);
Linus Walleijead76f32011-02-24 13:21:08 +0100889 uap->dmarx.running = true;
890
891 uap->im &= ~UART011_RXIM;
Russell King9f25bc52015-11-03 14:51:13 +0000892 pl011_write(uap->im, uap, REG_IMSC);
Linus Walleijead76f32011-02-24 13:21:08 +0100893
894 return 0;
895}
896
897/*
898 * This is called when either the DMA job is complete, or
899 * the FIFO timeout interrupt occurred. This must be called
900 * with the port spinlock uap->port.lock held.
901 */
902static void pl011_dma_rx_chars(struct uart_amba_port *uap,
903 u32 pending, bool use_buf_b,
904 bool readfifo)
905{
Jiri Slaby05c7cd32013-01-03 15:53:04 +0100906 struct tty_port *port = &uap->port.state->port;
Linus Walleijead76f32011-02-24 13:21:08 +0100907 struct pl011_sgbuf *sgbuf = use_buf_b ?
908 &uap->dmarx.sgbuf_b : &uap->dmarx.sgbuf_a;
Linus Walleijead76f32011-02-24 13:21:08 +0100909 int dma_count = 0;
910 u32 fifotaken = 0; /* only used for vdbg() */
911
Chanho Mincb06ff12013-03-27 18:38:11 +0900912 struct pl011_dmarx_data *dmarx = &uap->dmarx;
913 int dmataken = 0;
914
915 if (uap->dmarx.poll_rate) {
916 /* The data can be taken by polling */
917 dmataken = sgbuf->sg.length - dmarx->last_residue;
918 /* Recalculate the pending size */
919 if (pending >= dmataken)
920 pending -= dmataken;
921 }
922
923 /* Pick the remain data from the DMA */
Linus Walleijead76f32011-02-24 13:21:08 +0100924 if (pending) {
Linus Walleijead76f32011-02-24 13:21:08 +0100925
926 /*
927 * First take all chars in the DMA pipe, then look in the FIFO.
928 * Note that tty_insert_flip_buf() tries to take as many chars
929 * as it can.
930 */
Chanho Mincb06ff12013-03-27 18:38:11 +0900931 dma_count = tty_insert_flip_string(port, sgbuf->buf + dmataken,
932 pending);
Linus Walleijead76f32011-02-24 13:21:08 +0100933
934 uap->port.icount.rx += dma_count;
935 if (dma_count < pending)
936 dev_warn(uap->port.dev,
937 "couldn't insert all characters (TTY is full?)\n");
938 }
939
Chanho Mincb06ff12013-03-27 18:38:11 +0900940 /* Reset the last_residue for Rx DMA poll */
941 if (uap->dmarx.poll_rate)
942 dmarx->last_residue = sgbuf->sg.length;
943
Linus Walleijead76f32011-02-24 13:21:08 +0100944 /*
945 * Only continue with trying to read the FIFO if all DMA chars have
946 * been taken first.
947 */
948 if (dma_count == pending && readfifo) {
949 /* Clear any error flags */
Russell King75836332015-11-03 14:50:58 +0000950 pl011_write(UART011_OEIS | UART011_BEIS | UART011_PEIS |
Russell King9f25bc52015-11-03 14:51:13 +0000951 UART011_FEIS, uap, REG_ICR);
Linus Walleijead76f32011-02-24 13:21:08 +0100952
953 /*
954 * If we read all the DMA'd characters, and we had an
Linus Walleij29772c42011-02-24 13:21:36 +0100955 * incomplete buffer, that could be due to an rx error, or
956 * maybe we just timed out. Read any pending chars and check
957 * the error status.
958 *
959 * Error conditions will only occur in the FIFO, these will
960 * trigger an immediate interrupt and stop the DMA job, so we
961 * will always find the error in the FIFO, never in the DMA
962 * buffer.
Linus Walleijead76f32011-02-24 13:21:08 +0100963 */
Linus Walleij29772c42011-02-24 13:21:36 +0100964 fifotaken = pl011_fifo_to_tty(uap);
Linus Walleijead76f32011-02-24 13:21:08 +0100965 }
966
967 spin_unlock(&uap->port.lock);
968 dev_vdbg(uap->port.dev,
969 "Took %d chars from DMA buffer and %d chars from the FIFO\n",
970 dma_count, fifotaken);
Jiri Slaby2e124b42013-01-03 15:53:06 +0100971 tty_flip_buffer_push(port);
Linus Walleijead76f32011-02-24 13:21:08 +0100972 spin_lock(&uap->port.lock);
973}
974
975static void pl011_dma_rx_irq(struct uart_amba_port *uap)
976{
977 struct pl011_dmarx_data *dmarx = &uap->dmarx;
978 struct dma_chan *rxchan = dmarx->chan;
979 struct pl011_sgbuf *sgbuf = dmarx->use_buf_b ?
980 &dmarx->sgbuf_b : &dmarx->sgbuf_a;
981 size_t pending;
982 struct dma_tx_state state;
983 enum dma_status dmastat;
984
985 /*
986 * Pause the transfer so we can trust the current counter,
987 * do this before we pause the PL011 block, else we may
988 * overflow the FIFO.
989 */
990 if (dmaengine_pause(rxchan))
991 dev_err(uap->port.dev, "unable to pause DMA transfer\n");
992 dmastat = rxchan->device->device_tx_status(rxchan,
993 dmarx->cookie, &state);
994 if (dmastat != DMA_PAUSED)
995 dev_err(uap->port.dev, "unable to pause DMA transfer\n");
996
997 /* Disable RX DMA - incoming data will wait in the FIFO */
998 uap->dmacr &= ~UART011_RXDMAE;
Russell King9f25bc52015-11-03 14:51:13 +0000999 pl011_write(uap->dmacr, uap, REG_DMACR);
Linus Walleijead76f32011-02-24 13:21:08 +01001000 uap->dmarx.running = false;
1001
1002 pending = sgbuf->sg.length - state.residue;
1003 BUG_ON(pending > PL011_DMA_BUFFER_SIZE);
1004 /* Then we terminate the transfer - we now know our residue */
1005 dmaengine_terminate_all(rxchan);
1006
1007 /*
1008 * This will take the chars we have so far and insert
1009 * into the framework.
1010 */
1011 pl011_dma_rx_chars(uap, pending, dmarx->use_buf_b, true);
1012
1013 /* Switch buffer & re-trigger DMA job */
1014 dmarx->use_buf_b = !dmarx->use_buf_b;
1015 if (pl011_dma_rx_trigger_dma(uap)) {
1016 dev_dbg(uap->port.dev, "could not retrigger RX DMA job "
1017 "fall back to interrupt mode\n");
1018 uap->im |= UART011_RXIM;
Russell King9f25bc52015-11-03 14:51:13 +00001019 pl011_write(uap->im, uap, REG_IMSC);
Linus Walleijead76f32011-02-24 13:21:08 +01001020 }
1021}
1022
1023static void pl011_dma_rx_callback(void *data)
1024{
1025 struct uart_amba_port *uap = data;
1026 struct pl011_dmarx_data *dmarx = &uap->dmarx;
Chanho Min6dc01aa2012-02-20 10:24:40 +09001027 struct dma_chan *rxchan = dmarx->chan;
Linus Walleijead76f32011-02-24 13:21:08 +01001028 bool lastbuf = dmarx->use_buf_b;
Chanho Min6dc01aa2012-02-20 10:24:40 +09001029 struct pl011_sgbuf *sgbuf = dmarx->use_buf_b ?
1030 &dmarx->sgbuf_b : &dmarx->sgbuf_a;
1031 size_t pending;
1032 struct dma_tx_state state;
Linus Walleijead76f32011-02-24 13:21:08 +01001033 int ret;
1034
1035 /*
1036 * This completion interrupt occurs typically when the
1037 * RX buffer is totally stuffed but no timeout has yet
1038 * occurred. When that happens, we just want the RX
1039 * routine to flush out the secondary DMA buffer while
1040 * we immediately trigger the next DMA job.
1041 */
1042 spin_lock_irq(&uap->port.lock);
Chanho Min6dc01aa2012-02-20 10:24:40 +09001043 /*
1044 * Rx data can be taken by the UART interrupts during
1045 * the DMA irq handler. So we check the residue here.
1046 */
1047 rxchan->device->device_tx_status(rxchan, dmarx->cookie, &state);
1048 pending = sgbuf->sg.length - state.residue;
1049 BUG_ON(pending > PL011_DMA_BUFFER_SIZE);
1050 /* Then we terminate the transfer - we now know our residue */
1051 dmaengine_terminate_all(rxchan);
1052
Linus Walleijead76f32011-02-24 13:21:08 +01001053 uap->dmarx.running = false;
1054 dmarx->use_buf_b = !lastbuf;
1055 ret = pl011_dma_rx_trigger_dma(uap);
1056
Chanho Min6dc01aa2012-02-20 10:24:40 +09001057 pl011_dma_rx_chars(uap, pending, lastbuf, false);
Linus Walleijead76f32011-02-24 13:21:08 +01001058 spin_unlock_irq(&uap->port.lock);
1059 /*
1060 * Do this check after we picked the DMA chars so we don't
1061 * get some IRQ immediately from RX.
1062 */
1063 if (ret) {
1064 dev_dbg(uap->port.dev, "could not retrigger RX DMA job "
1065 "fall back to interrupt mode\n");
1066 uap->im |= UART011_RXIM;
Russell King9f25bc52015-11-03 14:51:13 +00001067 pl011_write(uap->im, uap, REG_IMSC);
Linus Walleijead76f32011-02-24 13:21:08 +01001068 }
1069}
1070
1071/*
1072 * Stop accepting received characters, when we're shutting down or
1073 * suspending this port.
1074 * Locking: called with port lock held and IRQs disabled.
1075 */
1076static inline void pl011_dma_rx_stop(struct uart_amba_port *uap)
1077{
1078 /* FIXME. Just disable the DMA enable */
1079 uap->dmacr &= ~UART011_RXDMAE;
Russell King9f25bc52015-11-03 14:51:13 +00001080 pl011_write(uap->dmacr, uap, REG_DMACR);
Linus Walleijead76f32011-02-24 13:21:08 +01001081}
Russell King68b65f72010-12-22 17:24:39 +00001082
Chanho Mincb06ff12013-03-27 18:38:11 +09001083/*
1084 * Timer handler for Rx DMA polling.
1085 * Every polling, It checks the residue in the dma buffer and transfer
1086 * data to the tty. Also, last_residue is updated for the next polling.
1087 */
1088static void pl011_dma_rx_poll(unsigned long args)
1089{
1090 struct uart_amba_port *uap = (struct uart_amba_port *)args;
1091 struct tty_port *port = &uap->port.state->port;
1092 struct pl011_dmarx_data *dmarx = &uap->dmarx;
1093 struct dma_chan *rxchan = uap->dmarx.chan;
1094 unsigned long flags = 0;
1095 unsigned int dmataken = 0;
1096 unsigned int size = 0;
1097 struct pl011_sgbuf *sgbuf;
1098 int dma_count;
1099 struct dma_tx_state state;
1100
1101 sgbuf = dmarx->use_buf_b ? &uap->dmarx.sgbuf_b : &uap->dmarx.sgbuf_a;
1102 rxchan->device->device_tx_status(rxchan, dmarx->cookie, &state);
1103 if (likely(state.residue < dmarx->last_residue)) {
1104 dmataken = sgbuf->sg.length - dmarx->last_residue;
1105 size = dmarx->last_residue - state.residue;
1106 dma_count = tty_insert_flip_string(port, sgbuf->buf + dmataken,
1107 size);
1108 if (dma_count == size)
1109 dmarx->last_residue = state.residue;
1110 dmarx->last_jiffies = jiffies;
1111 }
1112 tty_flip_buffer_push(port);
1113
1114 /*
1115 * If no data is received in poll_timeout, the driver will fall back
1116 * to interrupt mode. We will retrigger DMA at the first interrupt.
1117 */
1118 if (jiffies_to_msecs(jiffies - dmarx->last_jiffies)
1119 > uap->dmarx.poll_timeout) {
1120
1121 spin_lock_irqsave(&uap->port.lock, flags);
1122 pl011_dma_rx_stop(uap);
Guennadi Liakhovetskic25a1ad2013-12-10 14:54:47 +01001123 uap->im |= UART011_RXIM;
Russell King9f25bc52015-11-03 14:51:13 +00001124 pl011_write(uap->im, uap, REG_IMSC);
Chanho Mincb06ff12013-03-27 18:38:11 +09001125 spin_unlock_irqrestore(&uap->port.lock, flags);
1126
1127 uap->dmarx.running = false;
1128 dmaengine_terminate_all(rxchan);
1129 del_timer(&uap->dmarx.timer);
1130 } else {
1131 mod_timer(&uap->dmarx.timer,
1132 jiffies + msecs_to_jiffies(uap->dmarx.poll_rate));
1133 }
1134}
1135
Russell King68b65f72010-12-22 17:24:39 +00001136static void pl011_dma_startup(struct uart_amba_port *uap)
1137{
Linus Walleijead76f32011-02-24 13:21:08 +01001138 int ret;
1139
Jorge Ramirez-Ortiz1c9be312015-03-06 13:05:40 -05001140 if (!uap->dma_probed)
1141 pl011_dma_probe(uap);
1142
Russell King68b65f72010-12-22 17:24:39 +00001143 if (!uap->dmatx.chan)
1144 return;
1145
Andrew Jackson4c0be452014-11-07 14:14:35 +00001146 uap->dmatx.buf = kmalloc(PL011_DMA_BUFFER_SIZE, GFP_KERNEL | __GFP_DMA);
Russell King68b65f72010-12-22 17:24:39 +00001147 if (!uap->dmatx.buf) {
1148 dev_err(uap->port.dev, "no memory for DMA TX buffer\n");
1149 uap->port.fifosize = uap->fifosize;
1150 return;
1151 }
1152
1153 sg_init_one(&uap->dmatx.sg, uap->dmatx.buf, PL011_DMA_BUFFER_SIZE);
1154
1155 /* The DMA buffer is now the FIFO the TTY subsystem can use */
1156 uap->port.fifosize = PL011_DMA_BUFFER_SIZE;
Linus Walleijead76f32011-02-24 13:21:08 +01001157 uap->using_tx_dma = true;
Russell King68b65f72010-12-22 17:24:39 +00001158
Linus Walleijead76f32011-02-24 13:21:08 +01001159 if (!uap->dmarx.chan)
1160 goto skip_rx;
1161
1162 /* Allocate and map DMA RX buffers */
1163 ret = pl011_sgbuf_init(uap->dmarx.chan, &uap->dmarx.sgbuf_a,
1164 DMA_FROM_DEVICE);
1165 if (ret) {
1166 dev_err(uap->port.dev, "failed to init DMA %s: %d\n",
1167 "RX buffer A", ret);
1168 goto skip_rx;
1169 }
1170
1171 ret = pl011_sgbuf_init(uap->dmarx.chan, &uap->dmarx.sgbuf_b,
1172 DMA_FROM_DEVICE);
1173 if (ret) {
1174 dev_err(uap->port.dev, "failed to init DMA %s: %d\n",
1175 "RX buffer B", ret);
1176 pl011_sgbuf_free(uap->dmarx.chan, &uap->dmarx.sgbuf_a,
1177 DMA_FROM_DEVICE);
1178 goto skip_rx;
1179 }
1180
1181 uap->using_rx_dma = true;
1182
1183skip_rx:
Russell King68b65f72010-12-22 17:24:39 +00001184 /* Turn on DMA error (RX/TX will be enabled on demand) */
1185 uap->dmacr |= UART011_DMAONERR;
Russell King9f25bc52015-11-03 14:51:13 +00001186 pl011_write(uap->dmacr, uap, REG_DMACR);
Russell King38d62432010-12-22 17:59:16 +00001187
1188 /*
1189 * ST Micro variants has some specific dma burst threshold
1190 * compensation. Set this to 16 bytes, so burst will only
1191 * be issued above/below 16 bytes.
1192 */
1193 if (uap->vendor->dma_threshold)
Russell King75836332015-11-03 14:50:58 +00001194 pl011_write(ST_UART011_DMAWM_RX_16 | ST_UART011_DMAWM_TX_16,
Russell King9f25bc52015-11-03 14:51:13 +00001195 uap, REG_ST_DMAWM);
Linus Walleijead76f32011-02-24 13:21:08 +01001196
1197 if (uap->using_rx_dma) {
1198 if (pl011_dma_rx_trigger_dma(uap))
1199 dev_dbg(uap->port.dev, "could not trigger initial "
1200 "RX DMA job, fall back to interrupt mode\n");
Chanho Mincb06ff12013-03-27 18:38:11 +09001201 if (uap->dmarx.poll_rate) {
1202 init_timer(&(uap->dmarx.timer));
1203 uap->dmarx.timer.function = pl011_dma_rx_poll;
1204 uap->dmarx.timer.data = (unsigned long)uap;
1205 mod_timer(&uap->dmarx.timer,
1206 jiffies +
1207 msecs_to_jiffies(uap->dmarx.poll_rate));
1208 uap->dmarx.last_residue = PL011_DMA_BUFFER_SIZE;
1209 uap->dmarx.last_jiffies = jiffies;
1210 }
Linus Walleijead76f32011-02-24 13:21:08 +01001211 }
Russell King68b65f72010-12-22 17:24:39 +00001212}
1213
1214static void pl011_dma_shutdown(struct uart_amba_port *uap)
1215{
Linus Walleijead76f32011-02-24 13:21:08 +01001216 if (!(uap->using_tx_dma || uap->using_rx_dma))
Russell King68b65f72010-12-22 17:24:39 +00001217 return;
1218
1219 /* Disable RX and TX DMA */
Shawn Guo0e125a52016-07-08 17:00:39 +08001220 while (pl011_read(uap, REG_FR) & uap->vendor->fr_busy)
Timur Tabi2f2fd082016-01-15 14:32:20 -06001221 cpu_relax();
Russell King68b65f72010-12-22 17:24:39 +00001222
1223 spin_lock_irq(&uap->port.lock);
1224 uap->dmacr &= ~(UART011_DMAONERR | UART011_RXDMAE | UART011_TXDMAE);
Russell King9f25bc52015-11-03 14:51:13 +00001225 pl011_write(uap->dmacr, uap, REG_DMACR);
Russell King68b65f72010-12-22 17:24:39 +00001226 spin_unlock_irq(&uap->port.lock);
1227
Linus Walleijead76f32011-02-24 13:21:08 +01001228 if (uap->using_tx_dma) {
1229 /* In theory, this should already be done by pl011_dma_flush_buffer */
1230 dmaengine_terminate_all(uap->dmatx.chan);
1231 if (uap->dmatx.queued) {
1232 dma_unmap_sg(uap->dmatx.chan->device->dev, &uap->dmatx.sg, 1,
1233 DMA_TO_DEVICE);
1234 uap->dmatx.queued = false;
1235 }
1236
1237 kfree(uap->dmatx.buf);
1238 uap->using_tx_dma = false;
Russell King68b65f72010-12-22 17:24:39 +00001239 }
1240
Linus Walleijead76f32011-02-24 13:21:08 +01001241 if (uap->using_rx_dma) {
1242 dmaengine_terminate_all(uap->dmarx.chan);
1243 /* Clean up the RX DMA */
1244 pl011_sgbuf_free(uap->dmarx.chan, &uap->dmarx.sgbuf_a, DMA_FROM_DEVICE);
1245 pl011_sgbuf_free(uap->dmarx.chan, &uap->dmarx.sgbuf_b, DMA_FROM_DEVICE);
Chanho Mincb06ff12013-03-27 18:38:11 +09001246 if (uap->dmarx.poll_rate)
1247 del_timer_sync(&uap->dmarx.timer);
Linus Walleijead76f32011-02-24 13:21:08 +01001248 uap->using_rx_dma = false;
1249 }
Russell King68b65f72010-12-22 17:24:39 +00001250}
1251
Linus Walleijead76f32011-02-24 13:21:08 +01001252static inline bool pl011_dma_rx_available(struct uart_amba_port *uap)
1253{
1254 return uap->using_rx_dma;
1255}
1256
1257static inline bool pl011_dma_rx_running(struct uart_amba_port *uap)
1258{
1259 return uap->using_rx_dma && uap->dmarx.running;
1260}
1261
Russell King68b65f72010-12-22 17:24:39 +00001262#else
1263/* Blank functions if the DMA engine is not available */
Jorge Ramirez-Ortiz1c9be312015-03-06 13:05:40 -05001264static inline void pl011_dma_probe(struct uart_amba_port *uap)
Russell King68b65f72010-12-22 17:24:39 +00001265{
1266}
1267
1268static inline void pl011_dma_remove(struct uart_amba_port *uap)
1269{
1270}
1271
1272static inline void pl011_dma_startup(struct uart_amba_port *uap)
1273{
1274}
1275
1276static inline void pl011_dma_shutdown(struct uart_amba_port *uap)
1277{
1278}
1279
1280static inline bool pl011_dma_tx_irq(struct uart_amba_port *uap)
1281{
1282 return false;
1283}
1284
1285static inline void pl011_dma_tx_stop(struct uart_amba_port *uap)
1286{
1287}
1288
1289static inline bool pl011_dma_tx_start(struct uart_amba_port *uap)
1290{
1291 return false;
1292}
1293
Linus Walleijead76f32011-02-24 13:21:08 +01001294static inline void pl011_dma_rx_irq(struct uart_amba_port *uap)
1295{
1296}
1297
1298static inline void pl011_dma_rx_stop(struct uart_amba_port *uap)
1299{
1300}
1301
1302static inline int pl011_dma_rx_trigger_dma(struct uart_amba_port *uap)
1303{
1304 return -EIO;
1305}
1306
1307static inline bool pl011_dma_rx_available(struct uart_amba_port *uap)
1308{
1309 return false;
1310}
1311
1312static inline bool pl011_dma_rx_running(struct uart_amba_port *uap)
1313{
1314 return false;
1315}
1316
Russell King68b65f72010-12-22 17:24:39 +00001317#define pl011_dma_flush_buffer NULL
1318#endif
1319
Russell Kingb129a8c2005-08-31 10:12:14 +01001320static void pl011_stop_tx(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001321{
Daniel Thompsona5820c22014-09-03 12:51:55 +01001322 struct uart_amba_port *uap =
1323 container_of(port, struct uart_amba_port, port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001324
1325 uap->im &= ~UART011_TXIM;
Russell King9f25bc52015-11-03 14:51:13 +00001326 pl011_write(uap->im, uap, REG_IMSC);
Russell King68b65f72010-12-22 17:24:39 +00001327 pl011_dma_tx_stop(uap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001328}
1329
Dave Martin1e84d222015-04-27 16:49:05 +01001330static void pl011_tx_chars(struct uart_amba_port *uap, bool from_irq);
Dave Martin734745c2015-03-04 12:27:33 +00001331
1332/* Start TX with programmed I/O only (no DMA) */
1333static void pl011_start_tx_pio(struct uart_amba_port *uap)
1334{
1335 uap->im |= UART011_TXIM;
Russell King9f25bc52015-11-03 14:51:13 +00001336 pl011_write(uap->im, uap, REG_IMSC);
Dave Martin1e84d222015-04-27 16:49:05 +01001337 pl011_tx_chars(uap, false);
Dave Martin734745c2015-03-04 12:27:33 +00001338}
1339
Russell Kingb129a8c2005-08-31 10:12:14 +01001340static void pl011_start_tx(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001341{
Daniel Thompsona5820c22014-09-03 12:51:55 +01001342 struct uart_amba_port *uap =
1343 container_of(port, struct uart_amba_port, port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001344
Dave Martin734745c2015-03-04 12:27:33 +00001345 if (!pl011_dma_tx_start(uap))
1346 pl011_start_tx_pio(uap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001347}
1348
1349static void pl011_stop_rx(struct uart_port *port)
1350{
Daniel Thompsona5820c22014-09-03 12:51:55 +01001351 struct uart_amba_port *uap =
1352 container_of(port, struct uart_amba_port, port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001353
1354 uap->im &= ~(UART011_RXIM|UART011_RTIM|UART011_FEIM|
1355 UART011_PEIM|UART011_BEIM|UART011_OEIM);
Russell King9f25bc52015-11-03 14:51:13 +00001356 pl011_write(uap->im, uap, REG_IMSC);
Linus Walleijead76f32011-02-24 13:21:08 +01001357
1358 pl011_dma_rx_stop(uap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001359}
1360
1361static void pl011_enable_ms(struct uart_port *port)
1362{
Daniel Thompsona5820c22014-09-03 12:51:55 +01001363 struct uart_amba_port *uap =
1364 container_of(port, struct uart_amba_port, port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001365
1366 uap->im |= UART011_RIMIM|UART011_CTSMIM|UART011_DCDMIM|UART011_DSRMIM;
Russell King9f25bc52015-11-03 14:51:13 +00001367 pl011_write(uap->im, uap, REG_IMSC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001368}
1369
David Howells7d12e782006-10-05 14:55:46 +01001370static void pl011_rx_chars(struct uart_amba_port *uap)
Fabio Estevamb83286b2013-08-09 17:58:51 -03001371__releases(&uap->port.lock)
1372__acquires(&uap->port.lock)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001373{
Linus Walleij29772c42011-02-24 13:21:36 +01001374 pl011_fifo_to_tty(uap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001375
Thomas Gleixner2389b272007-05-29 21:53:50 +01001376 spin_unlock(&uap->port.lock);
Jiri Slaby2e124b42013-01-03 15:53:06 +01001377 tty_flip_buffer_push(&uap->port.state->port);
Linus Walleijead76f32011-02-24 13:21:08 +01001378 /*
1379 * If we were temporarily out of DMA mode for a while,
1380 * attempt to switch back to DMA mode again.
1381 */
1382 if (pl011_dma_rx_available(uap)) {
1383 if (pl011_dma_rx_trigger_dma(uap)) {
1384 dev_dbg(uap->port.dev, "could not trigger RX DMA job "
1385 "fall back to interrupt mode again\n");
1386 uap->im |= UART011_RXIM;
Russell King9f25bc52015-11-03 14:51:13 +00001387 pl011_write(uap->im, uap, REG_IMSC);
Chanho Mincb06ff12013-03-27 18:38:11 +09001388 } else {
Chanho Min89fa28d2013-04-03 11:10:37 +09001389#ifdef CONFIG_DMA_ENGINE
Chanho Mincb06ff12013-03-27 18:38:11 +09001390 /* Start Rx DMA poll */
1391 if (uap->dmarx.poll_rate) {
1392 uap->dmarx.last_jiffies = jiffies;
1393 uap->dmarx.last_residue = PL011_DMA_BUFFER_SIZE;
1394 mod_timer(&uap->dmarx.timer,
1395 jiffies +
1396 msecs_to_jiffies(uap->dmarx.poll_rate));
1397 }
Chanho Min89fa28d2013-04-03 11:10:37 +09001398#endif
Chanho Mincb06ff12013-03-27 18:38:11 +09001399 }
Linus Walleijead76f32011-02-24 13:21:08 +01001400 }
Thomas Gleixner2389b272007-05-29 21:53:50 +01001401 spin_lock(&uap->port.lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001402}
1403
Dave Martin1e84d222015-04-27 16:49:05 +01001404static bool pl011_tx_char(struct uart_amba_port *uap, unsigned char c,
1405 bool from_irq)
Dave Martin734745c2015-03-04 12:27:33 +00001406{
Dave Martin1e84d222015-04-27 16:49:05 +01001407 if (unlikely(!from_irq) &&
Russell King9f25bc52015-11-03 14:51:13 +00001408 pl011_read(uap, REG_FR) & UART01x_FR_TXFF)
Dave Martin1e84d222015-04-27 16:49:05 +01001409 return false; /* unable to transmit character */
1410
Russell King9f25bc52015-11-03 14:51:13 +00001411 pl011_write(c, uap, REG_DR);
Dave Martin734745c2015-03-04 12:27:33 +00001412 uap->port.icount.tx++;
1413
Dave Martin1e84d222015-04-27 16:49:05 +01001414 return true;
Dave Martin734745c2015-03-04 12:27:33 +00001415}
1416
Dave Martin1e84d222015-04-27 16:49:05 +01001417static void pl011_tx_chars(struct uart_amba_port *uap, bool from_irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001418{
Alan Coxebd2c8f2009-09-19 13:13:28 -07001419 struct circ_buf *xmit = &uap->port.state->xmit;
Dave Martin1e84d222015-04-27 16:49:05 +01001420 int count = uap->fifosize >> 1;
Dave Martin734745c2015-03-04 12:27:33 +00001421
Linus Torvalds1da177e2005-04-16 15:20:36 -07001422 if (uap->port.x_char) {
Dave Martin1e84d222015-04-27 16:49:05 +01001423 if (!pl011_tx_char(uap, uap->port.x_char, from_irq))
1424 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001425 uap->port.x_char = 0;
Dave Martin734745c2015-03-04 12:27:33 +00001426 --count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001427 }
1428 if (uart_circ_empty(xmit) || uart_tx_stopped(&uap->port)) {
Russell Kingb129a8c2005-08-31 10:12:14 +01001429 pl011_stop_tx(&uap->port);
Dave Martin1e84d222015-04-27 16:49:05 +01001430 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001431 }
1432
Russell King68b65f72010-12-22 17:24:39 +00001433 /* If we are using DMA mode, try to send some characters. */
1434 if (pl011_dma_tx_irq(uap))
Dave Martin1e84d222015-04-27 16:49:05 +01001435 return;
Russell King68b65f72010-12-22 17:24:39 +00001436
Dave Martin1e84d222015-04-27 16:49:05 +01001437 do {
1438 if (likely(from_irq) && count-- == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001439 break;
Dave Martin1e84d222015-04-27 16:49:05 +01001440
1441 if (!pl011_tx_char(uap, xmit->buf[xmit->tail], from_irq))
1442 break;
1443
1444 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
1445 } while (!uart_circ_empty(xmit));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001446
1447 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
1448 uart_write_wakeup(&uap->port);
1449
Dave Martin1e84d222015-04-27 16:49:05 +01001450 if (uart_circ_empty(xmit))
Russell Kingb129a8c2005-08-31 10:12:14 +01001451 pl011_stop_tx(&uap->port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001452}
1453
1454static void pl011_modem_status(struct uart_amba_port *uap)
1455{
1456 unsigned int status, delta;
1457
Russell King9f25bc52015-11-03 14:51:13 +00001458 status = pl011_read(uap, REG_FR) & UART01x_FR_MODEM_ANY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001459
1460 delta = status ^ uap->old_status;
1461 uap->old_status = status;
1462
1463 if (!delta)
1464 return;
1465
1466 if (delta & UART01x_FR_DCD)
1467 uart_handle_dcd_change(&uap->port, status & UART01x_FR_DCD);
1468
Shawn Guo0e125a52016-07-08 17:00:39 +08001469 if (delta & uap->vendor->fr_dsr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001470 uap->port.icount.dsr++;
1471
Shawn Guo0e125a52016-07-08 17:00:39 +08001472 if (delta & uap->vendor->fr_cts)
1473 uart_handle_cts_change(&uap->port,
1474 status & uap->vendor->fr_cts);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001475
Alan Coxbdc04e32009-09-19 13:13:31 -07001476 wake_up_interruptible(&uap->port.state->port.delta_msr_wait);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001477}
1478
Andre Przywara9c4ef4b2015-05-21 17:26:20 +01001479static void check_apply_cts_event_workaround(struct uart_amba_port *uap)
1480{
1481 unsigned int dummy_read;
1482
1483 if (!uap->vendor->cts_event_workaround)
1484 return;
1485
1486 /* workaround to make sure that all bits are unlocked.. */
Russell King9f25bc52015-11-03 14:51:13 +00001487 pl011_write(0x00, uap, REG_ICR);
Andre Przywara9c4ef4b2015-05-21 17:26:20 +01001488
1489 /*
1490 * WA: introduce 26ns(1 uart clk) delay before W1C;
1491 * single apb access will incur 2 pclk(133.12Mhz) delay,
1492 * so add 2 dummy reads
1493 */
Russell King9f25bc52015-11-03 14:51:13 +00001494 dummy_read = pl011_read(uap, REG_ICR);
1495 dummy_read = pl011_read(uap, REG_ICR);
Andre Przywara9c4ef4b2015-05-21 17:26:20 +01001496}
1497
David Howells7d12e782006-10-05 14:55:46 +01001498static irqreturn_t pl011_int(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001499{
1500 struct uart_amba_port *uap = dev_id;
Russell King963cc982010-12-22 17:16:09 +00001501 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001502 unsigned int status, pass_counter = AMBA_ISR_PASS_LIMIT;
Andre Przywara075167e2015-05-21 17:26:19 +01001503 u16 imsc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001504 int handled = 0;
1505
Russell King963cc982010-12-22 17:16:09 +00001506 spin_lock_irqsave(&uap->port.lock, flags);
Russell King9f25bc52015-11-03 14:51:13 +00001507 imsc = pl011_read(uap, REG_IMSC);
1508 status = pl011_read(uap, REG_RIS) & imsc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001509 if (status) {
1510 do {
Andre Przywara9c4ef4b2015-05-21 17:26:20 +01001511 check_apply_cts_event_workaround(uap);
Greg Kroah-Hartmanf11c9842015-09-04 09:13:39 -07001512
Russell King75836332015-11-03 14:50:58 +00001513 pl011_write(status & ~(UART011_TXIS|UART011_RTIS|
1514 UART011_RXIS),
Russell King9f25bc52015-11-03 14:51:13 +00001515 uap, REG_ICR);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001516
Linus Walleijead76f32011-02-24 13:21:08 +01001517 if (status & (UART011_RTIS|UART011_RXIS)) {
1518 if (pl011_dma_rx_running(uap))
1519 pl011_dma_rx_irq(uap);
1520 else
1521 pl011_rx_chars(uap);
1522 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001523 if (status & (UART011_DSRMIS|UART011_DCDMIS|
1524 UART011_CTSMIS|UART011_RIMIS))
1525 pl011_modem_status(uap);
Dave Martin1e84d222015-04-27 16:49:05 +01001526 if (status & UART011_TXIS)
1527 pl011_tx_chars(uap, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001528
Rajanikanth H.V4fd06902012-03-26 11:17:02 +02001529 if (pass_counter-- == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001530 break;
1531
Russell King9f25bc52015-11-03 14:51:13 +00001532 status = pl011_read(uap, REG_RIS) & imsc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001533 } while (status != 0);
1534 handled = 1;
1535 }
1536
Russell King963cc982010-12-22 17:16:09 +00001537 spin_unlock_irqrestore(&uap->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001538
1539 return IRQ_RETVAL(handled);
1540}
1541
Linus Walleije643f872012-06-17 15:44:19 +02001542static unsigned int pl011_tx_empty(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001543{
Daniel Thompsona5820c22014-09-03 12:51:55 +01001544 struct uart_amba_port *uap =
1545 container_of(port, struct uart_amba_port, port);
Christopher Covingtond8a49952017-02-15 16:39:43 -05001546
1547 /* Allow feature register bits to be inverted to work around errata */
1548 unsigned int status = pl011_read(uap, REG_FR) ^ uap->vendor->inv_fr;
1549
Shawn Guo0e125a52016-07-08 17:00:39 +08001550 return status & (uap->vendor->fr_busy | UART01x_FR_TXFF) ?
1551 0 : TIOCSER_TEMT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001552}
1553
Linus Walleije643f872012-06-17 15:44:19 +02001554static unsigned int pl011_get_mctrl(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001555{
Daniel Thompsona5820c22014-09-03 12:51:55 +01001556 struct uart_amba_port *uap =
1557 container_of(port, struct uart_amba_port, port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001558 unsigned int result = 0;
Russell King9f25bc52015-11-03 14:51:13 +00001559 unsigned int status = pl011_read(uap, REG_FR);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001560
Jiri Slaby5159f402007-10-18 23:40:31 -07001561#define TIOCMBIT(uartbit, tiocmbit) \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001562 if (status & uartbit) \
1563 result |= tiocmbit
1564
Jiri Slaby5159f402007-10-18 23:40:31 -07001565 TIOCMBIT(UART01x_FR_DCD, TIOCM_CAR);
Shawn Guo0e125a52016-07-08 17:00:39 +08001566 TIOCMBIT(uap->vendor->fr_dsr, TIOCM_DSR);
1567 TIOCMBIT(uap->vendor->fr_cts, TIOCM_CTS);
1568 TIOCMBIT(uap->vendor->fr_ri, TIOCM_RNG);
Jiri Slaby5159f402007-10-18 23:40:31 -07001569#undef TIOCMBIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001570 return result;
1571}
1572
1573static void pl011_set_mctrl(struct uart_port *port, unsigned int mctrl)
1574{
Daniel Thompsona5820c22014-09-03 12:51:55 +01001575 struct uart_amba_port *uap =
1576 container_of(port, struct uart_amba_port, port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001577 unsigned int cr;
1578
Russell King9f25bc52015-11-03 14:51:13 +00001579 cr = pl011_read(uap, REG_CR);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001580
Jiri Slaby5159f402007-10-18 23:40:31 -07001581#define TIOCMBIT(tiocmbit, uartbit) \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001582 if (mctrl & tiocmbit) \
1583 cr |= uartbit; \
1584 else \
1585 cr &= ~uartbit
1586
Jiri Slaby5159f402007-10-18 23:40:31 -07001587 TIOCMBIT(TIOCM_RTS, UART011_CR_RTS);
1588 TIOCMBIT(TIOCM_DTR, UART011_CR_DTR);
1589 TIOCMBIT(TIOCM_OUT1, UART011_CR_OUT1);
1590 TIOCMBIT(TIOCM_OUT2, UART011_CR_OUT2);
1591 TIOCMBIT(TIOCM_LOOP, UART011_CR_LBE);
Rabin Vincent3b438162010-02-12 06:43:11 +01001592
1593 if (uap->autorts) {
1594 /* We need to disable auto-RTS if we want to turn RTS off */
1595 TIOCMBIT(TIOCM_RTS, UART011_CR_RTSEN);
1596 }
Jiri Slaby5159f402007-10-18 23:40:31 -07001597#undef TIOCMBIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001598
Russell King9f25bc52015-11-03 14:51:13 +00001599 pl011_write(cr, uap, REG_CR);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001600}
1601
1602static void pl011_break_ctl(struct uart_port *port, int break_state)
1603{
Daniel Thompsona5820c22014-09-03 12:51:55 +01001604 struct uart_amba_port *uap =
1605 container_of(port, struct uart_amba_port, port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001606 unsigned long flags;
1607 unsigned int lcr_h;
1608
1609 spin_lock_irqsave(&uap->port.lock, flags);
Russell Kinge4df9a82015-11-16 17:40:41 +00001610 lcr_h = pl011_read(uap, REG_LCRH_TX);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001611 if (break_state == -1)
1612 lcr_h |= UART01x_LCRH_BRK;
1613 else
1614 lcr_h &= ~UART01x_LCRH_BRK;
Russell Kinge4df9a82015-11-16 17:40:41 +00001615 pl011_write(lcr_h, uap, REG_LCRH_TX);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001616 spin_unlock_irqrestore(&uap->port.lock, flags);
1617}
1618
Jason Wessel84b5ae12008-02-20 13:33:39 -06001619#ifdef CONFIG_CONSOLE_POLL
Anton Vorontsov5c8124a2012-09-24 14:27:55 -07001620
1621static void pl011_quiesce_irqs(struct uart_port *port)
1622{
Daniel Thompsona5820c22014-09-03 12:51:55 +01001623 struct uart_amba_port *uap =
1624 container_of(port, struct uart_amba_port, port);
Anton Vorontsov5c8124a2012-09-24 14:27:55 -07001625
Russell King9f25bc52015-11-03 14:51:13 +00001626 pl011_write(pl011_read(uap, REG_MIS), uap, REG_ICR);
Anton Vorontsov5c8124a2012-09-24 14:27:55 -07001627 /*
1628 * There is no way to clear TXIM as this is "ready to transmit IRQ", so
1629 * we simply mask it. start_tx() will unmask it.
1630 *
1631 * Note we can race with start_tx(), and if the race happens, the
1632 * polling user might get another interrupt just after we clear it.
1633 * But it should be OK and can happen even w/o the race, e.g.
1634 * controller immediately got some new data and raised the IRQ.
1635 *
1636 * And whoever uses polling routines assumes that it manages the device
1637 * (including tx queue), so we're also fine with start_tx()'s caller
1638 * side.
1639 */
Russell King9f25bc52015-11-03 14:51:13 +00001640 pl011_write(pl011_read(uap, REG_IMSC) & ~UART011_TXIM, uap,
1641 REG_IMSC);
Anton Vorontsov5c8124a2012-09-24 14:27:55 -07001642}
1643
Linus Walleije643f872012-06-17 15:44:19 +02001644static int pl011_get_poll_char(struct uart_port *port)
Jason Wessel84b5ae12008-02-20 13:33:39 -06001645{
Daniel Thompsona5820c22014-09-03 12:51:55 +01001646 struct uart_amba_port *uap =
1647 container_of(port, struct uart_amba_port, port);
Jason Wessel84b5ae12008-02-20 13:33:39 -06001648 unsigned int status;
1649
Anton Vorontsov5c8124a2012-09-24 14:27:55 -07001650 /*
1651 * The caller might need IRQs lowered, e.g. if used with KDB NMI
1652 * debugger.
1653 */
1654 pl011_quiesce_irqs(port);
1655
Russell King9f25bc52015-11-03 14:51:13 +00001656 status = pl011_read(uap, REG_FR);
Jason Wesself5316b42010-05-20 21:04:22 -05001657 if (status & UART01x_FR_RXFE)
1658 return NO_POLL_CHAR;
Jason Wessel84b5ae12008-02-20 13:33:39 -06001659
Russell King9f25bc52015-11-03 14:51:13 +00001660 return pl011_read(uap, REG_DR);
Jason Wessel84b5ae12008-02-20 13:33:39 -06001661}
1662
Linus Walleije643f872012-06-17 15:44:19 +02001663static void pl011_put_poll_char(struct uart_port *port,
Jason Wessel84b5ae12008-02-20 13:33:39 -06001664 unsigned char ch)
1665{
Daniel Thompsona5820c22014-09-03 12:51:55 +01001666 struct uart_amba_port *uap =
1667 container_of(port, struct uart_amba_port, port);
Jason Wessel84b5ae12008-02-20 13:33:39 -06001668
Russell King9f25bc52015-11-03 14:51:13 +00001669 while (pl011_read(uap, REG_FR) & UART01x_FR_TXFF)
Timur Tabi2f2fd082016-01-15 14:32:20 -06001670 cpu_relax();
Jason Wessel84b5ae12008-02-20 13:33:39 -06001671
Russell King9f25bc52015-11-03 14:51:13 +00001672 pl011_write(ch, uap, REG_DR);
Jason Wessel84b5ae12008-02-20 13:33:39 -06001673}
1674
1675#endif /* CONFIG_CONSOLE_POLL */
1676
Anton Vorontsovb3564c22012-09-24 14:27:54 -07001677static int pl011_hwinit(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001678{
Daniel Thompsona5820c22014-09-03 12:51:55 +01001679 struct uart_amba_port *uap =
1680 container_of(port, struct uart_amba_port, port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001681 int retval;
1682
Linus Walleij78d80c52012-05-23 21:18:46 +02001683 /* Optionaly enable pins to be muxed in and configured */
Linus Walleij2b996fc2013-06-05 15:36:42 +02001684 pinctrl_pm_select_default_state(port->dev);
Linus Walleij78d80c52012-05-23 21:18:46 +02001685
Linus Torvalds1da177e2005-04-16 15:20:36 -07001686 /*
1687 * Try to enable the clock producer.
1688 */
Julia Lawall1c4c4392012-08-26 18:01:01 +02001689 retval = clk_prepare_enable(uap->clk);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001690 if (retval)
Tushar Behera7f6d9422014-06-26 15:35:35 +05301691 return retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001692
1693 uap->port.uartclk = clk_get_rate(uap->clk);
1694
Linus Walleij9b96fba2012-03-13 13:27:23 +01001695 /* Clear pending error and receive interrupts */
Russell King75836332015-11-03 14:50:58 +00001696 pl011_write(UART011_OEIS | UART011_BEIS | UART011_PEIS |
1697 UART011_FEIS | UART011_RTIS | UART011_RXIS,
Russell King9f25bc52015-11-03 14:51:13 +00001698 uap, REG_ICR);
Linus Walleij9b96fba2012-03-13 13:27:23 +01001699
Linus Torvalds1da177e2005-04-16 15:20:36 -07001700 /*
Anton Vorontsovb3564c22012-09-24 14:27:54 -07001701 * Save interrupts enable mask, and enable RX interrupts in case if
1702 * the interrupt is used for NMI entry.
1703 */
Russell King9f25bc52015-11-03 14:51:13 +00001704 uap->im = pl011_read(uap, REG_IMSC);
1705 pl011_write(UART011_RTIM | UART011_RXIM, uap, REG_IMSC);
Anton Vorontsovb3564c22012-09-24 14:27:54 -07001706
Jingoo Han574de552013-07-30 17:06:57 +09001707 if (dev_get_platdata(uap->port.dev)) {
Anton Vorontsovb3564c22012-09-24 14:27:54 -07001708 struct amba_pl011_data *plat;
1709
Jingoo Han574de552013-07-30 17:06:57 +09001710 plat = dev_get_platdata(uap->port.dev);
Anton Vorontsovb3564c22012-09-24 14:27:54 -07001711 if (plat->init)
1712 plat->init();
1713 }
1714 return 0;
Anton Vorontsovb3564c22012-09-24 14:27:54 -07001715}
1716
Russell King7fe9a5a2015-11-03 14:51:08 +00001717static bool pl011_split_lcrh(const struct uart_amba_port *uap)
1718{
Russell Kinge4df9a82015-11-16 17:40:41 +00001719 return pl011_reg_to_offset(uap, REG_LCRH_RX) !=
1720 pl011_reg_to_offset(uap, REG_LCRH_TX);
Russell King7fe9a5a2015-11-03 14:51:08 +00001721}
1722
Jon Medhurstb60f2f62013-12-10 10:18:59 +00001723static void pl011_write_lcr_h(struct uart_amba_port *uap, unsigned int lcr_h)
1724{
Russell Kinge4df9a82015-11-16 17:40:41 +00001725 pl011_write(lcr_h, uap, REG_LCRH_RX);
Russell King7fe9a5a2015-11-03 14:51:08 +00001726 if (pl011_split_lcrh(uap)) {
Jon Medhurstb60f2f62013-12-10 10:18:59 +00001727 int i;
1728 /*
1729 * Wait 10 PCLKs before writing LCRH_TX register,
1730 * to get this delay write read only register 10 times
1731 */
1732 for (i = 0; i < 10; ++i)
Russell King9f25bc52015-11-03 14:51:13 +00001733 pl011_write(0xff, uap, REG_MIS);
Russell Kinge4df9a82015-11-16 17:40:41 +00001734 pl011_write(lcr_h, uap, REG_LCRH_TX);
Jon Medhurstb60f2f62013-12-10 10:18:59 +00001735 }
1736}
1737
Andre Przywara867b8e82015-05-21 17:26:15 +01001738static int pl011_allocate_irq(struct uart_amba_port *uap)
1739{
Russell King9f25bc52015-11-03 14:51:13 +00001740 pl011_write(uap->im, uap, REG_IMSC);
Andre Przywara867b8e82015-05-21 17:26:15 +01001741
1742 return request_irq(uap->port.irq, pl011_int, 0, "uart-pl011", uap);
1743}
1744
1745/*
1746 * Enable interrupts, only timeouts when using DMA
1747 * if initial RX DMA job failed, start in interrupt mode
1748 * as well.
1749 */
1750static void pl011_enable_interrupts(struct uart_amba_port *uap)
1751{
1752 spin_lock_irq(&uap->port.lock);
1753
1754 /* Clear out any spuriously appearing RX interrupts */
Russell King9f25bc52015-11-03 14:51:13 +00001755 pl011_write(UART011_RTIS | UART011_RXIS, uap, REG_ICR);
Andre Przywara867b8e82015-05-21 17:26:15 +01001756 uap->im = UART011_RTIM;
1757 if (!pl011_dma_rx_running(uap))
1758 uap->im |= UART011_RXIM;
Russell King9f25bc52015-11-03 14:51:13 +00001759 pl011_write(uap->im, uap, REG_IMSC);
Andre Przywara867b8e82015-05-21 17:26:15 +01001760 spin_unlock_irq(&uap->port.lock);
1761}
1762
Anton Vorontsovb3564c22012-09-24 14:27:54 -07001763static int pl011_startup(struct uart_port *port)
1764{
Daniel Thompsona5820c22014-09-03 12:51:55 +01001765 struct uart_amba_port *uap =
1766 container_of(port, struct uart_amba_port, port);
Dave Martin734745c2015-03-04 12:27:33 +00001767 unsigned int cr;
Anton Vorontsovb3564c22012-09-24 14:27:54 -07001768 int retval;
1769
1770 retval = pl011_hwinit(port);
1771 if (retval)
1772 goto clk_dis;
1773
Andre Przywara867b8e82015-05-21 17:26:15 +01001774 retval = pl011_allocate_irq(uap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001775 if (retval)
1776 goto clk_dis;
1777
Russell King9f25bc52015-11-03 14:51:13 +00001778 pl011_write(uap->vendor->ifls, uap, REG_IFLS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001779
Jon Medhurstfe433902013-12-10 10:18:58 +00001780 spin_lock_irq(&uap->port.lock);
1781
Shreshtha Kumar Sahud8d8ffa2012-01-18 15:53:59 +05301782 /* restore RTS and DTR */
1783 cr = uap->old_cr & (UART011_CR_RTS | UART011_CR_DTR);
1784 cr |= UART01x_CR_UARTEN | UART011_CR_RXE | UART011_CR_TXE;
Russell King9f25bc52015-11-03 14:51:13 +00001785 pl011_write(cr, uap, REG_CR);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001786
Jon Medhurstfe433902013-12-10 10:18:58 +00001787 spin_unlock_irq(&uap->port.lock);
1788
Linus Torvalds1da177e2005-04-16 15:20:36 -07001789 /*
1790 * initialise the old status of the modem signals
1791 */
Russell King9f25bc52015-11-03 14:51:13 +00001792 uap->old_status = pl011_read(uap, REG_FR) & UART01x_FR_MODEM_ANY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001793
Russell King68b65f72010-12-22 17:24:39 +00001794 /* Startup DMA */
1795 pl011_dma_startup(uap);
1796
Andre Przywara867b8e82015-05-21 17:26:15 +01001797 pl011_enable_interrupts(uap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001798
1799 return 0;
1800
1801 clk_dis:
Julia Lawall1c4c4392012-08-26 18:01:01 +02001802 clk_disable_unprepare(uap->clk);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001803 return retval;
1804}
1805
Andre Przywara0dd1e242015-05-21 17:26:23 +01001806static int sbsa_uart_startup(struct uart_port *port)
1807{
1808 struct uart_amba_port *uap =
1809 container_of(port, struct uart_amba_port, port);
1810 int retval;
1811
1812 retval = pl011_hwinit(port);
1813 if (retval)
1814 return retval;
1815
1816 retval = pl011_allocate_irq(uap);
1817 if (retval)
1818 return retval;
1819
1820 /* The SBSA UART does not support any modem status lines. */
1821 uap->old_status = 0;
1822
1823 pl011_enable_interrupts(uap);
1824
1825 return 0;
1826}
1827
Linus Walleijec489aa2010-06-02 08:13:52 +01001828static void pl011_shutdown_channel(struct uart_amba_port *uap,
1829 unsigned int lcrh)
1830{
Greg Kroah-Hartmanf11c9842015-09-04 09:13:39 -07001831 unsigned long val;
Linus Walleijec489aa2010-06-02 08:13:52 +01001832
Russell Kingb2a4e242015-11-03 14:51:03 +00001833 val = pl011_read(uap, lcrh);
Greg Kroah-Hartmanf11c9842015-09-04 09:13:39 -07001834 val &= ~(UART01x_LCRH_BRK | UART01x_LCRH_FEN);
Russell Kingb2a4e242015-11-03 14:51:03 +00001835 pl011_write(val, uap, lcrh);
Linus Walleijec489aa2010-06-02 08:13:52 +01001836}
1837
Andre Przywara95166a32015-05-21 17:26:16 +01001838/*
1839 * disable the port. It should not disable RTS and DTR.
1840 * Also RTS and DTR state should be preserved to restore
1841 * it during startup().
1842 */
1843static void pl011_disable_uart(struct uart_amba_port *uap)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001844{
Shreshtha Kumar Sahud8d8ffa2012-01-18 15:53:59 +05301845 unsigned int cr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001846
Rabin Vincent3b438162010-02-12 06:43:11 +01001847 uap->autorts = false;
Jon Medhurstfe433902013-12-10 10:18:58 +00001848 spin_lock_irq(&uap->port.lock);
Russell King9f25bc52015-11-03 14:51:13 +00001849 cr = pl011_read(uap, REG_CR);
Shreshtha Kumar Sahud8d8ffa2012-01-18 15:53:59 +05301850 uap->old_cr = cr;
1851 cr &= UART011_CR_RTS | UART011_CR_DTR;
1852 cr |= UART01x_CR_UARTEN | UART011_CR_TXE;
Russell King9f25bc52015-11-03 14:51:13 +00001853 pl011_write(cr, uap, REG_CR);
Jon Medhurstfe433902013-12-10 10:18:58 +00001854 spin_unlock_irq(&uap->port.lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001855
1856 /*
1857 * disable break condition and fifos
1858 */
Russell Kinge4df9a82015-11-16 17:40:41 +00001859 pl011_shutdown_channel(uap, REG_LCRH_RX);
Russell King7fe9a5a2015-11-03 14:51:08 +00001860 if (pl011_split_lcrh(uap))
Russell Kinge4df9a82015-11-16 17:40:41 +00001861 pl011_shutdown_channel(uap, REG_LCRH_TX);
Andre Przywara95166a32015-05-21 17:26:16 +01001862}
1863
1864static void pl011_disable_interrupts(struct uart_amba_port *uap)
1865{
1866 spin_lock_irq(&uap->port.lock);
1867
1868 /* mask all interrupts and clear all pending ones */
1869 uap->im = 0;
Russell King9f25bc52015-11-03 14:51:13 +00001870 pl011_write(uap->im, uap, REG_IMSC);
1871 pl011_write(0xffff, uap, REG_ICR);
Andre Przywara95166a32015-05-21 17:26:16 +01001872
1873 spin_unlock_irq(&uap->port.lock);
1874}
1875
1876static void pl011_shutdown(struct uart_port *port)
1877{
1878 struct uart_amba_port *uap =
1879 container_of(port, struct uart_amba_port, port);
1880
1881 pl011_disable_interrupts(uap);
1882
1883 pl011_dma_shutdown(uap);
1884
1885 free_irq(uap->port.irq, uap);
1886
1887 pl011_disable_uart(uap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001888
1889 /*
1890 * Shut down the clock producer
1891 */
Julia Lawall1c4c4392012-08-26 18:01:01 +02001892 clk_disable_unprepare(uap->clk);
Linus Walleij78d80c52012-05-23 21:18:46 +02001893 /* Optionally let pins go into sleep states */
Linus Walleij2b996fc2013-06-05 15:36:42 +02001894 pinctrl_pm_select_sleep_state(port->dev);
Shreshtha Kumar Sahuc16d51a2011-06-13 10:11:33 +02001895
Jingoo Han574de552013-07-30 17:06:57 +09001896 if (dev_get_platdata(uap->port.dev)) {
Shreshtha Kumar Sahuc16d51a2011-06-13 10:11:33 +02001897 struct amba_pl011_data *plat;
1898
Jingoo Han574de552013-07-30 17:06:57 +09001899 plat = dev_get_platdata(uap->port.dev);
Shreshtha Kumar Sahuc16d51a2011-06-13 10:11:33 +02001900 if (plat->exit)
1901 plat->exit();
1902 }
1903
Peter Hurley36f339d2014-11-06 09:06:12 -05001904 if (uap->port.ops->flush_buffer)
1905 uap->port.ops->flush_buffer(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001906}
1907
Andre Przywara0dd1e242015-05-21 17:26:23 +01001908static void sbsa_uart_shutdown(struct uart_port *port)
1909{
1910 struct uart_amba_port *uap =
1911 container_of(port, struct uart_amba_port, port);
1912
1913 pl011_disable_interrupts(uap);
1914
1915 free_irq(uap->port.irq, uap);
1916
1917 if (uap->port.ops->flush_buffer)
1918 uap->port.ops->flush_buffer(port);
1919}
1920
Linus Torvalds1da177e2005-04-16 15:20:36 -07001921static void
Andre Przywaraef5a9352015-05-21 17:26:17 +01001922pl011_setup_status_masks(struct uart_port *port, struct ktermios *termios)
1923{
1924 port->read_status_mask = UART011_DR_OE | 255;
1925 if (termios->c_iflag & INPCK)
1926 port->read_status_mask |= UART011_DR_FE | UART011_DR_PE;
1927 if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK))
1928 port->read_status_mask |= UART011_DR_BE;
1929
1930 /*
1931 * Characters to ignore
1932 */
1933 port->ignore_status_mask = 0;
1934 if (termios->c_iflag & IGNPAR)
1935 port->ignore_status_mask |= UART011_DR_FE | UART011_DR_PE;
1936 if (termios->c_iflag & IGNBRK) {
1937 port->ignore_status_mask |= UART011_DR_BE;
1938 /*
1939 * If we're ignoring parity and break indicators,
1940 * ignore overruns too (for real raw support).
1941 */
1942 if (termios->c_iflag & IGNPAR)
1943 port->ignore_status_mask |= UART011_DR_OE;
1944 }
1945
1946 /*
1947 * Ignore all characters if CREAD is not set.
1948 */
1949 if ((termios->c_cflag & CREAD) == 0)
1950 port->ignore_status_mask |= UART_DUMMY_DR_RX;
1951}
1952
1953static void
Alan Cox606d0992006-12-08 02:38:45 -08001954pl011_set_termios(struct uart_port *port, struct ktermios *termios,
1955 struct ktermios *old)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001956{
Daniel Thompsona5820c22014-09-03 12:51:55 +01001957 struct uart_amba_port *uap =
1958 container_of(port, struct uart_amba_port, port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001959 unsigned int lcr_h, old_cr;
1960 unsigned long flags;
Russell Kingc19f12b2010-12-22 17:48:26 +00001961 unsigned int baud, quot, clkdiv;
1962
1963 if (uap->vendor->oversampling)
1964 clkdiv = 8;
1965 else
1966 clkdiv = 16;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001967
1968 /*
1969 * Ask the core to calculate the divisor for us.
1970 */
Linus Walleijac3e3fb2010-06-02 20:40:22 +01001971 baud = uart_get_baud_rate(port, termios, old, 0,
Russell Kingc19f12b2010-12-22 17:48:26 +00001972 port->uartclk / clkdiv);
Chanho Min89fa28d2013-04-03 11:10:37 +09001973#ifdef CONFIG_DMA_ENGINE
Chanho Mincb06ff12013-03-27 18:38:11 +09001974 /*
1975 * Adjust RX DMA polling rate with baud rate if not specified.
1976 */
1977 if (uap->dmarx.auto_poll_rate)
1978 uap->dmarx.poll_rate = DIV_ROUND_UP(10000000, baud);
Chanho Min89fa28d2013-04-03 11:10:37 +09001979#endif
Linus Walleijac3e3fb2010-06-02 20:40:22 +01001980
1981 if (baud > port->uartclk/16)
1982 quot = DIV_ROUND_CLOSEST(port->uartclk * 8, baud);
1983 else
1984 quot = DIV_ROUND_CLOSEST(port->uartclk * 4, baud);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001985
1986 switch (termios->c_cflag & CSIZE) {
1987 case CS5:
1988 lcr_h = UART01x_LCRH_WLEN_5;
1989 break;
1990 case CS6:
1991 lcr_h = UART01x_LCRH_WLEN_6;
1992 break;
1993 case CS7:
1994 lcr_h = UART01x_LCRH_WLEN_7;
1995 break;
1996 default: // CS8
1997 lcr_h = UART01x_LCRH_WLEN_8;
1998 break;
1999 }
2000 if (termios->c_cflag & CSTOPB)
2001 lcr_h |= UART01x_LCRH_STP2;
2002 if (termios->c_cflag & PARENB) {
2003 lcr_h |= UART01x_LCRH_PEN;
2004 if (!(termios->c_cflag & PARODD))
2005 lcr_h |= UART01x_LCRH_EPS;
Ed Spiridonovbb700022016-03-04 08:11:53 +03002006 if (termios->c_cflag & CMSPAR)
2007 lcr_h |= UART011_LCRH_SPS;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002008 }
Russell Kingffca2b12010-12-22 17:13:05 +00002009 if (uap->fifosize > 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002010 lcr_h |= UART01x_LCRH_FEN;
2011
2012 spin_lock_irqsave(&port->lock, flags);
2013
2014 /*
2015 * Update the per-port timeout.
2016 */
2017 uart_update_timeout(port, termios->c_cflag, baud);
2018
Andre Przywaraef5a9352015-05-21 17:26:17 +01002019 pl011_setup_status_masks(port, termios);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002020
2021 if (UART_ENABLE_MS(port, termios->c_cflag))
2022 pl011_enable_ms(port);
2023
2024 /* first, disable everything */
Russell King9f25bc52015-11-03 14:51:13 +00002025 old_cr = pl011_read(uap, REG_CR);
2026 pl011_write(0, uap, REG_CR);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002027
Rabin Vincent3b438162010-02-12 06:43:11 +01002028 if (termios->c_cflag & CRTSCTS) {
2029 if (old_cr & UART011_CR_RTS)
2030 old_cr |= UART011_CR_RTSEN;
2031
2032 old_cr |= UART011_CR_CTSEN;
2033 uap->autorts = true;
2034 } else {
2035 old_cr &= ~(UART011_CR_CTSEN | UART011_CR_RTSEN);
2036 uap->autorts = false;
2037 }
2038
Russell Kingc19f12b2010-12-22 17:48:26 +00002039 if (uap->vendor->oversampling) {
2040 if (baud > port->uartclk / 16)
Linus Walleijac3e3fb2010-06-02 20:40:22 +01002041 old_cr |= ST_UART011_CR_OVSFACT;
2042 else
2043 old_cr &= ~ST_UART011_CR_OVSFACT;
2044 }
2045
Linus Walleijc5dd5532012-09-26 17:21:36 +02002046 /*
2047 * Workaround for the ST Micro oversampling variants to
2048 * increase the bitrate slightly, by lowering the divisor,
2049 * to avoid delayed sampling of start bit at high speeds,
2050 * else we see data corruption.
2051 */
2052 if (uap->vendor->oversampling) {
2053 if ((baud >= 3000000) && (baud < 3250000) && (quot > 1))
2054 quot -= 1;
2055 else if ((baud > 3250000) && (quot > 2))
2056 quot -= 2;
2057 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002058 /* Set baud rate */
Russell King9f25bc52015-11-03 14:51:13 +00002059 pl011_write(quot & 0x3f, uap, REG_FBRD);
2060 pl011_write(quot >> 6, uap, REG_IBRD);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002061
2062 /*
2063 * ----------v----------v----------v----------v-----
Russell Kinge4df9a82015-11-16 17:40:41 +00002064 * NOTE: REG_LCRH_TX and REG_LCRH_RX MUST BE WRITTEN AFTER
Russell King9f25bc52015-11-03 14:51:13 +00002065 * REG_FBRD & REG_IBRD.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002066 * ----------^----------^----------^----------^-----
2067 */
Jon Medhurstb60f2f62013-12-10 10:18:59 +00002068 pl011_write_lcr_h(uap, lcr_h);
Russell King9f25bc52015-11-03 14:51:13 +00002069 pl011_write(old_cr, uap, REG_CR);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002070
2071 spin_unlock_irqrestore(&port->lock, flags);
2072}
2073
Andre Przywara0dd1e242015-05-21 17:26:23 +01002074static void
2075sbsa_uart_set_termios(struct uart_port *port, struct ktermios *termios,
2076 struct ktermios *old)
2077{
2078 struct uart_amba_port *uap =
2079 container_of(port, struct uart_amba_port, port);
2080 unsigned long flags;
2081
2082 tty_termios_encode_baud_rate(termios, uap->fixed_baud, uap->fixed_baud);
2083
2084 /* The SBSA UART only supports 8n1 without hardware flow control. */
2085 termios->c_cflag &= ~(CSIZE | CSTOPB | PARENB | PARODD);
2086 termios->c_cflag &= ~(CMSPAR | CRTSCTS);
2087 termios->c_cflag |= CS8 | CLOCAL;
2088
2089 spin_lock_irqsave(&port->lock, flags);
2090 uart_update_timeout(port, CS8, uap->fixed_baud);
2091 pl011_setup_status_masks(port, termios);
2092 spin_unlock_irqrestore(&port->lock, flags);
2093}
2094
Linus Torvalds1da177e2005-04-16 15:20:36 -07002095static const char *pl011_type(struct uart_port *port)
2096{
Daniel Thompsona5820c22014-09-03 12:51:55 +01002097 struct uart_amba_port *uap =
2098 container_of(port, struct uart_amba_port, port);
Russell Kinge8a7ba82010-12-28 09:16:54 +00002099 return uap->port.type == PORT_AMBA ? uap->type : NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002100}
2101
2102/*
2103 * Release the memory region(s) being used by 'port'
2104 */
Linus Walleije643f872012-06-17 15:44:19 +02002105static void pl011_release_port(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002106{
2107 release_mem_region(port->mapbase, SZ_4K);
2108}
2109
2110/*
2111 * Request the memory region(s) being used by 'port'
2112 */
Linus Walleije643f872012-06-17 15:44:19 +02002113static int pl011_request_port(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002114{
2115 return request_mem_region(port->mapbase, SZ_4K, "uart-pl011")
2116 != NULL ? 0 : -EBUSY;
2117}
2118
2119/*
2120 * Configure/autoconfigure the port.
2121 */
Linus Walleije643f872012-06-17 15:44:19 +02002122static void pl011_config_port(struct uart_port *port, int flags)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002123{
2124 if (flags & UART_CONFIG_TYPE) {
2125 port->type = PORT_AMBA;
Linus Walleije643f872012-06-17 15:44:19 +02002126 pl011_request_port(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002127 }
2128}
2129
2130/*
2131 * verify the new serial_struct (for TIOCSSERIAL).
2132 */
Linus Walleije643f872012-06-17 15:44:19 +02002133static int pl011_verify_port(struct uart_port *port, struct serial_struct *ser)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002134{
2135 int ret = 0;
2136 if (ser->type != PORT_UNKNOWN && ser->type != PORT_AMBA)
2137 ret = -EINVAL;
Yinghai Lua62c4132008-08-19 20:49:55 -07002138 if (ser->irq < 0 || ser->irq >= nr_irqs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002139 ret = -EINVAL;
2140 if (ser->baud_base < 9600)
2141 ret = -EINVAL;
2142 return ret;
2143}
2144
Bhumika Goyal2331e062017-01-25 23:18:52 +05302145static const struct uart_ops amba_pl011_pops = {
Linus Walleije643f872012-06-17 15:44:19 +02002146 .tx_empty = pl011_tx_empty,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002147 .set_mctrl = pl011_set_mctrl,
Linus Walleije643f872012-06-17 15:44:19 +02002148 .get_mctrl = pl011_get_mctrl,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002149 .stop_tx = pl011_stop_tx,
2150 .start_tx = pl011_start_tx,
2151 .stop_rx = pl011_stop_rx,
2152 .enable_ms = pl011_enable_ms,
2153 .break_ctl = pl011_break_ctl,
2154 .startup = pl011_startup,
2155 .shutdown = pl011_shutdown,
Russell King68b65f72010-12-22 17:24:39 +00002156 .flush_buffer = pl011_dma_flush_buffer,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002157 .set_termios = pl011_set_termios,
2158 .type = pl011_type,
Linus Walleije643f872012-06-17 15:44:19 +02002159 .release_port = pl011_release_port,
2160 .request_port = pl011_request_port,
2161 .config_port = pl011_config_port,
2162 .verify_port = pl011_verify_port,
Jason Wessel84b5ae12008-02-20 13:33:39 -06002163#ifdef CONFIG_CONSOLE_POLL
Anton Vorontsovb3564c22012-09-24 14:27:54 -07002164 .poll_init = pl011_hwinit,
Linus Walleije643f872012-06-17 15:44:19 +02002165 .poll_get_char = pl011_get_poll_char,
2166 .poll_put_char = pl011_put_poll_char,
Jason Wessel84b5ae12008-02-20 13:33:39 -06002167#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002168};
2169
Andre Przywara0dd1e242015-05-21 17:26:23 +01002170static void sbsa_uart_set_mctrl(struct uart_port *port, unsigned int mctrl)
2171{
2172}
2173
2174static unsigned int sbsa_uart_get_mctrl(struct uart_port *port)
2175{
2176 return 0;
2177}
2178
2179static const struct uart_ops sbsa_uart_pops = {
2180 .tx_empty = pl011_tx_empty,
2181 .set_mctrl = sbsa_uart_set_mctrl,
2182 .get_mctrl = sbsa_uart_get_mctrl,
2183 .stop_tx = pl011_stop_tx,
2184 .start_tx = pl011_start_tx,
2185 .stop_rx = pl011_stop_rx,
2186 .startup = sbsa_uart_startup,
2187 .shutdown = sbsa_uart_shutdown,
2188 .set_termios = sbsa_uart_set_termios,
2189 .type = pl011_type,
2190 .release_port = pl011_release_port,
2191 .request_port = pl011_request_port,
2192 .config_port = pl011_config_port,
2193 .verify_port = pl011_verify_port,
2194#ifdef CONFIG_CONSOLE_POLL
2195 .poll_init = pl011_hwinit,
2196 .poll_get_char = pl011_get_poll_char,
2197 .poll_put_char = pl011_put_poll_char,
2198#endif
2199};
2200
Linus Torvalds1da177e2005-04-16 15:20:36 -07002201static struct uart_amba_port *amba_ports[UART_NR];
2202
2203#ifdef CONFIG_SERIAL_AMBA_PL011_CONSOLE
2204
Russell Kingd3587882006-03-20 20:00:09 +00002205static void pl011_console_putchar(struct uart_port *port, int ch)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002206{
Daniel Thompsona5820c22014-09-03 12:51:55 +01002207 struct uart_amba_port *uap =
2208 container_of(port, struct uart_amba_port, port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002209
Russell King9f25bc52015-11-03 14:51:13 +00002210 while (pl011_read(uap, REG_FR) & UART01x_FR_TXFF)
Timur Tabi2f2fd082016-01-15 14:32:20 -06002211 cpu_relax();
Russell King9f25bc52015-11-03 14:51:13 +00002212 pl011_write(ch, uap, REG_DR);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002213}
2214
2215static void
2216pl011_console_write(struct console *co, const char *s, unsigned int count)
2217{
2218 struct uart_amba_port *uap = amba_ports[co->index];
Timur Tabi2f2fd082016-01-15 14:32:20 -06002219 unsigned int old_cr = 0, new_cr;
Rabin Vincentef605fd2012-01-17 11:52:28 +01002220 unsigned long flags;
2221 int locked = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002222
2223 clk_enable(uap->clk);
2224
Rabin Vincentef605fd2012-01-17 11:52:28 +01002225 local_irq_save(flags);
2226 if (uap->port.sysrq)
2227 locked = 0;
2228 else if (oops_in_progress)
2229 locked = spin_trylock(&uap->port.lock);
2230 else
2231 spin_lock(&uap->port.lock);
2232
Linus Torvalds1da177e2005-04-16 15:20:36 -07002233 /*
2234 * First save the CR then disable the interrupts
2235 */
Andre Przywara71eec482015-05-21 17:26:21 +01002236 if (!uap->vendor->always_enabled) {
Russell King9f25bc52015-11-03 14:51:13 +00002237 old_cr = pl011_read(uap, REG_CR);
Andre Przywara71eec482015-05-21 17:26:21 +01002238 new_cr = old_cr & ~UART011_CR_CTSEN;
2239 new_cr |= UART01x_CR_UARTEN | UART011_CR_TXE;
Russell King9f25bc52015-11-03 14:51:13 +00002240 pl011_write(new_cr, uap, REG_CR);
Andre Przywara71eec482015-05-21 17:26:21 +01002241 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002242
Russell Kingd3587882006-03-20 20:00:09 +00002243 uart_console_write(&uap->port, s, count, pl011_console_putchar);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002244
2245 /*
Christopher Covingtond8a49952017-02-15 16:39:43 -05002246 * Finally, wait for transmitter to become empty and restore the
2247 * TCR. Allow feature register bits to be inverted to work around
2248 * errata.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002249 */
Christopher Covingtond8a49952017-02-15 16:39:43 -05002250 while ((pl011_read(uap, REG_FR) ^ uap->vendor->inv_fr)
2251 & uap->vendor->fr_busy)
Timur Tabi2f2fd082016-01-15 14:32:20 -06002252 cpu_relax();
Andre Przywara71eec482015-05-21 17:26:21 +01002253 if (!uap->vendor->always_enabled)
Russell King9f25bc52015-11-03 14:51:13 +00002254 pl011_write(old_cr, uap, REG_CR);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002255
Rabin Vincentef605fd2012-01-17 11:52:28 +01002256 if (locked)
2257 spin_unlock(&uap->port.lock);
2258 local_irq_restore(flags);
2259
Linus Torvalds1da177e2005-04-16 15:20:36 -07002260 clk_disable(uap->clk);
2261}
2262
2263static void __init
2264pl011_console_get_options(struct uart_amba_port *uap, int *baud,
2265 int *parity, int *bits)
2266{
Russell King9f25bc52015-11-03 14:51:13 +00002267 if (pl011_read(uap, REG_CR) & UART01x_CR_UARTEN) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002268 unsigned int lcr_h, ibrd, fbrd;
2269
Russell Kinge4df9a82015-11-16 17:40:41 +00002270 lcr_h = pl011_read(uap, REG_LCRH_TX);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002271
2272 *parity = 'n';
2273 if (lcr_h & UART01x_LCRH_PEN) {
2274 if (lcr_h & UART01x_LCRH_EPS)
2275 *parity = 'e';
2276 else
2277 *parity = 'o';
2278 }
2279
2280 if ((lcr_h & 0x60) == UART01x_LCRH_WLEN_7)
2281 *bits = 7;
2282 else
2283 *bits = 8;
2284
Russell King9f25bc52015-11-03 14:51:13 +00002285 ibrd = pl011_read(uap, REG_IBRD);
2286 fbrd = pl011_read(uap, REG_FBRD);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002287
2288 *baud = uap->port.uartclk * 4 / (64 * ibrd + fbrd);
Linus Walleijac3e3fb2010-06-02 20:40:22 +01002289
Russell Kingc19f12b2010-12-22 17:48:26 +00002290 if (uap->vendor->oversampling) {
Russell King9f25bc52015-11-03 14:51:13 +00002291 if (pl011_read(uap, REG_CR)
Linus Walleijac3e3fb2010-06-02 20:40:22 +01002292 & ST_UART011_CR_OVSFACT)
2293 *baud *= 2;
2294 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002295 }
2296}
2297
2298static int __init pl011_console_setup(struct console *co, char *options)
2299{
2300 struct uart_amba_port *uap;
2301 int baud = 38400;
2302 int bits = 8;
2303 int parity = 'n';
2304 int flow = 'n';
Russell King4b4851c2011-09-22 11:35:30 +01002305 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002306
2307 /*
2308 * Check whether an invalid uart number has been specified, and
2309 * if so, search for the first available port that does have
2310 * console support.
2311 */
2312 if (co->index >= UART_NR)
2313 co->index = 0;
2314 uap = amba_ports[co->index];
Russell Kingd28122a2007-01-22 18:59:42 +00002315 if (!uap)
2316 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002317
Linus Walleij78d80c52012-05-23 21:18:46 +02002318 /* Allow pins to be muxed in and configured */
Linus Walleij2b996fc2013-06-05 15:36:42 +02002319 pinctrl_pm_select_default_state(uap->port.dev);
Linus Walleij78d80c52012-05-23 21:18:46 +02002320
Russell King4b4851c2011-09-22 11:35:30 +01002321 ret = clk_prepare(uap->clk);
2322 if (ret)
2323 return ret;
2324
Jingoo Han574de552013-07-30 17:06:57 +09002325 if (dev_get_platdata(uap->port.dev)) {
Shreshtha Kumar Sahuc16d51a2011-06-13 10:11:33 +02002326 struct amba_pl011_data *plat;
2327
Jingoo Han574de552013-07-30 17:06:57 +09002328 plat = dev_get_platdata(uap->port.dev);
Shreshtha Kumar Sahuc16d51a2011-06-13 10:11:33 +02002329 if (plat->init)
2330 plat->init();
2331 }
2332
Linus Torvalds1da177e2005-04-16 15:20:36 -07002333 uap->port.uartclk = clk_get_rate(uap->clk);
2334
Andre Przywaracefc2d12015-05-21 17:26:22 +01002335 if (uap->vendor->fixed_options) {
2336 baud = uap->fixed_baud;
2337 } else {
2338 if (options)
2339 uart_parse_options(options,
2340 &baud, &parity, &bits, &flow);
2341 else
2342 pl011_console_get_options(uap, &baud, &parity, &bits);
2343 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002344
2345 return uart_set_options(&uap->port, co, baud, parity, bits, flow);
2346}
2347
Aleksey Makarov10879ae2016-10-04 10:15:32 +03002348/**
2349 * pl011_console_match - non-standard console matching
2350 * @co: registering console
2351 * @name: name from console command line
2352 * @idx: index from console command line
2353 * @options: ptr to option string from console command line
2354 *
2355 * Only attempts to match console command lines of the form:
2356 * console=pl011,mmio|mmio32,<addr>[,<options>]
2357 * console=pl011,0x<addr>[,<options>]
2358 * This form is used to register an initial earlycon boot console and
2359 * replace it with the amba_console at pl011 driver init.
2360 *
2361 * Performs console setup for a match (as required by interface)
2362 * If no <options> are specified, then assume the h/w is already setup.
2363 *
2364 * Returns 0 if console matches; otherwise non-zero to use default matching
2365 */
2366static int __init pl011_console_match(struct console *co, char *name, int idx,
2367 char *options)
2368{
2369 unsigned char iotype;
2370 resource_size_t addr;
2371 int i;
2372
Christopher Covingtond8a49952017-02-15 16:39:43 -05002373 if (strcmp(name, "qdf2400_e44") == 0) {
2374 pr_info_once("UART: Working around QDF2400 SoC erratum 44");
2375 qdf2400_e44_present = true;
2376 } else if (strcmp(name, "pl011") != 0 || strcmp(name, "ttyAMA") != 0) {
Aleksey Makarov10879ae2016-10-04 10:15:32 +03002377 return -ENODEV;
Christopher Covingtond8a49952017-02-15 16:39:43 -05002378 }
Aleksey Makarov10879ae2016-10-04 10:15:32 +03002379
2380 if (uart_parse_earlycon(options, &iotype, &addr, &options))
2381 return -ENODEV;
2382
2383 if (iotype != UPIO_MEM && iotype != UPIO_MEM32)
2384 return -ENODEV;
2385
2386 /* try to match the port specified on the command line */
2387 for (i = 0; i < ARRAY_SIZE(amba_ports); i++) {
2388 struct uart_port *port;
2389
2390 if (!amba_ports[i])
2391 continue;
2392
2393 port = &amba_ports[i]->port;
2394
2395 if (port->mapbase != addr)
2396 continue;
2397
2398 co->index = i;
2399 port->cons = co;
2400 return pl011_console_setup(co, options);
2401 }
2402
2403 return -ENODEV;
2404}
2405
Vincent Sanders2d934862005-09-14 22:36:03 +01002406static struct uart_driver amba_reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002407static struct console amba_console = {
2408 .name = "ttyAMA",
2409 .write = pl011_console_write,
2410 .device = uart_console_device,
2411 .setup = pl011_console_setup,
Aleksey Makarov10879ae2016-10-04 10:15:32 +03002412 .match = pl011_console_match,
Alexander Sverdlin7951ffc2017-01-18 10:47:33 +01002413 .flags = CON_PRINTBUFFER | CON_ANYTIME,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002414 .index = -1,
2415 .data = &amba_reg,
2416};
2417
2418#define AMBA_CONSOLE (&amba_console)
Rob Herring0d3c6732014-04-18 17:19:57 -05002419
Christopher Covingtond8a49952017-02-15 16:39:43 -05002420static void qdf2400_e44_putc(struct uart_port *port, int c)
2421{
2422 while (readl(port->membase + UART01x_FR) & UART01x_FR_TXFF)
2423 cpu_relax();
2424 writel(c, port->membase + UART01x_DR);
2425 while (!(readl(port->membase + UART01x_FR) & UART011_FR_TXFE))
2426 cpu_relax();
2427}
2428
2429static void qdf2400_e44_early_write(struct console *con, const char *s, unsigned n)
2430{
2431 struct earlycon_device *dev = con->data;
2432
2433 uart_console_write(&dev->port, s, n, qdf2400_e44_putc);
2434}
2435
Rob Herring0d3c6732014-04-18 17:19:57 -05002436static void pl011_putc(struct uart_port *port, int c)
2437{
Russell Kingcdf091c2016-01-04 15:37:41 -06002438 while (readl(port->membase + UART01x_FR) & UART01x_FR_TXFF)
Timur Tabi2f2fd082016-01-15 14:32:20 -06002439 cpu_relax();
Timur Tabi3b78fae2016-01-04 15:37:42 -06002440 if (port->iotype == UPIO_MEM32)
2441 writel(c, port->membase + UART01x_DR);
2442 else
2443 writeb(c, port->membase + UART01x_DR);
Shawn Guoe06690b2016-09-17 14:14:38 +08002444 while (readl(port->membase + UART01x_FR) & UART01x_FR_BUSY)
Timur Tabi2f2fd082016-01-15 14:32:20 -06002445 cpu_relax();
Rob Herring0d3c6732014-04-18 17:19:57 -05002446}
2447
2448static void pl011_early_write(struct console *con, const char *s, unsigned n)
2449{
2450 struct earlycon_device *dev = con->data;
2451
2452 uart_console_write(&dev->port, s, n, pl011_putc);
2453}
2454
2455static int __init pl011_early_console_setup(struct earlycon_device *device,
2456 const char *opt)
2457{
2458 if (!device->port.membase)
2459 return -ENODEV;
2460
Christopher Covingtond8a49952017-02-15 16:39:43 -05002461 device->con->write = qdf2400_e44_present ?
2462 qdf2400_e44_early_write : pl011_early_write;
Rob Herring0d3c6732014-04-18 17:19:57 -05002463 return 0;
2464}
Rob Herring45e0f0f2014-03-27 08:08:03 -05002465OF_EARLYCON_DECLARE(pl011, "arm,pl011", pl011_early_console_setup);
Kefeng Wangfcb32152016-10-31 10:04:19 +08002466OF_EARLYCON_DECLARE(pl011, "arm,sbsa-uart", pl011_early_console_setup);
Rob Herring0d3c6732014-04-18 17:19:57 -05002467
Linus Torvalds1da177e2005-04-16 15:20:36 -07002468#else
2469#define AMBA_CONSOLE NULL
2470#endif
2471
2472static struct uart_driver amba_reg = {
2473 .owner = THIS_MODULE,
2474 .driver_name = "ttyAMA",
2475 .dev_name = "ttyAMA",
2476 .major = SERIAL_AMBA_MAJOR,
2477 .minor = SERIAL_AMBA_MINOR,
2478 .nr = UART_NR,
2479 .cons = AMBA_CONSOLE,
2480};
2481
Matthew Leach32614aa2012-08-28 16:41:28 +01002482static int pl011_probe_dt_alias(int index, struct device *dev)
2483{
2484 struct device_node *np;
2485 static bool seen_dev_with_alias = false;
2486 static bool seen_dev_without_alias = false;
2487 int ret = index;
2488
2489 if (!IS_ENABLED(CONFIG_OF))
2490 return ret;
2491
2492 np = dev->of_node;
2493 if (!np)
2494 return ret;
2495
2496 ret = of_alias_get_id(np, "serial");
Arnd Bergmann287980e2016-05-27 23:23:25 +02002497 if (ret < 0) {
Matthew Leach32614aa2012-08-28 16:41:28 +01002498 seen_dev_without_alias = true;
2499 ret = index;
2500 } else {
2501 seen_dev_with_alias = true;
2502 if (ret >= ARRAY_SIZE(amba_ports) || amba_ports[ret] != NULL) {
2503 dev_warn(dev, "requested serial port %d not available.\n", ret);
2504 ret = index;
2505 }
2506 }
2507
2508 if (seen_dev_with_alias && seen_dev_without_alias)
2509 dev_warn(dev, "aliased and non-aliased serial devices found in device tree. Serial port enumeration may be unpredictable.\n");
2510
2511 return ret;
2512}
2513
Andre Przywara49bb3c82015-05-21 17:26:14 +01002514/* unregisters the driver also if no more ports are left */
2515static void pl011_unregister_port(struct uart_amba_port *uap)
2516{
2517 int i;
2518 bool busy = false;
2519
2520 for (i = 0; i < ARRAY_SIZE(amba_ports); i++) {
2521 if (amba_ports[i] == uap)
2522 amba_ports[i] = NULL;
2523 else if (amba_ports[i])
2524 busy = true;
2525 }
2526 pl011_dma_remove(uap);
2527 if (!busy)
2528 uart_unregister_driver(&amba_reg);
2529}
2530
Andre Przywara3873e2d2015-05-21 17:26:18 +01002531static int pl011_find_free_port(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002532{
Andre Przywara3873e2d2015-05-21 17:26:18 +01002533 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002534
2535 for (i = 0; i < ARRAY_SIZE(amba_ports); i++)
2536 if (amba_ports[i] == NULL)
Andre Przywara3873e2d2015-05-21 17:26:18 +01002537 return i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002538
Andre Przywara3873e2d2015-05-21 17:26:18 +01002539 return -EBUSY;
2540}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002541
Andre Przywara3873e2d2015-05-21 17:26:18 +01002542static int pl011_setup_port(struct device *dev, struct uart_amba_port *uap,
2543 struct resource *mmiobase, int index)
2544{
2545 void __iomem *base;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002546
Andre Przywara3873e2d2015-05-21 17:26:18 +01002547 base = devm_ioremap_resource(dev, mmiobase);
Krzysztof Kozlowski97a60ea2015-07-09 22:21:41 +09002548 if (IS_ERR(base))
2549 return PTR_ERR(base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002550
Andre Przywara3873e2d2015-05-21 17:26:18 +01002551 index = pl011_probe_dt_alias(index, dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002552
Shreshtha Kumar Sahud8d8ffa2012-01-18 15:53:59 +05302553 uap->old_cr = 0;
Andre Przywara3873e2d2015-05-21 17:26:18 +01002554 uap->port.dev = dev;
2555 uap->port.mapbase = mmiobase->start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002556 uap->port.membase = base;
Russell Kingffca2b12010-12-22 17:13:05 +00002557 uap->port.fifosize = uap->fifosize;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002558 uap->port.flags = UPF_BOOT_AUTOCONF;
Andre Przywara3873e2d2015-05-21 17:26:18 +01002559 uap->port.line = index;
2560
2561 amba_ports[index] = uap;
2562
2563 return 0;
2564}
2565
2566static int pl011_register_port(struct uart_amba_port *uap)
2567{
2568 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002569
Linus Walleijc3d8b762012-03-21 20:15:18 +01002570 /* Ensure interrupts from this UART are masked and cleared */
Russell King9f25bc52015-11-03 14:51:13 +00002571 pl011_write(0, uap, REG_IMSC);
2572 pl011_write(0xffff, uap, REG_ICR);
Linus Walleijc3d8b762012-03-21 20:15:18 +01002573
Tushar Beheraef2889f2014-01-20 14:32:35 +05302574 if (!amba_reg.state) {
2575 ret = uart_register_driver(&amba_reg);
2576 if (ret < 0) {
Andre Przywara3873e2d2015-05-21 17:26:18 +01002577 dev_err(uap->port.dev,
Jorge Ramirez-Ortiz1c9be312015-03-06 13:05:40 -05002578 "Failed to register AMBA-PL011 driver\n");
Tushar Beheraef2889f2014-01-20 14:32:35 +05302579 return ret;
2580 }
2581 }
2582
Linus Torvalds1da177e2005-04-16 15:20:36 -07002583 ret = uart_add_one_port(&amba_reg, &uap->port);
Andre Przywara49bb3c82015-05-21 17:26:14 +01002584 if (ret)
2585 pl011_unregister_port(uap);
Tushar Behera7f6d9422014-06-26 15:35:35 +05302586
Linus Torvalds1da177e2005-04-16 15:20:36 -07002587 return ret;
2588}
2589
Andre Przywara3873e2d2015-05-21 17:26:18 +01002590static int pl011_probe(struct amba_device *dev, const struct amba_id *id)
2591{
2592 struct uart_amba_port *uap;
2593 struct vendor_data *vendor = id->data;
2594 int portnr, ret;
2595
2596 portnr = pl011_find_free_port();
2597 if (portnr < 0)
2598 return portnr;
2599
2600 uap = devm_kzalloc(&dev->dev, sizeof(struct uart_amba_port),
2601 GFP_KERNEL);
2602 if (!uap)
2603 return -ENOMEM;
2604
2605 uap->clk = devm_clk_get(&dev->dev, NULL);
2606 if (IS_ERR(uap->clk))
2607 return PTR_ERR(uap->clk);
2608
Russell King439403b2015-11-16 17:40:31 +00002609 uap->reg_offset = vendor->reg_offset;
Andre Przywara3873e2d2015-05-21 17:26:18 +01002610 uap->vendor = vendor;
Andre Przywara3873e2d2015-05-21 17:26:18 +01002611 uap->fifosize = vendor->get_fifosize(dev);
Timur Tabi3b78fae2016-01-04 15:37:42 -06002612 uap->port.iotype = vendor->access_32b ? UPIO_MEM32 : UPIO_MEM;
Andre Przywara3873e2d2015-05-21 17:26:18 +01002613 uap->port.irq = dev->irq[0];
2614 uap->port.ops = &amba_pl011_pops;
2615
2616 snprintf(uap->type, sizeof(uap->type), "PL011 rev%u", amba_rev(dev));
2617
2618 ret = pl011_setup_port(&dev->dev, uap, &dev->res, portnr);
2619 if (ret)
2620 return ret;
2621
2622 amba_set_drvdata(dev, uap);
2623
2624 return pl011_register_port(uap);
2625}
2626
Linus Torvalds1da177e2005-04-16 15:20:36 -07002627static int pl011_remove(struct amba_device *dev)
2628{
2629 struct uart_amba_port *uap = amba_get_drvdata(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002630
Linus Torvalds1da177e2005-04-16 15:20:36 -07002631 uart_remove_one_port(&amba_reg, &uap->port);
Andre Przywara49bb3c82015-05-21 17:26:14 +01002632 pl011_unregister_port(uap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002633 return 0;
2634}
2635
Ulf Hanssond0ce8502013-12-03 11:04:28 +01002636#ifdef CONFIG_PM_SLEEP
2637static int pl011_suspend(struct device *dev)
Leo Chenb736b892009-07-28 23:43:33 +01002638{
Ulf Hanssond0ce8502013-12-03 11:04:28 +01002639 struct uart_amba_port *uap = dev_get_drvdata(dev);
Leo Chenb736b892009-07-28 23:43:33 +01002640
2641 if (!uap)
2642 return -EINVAL;
2643
2644 return uart_suspend_port(&amba_reg, &uap->port);
2645}
2646
Ulf Hanssond0ce8502013-12-03 11:04:28 +01002647static int pl011_resume(struct device *dev)
Leo Chenb736b892009-07-28 23:43:33 +01002648{
Ulf Hanssond0ce8502013-12-03 11:04:28 +01002649 struct uart_amba_port *uap = dev_get_drvdata(dev);
Leo Chenb736b892009-07-28 23:43:33 +01002650
2651 if (!uap)
2652 return -EINVAL;
2653
2654 return uart_resume_port(&amba_reg, &uap->port);
2655}
2656#endif
2657
Ulf Hanssond0ce8502013-12-03 11:04:28 +01002658static SIMPLE_DEV_PM_OPS(pl011_dev_pm_ops, pl011_suspend, pl011_resume);
2659
Andre Przywara0dd1e242015-05-21 17:26:23 +01002660static int sbsa_uart_probe(struct platform_device *pdev)
2661{
2662 struct uart_amba_port *uap;
2663 struct resource *r;
2664 int portnr, ret;
2665 int baudrate;
2666
2667 /*
2668 * Check the mandatory baud rate parameter in the DT node early
2669 * so that we can easily exit with the error.
2670 */
2671 if (pdev->dev.of_node) {
2672 struct device_node *np = pdev->dev.of_node;
2673
2674 ret = of_property_read_u32(np, "current-speed", &baudrate);
2675 if (ret)
2676 return ret;
2677 } else {
2678 baudrate = 115200;
2679 }
2680
2681 portnr = pl011_find_free_port();
2682 if (portnr < 0)
2683 return portnr;
2684
2685 uap = devm_kzalloc(&pdev->dev, sizeof(struct uart_amba_port),
2686 GFP_KERNEL);
2687 if (!uap)
2688 return -ENOMEM;
2689
Jiri Slaby394a9e22016-05-09 09:23:35 +02002690 ret = platform_get_irq(pdev, 0);
2691 if (ret < 0) {
Kefeng Wang35aa33c2016-09-24 17:14:24 +08002692 if (ret != -EPROBE_DEFER)
2693 dev_err(&pdev->dev, "cannot obtain irq\n");
Jiri Slaby394a9e22016-05-09 09:23:35 +02002694 return ret;
2695 }
2696 uap->port.irq = ret;
2697
Russell King439403b2015-11-16 17:40:31 +00002698 uap->reg_offset = vendor_sbsa.reg_offset;
Christopher Covingtond8a49952017-02-15 16:39:43 -05002699 uap->vendor = qdf2400_e44_present ?
2700 &vendor_qdt_qdf2400_e44 : &vendor_sbsa;
Andre Przywara0dd1e242015-05-21 17:26:23 +01002701 uap->fifosize = 32;
Timur Tabi3b78fae2016-01-04 15:37:42 -06002702 uap->port.iotype = vendor_sbsa.access_32b ? UPIO_MEM32 : UPIO_MEM;
Andre Przywara0dd1e242015-05-21 17:26:23 +01002703 uap->port.ops = &sbsa_uart_pops;
2704 uap->fixed_baud = baudrate;
2705
2706 snprintf(uap->type, sizeof(uap->type), "SBSA");
2707
2708 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2709
2710 ret = pl011_setup_port(&pdev->dev, uap, r, portnr);
2711 if (ret)
2712 return ret;
2713
2714 platform_set_drvdata(pdev, uap);
2715
2716 return pl011_register_port(uap);
2717}
2718
2719static int sbsa_uart_remove(struct platform_device *pdev)
2720{
2721 struct uart_amba_port *uap = platform_get_drvdata(pdev);
2722
2723 uart_remove_one_port(&amba_reg, &uap->port);
2724 pl011_unregister_port(uap);
2725 return 0;
2726}
2727
2728static const struct of_device_id sbsa_uart_of_match[] = {
2729 { .compatible = "arm,sbsa-uart", },
2730 {},
2731};
2732MODULE_DEVICE_TABLE(of, sbsa_uart_of_match);
2733
Graeme Gregory3db9ab02015-05-21 17:26:24 +01002734static const struct acpi_device_id sbsa_uart_acpi_match[] = {
2735 { "ARMH0011", 0 },
2736 {},
2737};
2738MODULE_DEVICE_TABLE(acpi, sbsa_uart_acpi_match);
2739
Andre Przywara0dd1e242015-05-21 17:26:23 +01002740static struct platform_driver arm_sbsa_uart_platform_driver = {
2741 .probe = sbsa_uart_probe,
2742 .remove = sbsa_uart_remove,
2743 .driver = {
2744 .name = "sbsa-uart",
2745 .of_match_table = of_match_ptr(sbsa_uart_of_match),
Graeme Gregory3db9ab02015-05-21 17:26:24 +01002746 .acpi_match_table = ACPI_PTR(sbsa_uart_acpi_match),
Andre Przywara0dd1e242015-05-21 17:26:23 +01002747 },
2748};
2749
Russell King2c39c9e2010-07-27 08:50:16 +01002750static struct amba_id pl011_ids[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002751 {
2752 .id = 0x00041011,
2753 .mask = 0x000fffff,
Alessandro Rubini5926a292009-06-04 17:43:04 +01002754 .data = &vendor_arm,
2755 },
2756 {
2757 .id = 0x00380802,
2758 .mask = 0x00ffffff,
2759 .data = &vendor_st,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002760 },
Shawn Guo2426fbc2016-07-08 17:00:41 +08002761 {
2762 .id = AMBA_LINUX_ID(0x00, 0x1, 0xffe),
2763 .mask = 0x00ffffff,
2764 .data = &vendor_zte,
2765 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002766 { 0, 0 },
2767};
2768
Dave Martin60f7a332011-10-05 15:15:22 +01002769MODULE_DEVICE_TABLE(amba, pl011_ids);
2770
Linus Torvalds1da177e2005-04-16 15:20:36 -07002771static struct amba_driver pl011_driver = {
2772 .drv = {
2773 .name = "uart-pl011",
Ulf Hanssond0ce8502013-12-03 11:04:28 +01002774 .pm = &pl011_dev_pm_ops,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002775 },
2776 .id_table = pl011_ids,
2777 .probe = pl011_probe,
2778 .remove = pl011_remove,
2779};
2780
2781static int __init pl011_init(void)
2782{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002783 printk(KERN_INFO "Serial: AMBA PL011 UART driver\n");
2784
Andre Przywara0dd1e242015-05-21 17:26:23 +01002785 if (platform_driver_register(&arm_sbsa_uart_platform_driver))
2786 pr_warn("could not register SBSA UART platform driver\n");
Greg Kroah-Hartman062a68a2015-09-04 09:11:24 -07002787 return amba_driver_register(&pl011_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002788}
2789
2790static void __exit pl011_exit(void)
2791{
Andre Przywara0dd1e242015-05-21 17:26:23 +01002792 platform_driver_unregister(&arm_sbsa_uart_platform_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002793 amba_driver_unregister(&pl011_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002794}
2795
Alessandro Rubini4dd9e742009-05-05 05:54:13 +01002796/*
2797 * While this can be a module, if builtin it's most likely the console
2798 * So let's leave module_exit but move module_init to an earlier place
2799 */
2800arch_initcall(pl011_init);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002801module_exit(pl011_exit);
2802
2803MODULE_AUTHOR("ARM Ltd/Deep Blue Solutions Ltd");
2804MODULE_DESCRIPTION("ARM AMBA serial port driver");
2805MODULE_LICENSE("GPL");