blob: 8b03a1bdc79f4755c1680c18c389c84260cd81d4 [file] [log] [blame]
Ishizaki Kouc347b792007-02-02 16:47:17 +09001/*
2 * Celleb setup code
3 *
4 * (C) Copyright 2006-2007 TOSHIBA CORPORATION
5 *
6 * This code is based on arch/powerpc/platforms/cell/setup.c:
7 * Copyright (C) 1995 Linus Torvalds
8 * Adapted from 'alpha' version by Gary Thomas
9 * Modified by Cort Dougan (cort@cs.nmt.edu)
10 * Modified by PPC64 Team, IBM Corp
11 * Modified by Cell Team, IBM Deutschland Entwicklung GmbH
12 *
13 * This program is free software; you can redistribute it and/or modify
14 * it under the terms of the GNU General Public License as published by
15 * the Free Software Foundation; either version 2 of the License, or
16 * (at your option) any later version.
17 *
18 * This program is distributed in the hope that it will be useful,
19 * but WITHOUT ANY WARRANTY; without even the implied warranty of
20 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
21 * GNU General Public License for more details.
22 *
23 * You should have received a copy of the GNU General Public License along
24 * with this program; if not, write to the Free Software Foundation, Inc.,
25 * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA.
26 */
27
28#undef DEBUG
29
30#include <linux/cpu.h>
31#include <linux/sched.h>
32#include <linux/kernel.h>
33#include <linux/mm.h>
34#include <linux/stddef.h>
35#include <linux/unistd.h>
36#include <linux/reboot.h>
37#include <linux/init.h>
38#include <linux/delay.h>
39#include <linux/irq.h>
40#include <linux/seq_file.h>
41#include <linux/root_dev.h>
42#include <linux/console.h>
Jon Loeligerd8caf742007-11-13 11:10:58 -060043#include <linux/of_platform.h>
Ishizaki Kouc347b792007-02-02 16:47:17 +090044
45#include <asm/mmu.h>
46#include <asm/processor.h>
47#include <asm/io.h>
48#include <asm/kexec.h>
49#include <asm/prom.h>
50#include <asm/machdep.h>
51#include <asm/cputable.h>
52#include <asm/irq.h>
Tony Breedse7bda182007-10-30 14:55:04 +110053#include <asm/time.h>
Ishizaki Kouc347b792007-02-02 16:47:17 +090054#include <asm/spu_priv1.h>
55#include <asm/firmware.h>
Ishizaki Kou9858ee82007-12-04 19:38:24 +110056#include <asm/rtas.h>
57#include <asm/cell-regs.h>
Ishizaki Kouc347b792007-02-02 16:47:17 +090058
59#include "interrupt.h"
60#include "beat_wrapper.h"
61#include "beat.h"
62#include "pci.h"
Ishizaki Kou9858ee82007-12-04 19:38:24 +110063#include "../cell/interrupt.h"
64#include "../cell/pervasive.h"
65#include "../cell/ras.h"
Ishizaki Kouc347b792007-02-02 16:47:17 +090066
67static char celleb_machine_type[128] = "Celleb";
68
69static void celleb_show_cpuinfo(struct seq_file *m)
70{
71 struct device_node *root;
72 const char *model = "";
73
74 root = of_find_node_by_path("/");
75 if (root)
Stephen Rothwelle2eb6392007-04-03 22:26:41 +100076 model = of_get_property(root, "model", NULL);
Ishizaki Kouc347b792007-02-02 16:47:17 +090077 /* using "CHRP" is to trick anaconda into installing FCx into Celleb */
78 seq_printf(m, "machine\t\t: %s %s\n", celleb_machine_type, model);
79 of_node_put(root);
80}
81
Ishizaki Koua4ebd012007-07-26 20:02:27 +100082static int __init celleb_machine_type_hack(char *ptr)
Ishizaki Kouc347b792007-02-02 16:47:17 +090083{
84 strncpy(celleb_machine_type, ptr, sizeof(celleb_machine_type));
85 celleb_machine_type[sizeof(celleb_machine_type)-1] = 0;
86 return 0;
87}
88
Ishizaki Koub4f8b102007-05-09 17:38:03 +100089__setup("celleb_machine_type_hack=", celleb_machine_type_hack);
Ishizaki Kouc347b792007-02-02 16:47:17 +090090
91static void celleb_progress(char *s, unsigned short hex)
92{
93 printk("*** %04x : %s\n", hex, s ? s : "");
94}
95
Ishizaki Kou9858ee82007-12-04 19:38:24 +110096static void __init celleb_init_IRQ_native(void)
Ishizaki Kouc347b792007-02-02 16:47:17 +090097{
Ishizaki Kou9858ee82007-12-04 19:38:24 +110098 iic_init_IRQ();
99 spider_init_IRQ();
100}
101
102static void __init celleb_setup_arch_beat(void)
103{
104 ppc_md.restart = beat_restart;
105 ppc_md.power_off = beat_power_off;
106 ppc_md.halt = beat_halt;
107 ppc_md.get_rtc_time = beat_get_rtc_time;
108 ppc_md.set_rtc_time = beat_set_rtc_time;
109 ppc_md.power_save = beat_power_save;
110 ppc_md.nvram_size = beat_nvram_get_size;
111 ppc_md.nvram_read = beat_nvram_read;
112 ppc_md.nvram_write = beat_nvram_write;
113 ppc_md.set_dabr = beat_set_xdabr;
114 ppc_md.init_IRQ = beatic_init_IRQ;
115 ppc_md.get_irq = beatic_get_irq;
116#ifdef CONFIG_KEXEC
117 ppc_md.kexec_cpu_down = beat_kexec_cpu_down;
118#endif
119
Ishizaki Kouc347b792007-02-02 16:47:17 +0900120#ifdef CONFIG_SPU_BASE
Ishizaki Kou9858ee82007-12-04 19:38:24 +1100121 spu_priv1_ops = &spu_priv1_beat_ops;
122 spu_management_ops = &spu_management_of_ops;
Ishizaki Kouc347b792007-02-02 16:47:17 +0900123#endif
124
125#ifdef CONFIG_SMP
126 smp_init_celleb();
127#endif
Ishizaki Kou9858ee82007-12-04 19:38:24 +1100128}
129
130static void __init celleb_setup_arch_native(void)
131{
132 ppc_md.restart = rtas_restart;
133 ppc_md.power_off = rtas_power_off;
134 ppc_md.halt = rtas_halt;
135 ppc_md.get_boot_time = rtas_get_boot_time;
136 ppc_md.get_rtc_time = rtas_get_rtc_time;
137 ppc_md.set_rtc_time = rtas_set_rtc_time;
138 ppc_md.init_IRQ = celleb_init_IRQ_native;
139
140#ifdef CONFIG_SPU_BASE
141 spu_priv1_ops = &spu_priv1_mmio_ops;
142 spu_management_ops = &spu_management_of_ops;
143#endif
144
145 cbe_regs_init();
146
147#ifdef CONFIG_CBE_RAS
148 cbe_ras_init();
149#endif
150
151#ifdef CONFIG_SMP
152 smp_init_cell();
153#endif
154
155 cbe_pervasive_init();
156}
157
158static void __init celleb_setup_arch(void)
159{
160 if (firmware_has_feature(FW_FEATURE_BEAT))
161 celleb_setup_arch_beat();
162 else
163 celleb_setup_arch_native();
Ishizaki Kouc347b792007-02-02 16:47:17 +0900164
165 /* init to some ~sane value until calibrate_delay() runs */
166 loops_per_jiffy = 50000000;
167
Ishizaki Kouc347b792007-02-02 16:47:17 +0900168#ifdef CONFIG_DUMMY_CONSOLE
169 conswitchp = &dummy_con;
170#endif
171}
172
Ishizaki Kouc347b792007-02-02 16:47:17 +0900173static int __init celleb_probe(void)
174{
175 unsigned long root = of_get_flat_dt_root();
176
Ishizaki Kou9858ee82007-12-04 19:38:24 +1100177 if (of_flat_dt_is_compatible(root, "Beat")) {
178 powerpc_firmware_features |= FW_FEATURE_CELLEB_ALWAYS
179 | FW_FEATURE_BEAT | FW_FEATURE_LPAR;
180 hpte_init_beat_v3();
181 return 1;
182 }
183 if (of_flat_dt_is_compatible(root, "TOSHIBA,Celleb")) {
184 powerpc_firmware_features |= FW_FEATURE_CELLEB_ALWAYS;
185 hpte_init_native();
186 return 1;
187 }
Ishizaki Kouc347b792007-02-02 16:47:17 +0900188
Ishizaki Kou9858ee82007-12-04 19:38:24 +1100189 return 0;
Ishizaki Kouc347b792007-02-02 16:47:17 +0900190}
191
Ishizaki Koua4ebd012007-07-26 20:02:27 +1000192static struct of_device_id celleb_bus_ids[] __initdata = {
Ishizaki Kouc347b792007-02-02 16:47:17 +0900193 { .type = "scc", },
194 { .type = "ioif", }, /* old style */
195 {},
196};
197
198static int __init celleb_publish_devices(void)
199{
200 if (!machine_is(celleb))
201 return 0;
202
203 /* Publish OF platform devices for southbridge IOs */
204 of_platform_bus_probe(NULL, celleb_bus_ids, NULL);
205
Ishizaki Kouda0bd342007-10-02 18:26:53 +1000206 celleb_pci_workaround_init();
207
Ishizaki Kouc347b792007-02-02 16:47:17 +0900208 return 0;
209}
210device_initcall(celleb_publish_devices);
211
212define_machine(celleb) {
213 .name = "Cell Reference Set",
214 .probe = celleb_probe,
215 .setup_arch = celleb_setup_arch,
216 .show_cpuinfo = celleb_show_cpuinfo,
Ishizaki Kouc347b792007-02-02 16:47:17 +0900217 .calibrate_decr = generic_calibrate_decr,
Ishizaki Kouc347b792007-02-02 16:47:17 +0900218 .progress = celleb_progress,
Ishizaki Kouc347b792007-02-02 16:47:17 +0900219 .pci_probe_mode = celleb_pci_probe_mode,
220 .pci_setup_phb = celleb_setup_phb,
221#ifdef CONFIG_KEXEC
Ishizaki Kouc347b792007-02-02 16:47:17 +0900222 .machine_kexec = default_machine_kexec,
223 .machine_kexec_prepare = default_machine_kexec_prepare,
224 .machine_crash_shutdown = default_machine_crash_shutdown,
225#endif
226};