blob: 79eb106c6f08bc5f765ef234de6ae45c0d13f3fd [file] [log] [blame]
Daniel Vetterf51b7662010-04-14 00:29:52 +02001/*
2 * Intel GTT (Graphics Translation Table) routines
3 *
4 * Caveat: This driver implements the linux agp interface, but this is far from
5 * a agp driver! GTT support ended up here for purely historical reasons: The
6 * old userspace intel graphics drivers needed an interface to map memory into
7 * the GTT. And the drm provides a default interface for graphic devices sitting
8 * on an agp port. So it made sense to fake the GTT support as an agp port to
9 * avoid having to create a new api.
10 *
11 * With gem this does not make much sense anymore, just needlessly complicates
12 * the code. But as long as the old graphics stack is still support, it's stuck
13 * here.
14 *
15 * /fairy-tale-mode off
16 */
17
Daniel Vettere2404e72010-09-08 17:29:51 +020018#include <linux/module.h>
19#include <linux/pci.h>
20#include <linux/init.h>
21#include <linux/kernel.h>
22#include <linux/pagemap.h>
23#include <linux/agp_backend.h>
24#include <asm/smp.h>
25#include "agp.h"
26#include "intel-agp.h"
27#include <linux/intel-gtt.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020028#include <drm/intel-gtt.h>
Daniel Vettere2404e72010-09-08 17:29:51 +020029
Daniel Vetterf51b7662010-04-14 00:29:52 +020030/*
31 * If we have Intel graphics, we're not going to have anything other than
32 * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
33 * on the Intel IOMMU support (CONFIG_DMAR).
34 * Only newer chipsets need to bother with this, of course.
35 */
36#ifdef CONFIG_DMAR
37#define USE_PCI_DMA_API 1
38#endif
39
Jesse Barnesd1d6ca72010-07-08 09:22:46 -070040/* Max amount of stolen space, anything above will be returned to Linux */
41int intel_max_stolen = 32 * 1024 * 1024;
42EXPORT_SYMBOL(intel_max_stolen);
43
Daniel Vetterf51b7662010-04-14 00:29:52 +020044static const struct aper_size_info_fixed intel_i810_sizes[] =
45{
46 {64, 16384, 4},
47 /* The 32M mode still requires a 64k gatt */
48 {32, 8192, 4}
49};
50
51#define AGP_DCACHE_MEMORY 1
52#define AGP_PHYS_MEMORY 2
53#define INTEL_AGP_CACHED_MEMORY 3
54
55static struct gatt_mask intel_i810_masks[] =
56{
57 {.mask = I810_PTE_VALID, .type = 0},
58 {.mask = (I810_PTE_VALID | I810_PTE_LOCAL), .type = AGP_DCACHE_MEMORY},
59 {.mask = I810_PTE_VALID, .type = 0},
60 {.mask = I810_PTE_VALID | I830_PTE_SYSTEM_CACHED,
61 .type = INTEL_AGP_CACHED_MEMORY}
62};
63
Zhenyu Wangf8f235e2010-08-27 11:08:57 +080064#define INTEL_AGP_UNCACHED_MEMORY 0
65#define INTEL_AGP_CACHED_MEMORY_LLC 1
66#define INTEL_AGP_CACHED_MEMORY_LLC_GFDT 2
67#define INTEL_AGP_CACHED_MEMORY_LLC_MLC 3
68#define INTEL_AGP_CACHED_MEMORY_LLC_MLC_GFDT 4
69
70static struct gatt_mask intel_gen6_masks[] =
71{
72 {.mask = I810_PTE_VALID | GEN6_PTE_UNCACHED,
73 .type = INTEL_AGP_UNCACHED_MEMORY },
74 {.mask = I810_PTE_VALID | GEN6_PTE_LLC,
75 .type = INTEL_AGP_CACHED_MEMORY_LLC },
76 {.mask = I810_PTE_VALID | GEN6_PTE_LLC | GEN6_PTE_GFDT,
77 .type = INTEL_AGP_CACHED_MEMORY_LLC_GFDT },
78 {.mask = I810_PTE_VALID | GEN6_PTE_LLC_MLC,
79 .type = INTEL_AGP_CACHED_MEMORY_LLC_MLC },
80 {.mask = I810_PTE_VALID | GEN6_PTE_LLC_MLC | GEN6_PTE_GFDT,
81 .type = INTEL_AGP_CACHED_MEMORY_LLC_MLC_GFDT },
82};
83
Daniel Vetterf51b7662010-04-14 00:29:52 +020084static struct _intel_private {
Daniel Vetter0ade6382010-08-24 22:18:41 +020085 struct intel_gtt base;
Daniel Vetterf51b7662010-04-14 00:29:52 +020086 struct pci_dev *pcidev; /* device one */
Daniel Vetterd7cca2f2010-08-24 23:06:19 +020087 struct pci_dev *bridge_dev;
Daniel Vetterf51b7662010-04-14 00:29:52 +020088 u8 __iomem *registers;
89 u32 __iomem *gtt; /* I915G */
90 int num_dcache_entries;
Daniel Vetterf51b7662010-04-14 00:29:52 +020091 union {
92 void __iomem *i9xx_flush_page;
93 void *i8xx_flush_page;
94 };
95 struct page *i8xx_page;
96 struct resource ifp_resource;
97 int resource_valid;
98} intel_private;
99
100#ifdef USE_PCI_DMA_API
101static int intel_agp_map_page(struct page *page, dma_addr_t *ret)
102{
103 *ret = pci_map_page(intel_private.pcidev, page, 0,
104 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
105 if (pci_dma_mapping_error(intel_private.pcidev, *ret))
106 return -EINVAL;
107 return 0;
108}
109
110static void intel_agp_unmap_page(struct page *page, dma_addr_t dma)
111{
112 pci_unmap_page(intel_private.pcidev, dma,
113 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
114}
115
116static void intel_agp_free_sglist(struct agp_memory *mem)
117{
118 struct sg_table st;
119
120 st.sgl = mem->sg_list;
121 st.orig_nents = st.nents = mem->page_count;
122
123 sg_free_table(&st);
124
125 mem->sg_list = NULL;
126 mem->num_sg = 0;
127}
128
129static int intel_agp_map_memory(struct agp_memory *mem)
130{
131 struct sg_table st;
132 struct scatterlist *sg;
133 int i;
134
135 DBG("try mapping %lu pages\n", (unsigned long)mem->page_count);
136
137 if (sg_alloc_table(&st, mem->page_count, GFP_KERNEL))
Chris Wilson831cd442010-07-24 18:29:37 +0100138 goto err;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200139
140 mem->sg_list = sg = st.sgl;
141
142 for (i = 0 ; i < mem->page_count; i++, sg = sg_next(sg))
143 sg_set_page(sg, mem->pages[i], PAGE_SIZE, 0);
144
145 mem->num_sg = pci_map_sg(intel_private.pcidev, mem->sg_list,
146 mem->page_count, PCI_DMA_BIDIRECTIONAL);
Chris Wilson831cd442010-07-24 18:29:37 +0100147 if (unlikely(!mem->num_sg))
148 goto err;
149
Daniel Vetterf51b7662010-04-14 00:29:52 +0200150 return 0;
Chris Wilson831cd442010-07-24 18:29:37 +0100151
152err:
153 sg_free_table(&st);
154 return -ENOMEM;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200155}
156
157static void intel_agp_unmap_memory(struct agp_memory *mem)
158{
159 DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);
160
161 pci_unmap_sg(intel_private.pcidev, mem->sg_list,
162 mem->page_count, PCI_DMA_BIDIRECTIONAL);
163 intel_agp_free_sglist(mem);
164}
165
166static void intel_agp_insert_sg_entries(struct agp_memory *mem,
167 off_t pg_start, int mask_type)
168{
169 struct scatterlist *sg;
170 int i, j;
171
172 j = pg_start;
173
174 WARN_ON(!mem->num_sg);
175
176 if (mem->num_sg == mem->page_count) {
177 for_each_sg(mem->sg_list, sg, mem->page_count, i) {
178 writel(agp_bridge->driver->mask_memory(agp_bridge,
179 sg_dma_address(sg), mask_type),
180 intel_private.gtt+j);
181 j++;
182 }
183 } else {
184 /* sg may merge pages, but we have to separate
185 * per-page addr for GTT */
186 unsigned int len, m;
187
188 for_each_sg(mem->sg_list, sg, mem->num_sg, i) {
189 len = sg_dma_len(sg) / PAGE_SIZE;
190 for (m = 0; m < len; m++) {
191 writel(agp_bridge->driver->mask_memory(agp_bridge,
192 sg_dma_address(sg) + m * PAGE_SIZE,
193 mask_type),
194 intel_private.gtt+j);
195 j++;
196 }
197 }
198 }
199 readl(intel_private.gtt+j-1);
200}
201
202#else
203
204static void intel_agp_insert_sg_entries(struct agp_memory *mem,
205 off_t pg_start, int mask_type)
206{
207 int i, j;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200208
209 for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
210 writel(agp_bridge->driver->mask_memory(agp_bridge,
211 page_to_phys(mem->pages[i]), mask_type),
212 intel_private.gtt+j);
213 }
214
215 readl(intel_private.gtt+j-1);
216}
217
218#endif
219
220static int intel_i810_fetch_size(void)
221{
222 u32 smram_miscc;
223 struct aper_size_info_fixed *values;
224
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200225 pci_read_config_dword(intel_private.bridge_dev,
226 I810_SMRAM_MISCC, &smram_miscc);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200227 values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
228
229 if ((smram_miscc & I810_GMS) == I810_GMS_DISABLE) {
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200230 dev_warn(&intel_private.bridge_dev->dev, "i810 is disabled\n");
Daniel Vetterf51b7662010-04-14 00:29:52 +0200231 return 0;
232 }
233 if ((smram_miscc & I810_GFX_MEM_WIN_SIZE) == I810_GFX_MEM_WIN_32M) {
Daniel Vettere1583162010-04-14 00:29:58 +0200234 agp_bridge->current_size = (void *) (values + 1);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200235 agp_bridge->aperture_size_idx = 1;
236 return values[1].size;
237 } else {
Daniel Vettere1583162010-04-14 00:29:58 +0200238 agp_bridge->current_size = (void *) (values);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200239 agp_bridge->aperture_size_idx = 0;
240 return values[0].size;
241 }
242
243 return 0;
244}
245
246static int intel_i810_configure(void)
247{
248 struct aper_size_info_fixed *current_size;
249 u32 temp;
250 int i;
251
252 current_size = A_SIZE_FIX(agp_bridge->current_size);
253
254 if (!intel_private.registers) {
255 pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
256 temp &= 0xfff80000;
257
258 intel_private.registers = ioremap(temp, 128 * 4096);
259 if (!intel_private.registers) {
260 dev_err(&intel_private.pcidev->dev,
261 "can't remap memory\n");
262 return -ENOMEM;
263 }
264 }
265
266 if ((readl(intel_private.registers+I810_DRAM_CTL)
267 & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
268 /* This will need to be dynamically assigned */
269 dev_info(&intel_private.pcidev->dev,
270 "detected 4MB dedicated video ram\n");
271 intel_private.num_dcache_entries = 1024;
272 }
273 pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
274 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
275 writel(agp_bridge->gatt_bus_addr | I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
276 readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
277
278 if (agp_bridge->driver->needs_scratch_page) {
279 for (i = 0; i < current_size->num_entries; i++) {
280 writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
281 }
282 readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI posting. */
283 }
284 global_cache_flush();
285 return 0;
286}
287
288static void intel_i810_cleanup(void)
289{
290 writel(0, intel_private.registers+I810_PGETBL_CTL);
291 readl(intel_private.registers); /* PCI Posting. */
292 iounmap(intel_private.registers);
293}
294
Daniel Vetterf51b7662010-04-14 00:29:52 +0200295static void intel_i810_agp_enable(struct agp_bridge_data *bridge, u32 mode)
296{
297 return;
298}
299
300/* Exists to support ARGB cursors */
301static struct page *i8xx_alloc_pages(void)
302{
303 struct page *page;
304
305 page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
306 if (page == NULL)
307 return NULL;
308
309 if (set_pages_uc(page, 4) < 0) {
310 set_pages_wb(page, 4);
311 __free_pages(page, 2);
312 return NULL;
313 }
314 get_page(page);
315 atomic_inc(&agp_bridge->current_memory_agp);
316 return page;
317}
318
319static void i8xx_destroy_pages(struct page *page)
320{
321 if (page == NULL)
322 return;
323
324 set_pages_wb(page, 4);
325 put_page(page);
326 __free_pages(page, 2);
327 atomic_dec(&agp_bridge->current_memory_agp);
328}
329
330static int intel_i830_type_to_mask_type(struct agp_bridge_data *bridge,
331 int type)
332{
333 if (type < AGP_USER_TYPES)
334 return type;
335 else if (type == AGP_USER_CACHED_MEMORY)
336 return INTEL_AGP_CACHED_MEMORY;
337 else
338 return 0;
339}
340
Zhenyu Wangf8f235e2010-08-27 11:08:57 +0800341static int intel_gen6_type_to_mask_type(struct agp_bridge_data *bridge,
342 int type)
343{
344 unsigned int type_mask = type & ~AGP_USER_CACHED_MEMORY_GFDT;
345 unsigned int gfdt = type & AGP_USER_CACHED_MEMORY_GFDT;
346
347 if (type_mask == AGP_USER_UNCACHED_MEMORY)
348 return INTEL_AGP_UNCACHED_MEMORY;
349 else if (type_mask == AGP_USER_CACHED_MEMORY_LLC_MLC)
350 return gfdt ? INTEL_AGP_CACHED_MEMORY_LLC_MLC_GFDT :
351 INTEL_AGP_CACHED_MEMORY_LLC_MLC;
352 else /* set 'normal'/'cached' to LLC by default */
353 return gfdt ? INTEL_AGP_CACHED_MEMORY_LLC_GFDT :
354 INTEL_AGP_CACHED_MEMORY_LLC;
355}
356
357
Daniel Vetterf51b7662010-04-14 00:29:52 +0200358static int intel_i810_insert_entries(struct agp_memory *mem, off_t pg_start,
359 int type)
360{
361 int i, j, num_entries;
362 void *temp;
363 int ret = -EINVAL;
364 int mask_type;
365
366 if (mem->page_count == 0)
367 goto out;
368
369 temp = agp_bridge->current_size;
370 num_entries = A_SIZE_FIX(temp)->num_entries;
371
372 if ((pg_start + mem->page_count) > num_entries)
373 goto out_err;
374
375
376 for (j = pg_start; j < (pg_start + mem->page_count); j++) {
377 if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j))) {
378 ret = -EBUSY;
379 goto out_err;
380 }
381 }
382
383 if (type != mem->type)
384 goto out_err;
385
386 mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
387
388 switch (mask_type) {
389 case AGP_DCACHE_MEMORY:
390 if (!mem->is_flushed)
391 global_cache_flush();
392 for (i = pg_start; i < (pg_start + mem->page_count); i++) {
393 writel((i*4096)|I810_PTE_LOCAL|I810_PTE_VALID,
394 intel_private.registers+I810_PTE_BASE+(i*4));
395 }
396 readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
397 break;
398 case AGP_PHYS_MEMORY:
399 case AGP_NORMAL_MEMORY:
400 if (!mem->is_flushed)
401 global_cache_flush();
402 for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
403 writel(agp_bridge->driver->mask_memory(agp_bridge,
404 page_to_phys(mem->pages[i]), mask_type),
405 intel_private.registers+I810_PTE_BASE+(j*4));
406 }
407 readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
408 break;
409 default:
410 goto out_err;
411 }
412
Daniel Vetterf51b7662010-04-14 00:29:52 +0200413out:
414 ret = 0;
415out_err:
416 mem->is_flushed = true;
417 return ret;
418}
419
420static int intel_i810_remove_entries(struct agp_memory *mem, off_t pg_start,
421 int type)
422{
423 int i;
424
425 if (mem->page_count == 0)
426 return 0;
427
428 for (i = pg_start; i < (mem->page_count + pg_start); i++) {
429 writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
430 }
431 readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
432
Daniel Vetterf51b7662010-04-14 00:29:52 +0200433 return 0;
434}
435
436/*
437 * The i810/i830 requires a physical address to program its mouse
438 * pointer into hardware.
439 * However the Xserver still writes to it through the agp aperture.
440 */
441static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
442{
443 struct agp_memory *new;
444 struct page *page;
445
446 switch (pg_count) {
447 case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
448 break;
449 case 4:
450 /* kludge to get 4 physical pages for ARGB cursor */
451 page = i8xx_alloc_pages();
452 break;
453 default:
454 return NULL;
455 }
456
457 if (page == NULL)
458 return NULL;
459
460 new = agp_create_memory(pg_count);
461 if (new == NULL)
462 return NULL;
463
464 new->pages[0] = page;
465 if (pg_count == 4) {
466 /* kludge to get 4 physical pages for ARGB cursor */
467 new->pages[1] = new->pages[0] + 1;
468 new->pages[2] = new->pages[1] + 1;
469 new->pages[3] = new->pages[2] + 1;
470 }
471 new->page_count = pg_count;
472 new->num_scratch_pages = pg_count;
473 new->type = AGP_PHYS_MEMORY;
474 new->physical = page_to_phys(new->pages[0]);
475 return new;
476}
477
478static struct agp_memory *intel_i810_alloc_by_type(size_t pg_count, int type)
479{
480 struct agp_memory *new;
481
482 if (type == AGP_DCACHE_MEMORY) {
483 if (pg_count != intel_private.num_dcache_entries)
484 return NULL;
485
486 new = agp_create_memory(1);
487 if (new == NULL)
488 return NULL;
489
490 new->type = AGP_DCACHE_MEMORY;
491 new->page_count = pg_count;
492 new->num_scratch_pages = 0;
493 agp_free_page_array(new);
494 return new;
495 }
496 if (type == AGP_PHYS_MEMORY)
497 return alloc_agpphysmem_i8xx(pg_count, type);
498 return NULL;
499}
500
501static void intel_i810_free_by_type(struct agp_memory *curr)
502{
503 agp_free_key(curr->key);
504 if (curr->type == AGP_PHYS_MEMORY) {
505 if (curr->page_count == 4)
506 i8xx_destroy_pages(curr->pages[0]);
507 else {
508 agp_bridge->driver->agp_destroy_page(curr->pages[0],
509 AGP_PAGE_DESTROY_UNMAP);
510 agp_bridge->driver->agp_destroy_page(curr->pages[0],
511 AGP_PAGE_DESTROY_FREE);
512 }
513 agp_free_page_array(curr);
514 }
515 kfree(curr);
516}
517
518static unsigned long intel_i810_mask_memory(struct agp_bridge_data *bridge,
519 dma_addr_t addr, int type)
520{
521 /* Type checking must be done elsewhere */
522 return addr | bridge->driver->masks[type].mask;
523}
524
525static struct aper_size_info_fixed intel_i830_sizes[] =
526{
527 {128, 32768, 5},
528 /* The 64M mode still requires a 128k gatt */
529 {64, 16384, 5},
530 {256, 65536, 6},
531 {512, 131072, 7},
532};
533
Daniel Vetterbfde0672010-08-24 23:07:59 +0200534static unsigned int intel_gtt_stolen_entries(void)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200535{
536 u16 gmch_ctrl;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200537 u8 rdct;
538 int local = 0;
539 static const int ddt[4] = { 0, 16, 32, 64 };
540 int size; /* reserved space (in kb) at the top of stolen memory */
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200541 unsigned int overhead_entries, stolen_entries;
542 unsigned int stolen_size = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200543
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200544 pci_read_config_word(intel_private.bridge_dev,
545 I830_GMCH_CTRL, &gmch_ctrl);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200546
547 if (IS_I965) {
548 u32 pgetbl_ctl;
549 pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
550
551 /* The 965 has a field telling us the size of the GTT,
552 * which may be larger than what is necessary to map the
553 * aperture.
554 */
555 switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
556 case I965_PGETBL_SIZE_128KB:
557 size = 128;
558 break;
559 case I965_PGETBL_SIZE_256KB:
560 size = 256;
561 break;
562 case I965_PGETBL_SIZE_512KB:
563 size = 512;
564 break;
565 case I965_PGETBL_SIZE_1MB:
566 size = 1024;
567 break;
568 case I965_PGETBL_SIZE_2MB:
569 size = 2048;
570 break;
571 case I965_PGETBL_SIZE_1_5MB:
572 size = 1024 + 512;
573 break;
574 default:
575 dev_info(&intel_private.pcidev->dev,
576 "unknown page table size, assuming 512KB\n");
577 size = 512;
578 }
579 size += 4; /* add in BIOS popup space */
580 } else if (IS_G33 && !IS_PINEVIEW) {
581 /* G33's GTT size defined in gmch_ctrl */
582 switch (gmch_ctrl & G33_PGETBL_SIZE_MASK) {
583 case G33_PGETBL_SIZE_1M:
584 size = 1024;
585 break;
586 case G33_PGETBL_SIZE_2M:
587 size = 2048;
588 break;
589 default:
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200590 dev_info(&intel_private.bridge_dev->dev,
Daniel Vetterf51b7662010-04-14 00:29:52 +0200591 "unknown page table size 0x%x, assuming 512KB\n",
592 (gmch_ctrl & G33_PGETBL_SIZE_MASK));
593 size = 512;
594 }
595 size += 4;
596 } else if (IS_G4X || IS_PINEVIEW) {
597 /* On 4 series hardware, GTT stolen is separate from graphics
598 * stolen, ignore it in stolen gtt entries counting. However,
599 * 4KB of the stolen memory doesn't get mapped to the GTT.
600 */
601 size = 4;
602 } else {
603 /* On previous hardware, the GTT size was just what was
604 * required to map the aperture.
605 */
606 size = agp_bridge->driver->fetch_size() + 4;
607 }
608
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200609 overhead_entries = size/4;
610
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200611 if (intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
612 intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
Daniel Vetterf51b7662010-04-14 00:29:52 +0200613 switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
614 case I830_GMCH_GMS_STOLEN_512:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200615 stolen_size = KB(512);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200616 break;
617 case I830_GMCH_GMS_STOLEN_1024:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200618 stolen_size = MB(1);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200619 break;
620 case I830_GMCH_GMS_STOLEN_8192:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200621 stolen_size = MB(8);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200622 break;
623 case I830_GMCH_GMS_LOCAL:
624 rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200625 stolen_size = (I830_RDRAM_ND(rdct) + 1) *
Daniel Vetterf51b7662010-04-14 00:29:52 +0200626 MB(ddt[I830_RDRAM_DDT(rdct)]);
627 local = 1;
628 break;
629 default:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200630 stolen_size = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200631 break;
632 }
Zhenyu Wang85540482010-09-07 13:45:32 +0800633 } else if (IS_SNB) {
Daniel Vetterf51b7662010-04-14 00:29:52 +0200634 /*
635 * SandyBridge has new memory control reg at 0x50.w
636 */
637 u16 snb_gmch_ctl;
638 pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
639 switch (snb_gmch_ctl & SNB_GMCH_GMS_STOLEN_MASK) {
640 case SNB_GMCH_GMS_STOLEN_32M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200641 stolen_size = MB(32);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200642 break;
643 case SNB_GMCH_GMS_STOLEN_64M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200644 stolen_size = MB(64);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200645 break;
646 case SNB_GMCH_GMS_STOLEN_96M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200647 stolen_size = MB(96);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200648 break;
649 case SNB_GMCH_GMS_STOLEN_128M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200650 stolen_size = MB(128);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200651 break;
652 case SNB_GMCH_GMS_STOLEN_160M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200653 stolen_size = MB(160);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200654 break;
655 case SNB_GMCH_GMS_STOLEN_192M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200656 stolen_size = MB(192);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200657 break;
658 case SNB_GMCH_GMS_STOLEN_224M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200659 stolen_size = MB(224);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200660 break;
661 case SNB_GMCH_GMS_STOLEN_256M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200662 stolen_size = MB(256);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200663 break;
664 case SNB_GMCH_GMS_STOLEN_288M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200665 stolen_size = MB(288);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200666 break;
667 case SNB_GMCH_GMS_STOLEN_320M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200668 stolen_size = MB(320);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200669 break;
670 case SNB_GMCH_GMS_STOLEN_352M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200671 stolen_size = MB(352);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200672 break;
673 case SNB_GMCH_GMS_STOLEN_384M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200674 stolen_size = MB(384);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200675 break;
676 case SNB_GMCH_GMS_STOLEN_416M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200677 stolen_size = MB(416);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200678 break;
679 case SNB_GMCH_GMS_STOLEN_448M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200680 stolen_size = MB(448);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200681 break;
682 case SNB_GMCH_GMS_STOLEN_480M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200683 stolen_size = MB(480);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200684 break;
685 case SNB_GMCH_GMS_STOLEN_512M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200686 stolen_size = MB(512);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200687 break;
688 }
689 } else {
690 switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
691 case I855_GMCH_GMS_STOLEN_1M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200692 stolen_size = MB(1);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200693 break;
694 case I855_GMCH_GMS_STOLEN_4M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200695 stolen_size = MB(4);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200696 break;
697 case I855_GMCH_GMS_STOLEN_8M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200698 stolen_size = MB(8);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200699 break;
700 case I855_GMCH_GMS_STOLEN_16M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200701 stolen_size = MB(16);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200702 break;
703 case I855_GMCH_GMS_STOLEN_32M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200704 stolen_size = MB(32);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200705 break;
706 case I915_GMCH_GMS_STOLEN_48M:
707 /* Check it's really I915G */
708 if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200709 stolen_size = MB(48);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200710 else
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200711 stolen_size = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200712 break;
713 case I915_GMCH_GMS_STOLEN_64M:
714 /* Check it's really I915G */
715 if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200716 stolen_size = MB(64);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200717 else
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200718 stolen_size = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200719 break;
720 case G33_GMCH_GMS_STOLEN_128M:
721 if (IS_G33 || IS_I965 || IS_G4X)
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200722 stolen_size = MB(128);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200723 else
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200724 stolen_size = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200725 break;
726 case G33_GMCH_GMS_STOLEN_256M:
727 if (IS_G33 || IS_I965 || IS_G4X)
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200728 stolen_size = MB(256);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200729 else
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200730 stolen_size = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200731 break;
732 case INTEL_GMCH_GMS_STOLEN_96M:
733 if (IS_I965 || IS_G4X)
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200734 stolen_size = MB(96);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200735 else
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200736 stolen_size = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200737 break;
738 case INTEL_GMCH_GMS_STOLEN_160M:
739 if (IS_I965 || IS_G4X)
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200740 stolen_size = MB(160);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200741 else
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200742 stolen_size = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200743 break;
744 case INTEL_GMCH_GMS_STOLEN_224M:
745 if (IS_I965 || IS_G4X)
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200746 stolen_size = MB(224);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200747 else
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200748 stolen_size = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200749 break;
750 case INTEL_GMCH_GMS_STOLEN_352M:
751 if (IS_I965 || IS_G4X)
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200752 stolen_size = MB(352);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200753 else
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200754 stolen_size = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200755 break;
756 default:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200757 stolen_size = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200758 break;
759 }
760 }
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200761
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200762 if (!local && stolen_size > intel_max_stolen) {
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200763 dev_info(&intel_private.bridge_dev->dev,
Jesse Barnesd1d6ca72010-07-08 09:22:46 -0700764 "detected %dK stolen memory, trimming to %dK\n",
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200765 stolen_size / KB(1), intel_max_stolen / KB(1));
766 stolen_size = intel_max_stolen;
767 } else if (stolen_size > 0) {
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200768 dev_info(&intel_private.bridge_dev->dev, "detected %dK %s memory\n",
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200769 stolen_size / KB(1), local ? "local" : "stolen");
Daniel Vetterf51b7662010-04-14 00:29:52 +0200770 } else {
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200771 dev_info(&intel_private.bridge_dev->dev,
Daniel Vetterf51b7662010-04-14 00:29:52 +0200772 "no pre-allocated video memory detected\n");
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200773 stolen_size = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200774 }
775
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200776 stolen_entries = stolen_size/KB(4) - overhead_entries;
777
778 return stolen_entries;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200779}
780
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200781static unsigned int intel_gtt_mappable_entries(void)
782{
783 unsigned int aperture_size;
784 u16 gmch_ctrl;
785
786 aperture_size = 1024 * 1024;
787
788 pci_read_config_word(intel_private.bridge_dev,
789 I830_GMCH_CTRL, &gmch_ctrl);
790
791 switch (intel_private.pcidev->device) {
792 case PCI_DEVICE_ID_INTEL_82830_CGC:
793 case PCI_DEVICE_ID_INTEL_82845G_IG:
794 case PCI_DEVICE_ID_INTEL_82855GM_IG:
795 case PCI_DEVICE_ID_INTEL_82865_IG:
796 if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_64M)
797 aperture_size *= 64;
798 else
799 aperture_size *= 128;
800 break;
801 default:
802 /* 9xx supports large sizes, just look at the length */
803 aperture_size = pci_resource_len(intel_private.pcidev, 2);
804 break;
805 }
806
807 return aperture_size >> PAGE_SHIFT;
808}
809
810static int intel_gtt_init(void)
811{
812 /* we have to call this as early as possible after the MMIO base address is known */
813 intel_private.base.gtt_stolen_entries = intel_gtt_stolen_entries();
814 if (intel_private.base.gtt_stolen_entries == 0) {
815 iounmap(intel_private.registers);
816 return -ENOMEM;
817 }
818
819 return 0;
820}
821
Daniel Vetter3e921f92010-08-27 15:33:26 +0200822static int intel_fake_agp_fetch_size(void)
823{
824 unsigned int aper_size;
825 int i;
826 int num_sizes = ARRAY_SIZE(intel_i830_sizes);
827
828 aper_size = (intel_private.base.gtt_mappable_entries << PAGE_SHIFT)
829 / MB(1);
830
831 for (i = 0; i < num_sizes; i++) {
832 if (aper_size == intel_i830_sizes[i].size) {
833 agp_bridge->current_size = intel_i830_sizes + i;
834 return aper_size;
835 }
836 }
837
838 return 0;
839}
840
Daniel Vetterf51b7662010-04-14 00:29:52 +0200841static void intel_i830_fini_flush(void)
842{
843 kunmap(intel_private.i8xx_page);
844 intel_private.i8xx_flush_page = NULL;
845 unmap_page_from_agp(intel_private.i8xx_page);
846
847 __free_page(intel_private.i8xx_page);
848 intel_private.i8xx_page = NULL;
849}
850
851static void intel_i830_setup_flush(void)
852{
853 /* return if we've already set the flush mechanism up */
854 if (intel_private.i8xx_page)
855 return;
856
857 intel_private.i8xx_page = alloc_page(GFP_KERNEL | __GFP_ZERO | GFP_DMA32);
858 if (!intel_private.i8xx_page)
859 return;
860
861 intel_private.i8xx_flush_page = kmap(intel_private.i8xx_page);
862 if (!intel_private.i8xx_flush_page)
863 intel_i830_fini_flush();
864}
865
866/* The chipset_flush interface needs to get data that has already been
867 * flushed out of the CPU all the way out to main memory, because the GPU
868 * doesn't snoop those buffers.
869 *
870 * The 8xx series doesn't have the same lovely interface for flushing the
871 * chipset write buffers that the later chips do. According to the 865
872 * specs, it's 64 octwords, or 1KB. So, to get those previous things in
873 * that buffer out, we just fill 1KB and clflush it out, on the assumption
874 * that it'll push whatever was in there out. It appears to work.
875 */
876static void intel_i830_chipset_flush(struct agp_bridge_data *bridge)
877{
878 unsigned int *pg = intel_private.i8xx_flush_page;
879
880 memset(pg, 0, 1024);
881
882 if (cpu_has_clflush)
883 clflush_cache_range(pg, 1024);
884 else if (wbinvd_on_all_cpus() != 0)
885 printk(KERN_ERR "Timed out waiting for cache flush.\n");
886}
887
888/* The intel i830 automatically initializes the agp aperture during POST.
889 * Use the memory already set aside for in the GTT.
890 */
891static int intel_i830_create_gatt_table(struct agp_bridge_data *bridge)
892{
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200893 int page_order, ret;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200894 struct aper_size_info_fixed *size;
895 int num_entries;
896 u32 temp;
897
898 size = agp_bridge->current_size;
899 page_order = size->page_order;
900 num_entries = size->num_entries;
901 agp_bridge->gatt_table_real = NULL;
902
903 pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
904 temp &= 0xfff80000;
905
906 intel_private.registers = ioremap(temp, 128 * 4096);
907 if (!intel_private.registers)
908 return -ENOMEM;
909
910 temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
911 global_cache_flush(); /* FIXME: ?? */
912
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200913 ret = intel_gtt_init();
914 if (ret != 0)
915 return ret;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200916
917 agp_bridge->gatt_table = NULL;
918
919 agp_bridge->gatt_bus_addr = temp;
920
921 return 0;
922}
923
924/* Return the gatt table to a sane state. Use the top of stolen
925 * memory for the GTT.
926 */
927static int intel_i830_free_gatt_table(struct agp_bridge_data *bridge)
928{
929 return 0;
930}
931
Daniel Vetterf51b7662010-04-14 00:29:52 +0200932static int intel_i830_configure(void)
933{
934 struct aper_size_info_fixed *current_size;
935 u32 temp;
936 u16 gmch_ctrl;
937 int i;
938
939 current_size = A_SIZE_FIX(agp_bridge->current_size);
940
941 pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
942 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
943
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200944 pci_read_config_word(intel_private.bridge_dev, I830_GMCH_CTRL, &gmch_ctrl);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200945 gmch_ctrl |= I830_GMCH_ENABLED;
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200946 pci_write_config_word(intel_private.bridge_dev, I830_GMCH_CTRL, gmch_ctrl);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200947
948 writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
949 readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
950
951 if (agp_bridge->driver->needs_scratch_page) {
Daniel Vetter0ade6382010-08-24 22:18:41 +0200952 for (i = intel_private.base.gtt_stolen_entries; i < current_size->num_entries; i++) {
Daniel Vetterf51b7662010-04-14 00:29:52 +0200953 writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
954 }
955 readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI Posting. */
956 }
957
958 global_cache_flush();
959
960 intel_i830_setup_flush();
961 return 0;
962}
963
964static void intel_i830_cleanup(void)
965{
966 iounmap(intel_private.registers);
967}
968
969static int intel_i830_insert_entries(struct agp_memory *mem, off_t pg_start,
970 int type)
971{
972 int i, j, num_entries;
973 void *temp;
974 int ret = -EINVAL;
975 int mask_type;
976
977 if (mem->page_count == 0)
978 goto out;
979
980 temp = agp_bridge->current_size;
981 num_entries = A_SIZE_FIX(temp)->num_entries;
982
Daniel Vetter0ade6382010-08-24 22:18:41 +0200983 if (pg_start < intel_private.base.gtt_stolen_entries) {
Daniel Vetterf51b7662010-04-14 00:29:52 +0200984 dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
Daniel Vetter0ade6382010-08-24 22:18:41 +0200985 "pg_start == 0x%.8lx, gtt_stolen_entries == 0x%.8x\n",
986 pg_start, intel_private.base.gtt_stolen_entries);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200987
988 dev_info(&intel_private.pcidev->dev,
989 "trying to insert into local/stolen memory\n");
990 goto out_err;
991 }
992
993 if ((pg_start + mem->page_count) > num_entries)
994 goto out_err;
995
996 /* The i830 can't check the GTT for entries since its read only,
997 * depend on the caller to make the correct offset decisions.
998 */
999
1000 if (type != mem->type)
1001 goto out_err;
1002
1003 mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
1004
1005 if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
1006 mask_type != INTEL_AGP_CACHED_MEMORY)
1007 goto out_err;
1008
1009 if (!mem->is_flushed)
1010 global_cache_flush();
1011
1012 for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
1013 writel(agp_bridge->driver->mask_memory(agp_bridge,
1014 page_to_phys(mem->pages[i]), mask_type),
1015 intel_private.registers+I810_PTE_BASE+(j*4));
1016 }
1017 readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
Daniel Vetterf51b7662010-04-14 00:29:52 +02001018
1019out:
1020 ret = 0;
1021out_err:
1022 mem->is_flushed = true;
1023 return ret;
1024}
1025
1026static int intel_i830_remove_entries(struct agp_memory *mem, off_t pg_start,
1027 int type)
1028{
1029 int i;
1030
1031 if (mem->page_count == 0)
1032 return 0;
1033
Daniel Vetter0ade6382010-08-24 22:18:41 +02001034 if (pg_start < intel_private.base.gtt_stolen_entries) {
Daniel Vetterf51b7662010-04-14 00:29:52 +02001035 dev_info(&intel_private.pcidev->dev,
1036 "trying to disable local/stolen memory\n");
1037 return -EINVAL;
1038 }
1039
1040 for (i = pg_start; i < (mem->page_count + pg_start); i++) {
1041 writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
1042 }
1043 readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
1044
Daniel Vetterf51b7662010-04-14 00:29:52 +02001045 return 0;
1046}
1047
1048static struct agp_memory *intel_i830_alloc_by_type(size_t pg_count, int type)
1049{
1050 if (type == AGP_PHYS_MEMORY)
1051 return alloc_agpphysmem_i8xx(pg_count, type);
1052 /* always return NULL for other allocation types for now */
1053 return NULL;
1054}
1055
1056static int intel_alloc_chipset_flush_resource(void)
1057{
1058 int ret;
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001059 ret = pci_bus_alloc_resource(intel_private.bridge_dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001060 PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001061 pcibios_align_resource, intel_private.bridge_dev);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001062
1063 return ret;
1064}
1065
1066static void intel_i915_setup_chipset_flush(void)
1067{
1068 int ret;
1069 u32 temp;
1070
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001071 pci_read_config_dword(intel_private.bridge_dev, I915_IFPADDR, &temp);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001072 if (!(temp & 0x1)) {
1073 intel_alloc_chipset_flush_resource();
1074 intel_private.resource_valid = 1;
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001075 pci_write_config_dword(intel_private.bridge_dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001076 } else {
1077 temp &= ~1;
1078
1079 intel_private.resource_valid = 1;
1080 intel_private.ifp_resource.start = temp;
1081 intel_private.ifp_resource.end = temp + PAGE_SIZE;
1082 ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
1083 /* some BIOSes reserve this area in a pnp some don't */
1084 if (ret)
1085 intel_private.resource_valid = 0;
1086 }
1087}
1088
1089static void intel_i965_g33_setup_chipset_flush(void)
1090{
1091 u32 temp_hi, temp_lo;
1092 int ret;
1093
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001094 pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4, &temp_hi);
1095 pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR, &temp_lo);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001096
1097 if (!(temp_lo & 0x1)) {
1098
1099 intel_alloc_chipset_flush_resource();
1100
1101 intel_private.resource_valid = 1;
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001102 pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001103 upper_32_bits(intel_private.ifp_resource.start));
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001104 pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001105 } else {
1106 u64 l64;
1107
1108 temp_lo &= ~0x1;
1109 l64 = ((u64)temp_hi << 32) | temp_lo;
1110
1111 intel_private.resource_valid = 1;
1112 intel_private.ifp_resource.start = l64;
1113 intel_private.ifp_resource.end = l64 + PAGE_SIZE;
1114 ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
1115 /* some BIOSes reserve this area in a pnp some don't */
1116 if (ret)
1117 intel_private.resource_valid = 0;
1118 }
1119}
1120
1121static void intel_i9xx_setup_flush(void)
1122{
1123 /* return if already configured */
1124 if (intel_private.ifp_resource.start)
1125 return;
1126
1127 if (IS_SNB)
1128 return;
1129
1130 /* setup a resource for this object */
1131 intel_private.ifp_resource.name = "Intel Flush Page";
1132 intel_private.ifp_resource.flags = IORESOURCE_MEM;
1133
1134 /* Setup chipset flush for 915 */
1135 if (IS_I965 || IS_G33 || IS_G4X) {
1136 intel_i965_g33_setup_chipset_flush();
1137 } else {
1138 intel_i915_setup_chipset_flush();
1139 }
1140
Chris Wilsondf51e7a2010-09-04 14:57:27 +01001141 if (intel_private.ifp_resource.start)
Daniel Vetterf51b7662010-04-14 00:29:52 +02001142 intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
Chris Wilsondf51e7a2010-09-04 14:57:27 +01001143 if (!intel_private.i9xx_flush_page)
1144 dev_err(&intel_private.pcidev->dev,
1145 "can't ioremap flush page - no chipset flushing\n");
Daniel Vetterf51b7662010-04-14 00:29:52 +02001146}
1147
Chris Wilsonf1befe72010-05-18 12:24:51 +01001148static int intel_i9xx_configure(void)
Daniel Vetterf51b7662010-04-14 00:29:52 +02001149{
1150 struct aper_size_info_fixed *current_size;
1151 u32 temp;
1152 u16 gmch_ctrl;
1153 int i;
1154
1155 current_size = A_SIZE_FIX(agp_bridge->current_size);
1156
1157 pci_read_config_dword(intel_private.pcidev, I915_GMADDR, &temp);
1158
1159 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1160
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001161 pci_read_config_word(intel_private.bridge_dev, I830_GMCH_CTRL, &gmch_ctrl);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001162 gmch_ctrl |= I830_GMCH_ENABLED;
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001163 pci_write_config_word(intel_private.bridge_dev, I830_GMCH_CTRL, gmch_ctrl);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001164
1165 writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
1166 readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
1167
1168 if (agp_bridge->driver->needs_scratch_page) {
Daniel Vetter0ade6382010-08-24 22:18:41 +02001169 for (i = intel_private.base.gtt_stolen_entries; i <
1170 intel_private.base.gtt_total_entries; i++) {
Daniel Vetterf51b7662010-04-14 00:29:52 +02001171 writel(agp_bridge->scratch_page, intel_private.gtt+i);
1172 }
1173 readl(intel_private.gtt+i-1); /* PCI Posting. */
1174 }
1175
1176 global_cache_flush();
1177
1178 intel_i9xx_setup_flush();
1179
1180 return 0;
1181}
1182
1183static void intel_i915_cleanup(void)
1184{
1185 if (intel_private.i9xx_flush_page)
1186 iounmap(intel_private.i9xx_flush_page);
1187 if (intel_private.resource_valid)
1188 release_resource(&intel_private.ifp_resource);
1189 intel_private.ifp_resource.start = 0;
1190 intel_private.resource_valid = 0;
1191 iounmap(intel_private.gtt);
1192 iounmap(intel_private.registers);
1193}
1194
1195static void intel_i915_chipset_flush(struct agp_bridge_data *bridge)
1196{
1197 if (intel_private.i9xx_flush_page)
1198 writel(1, intel_private.i9xx_flush_page);
1199}
1200
1201static int intel_i915_insert_entries(struct agp_memory *mem, off_t pg_start,
1202 int type)
1203{
1204 int num_entries;
1205 void *temp;
1206 int ret = -EINVAL;
1207 int mask_type;
1208
1209 if (mem->page_count == 0)
1210 goto out;
1211
1212 temp = agp_bridge->current_size;
1213 num_entries = A_SIZE_FIX(temp)->num_entries;
1214
Daniel Vetter0ade6382010-08-24 22:18:41 +02001215 if (pg_start < intel_private.base.gtt_stolen_entries) {
Daniel Vetterf51b7662010-04-14 00:29:52 +02001216 dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
Daniel Vetter0ade6382010-08-24 22:18:41 +02001217 "pg_start == 0x%.8lx, gtt_stolen_entries == 0x%.8x\n",
1218 pg_start, intel_private.base.gtt_stolen_entries);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001219
1220 dev_info(&intel_private.pcidev->dev,
1221 "trying to insert into local/stolen memory\n");
1222 goto out_err;
1223 }
1224
1225 if ((pg_start + mem->page_count) > num_entries)
1226 goto out_err;
1227
1228 /* The i915 can't check the GTT for entries since it's read only;
1229 * depend on the caller to make the correct offset decisions.
1230 */
1231
1232 if (type != mem->type)
1233 goto out_err;
1234
1235 mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
1236
Zhenyu Wangf8f235e2010-08-27 11:08:57 +08001237 if (!IS_SNB && mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
Daniel Vetterf51b7662010-04-14 00:29:52 +02001238 mask_type != INTEL_AGP_CACHED_MEMORY)
1239 goto out_err;
1240
1241 if (!mem->is_flushed)
1242 global_cache_flush();
1243
1244 intel_agp_insert_sg_entries(mem, pg_start, mask_type);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001245
1246 out:
1247 ret = 0;
1248 out_err:
1249 mem->is_flushed = true;
1250 return ret;
1251}
1252
1253static int intel_i915_remove_entries(struct agp_memory *mem, off_t pg_start,
1254 int type)
1255{
1256 int i;
1257
1258 if (mem->page_count == 0)
1259 return 0;
1260
Daniel Vetter0ade6382010-08-24 22:18:41 +02001261 if (pg_start < intel_private.base.gtt_stolen_entries) {
Daniel Vetterf51b7662010-04-14 00:29:52 +02001262 dev_info(&intel_private.pcidev->dev,
1263 "trying to disable local/stolen memory\n");
1264 return -EINVAL;
1265 }
1266
1267 for (i = pg_start; i < (mem->page_count + pg_start); i++)
1268 writel(agp_bridge->scratch_page, intel_private.gtt+i);
1269
1270 readl(intel_private.gtt+i-1);
1271
Daniel Vetterf51b7662010-04-14 00:29:52 +02001272 return 0;
1273}
1274
1275/* Return the aperture size by just checking the resource length. The effect
1276 * described in the spec of the MSAC registers is just changing of the
1277 * resource size.
1278 */
Chris Wilsonf1befe72010-05-18 12:24:51 +01001279static int intel_i915_get_gtt_size(void)
1280{
1281 int size;
1282
1283 if (IS_G33) {
1284 u16 gmch_ctrl;
1285
1286 /* G33's GTT size defined in gmch_ctrl */
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001287 pci_read_config_word(intel_private.bridge_dev, I830_GMCH_CTRL, &gmch_ctrl);
Tim Gardnere7b96f22010-07-09 14:48:50 -06001288 switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
1289 case I830_GMCH_GMS_STOLEN_512:
1290 size = 512;
1291 break;
1292 case I830_GMCH_GMS_STOLEN_1024:
Chris Wilsonf1befe72010-05-18 12:24:51 +01001293 size = 1024;
1294 break;
Tim Gardnere7b96f22010-07-09 14:48:50 -06001295 case I830_GMCH_GMS_STOLEN_8192:
1296 size = 8*1024;
Chris Wilsonf1befe72010-05-18 12:24:51 +01001297 break;
1298 default:
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001299 dev_info(&intel_private.bridge_dev->dev,
Chris Wilsonf1befe72010-05-18 12:24:51 +01001300 "unknown page table size 0x%x, assuming 512KB\n",
Tim Gardnere7b96f22010-07-09 14:48:50 -06001301 (gmch_ctrl & I830_GMCH_GMS_MASK));
Chris Wilsonf1befe72010-05-18 12:24:51 +01001302 size = 512;
1303 }
1304 } else {
1305 /* On previous hardware, the GTT size was just what was
1306 * required to map the aperture.
1307 */
1308 size = agp_bridge->driver->fetch_size();
1309 }
1310
1311 return KB(size);
1312}
1313
Daniel Vetterf51b7662010-04-14 00:29:52 +02001314/* The intel i915 automatically initializes the agp aperture during POST.
1315 * Use the memory already set aside for in the GTT.
1316 */
1317static int intel_i915_create_gatt_table(struct agp_bridge_data *bridge)
1318{
Daniel Vetter1784a5f2010-09-08 21:01:04 +02001319 int page_order, ret;
Daniel Vetterf51b7662010-04-14 00:29:52 +02001320 struct aper_size_info_fixed *size;
1321 int num_entries;
1322 u32 temp, temp2;
Chris Wilsonf1befe72010-05-18 12:24:51 +01001323 int gtt_map_size;
Daniel Vetterf51b7662010-04-14 00:29:52 +02001324
1325 size = agp_bridge->current_size;
1326 page_order = size->page_order;
1327 num_entries = size->num_entries;
1328 agp_bridge->gatt_table_real = NULL;
1329
1330 pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
1331 pci_read_config_dword(intel_private.pcidev, I915_PTEADDR, &temp2);
1332
Chris Wilsonf1befe72010-05-18 12:24:51 +01001333 gtt_map_size = intel_i915_get_gtt_size();
1334
Daniel Vetterf51b7662010-04-14 00:29:52 +02001335 intel_private.gtt = ioremap(temp2, gtt_map_size);
1336 if (!intel_private.gtt)
1337 return -ENOMEM;
1338
Daniel Vetter0ade6382010-08-24 22:18:41 +02001339 intel_private.base.gtt_total_entries = gtt_map_size / 4;
Daniel Vetterf51b7662010-04-14 00:29:52 +02001340
1341 temp &= 0xfff80000;
1342
1343 intel_private.registers = ioremap(temp, 128 * 4096);
1344 if (!intel_private.registers) {
1345 iounmap(intel_private.gtt);
1346 return -ENOMEM;
1347 }
1348
1349 temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
1350 global_cache_flush(); /* FIXME: ? */
1351
Daniel Vetter1784a5f2010-09-08 21:01:04 +02001352 ret = intel_gtt_init();
1353 if (ret != 0) {
Ondrej Zary8699be32010-06-16 10:13:52 +02001354 iounmap(intel_private.gtt);
Daniel Vetter1784a5f2010-09-08 21:01:04 +02001355 return ret;
Ondrej Zary8699be32010-06-16 10:13:52 +02001356 }
Daniel Vetterf51b7662010-04-14 00:29:52 +02001357
1358 agp_bridge->gatt_table = NULL;
1359
1360 agp_bridge->gatt_bus_addr = temp;
1361
1362 return 0;
1363}
1364
1365/*
1366 * The i965 supports 36-bit physical addresses, but to keep
1367 * the format of the GTT the same, the bits that don't fit
1368 * in a 32-bit word are shifted down to bits 4..7.
1369 *
1370 * Gcc is smart enough to notice that "(addr >> 28) & 0xf0"
1371 * is always zero on 32-bit architectures, so no need to make
1372 * this conditional.
1373 */
1374static unsigned long intel_i965_mask_memory(struct agp_bridge_data *bridge,
1375 dma_addr_t addr, int type)
1376{
1377 /* Shift high bits down */
1378 addr |= (addr >> 28) & 0xf0;
1379
1380 /* Type checking must be done elsewhere */
1381 return addr | bridge->driver->masks[type].mask;
1382}
1383
Zhenyu Wang3869d4a2010-07-09 10:40:58 -07001384static unsigned long intel_gen6_mask_memory(struct agp_bridge_data *bridge,
1385 dma_addr_t addr, int type)
1386{
Zhenyu Wang8dfc2b12010-08-23 14:37:52 +08001387 /* gen6 has bit11-4 for physical addr bit39-32 */
1388 addr |= (addr >> 28) & 0xff0;
Zhenyu Wang3869d4a2010-07-09 10:40:58 -07001389
1390 /* Type checking must be done elsewhere */
1391 return addr | bridge->driver->masks[type].mask;
1392}
1393
Daniel Vetterf51b7662010-04-14 00:29:52 +02001394static void intel_i965_get_gtt_range(int *gtt_offset, int *gtt_size)
1395{
1396 u16 snb_gmch_ctl;
1397
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001398 switch (intel_private.bridge_dev->device) {
Daniel Vetterf51b7662010-04-14 00:29:52 +02001399 case PCI_DEVICE_ID_INTEL_GM45_HB:
1400 case PCI_DEVICE_ID_INTEL_EAGLELAKE_HB:
1401 case PCI_DEVICE_ID_INTEL_Q45_HB:
1402 case PCI_DEVICE_ID_INTEL_G45_HB:
1403 case PCI_DEVICE_ID_INTEL_G41_HB:
1404 case PCI_DEVICE_ID_INTEL_B43_HB:
1405 case PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB:
1406 case PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB:
1407 case PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB:
1408 case PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB:
1409 *gtt_offset = *gtt_size = MB(2);
1410 break;
1411 case PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB:
1412 case PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_HB:
Zhenyu Wang85540482010-09-07 13:45:32 +08001413 case PCI_DEVICE_ID_INTEL_SANDYBRIDGE_S_HB:
Daniel Vetterf51b7662010-04-14 00:29:52 +02001414 *gtt_offset = MB(2);
1415
1416 pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
1417 switch (snb_gmch_ctl & SNB_GTT_SIZE_MASK) {
1418 default:
1419 case SNB_GTT_SIZE_0M:
1420 printk(KERN_ERR "Bad GTT size mask: 0x%04x.\n", snb_gmch_ctl);
1421 *gtt_size = MB(0);
1422 break;
1423 case SNB_GTT_SIZE_1M:
1424 *gtt_size = MB(1);
1425 break;
1426 case SNB_GTT_SIZE_2M:
1427 *gtt_size = MB(2);
1428 break;
1429 }
1430 break;
1431 default:
1432 *gtt_offset = *gtt_size = KB(512);
1433 }
1434}
1435
1436/* The intel i965 automatically initializes the agp aperture during POST.
1437 * Use the memory already set aside for in the GTT.
1438 */
1439static int intel_i965_create_gatt_table(struct agp_bridge_data *bridge)
1440{
Daniel Vetter1784a5f2010-09-08 21:01:04 +02001441 int page_order, ret;
Daniel Vetterf51b7662010-04-14 00:29:52 +02001442 struct aper_size_info_fixed *size;
1443 int num_entries;
1444 u32 temp;
1445 int gtt_offset, gtt_size;
1446
1447 size = agp_bridge->current_size;
1448 page_order = size->page_order;
1449 num_entries = size->num_entries;
1450 agp_bridge->gatt_table_real = NULL;
1451
1452 pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
1453
1454 temp &= 0xfff00000;
1455
1456 intel_i965_get_gtt_range(&gtt_offset, &gtt_size);
1457
1458 intel_private.gtt = ioremap((temp + gtt_offset) , gtt_size);
1459
1460 if (!intel_private.gtt)
1461 return -ENOMEM;
1462
Daniel Vetter0ade6382010-08-24 22:18:41 +02001463 intel_private.base.gtt_total_entries = gtt_size / 4;
Daniel Vetterf51b7662010-04-14 00:29:52 +02001464
1465 intel_private.registers = ioremap(temp, 128 * 4096);
1466 if (!intel_private.registers) {
1467 iounmap(intel_private.gtt);
1468 return -ENOMEM;
1469 }
1470
1471 temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
1472 global_cache_flush(); /* FIXME: ? */
1473
Daniel Vetter1784a5f2010-09-08 21:01:04 +02001474 ret = intel_gtt_init();
1475 if (ret != 0) {
Ondrej Zary8699be32010-06-16 10:13:52 +02001476 iounmap(intel_private.gtt);
Daniel Vetter1784a5f2010-09-08 21:01:04 +02001477 return ret;
Ondrej Zary8699be32010-06-16 10:13:52 +02001478 }
Daniel Vetterf51b7662010-04-14 00:29:52 +02001479
1480 agp_bridge->gatt_table = NULL;
1481
1482 agp_bridge->gatt_bus_addr = temp;
1483
1484 return 0;
1485}
1486
1487static const struct agp_bridge_driver intel_810_driver = {
1488 .owner = THIS_MODULE,
1489 .aperture_sizes = intel_i810_sizes,
1490 .size_type = FIXED_APER_SIZE,
1491 .num_aperture_sizes = 2,
1492 .needs_scratch_page = true,
1493 .configure = intel_i810_configure,
1494 .fetch_size = intel_i810_fetch_size,
1495 .cleanup = intel_i810_cleanup,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001496 .mask_memory = intel_i810_mask_memory,
1497 .masks = intel_i810_masks,
1498 .agp_enable = intel_i810_agp_enable,
1499 .cache_flush = global_cache_flush,
1500 .create_gatt_table = agp_generic_create_gatt_table,
1501 .free_gatt_table = agp_generic_free_gatt_table,
1502 .insert_memory = intel_i810_insert_entries,
1503 .remove_memory = intel_i810_remove_entries,
1504 .alloc_by_type = intel_i810_alloc_by_type,
1505 .free_by_type = intel_i810_free_by_type,
1506 .agp_alloc_page = agp_generic_alloc_page,
1507 .agp_alloc_pages = agp_generic_alloc_pages,
1508 .agp_destroy_page = agp_generic_destroy_page,
1509 .agp_destroy_pages = agp_generic_destroy_pages,
1510 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
1511};
1512
1513static const struct agp_bridge_driver intel_830_driver = {
1514 .owner = THIS_MODULE,
1515 .aperture_sizes = intel_i830_sizes,
1516 .size_type = FIXED_APER_SIZE,
1517 .num_aperture_sizes = 4,
1518 .needs_scratch_page = true,
1519 .configure = intel_i830_configure,
Daniel Vetter3e921f92010-08-27 15:33:26 +02001520 .fetch_size = intel_fake_agp_fetch_size,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001521 .cleanup = intel_i830_cleanup,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001522 .mask_memory = intel_i810_mask_memory,
1523 .masks = intel_i810_masks,
1524 .agp_enable = intel_i810_agp_enable,
1525 .cache_flush = global_cache_flush,
1526 .create_gatt_table = intel_i830_create_gatt_table,
1527 .free_gatt_table = intel_i830_free_gatt_table,
1528 .insert_memory = intel_i830_insert_entries,
1529 .remove_memory = intel_i830_remove_entries,
1530 .alloc_by_type = intel_i830_alloc_by_type,
1531 .free_by_type = intel_i810_free_by_type,
1532 .agp_alloc_page = agp_generic_alloc_page,
1533 .agp_alloc_pages = agp_generic_alloc_pages,
1534 .agp_destroy_page = agp_generic_destroy_page,
1535 .agp_destroy_pages = agp_generic_destroy_pages,
1536 .agp_type_to_mask_type = intel_i830_type_to_mask_type,
1537 .chipset_flush = intel_i830_chipset_flush,
1538};
1539
1540static const struct agp_bridge_driver intel_915_driver = {
1541 .owner = THIS_MODULE,
1542 .aperture_sizes = intel_i830_sizes,
1543 .size_type = FIXED_APER_SIZE,
1544 .num_aperture_sizes = 4,
1545 .needs_scratch_page = true,
Chris Wilsonf1befe72010-05-18 12:24:51 +01001546 .configure = intel_i9xx_configure,
Daniel Vetter3e921f92010-08-27 15:33:26 +02001547 .fetch_size = intel_fake_agp_fetch_size,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001548 .cleanup = intel_i915_cleanup,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001549 .mask_memory = intel_i810_mask_memory,
1550 .masks = intel_i810_masks,
1551 .agp_enable = intel_i810_agp_enable,
1552 .cache_flush = global_cache_flush,
1553 .create_gatt_table = intel_i915_create_gatt_table,
1554 .free_gatt_table = intel_i830_free_gatt_table,
1555 .insert_memory = intel_i915_insert_entries,
1556 .remove_memory = intel_i915_remove_entries,
1557 .alloc_by_type = intel_i830_alloc_by_type,
1558 .free_by_type = intel_i810_free_by_type,
1559 .agp_alloc_page = agp_generic_alloc_page,
1560 .agp_alloc_pages = agp_generic_alloc_pages,
1561 .agp_destroy_page = agp_generic_destroy_page,
1562 .agp_destroy_pages = agp_generic_destroy_pages,
1563 .agp_type_to_mask_type = intel_i830_type_to_mask_type,
1564 .chipset_flush = intel_i915_chipset_flush,
1565#ifdef USE_PCI_DMA_API
1566 .agp_map_page = intel_agp_map_page,
1567 .agp_unmap_page = intel_agp_unmap_page,
1568 .agp_map_memory = intel_agp_map_memory,
1569 .agp_unmap_memory = intel_agp_unmap_memory,
1570#endif
1571};
1572
1573static const struct agp_bridge_driver intel_i965_driver = {
1574 .owner = THIS_MODULE,
1575 .aperture_sizes = intel_i830_sizes,
1576 .size_type = FIXED_APER_SIZE,
1577 .num_aperture_sizes = 4,
1578 .needs_scratch_page = true,
Chris Wilsonf1befe72010-05-18 12:24:51 +01001579 .configure = intel_i9xx_configure,
Daniel Vetter3e921f92010-08-27 15:33:26 +02001580 .fetch_size = intel_fake_agp_fetch_size,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001581 .cleanup = intel_i915_cleanup,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001582 .mask_memory = intel_i965_mask_memory,
1583 .masks = intel_i810_masks,
1584 .agp_enable = intel_i810_agp_enable,
1585 .cache_flush = global_cache_flush,
1586 .create_gatt_table = intel_i965_create_gatt_table,
1587 .free_gatt_table = intel_i830_free_gatt_table,
1588 .insert_memory = intel_i915_insert_entries,
1589 .remove_memory = intel_i915_remove_entries,
1590 .alloc_by_type = intel_i830_alloc_by_type,
1591 .free_by_type = intel_i810_free_by_type,
1592 .agp_alloc_page = agp_generic_alloc_page,
1593 .agp_alloc_pages = agp_generic_alloc_pages,
1594 .agp_destroy_page = agp_generic_destroy_page,
1595 .agp_destroy_pages = agp_generic_destroy_pages,
1596 .agp_type_to_mask_type = intel_i830_type_to_mask_type,
1597 .chipset_flush = intel_i915_chipset_flush,
1598#ifdef USE_PCI_DMA_API
1599 .agp_map_page = intel_agp_map_page,
1600 .agp_unmap_page = intel_agp_unmap_page,
1601 .agp_map_memory = intel_agp_map_memory,
1602 .agp_unmap_memory = intel_agp_unmap_memory,
1603#endif
1604};
1605
Zhenyu Wang3869d4a2010-07-09 10:40:58 -07001606static const struct agp_bridge_driver intel_gen6_driver = {
1607 .owner = THIS_MODULE,
1608 .aperture_sizes = intel_i830_sizes,
1609 .size_type = FIXED_APER_SIZE,
1610 .num_aperture_sizes = 4,
1611 .needs_scratch_page = true,
1612 .configure = intel_i9xx_configure,
Daniel Vetter3e921f92010-08-27 15:33:26 +02001613 .fetch_size = intel_fake_agp_fetch_size,
Zhenyu Wang3869d4a2010-07-09 10:40:58 -07001614 .cleanup = intel_i915_cleanup,
1615 .mask_memory = intel_gen6_mask_memory,
Zhenyu Wangf8f235e2010-08-27 11:08:57 +08001616 .masks = intel_gen6_masks,
Zhenyu Wang3869d4a2010-07-09 10:40:58 -07001617 .agp_enable = intel_i810_agp_enable,
1618 .cache_flush = global_cache_flush,
1619 .create_gatt_table = intel_i965_create_gatt_table,
1620 .free_gatt_table = intel_i830_free_gatt_table,
1621 .insert_memory = intel_i915_insert_entries,
1622 .remove_memory = intel_i915_remove_entries,
1623 .alloc_by_type = intel_i830_alloc_by_type,
1624 .free_by_type = intel_i810_free_by_type,
1625 .agp_alloc_page = agp_generic_alloc_page,
1626 .agp_alloc_pages = agp_generic_alloc_pages,
1627 .agp_destroy_page = agp_generic_destroy_page,
1628 .agp_destroy_pages = agp_generic_destroy_pages,
Zhenyu Wangf8f235e2010-08-27 11:08:57 +08001629 .agp_type_to_mask_type = intel_gen6_type_to_mask_type,
Zhenyu Wang3869d4a2010-07-09 10:40:58 -07001630 .chipset_flush = intel_i915_chipset_flush,
1631#ifdef USE_PCI_DMA_API
1632 .agp_map_page = intel_agp_map_page,
1633 .agp_unmap_page = intel_agp_unmap_page,
1634 .agp_map_memory = intel_agp_map_memory,
1635 .agp_unmap_memory = intel_agp_unmap_memory,
1636#endif
1637};
1638
Daniel Vetterf51b7662010-04-14 00:29:52 +02001639static const struct agp_bridge_driver intel_g33_driver = {
1640 .owner = THIS_MODULE,
1641 .aperture_sizes = intel_i830_sizes,
1642 .size_type = FIXED_APER_SIZE,
1643 .num_aperture_sizes = 4,
1644 .needs_scratch_page = true,
Chris Wilsonf1befe72010-05-18 12:24:51 +01001645 .configure = intel_i9xx_configure,
Daniel Vetter3e921f92010-08-27 15:33:26 +02001646 .fetch_size = intel_fake_agp_fetch_size,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001647 .cleanup = intel_i915_cleanup,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001648 .mask_memory = intel_i965_mask_memory,
1649 .masks = intel_i810_masks,
1650 .agp_enable = intel_i810_agp_enable,
1651 .cache_flush = global_cache_flush,
1652 .create_gatt_table = intel_i915_create_gatt_table,
1653 .free_gatt_table = intel_i830_free_gatt_table,
1654 .insert_memory = intel_i915_insert_entries,
1655 .remove_memory = intel_i915_remove_entries,
1656 .alloc_by_type = intel_i830_alloc_by_type,
1657 .free_by_type = intel_i810_free_by_type,
1658 .agp_alloc_page = agp_generic_alloc_page,
1659 .agp_alloc_pages = agp_generic_alloc_pages,
1660 .agp_destroy_page = agp_generic_destroy_page,
1661 .agp_destroy_pages = agp_generic_destroy_pages,
1662 .agp_type_to_mask_type = intel_i830_type_to_mask_type,
1663 .chipset_flush = intel_i915_chipset_flush,
1664#ifdef USE_PCI_DMA_API
1665 .agp_map_page = intel_agp_map_page,
1666 .agp_unmap_page = intel_agp_unmap_page,
1667 .agp_map_memory = intel_agp_map_memory,
1668 .agp_unmap_memory = intel_agp_unmap_memory,
1669#endif
1670};
Daniel Vetter02c026c2010-08-24 19:39:48 +02001671
1672/* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
1673 * driver and gmch_driver must be non-null, and find_gmch will determine
1674 * which one should be used if a gmch_chip_id is present.
1675 */
1676static const struct intel_gtt_driver_description {
1677 unsigned int gmch_chip_id;
1678 char *name;
1679 const struct agp_bridge_driver *gmch_driver;
1680} intel_gtt_chipsets[] = {
1681 { PCI_DEVICE_ID_INTEL_82810_IG1, "i810", &intel_810_driver },
1682 { PCI_DEVICE_ID_INTEL_82810_IG3, "i810", &intel_810_driver },
1683 { PCI_DEVICE_ID_INTEL_82810E_IG, "i810", &intel_810_driver },
1684 { PCI_DEVICE_ID_INTEL_82815_CGC, "i815", &intel_810_driver },
1685 { PCI_DEVICE_ID_INTEL_82830_CGC, "830M", &intel_830_driver },
1686 { PCI_DEVICE_ID_INTEL_82845G_IG, "830M", &intel_830_driver },
1687 { PCI_DEVICE_ID_INTEL_82854_IG, "854", &intel_830_driver },
1688 { PCI_DEVICE_ID_INTEL_82855GM_IG, "855GM", &intel_830_driver },
1689 { PCI_DEVICE_ID_INTEL_82865_IG, "865", &intel_830_driver },
1690 { PCI_DEVICE_ID_INTEL_E7221_IG, "E7221 (i915)", &intel_915_driver },
1691 { PCI_DEVICE_ID_INTEL_82915G_IG, "915G", &intel_915_driver },
1692 { PCI_DEVICE_ID_INTEL_82915GM_IG, "915GM", &intel_915_driver },
1693 { PCI_DEVICE_ID_INTEL_82945G_IG, "945G", &intel_915_driver },
1694 { PCI_DEVICE_ID_INTEL_82945GM_IG, "945GM", &intel_915_driver },
1695 { PCI_DEVICE_ID_INTEL_82945GME_IG, "945GME", &intel_915_driver },
1696 { PCI_DEVICE_ID_INTEL_82946GZ_IG, "946GZ", &intel_i965_driver },
1697 { PCI_DEVICE_ID_INTEL_82G35_IG, "G35", &intel_i965_driver },
1698 { PCI_DEVICE_ID_INTEL_82965Q_IG, "965Q", &intel_i965_driver },
1699 { PCI_DEVICE_ID_INTEL_82965G_IG, "965G", &intel_i965_driver },
1700 { PCI_DEVICE_ID_INTEL_82965GM_IG, "965GM", &intel_i965_driver },
1701 { PCI_DEVICE_ID_INTEL_82965GME_IG, "965GME/GLE", &intel_i965_driver },
1702 { PCI_DEVICE_ID_INTEL_G33_IG, "G33", &intel_g33_driver },
1703 { PCI_DEVICE_ID_INTEL_Q35_IG, "Q35", &intel_g33_driver },
1704 { PCI_DEVICE_ID_INTEL_Q33_IG, "Q33", &intel_g33_driver },
1705 { PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG, "GMA3150", &intel_g33_driver },
1706 { PCI_DEVICE_ID_INTEL_PINEVIEW_IG, "GMA3150", &intel_g33_driver },
1707 { PCI_DEVICE_ID_INTEL_GM45_IG, "GM45", &intel_i965_driver },
1708 { PCI_DEVICE_ID_INTEL_EAGLELAKE_IG, "Eaglelake", &intel_i965_driver },
1709 { PCI_DEVICE_ID_INTEL_Q45_IG, "Q45/Q43", &intel_i965_driver },
1710 { PCI_DEVICE_ID_INTEL_G45_IG, "G45/G43", &intel_i965_driver },
1711 { PCI_DEVICE_ID_INTEL_B43_IG, "B43", &intel_i965_driver },
1712 { PCI_DEVICE_ID_INTEL_G41_IG, "G41", &intel_i965_driver },
1713 { PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG,
1714 "HD Graphics", &intel_i965_driver },
1715 { PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG,
1716 "HD Graphics", &intel_i965_driver },
1717 { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT1_IG,
1718 "Sandybridge", &intel_gen6_driver },
1719 { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_IG,
1720 "Sandybridge", &intel_gen6_driver },
1721 { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_PLUS_IG,
1722 "Sandybridge", &intel_gen6_driver },
1723 { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT1_IG,
1724 "Sandybridge", &intel_gen6_driver },
1725 { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_IG,
1726 "Sandybridge", &intel_gen6_driver },
1727 { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_PLUS_IG,
1728 "Sandybridge", &intel_gen6_driver },
1729 { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_S_IG,
1730 "Sandybridge", &intel_gen6_driver },
1731 { 0, NULL, NULL }
1732};
1733
1734static int find_gmch(u16 device)
1735{
1736 struct pci_dev *gmch_device;
1737
1738 gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
1739 if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
1740 gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
1741 device, gmch_device);
1742 }
1743
1744 if (!gmch_device)
1745 return 0;
1746
1747 intel_private.pcidev = gmch_device;
1748 return 1;
1749}
1750
Daniel Vettere2404e72010-09-08 17:29:51 +02001751int intel_gmch_probe(struct pci_dev *pdev,
Daniel Vetter02c026c2010-08-24 19:39:48 +02001752 struct agp_bridge_data *bridge)
1753{
1754 int i, mask;
1755 bridge->driver = NULL;
1756
1757 for (i = 0; intel_gtt_chipsets[i].name != NULL; i++) {
1758 if (find_gmch(intel_gtt_chipsets[i].gmch_chip_id)) {
1759 bridge->driver =
1760 intel_gtt_chipsets[i].gmch_driver;
1761 break;
1762 }
1763 }
1764
1765 if (!bridge->driver)
1766 return 0;
1767
1768 bridge->dev_private_data = &intel_private;
1769 bridge->dev = pdev;
1770
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001771 intel_private.bridge_dev = pci_dev_get(pdev);
1772
Daniel Vetter02c026c2010-08-24 19:39:48 +02001773 dev_info(&pdev->dev, "Intel %s Chipset\n", intel_gtt_chipsets[i].name);
1774
1775 if (bridge->driver->mask_memory == intel_gen6_mask_memory)
1776 mask = 40;
1777 else if (bridge->driver->mask_memory == intel_i965_mask_memory)
1778 mask = 36;
1779 else
1780 mask = 32;
1781
1782 if (pci_set_dma_mask(intel_private.pcidev, DMA_BIT_MASK(mask)))
1783 dev_err(&intel_private.pcidev->dev,
1784 "set gfx device dma mask %d-bit failed!\n", mask);
1785 else
1786 pci_set_consistent_dma_mask(intel_private.pcidev,
1787 DMA_BIT_MASK(mask));
1788
Daniel Vetter1784a5f2010-09-08 21:01:04 +02001789 if (bridge->driver == &intel_810_driver)
1790 return 1;
1791
1792 intel_private.base.gtt_mappable_entries = intel_gtt_mappable_entries();
1793
Daniel Vetter02c026c2010-08-24 19:39:48 +02001794 return 1;
1795}
Daniel Vettere2404e72010-09-08 17:29:51 +02001796EXPORT_SYMBOL(intel_gmch_probe);
Daniel Vetter02c026c2010-08-24 19:39:48 +02001797
Daniel Vettere2404e72010-09-08 17:29:51 +02001798void intel_gmch_remove(struct pci_dev *pdev)
Daniel Vetter02c026c2010-08-24 19:39:48 +02001799{
1800 if (intel_private.pcidev)
1801 pci_dev_put(intel_private.pcidev);
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001802 if (intel_private.bridge_dev)
1803 pci_dev_put(intel_private.bridge_dev);
Daniel Vetter02c026c2010-08-24 19:39:48 +02001804}
Daniel Vettere2404e72010-09-08 17:29:51 +02001805EXPORT_SYMBOL(intel_gmch_remove);
1806
1807MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
1808MODULE_LICENSE("GPL and additional rights");