Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1 | /* |
Keith Packard | 3950725 | 2011-09-22 12:30:16 -0700 | [diff] [blame] | 2 | * Copyright © 2006 Intel Corporation |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 3 | * |
| 4 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 5 | * copy of this software and associated documentation files (the "Software"), |
| 6 | * to deal in the Software without restriction, including without limitation |
| 7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 8 | * and/or sell copies of the Software, and to permit persons to whom the |
| 9 | * Software is furnished to do so, subject to the following conditions: |
| 10 | * |
| 11 | * The above copyright notice and this permission notice (including the next |
| 12 | * paragraph) shall be included in all copies or substantial portions of the |
| 13 | * Software. |
| 14 | * |
| 15 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 16 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 17 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 18 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 19 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, |
| 20 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE |
| 21 | * SOFTWARE. |
| 22 | * |
| 23 | * Authors: |
| 24 | * Eric Anholt <eric@anholt.net> |
| 25 | * |
| 26 | */ |
Jani Nikula | b30581a | 2015-12-14 12:50:46 +0200 | [diff] [blame] | 27 | |
Jesse Barnes | 9f0e7ff4 | 2010-10-07 16:01:14 -0700 | [diff] [blame] | 28 | #include <drm/drm_dp_helper.h> |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 29 | #include <drm/drmP.h> |
| 30 | #include <drm/i915_drm.h> |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 31 | #include "i915_drv.h" |
Jani Nikula | 72341af | 2016-03-16 12:43:35 +0200 | [diff] [blame] | 32 | |
| 33 | #define _INTEL_BIOS_PRIVATE |
| 34 | #include "intel_vbt_defs.h" |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 35 | |
Jani Nikula | dd97950 | 2015-12-21 15:10:52 +0200 | [diff] [blame] | 36 | /** |
| 37 | * DOC: Video BIOS Table (VBT) |
| 38 | * |
| 39 | * The Video BIOS Table, or VBT, provides platform and board specific |
| 40 | * configuration information to the driver that is not discoverable or available |
| 41 | * through other means. The configuration is mostly related to display |
| 42 | * hardware. The VBT is available via the ACPI OpRegion or, on older systems, in |
| 43 | * the PCI ROM. |
| 44 | * |
| 45 | * The VBT consists of a VBT Header (defined as &struct vbt_header), a BDB |
| 46 | * Header (&struct bdb_header), and a number of BIOS Data Blocks (BDB) that |
| 47 | * contain the actual configuration information. The VBT Header, and thus the |
| 48 | * VBT, begins with "$VBT" signature. The VBT Header contains the offset of the |
| 49 | * BDB Header. The data blocks are concatenated after the BDB Header. The data |
| 50 | * blocks have a 1-byte Block ID, 2-byte Block Size, and Block Size bytes of |
| 51 | * data. (Block 53, the MIPI Sequence Block is an exception.) |
| 52 | * |
| 53 | * The driver parses the VBT during load. The relevant information is stored in |
| 54 | * driver private data for ease of use, and the actual VBT is not read after |
| 55 | * that. |
| 56 | */ |
| 57 | |
yakui_zhao | 9b9d172 | 2009-05-31 17:17:17 +0800 | [diff] [blame] | 58 | #define SLAVE_ADDR1 0x70 |
| 59 | #define SLAVE_ADDR2 0x72 |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 60 | |
Jani Nikula | 08c0888 | 2015-12-21 15:10:55 +0200 | [diff] [blame] | 61 | /* Get BDB block size given a pointer to Block ID. */ |
| 62 | static u32 _get_blocksize(const u8 *block_base) |
| 63 | { |
| 64 | /* The MIPI Sequence Block v3+ has a separate size field. */ |
| 65 | if (*block_base == BDB_MIPI_SEQUENCE && *(block_base + 3) >= 3) |
| 66 | return *((const u32 *)(block_base + 4)); |
| 67 | else |
| 68 | return *((const u16 *)(block_base + 1)); |
| 69 | } |
| 70 | |
| 71 | /* Get BDB block size give a pointer to data after Block ID and Block Size. */ |
| 72 | static u32 get_blocksize(const void *block_data) |
| 73 | { |
| 74 | return _get_blocksize(block_data - 3); |
| 75 | } |
| 76 | |
Jani Nikula | e8ef3b4 | 2015-04-15 15:18:28 +0300 | [diff] [blame] | 77 | static const void * |
| 78 | find_section(const void *_bdb, int section_id) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 79 | { |
Jani Nikula | e8ef3b4 | 2015-04-15 15:18:28 +0300 | [diff] [blame] | 80 | const struct bdb_header *bdb = _bdb; |
| 81 | const u8 *base = _bdb; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 82 | int index = 0; |
Jani Nikula | cd67d22 | 2015-09-17 16:42:07 +0300 | [diff] [blame] | 83 | u32 total, current_size; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 84 | u8 current_id; |
| 85 | |
| 86 | /* skip to first section */ |
| 87 | index += bdb->header_size; |
| 88 | total = bdb->bdb_size; |
| 89 | |
| 90 | /* walk the sections looking for section_id */ |
Chris Wilson | d1f13fd | 2014-04-18 18:04:23 -0300 | [diff] [blame] | 91 | while (index + 3 < total) { |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 92 | current_id = *(base + index); |
Jani Nikula | 08c0888 | 2015-12-21 15:10:55 +0200 | [diff] [blame] | 93 | current_size = _get_blocksize(base + index); |
| 94 | index += 3; |
Jani Nikula | cd67d22 | 2015-09-17 16:42:07 +0300 | [diff] [blame] | 95 | |
Chris Wilson | d1f13fd | 2014-04-18 18:04:23 -0300 | [diff] [blame] | 96 | if (index + current_size > total) |
| 97 | return NULL; |
| 98 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 99 | if (current_id == section_id) |
| 100 | return base + index; |
Chris Wilson | d1f13fd | 2014-04-18 18:04:23 -0300 | [diff] [blame] | 101 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 102 | index += current_size; |
| 103 | } |
| 104 | |
| 105 | return NULL; |
| 106 | } |
| 107 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 108 | static void |
Ma Ling | 8863170 | 2009-05-13 11:19:55 +0800 | [diff] [blame] | 109 | fill_detail_timing_data(struct drm_display_mode *panel_fixed_mode, |
Chris Wilson | 99834ea | 2011-07-13 21:01:46 +0100 | [diff] [blame] | 110 | const struct lvds_dvo_timing *dvo_timing) |
Ma Ling | 8863170 | 2009-05-13 11:19:55 +0800 | [diff] [blame] | 111 | { |
| 112 | panel_fixed_mode->hdisplay = (dvo_timing->hactive_hi << 8) | |
| 113 | dvo_timing->hactive_lo; |
| 114 | panel_fixed_mode->hsync_start = panel_fixed_mode->hdisplay + |
| 115 | ((dvo_timing->hsync_off_hi << 8) | dvo_timing->hsync_off_lo); |
| 116 | panel_fixed_mode->hsync_end = panel_fixed_mode->hsync_start + |
Vincente Tsou | ce2e87b4 | 2016-12-22 13:23:13 -0500 | [diff] [blame] | 117 | ((dvo_timing->hsync_pulse_width_hi << 8) | |
| 118 | dvo_timing->hsync_pulse_width_lo); |
Ma Ling | 8863170 | 2009-05-13 11:19:55 +0800 | [diff] [blame] | 119 | panel_fixed_mode->htotal = panel_fixed_mode->hdisplay + |
| 120 | ((dvo_timing->hblank_hi << 8) | dvo_timing->hblank_lo); |
| 121 | |
| 122 | panel_fixed_mode->vdisplay = (dvo_timing->vactive_hi << 8) | |
| 123 | dvo_timing->vactive_lo; |
| 124 | panel_fixed_mode->vsync_start = panel_fixed_mode->vdisplay + |
Vincente Tsou | ce2e87b4 | 2016-12-22 13:23:13 -0500 | [diff] [blame] | 125 | ((dvo_timing->vsync_off_hi << 4) | dvo_timing->vsync_off_lo); |
Ma Ling | 8863170 | 2009-05-13 11:19:55 +0800 | [diff] [blame] | 126 | panel_fixed_mode->vsync_end = panel_fixed_mode->vsync_start + |
Vincente Tsou | ce2e87b4 | 2016-12-22 13:23:13 -0500 | [diff] [blame] | 127 | ((dvo_timing->vsync_pulse_width_hi << 4) | |
| 128 | dvo_timing->vsync_pulse_width_lo); |
Ma Ling | 8863170 | 2009-05-13 11:19:55 +0800 | [diff] [blame] | 129 | panel_fixed_mode->vtotal = panel_fixed_mode->vdisplay + |
| 130 | ((dvo_timing->vblank_hi << 8) | dvo_timing->vblank_lo); |
| 131 | panel_fixed_mode->clock = dvo_timing->clock * 10; |
| 132 | panel_fixed_mode->type = DRM_MODE_TYPE_PREFERRED; |
| 133 | |
Adam Jackson | 9bc3549 | 2010-05-28 17:17:37 -0400 | [diff] [blame] | 134 | if (dvo_timing->hsync_positive) |
| 135 | panel_fixed_mode->flags |= DRM_MODE_FLAG_PHSYNC; |
| 136 | else |
| 137 | panel_fixed_mode->flags |= DRM_MODE_FLAG_NHSYNC; |
| 138 | |
| 139 | if (dvo_timing->vsync_positive) |
| 140 | panel_fixed_mode->flags |= DRM_MODE_FLAG_PVSYNC; |
| 141 | else |
| 142 | panel_fixed_mode->flags |= DRM_MODE_FLAG_NVSYNC; |
| 143 | |
Ville Syrjälä | df45724 | 2016-05-31 12:08:34 +0300 | [diff] [blame] | 144 | panel_fixed_mode->width_mm = (dvo_timing->himage_hi << 8) | |
| 145 | dvo_timing->himage_lo; |
| 146 | panel_fixed_mode->height_mm = (dvo_timing->vimage_hi << 8) | |
| 147 | dvo_timing->vimage_lo; |
| 148 | |
Ma Ling | 8863170 | 2009-05-13 11:19:55 +0800 | [diff] [blame] | 149 | /* Some VBTs have bogus h/vtotal values */ |
| 150 | if (panel_fixed_mode->hsync_end > panel_fixed_mode->htotal) |
| 151 | panel_fixed_mode->htotal = panel_fixed_mode->hsync_end + 1; |
| 152 | if (panel_fixed_mode->vsync_end > panel_fixed_mode->vtotal) |
| 153 | panel_fixed_mode->vtotal = panel_fixed_mode->vsync_end + 1; |
| 154 | |
| 155 | drm_mode_set_name(panel_fixed_mode); |
| 156 | } |
| 157 | |
Chris Wilson | 99834ea | 2011-07-13 21:01:46 +0100 | [diff] [blame] | 158 | static const struct lvds_dvo_timing * |
| 159 | get_lvds_dvo_timing(const struct bdb_lvds_lfp_data *lvds_lfp_data, |
| 160 | const struct bdb_lvds_lfp_data_ptrs *lvds_lfp_data_ptrs, |
| 161 | int index) |
| 162 | { |
| 163 | /* |
| 164 | * the size of fp_timing varies on the different platform. |
| 165 | * So calculate the DVO timing relative offset in LVDS data |
| 166 | * entry to get the DVO timing entry |
| 167 | */ |
| 168 | |
| 169 | int lfp_data_size = |
| 170 | lvds_lfp_data_ptrs->ptr[1].dvo_timing_offset - |
| 171 | lvds_lfp_data_ptrs->ptr[0].dvo_timing_offset; |
| 172 | int dvo_timing_offset = |
| 173 | lvds_lfp_data_ptrs->ptr[0].dvo_timing_offset - |
| 174 | lvds_lfp_data_ptrs->ptr[0].fp_timing_offset; |
| 175 | char *entry = (char *)lvds_lfp_data->data + lfp_data_size * index; |
| 176 | |
| 177 | return (struct lvds_dvo_timing *)(entry + dvo_timing_offset); |
| 178 | } |
| 179 | |
Takashi Iwai | b035438 | 2012-03-20 13:07:05 +0100 | [diff] [blame] | 180 | /* get lvds_fp_timing entry |
| 181 | * this function may return NULL if the corresponding entry is invalid |
| 182 | */ |
| 183 | static const struct lvds_fp_timing * |
| 184 | get_lvds_fp_timing(const struct bdb_header *bdb, |
| 185 | const struct bdb_lvds_lfp_data *data, |
| 186 | const struct bdb_lvds_lfp_data_ptrs *ptrs, |
| 187 | int index) |
| 188 | { |
| 189 | size_t data_ofs = (const u8 *)data - (const u8 *)bdb; |
| 190 | u16 data_size = ((const u16 *)data)[-1]; /* stored in header */ |
| 191 | size_t ofs; |
| 192 | |
| 193 | if (index >= ARRAY_SIZE(ptrs->ptr)) |
| 194 | return NULL; |
| 195 | ofs = ptrs->ptr[index].fp_timing_offset; |
| 196 | if (ofs < data_ofs || |
| 197 | ofs + sizeof(struct lvds_fp_timing) > data_ofs + data_size) |
| 198 | return NULL; |
| 199 | return (const struct lvds_fp_timing *)((const u8 *)bdb + ofs); |
| 200 | } |
| 201 | |
Ma Ling | 8863170 | 2009-05-13 11:19:55 +0800 | [diff] [blame] | 202 | /* Try to find integrated panel data */ |
| 203 | static void |
| 204 | parse_lfp_panel_data(struct drm_i915_private *dev_priv, |
Jani Nikula | dcb58a4 | 2015-05-12 15:41:32 +0300 | [diff] [blame] | 205 | const struct bdb_header *bdb) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 206 | { |
Chris Wilson | 99834ea | 2011-07-13 21:01:46 +0100 | [diff] [blame] | 207 | const struct bdb_lvds_options *lvds_options; |
| 208 | const struct bdb_lvds_lfp_data *lvds_lfp_data; |
| 209 | const struct bdb_lvds_lfp_data_ptrs *lvds_lfp_data_ptrs; |
| 210 | const struct lvds_dvo_timing *panel_dvo_timing; |
Takashi Iwai | b035438 | 2012-03-20 13:07:05 +0100 | [diff] [blame] | 211 | const struct lvds_fp_timing *fp_timing; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 212 | struct drm_display_mode *panel_fixed_mode; |
Ville Syrjälä | 3e845c7 | 2016-04-08 16:28:12 +0300 | [diff] [blame] | 213 | int panel_type; |
Daniel Vetter | c329a4e | 2015-06-18 10:30:23 +0200 | [diff] [blame] | 214 | int drrs_mode; |
Ville Syrjälä | a056281 | 2016-04-11 10:23:51 +0300 | [diff] [blame] | 215 | int ret; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 216 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 217 | lvds_options = find_section(bdb, BDB_LVDS_OPTIONS); |
| 218 | if (!lvds_options) |
| 219 | return; |
| 220 | |
Rodrigo Vivi | 41aa344 | 2013-05-09 20:03:18 -0300 | [diff] [blame] | 221 | dev_priv->vbt.lvds_dither = lvds_options->pixel_dither; |
Ville Syrjälä | a056281 | 2016-04-11 10:23:51 +0300 | [diff] [blame] | 222 | |
Chris Wilson | 6f9f4b7 | 2016-05-23 15:08:09 +0100 | [diff] [blame] | 223 | ret = intel_opregion_get_panel_type(dev_priv); |
Ville Syrjälä | a056281 | 2016-04-11 10:23:51 +0300 | [diff] [blame] | 224 | if (ret >= 0) { |
| 225 | WARN_ON(ret > 0xf); |
| 226 | panel_type = ret; |
| 227 | DRM_DEBUG_KMS("Panel type: %d (OpRegion)\n", panel_type); |
| 228 | } else { |
| 229 | if (lvds_options->panel_type > 0xf) { |
| 230 | DRM_DEBUG_KMS("Invalid VBT panel type 0x%x\n", |
| 231 | lvds_options->panel_type); |
| 232 | return; |
| 233 | } |
| 234 | panel_type = lvds_options->panel_type; |
| 235 | DRM_DEBUG_KMS("Panel type: %d (VBT)\n", panel_type); |
Ville Syrjälä | eeeebea | 2016-04-11 10:22:09 +0300 | [diff] [blame] | 236 | } |
Simon Que | 6a04002 | 2010-09-30 09:36:39 +0100 | [diff] [blame] | 237 | |
Ville Syrjälä | 3e845c7 | 2016-04-08 16:28:12 +0300 | [diff] [blame] | 238 | dev_priv->vbt.panel_type = panel_type; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 239 | |
Pradeep Bhat | 83a7280 | 2014-03-28 10:14:57 +0530 | [diff] [blame] | 240 | drrs_mode = (lvds_options->dps_panel_type_bits |
| 241 | >> (panel_type * 2)) & MODE_MASK; |
| 242 | /* |
| 243 | * VBT has static DRRS = 0 and seamless DRRS = 2. |
| 244 | * The below piece of code is required to adjust vbt.drrs_type |
| 245 | * to match the enum drrs_support_type. |
| 246 | */ |
| 247 | switch (drrs_mode) { |
| 248 | case 0: |
| 249 | dev_priv->vbt.drrs_type = STATIC_DRRS_SUPPORT; |
| 250 | DRM_DEBUG_KMS("DRRS supported mode is static\n"); |
| 251 | break; |
| 252 | case 2: |
| 253 | dev_priv->vbt.drrs_type = SEAMLESS_DRRS_SUPPORT; |
| 254 | DRM_DEBUG_KMS("DRRS supported mode is seamless\n"); |
| 255 | break; |
| 256 | default: |
| 257 | dev_priv->vbt.drrs_type = DRRS_NOT_SUPPORTED; |
| 258 | DRM_DEBUG_KMS("DRRS not supported (VBT input)\n"); |
| 259 | break; |
| 260 | } |
| 261 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 262 | lvds_lfp_data = find_section(bdb, BDB_LVDS_LFP_DATA); |
| 263 | if (!lvds_lfp_data) |
| 264 | return; |
| 265 | |
Jesse Barnes | 1b16de0 | 2009-06-22 11:30:30 -0700 | [diff] [blame] | 266 | lvds_lfp_data_ptrs = find_section(bdb, BDB_LVDS_LFP_DATA_PTRS); |
| 267 | if (!lvds_lfp_data_ptrs) |
| 268 | return; |
| 269 | |
Rodrigo Vivi | 41aa344 | 2013-05-09 20:03:18 -0300 | [diff] [blame] | 270 | dev_priv->vbt.lvds_vbt = 1; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 271 | |
Chris Wilson | 99834ea | 2011-07-13 21:01:46 +0100 | [diff] [blame] | 272 | panel_dvo_timing = get_lvds_dvo_timing(lvds_lfp_data, |
| 273 | lvds_lfp_data_ptrs, |
Ville Syrjälä | 3e845c7 | 2016-04-08 16:28:12 +0300 | [diff] [blame] | 274 | panel_type); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 275 | |
Eric Anholt | 9a298b2 | 2009-03-24 12:23:04 -0700 | [diff] [blame] | 276 | panel_fixed_mode = kzalloc(sizeof(*panel_fixed_mode), GFP_KERNEL); |
Chris Wilson | 6edc324 | 2010-09-12 17:16:17 +0100 | [diff] [blame] | 277 | if (!panel_fixed_mode) |
| 278 | return; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 279 | |
Chris Wilson | 99834ea | 2011-07-13 21:01:46 +0100 | [diff] [blame] | 280 | fill_detail_timing_data(panel_fixed_mode, panel_dvo_timing); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 281 | |
Rodrigo Vivi | 41aa344 | 2013-05-09 20:03:18 -0300 | [diff] [blame] | 282 | dev_priv->vbt.lfp_lvds_vbt_mode = panel_fixed_mode; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 283 | |
Zhao Yakui | 28c9773 | 2009-10-09 11:39:41 +0800 | [diff] [blame] | 284 | DRM_DEBUG_KMS("Found panel mode in BIOS VBT tables:\n"); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 285 | drm_mode_debug_printmodeline(panel_fixed_mode); |
| 286 | |
Takashi Iwai | b035438 | 2012-03-20 13:07:05 +0100 | [diff] [blame] | 287 | fp_timing = get_lvds_fp_timing(bdb, lvds_lfp_data, |
| 288 | lvds_lfp_data_ptrs, |
Ville Syrjälä | 3e845c7 | 2016-04-08 16:28:12 +0300 | [diff] [blame] | 289 | panel_type); |
Takashi Iwai | b035438 | 2012-03-20 13:07:05 +0100 | [diff] [blame] | 290 | if (fp_timing) { |
| 291 | /* check the resolution, just to be sure */ |
| 292 | if (fp_timing->x_res == panel_fixed_mode->hdisplay && |
| 293 | fp_timing->y_res == panel_fixed_mode->vdisplay) { |
Rodrigo Vivi | 41aa344 | 2013-05-09 20:03:18 -0300 | [diff] [blame] | 294 | dev_priv->vbt.bios_lvds_val = fp_timing->lvds_reg_val; |
Takashi Iwai | b035438 | 2012-03-20 13:07:05 +0100 | [diff] [blame] | 295 | DRM_DEBUG_KMS("VBT initial LVDS value %x\n", |
Rodrigo Vivi | 41aa344 | 2013-05-09 20:03:18 -0300 | [diff] [blame] | 296 | dev_priv->vbt.bios_lvds_val); |
Takashi Iwai | b035438 | 2012-03-20 13:07:05 +0100 | [diff] [blame] | 297 | } |
| 298 | } |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 299 | } |
| 300 | |
Jani Nikula | f00076d | 2013-12-14 20:38:29 -0200 | [diff] [blame] | 301 | static void |
Jani Nikula | dcb58a4 | 2015-05-12 15:41:32 +0300 | [diff] [blame] | 302 | parse_lfp_backlight(struct drm_i915_private *dev_priv, |
| 303 | const struct bdb_header *bdb) |
Jani Nikula | f00076d | 2013-12-14 20:38:29 -0200 | [diff] [blame] | 304 | { |
| 305 | const struct bdb_lfp_backlight_data *backlight_data; |
| 306 | const struct bdb_lfp_backlight_data_entry *entry; |
Ville Syrjälä | 3e845c7 | 2016-04-08 16:28:12 +0300 | [diff] [blame] | 307 | int panel_type = dev_priv->vbt.panel_type; |
Jani Nikula | f00076d | 2013-12-14 20:38:29 -0200 | [diff] [blame] | 308 | |
| 309 | backlight_data = find_section(bdb, BDB_LVDS_BACKLIGHT); |
| 310 | if (!backlight_data) |
| 311 | return; |
| 312 | |
| 313 | if (backlight_data->entry_size != sizeof(backlight_data->data[0])) { |
| 314 | DRM_DEBUG_KMS("Unsupported backlight data entry size %u\n", |
| 315 | backlight_data->entry_size); |
| 316 | return; |
| 317 | } |
| 318 | |
| 319 | entry = &backlight_data->data[panel_type]; |
| 320 | |
Jani Nikula | 39fbc9c | 2014-04-09 11:22:06 +0300 | [diff] [blame] | 321 | dev_priv->vbt.backlight.present = entry->type == BDB_BACKLIGHT_TYPE_PWM; |
| 322 | if (!dev_priv->vbt.backlight.present) { |
| 323 | DRM_DEBUG_KMS("PWM backlight not present in VBT (type %u)\n", |
| 324 | entry->type); |
| 325 | return; |
| 326 | } |
| 327 | |
Deepak M | 9a41e17 | 2016-04-26 16:14:24 +0300 | [diff] [blame] | 328 | dev_priv->vbt.backlight.type = INTEL_BACKLIGHT_DISPLAY_DDI; |
| 329 | if (bdb->version >= 191 && |
| 330 | get_blocksize(backlight_data) >= sizeof(*backlight_data)) { |
| 331 | const struct bdb_lfp_backlight_control_method *method; |
| 332 | |
| 333 | method = &backlight_data->backlight_control[panel_type]; |
| 334 | dev_priv->vbt.backlight.type = method->type; |
Vidya Srinivas | add0337 | 2016-12-08 11:26:18 +0200 | [diff] [blame] | 335 | dev_priv->vbt.backlight.controller = method->controller; |
Deepak M | 9a41e17 | 2016-04-26 16:14:24 +0300 | [diff] [blame] | 336 | } |
| 337 | |
Jani Nikula | f00076d | 2013-12-14 20:38:29 -0200 | [diff] [blame] | 338 | dev_priv->vbt.backlight.pwm_freq_hz = entry->pwm_freq_hz; |
| 339 | dev_priv->vbt.backlight.active_low_pwm = entry->active_low_pwm; |
Jani Nikula | 1de6068 | 2014-06-24 18:27:39 +0300 | [diff] [blame] | 340 | dev_priv->vbt.backlight.min_brightness = entry->min_brightness; |
Jani Nikula | f00076d | 2013-12-14 20:38:29 -0200 | [diff] [blame] | 341 | DRM_DEBUG_KMS("VBT backlight PWM modulation frequency %u Hz, " |
Vidya Srinivas | add0337 | 2016-12-08 11:26:18 +0200 | [diff] [blame] | 342 | "active %s, min brightness %u, level %u, controller %u\n", |
Jani Nikula | f00076d | 2013-12-14 20:38:29 -0200 | [diff] [blame] | 343 | dev_priv->vbt.backlight.pwm_freq_hz, |
| 344 | dev_priv->vbt.backlight.active_low_pwm ? "low" : "high", |
Jani Nikula | 1de6068 | 2014-06-24 18:27:39 +0300 | [diff] [blame] | 345 | dev_priv->vbt.backlight.min_brightness, |
Vidya Srinivas | add0337 | 2016-12-08 11:26:18 +0200 | [diff] [blame] | 346 | backlight_data->level[panel_type], |
| 347 | dev_priv->vbt.backlight.controller); |
Jani Nikula | f00076d | 2013-12-14 20:38:29 -0200 | [diff] [blame] | 348 | } |
| 349 | |
Ma Ling | 8863170 | 2009-05-13 11:19:55 +0800 | [diff] [blame] | 350 | /* Try to find sdvo panel data */ |
| 351 | static void |
| 352 | parse_sdvo_panel_data(struct drm_i915_private *dev_priv, |
Jani Nikula | dcb58a4 | 2015-05-12 15:41:32 +0300 | [diff] [blame] | 353 | const struct bdb_header *bdb) |
Ma Ling | 8863170 | 2009-05-13 11:19:55 +0800 | [diff] [blame] | 354 | { |
Jani Nikula | e8ef3b4 | 2015-04-15 15:18:28 +0300 | [diff] [blame] | 355 | const struct lvds_dvo_timing *dvo_timing; |
Ma Ling | 8863170 | 2009-05-13 11:19:55 +0800 | [diff] [blame] | 356 | struct drm_display_mode *panel_fixed_mode; |
Chris Wilson | 5a1e5b6 | 2011-01-29 16:50:25 +0000 | [diff] [blame] | 357 | int index; |
Ma Ling | 8863170 | 2009-05-13 11:19:55 +0800 | [diff] [blame] | 358 | |
Michal Wajdeczko | 4f044a8 | 2017-09-19 19:38:44 +0000 | [diff] [blame] | 359 | index = i915_modparams.vbt_sdvo_panel_type; |
Mathias Fröhlich | c10e408 | 2012-03-01 06:44:35 +0100 | [diff] [blame] | 360 | if (index == -2) { |
| 361 | DRM_DEBUG_KMS("Ignore SDVO panel mode from BIOS VBT tables.\n"); |
| 362 | return; |
| 363 | } |
| 364 | |
Chris Wilson | 5a1e5b6 | 2011-01-29 16:50:25 +0000 | [diff] [blame] | 365 | if (index == -1) { |
Jani Nikula | e8ef3b4 | 2015-04-15 15:18:28 +0300 | [diff] [blame] | 366 | const struct bdb_sdvo_lvds_options *sdvo_lvds_options; |
Chris Wilson | 5a1e5b6 | 2011-01-29 16:50:25 +0000 | [diff] [blame] | 367 | |
| 368 | sdvo_lvds_options = find_section(bdb, BDB_SDVO_LVDS_OPTIONS); |
| 369 | if (!sdvo_lvds_options) |
| 370 | return; |
| 371 | |
| 372 | index = sdvo_lvds_options->panel_type; |
| 373 | } |
Ma Ling | 8863170 | 2009-05-13 11:19:55 +0800 | [diff] [blame] | 374 | |
| 375 | dvo_timing = find_section(bdb, BDB_SDVO_PANEL_DTDS); |
| 376 | if (!dvo_timing) |
| 377 | return; |
| 378 | |
Eric Anholt | 9a298b2 | 2009-03-24 12:23:04 -0700 | [diff] [blame] | 379 | panel_fixed_mode = kzalloc(sizeof(*panel_fixed_mode), GFP_KERNEL); |
Ma Ling | 8863170 | 2009-05-13 11:19:55 +0800 | [diff] [blame] | 380 | if (!panel_fixed_mode) |
| 381 | return; |
| 382 | |
Chris Wilson | 5a1e5b6 | 2011-01-29 16:50:25 +0000 | [diff] [blame] | 383 | fill_detail_timing_data(panel_fixed_mode, dvo_timing + index); |
Ma Ling | 8863170 | 2009-05-13 11:19:55 +0800 | [diff] [blame] | 384 | |
Rodrigo Vivi | 41aa344 | 2013-05-09 20:03:18 -0300 | [diff] [blame] | 385 | dev_priv->vbt.sdvo_lvds_vbt_mode = panel_fixed_mode; |
Ma Ling | 8863170 | 2009-05-13 11:19:55 +0800 | [diff] [blame] | 386 | |
Chris Wilson | 5a1e5b6 | 2011-01-29 16:50:25 +0000 | [diff] [blame] | 387 | DRM_DEBUG_KMS("Found SDVO panel mode in BIOS VBT tables:\n"); |
| 388 | drm_mode_debug_printmodeline(panel_fixed_mode); |
Ma Ling | 8863170 | 2009-05-13 11:19:55 +0800 | [diff] [blame] | 389 | } |
| 390 | |
Jani Nikula | 98f3a1d | 2015-12-16 15:04:20 +0200 | [diff] [blame] | 391 | static int intel_bios_ssc_frequency(struct drm_i915_private *dev_priv, |
Bryan Freed | 9a4114f | 2011-01-12 13:38:39 -0800 | [diff] [blame] | 392 | bool alternate) |
| 393 | { |
Tvrtko Ursulin | c56b89f | 2018-02-09 21:58:46 +0000 | [diff] [blame] | 394 | switch (INTEL_GEN(dev_priv)) { |
Bryan Freed | 9a4114f | 2011-01-12 13:38:39 -0800 | [diff] [blame] | 395 | case 2: |
Ville Syrjälä | e91e941 | 2013-12-09 18:54:16 +0200 | [diff] [blame] | 396 | return alternate ? 66667 : 48000; |
Bryan Freed | 9a4114f | 2011-01-12 13:38:39 -0800 | [diff] [blame] | 397 | case 3: |
| 398 | case 4: |
Ville Syrjälä | e91e941 | 2013-12-09 18:54:16 +0200 | [diff] [blame] | 399 | return alternate ? 100000 : 96000; |
Bryan Freed | 9a4114f | 2011-01-12 13:38:39 -0800 | [diff] [blame] | 400 | default: |
Ville Syrjälä | e91e941 | 2013-12-09 18:54:16 +0200 | [diff] [blame] | 401 | return alternate ? 100000 : 120000; |
Bryan Freed | 9a4114f | 2011-01-12 13:38:39 -0800 | [diff] [blame] | 402 | } |
| 403 | } |
| 404 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 405 | static void |
| 406 | parse_general_features(struct drm_i915_private *dev_priv, |
Jani Nikula | dcb58a4 | 2015-05-12 15:41:32 +0300 | [diff] [blame] | 407 | const struct bdb_header *bdb) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 408 | { |
Jani Nikula | e8ef3b4 | 2015-04-15 15:18:28 +0300 | [diff] [blame] | 409 | const struct bdb_general_features *general; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 410 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 411 | general = find_section(bdb, BDB_GENERAL_FEATURES); |
Jani Nikula | 34957e8 | 2015-12-16 15:04:21 +0200 | [diff] [blame] | 412 | if (!general) |
| 413 | return; |
| 414 | |
| 415 | dev_priv->vbt.int_tv_support = general->int_tv_support; |
| 416 | /* int_crt_support can't be trusted on earlier platforms */ |
| 417 | if (bdb->version >= 155 && |
| 418 | (HAS_DDI(dev_priv) || IS_VALLEYVIEW(dev_priv))) |
| 419 | dev_priv->vbt.int_crt_support = general->int_crt_support; |
| 420 | dev_priv->vbt.lvds_use_ssc = general->enable_ssc; |
| 421 | dev_priv->vbt.lvds_ssc_freq = |
| 422 | intel_bios_ssc_frequency(dev_priv, general->ssc_freq); |
| 423 | dev_priv->vbt.display_clock_mode = general->display_clock_mode; |
| 424 | dev_priv->vbt.fdi_rx_polarity_inverted = general->fdi_rx_polarity_inverted; |
| 425 | DRM_DEBUG_KMS("BDB_GENERAL_FEATURES int_tv_support %d int_crt_support %d lvds_use_ssc %d lvds_ssc_freq %d display_clock_mode %d fdi_rx_polarity_inverted %d\n", |
| 426 | dev_priv->vbt.int_tv_support, |
| 427 | dev_priv->vbt.int_crt_support, |
| 428 | dev_priv->vbt.lvds_use_ssc, |
| 429 | dev_priv->vbt.lvds_ssc_freq, |
| 430 | dev_priv->vbt.display_clock_mode, |
| 431 | dev_priv->vbt.fdi_rx_polarity_inverted); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 432 | } |
| 433 | |
Jani Nikula | cc99858 | 2017-08-24 21:54:03 +0300 | [diff] [blame] | 434 | static const struct child_device_config * |
Jani Nikula | e192839 | 2017-08-24 21:54:08 +0300 | [diff] [blame] | 435 | child_device_ptr(const struct bdb_general_definitions *defs, int i) |
Ville Syrjälä | 90e4f15 | 2015-03-25 18:45:58 +0200 | [diff] [blame] | 436 | { |
Jani Nikula | e192839 | 2017-08-24 21:54:08 +0300 | [diff] [blame] | 437 | return (const void *) &defs->devices[i * defs->child_dev_size]; |
Ville Syrjälä | 90e4f15 | 2015-03-25 18:45:58 +0200 | [diff] [blame] | 438 | } |
| 439 | |
David Müller (ELSOFT AG) | db54501 | 2009-08-29 08:54:45 +0200 | [diff] [blame] | 440 | static void |
Jani Nikula | 0ead5f8 | 2017-09-28 11:22:04 +0300 | [diff] [blame] | 441 | parse_sdvo_device_mapping(struct drm_i915_private *dev_priv, u8 bdb_version) |
yakui_zhao | 9b9d172 | 2009-05-31 17:17:17 +0800 | [diff] [blame] | 442 | { |
Jani Nikula | e192839 | 2017-08-24 21:54:08 +0300 | [diff] [blame] | 443 | struct sdvo_device_mapping *mapping; |
Jani Nikula | cc99858 | 2017-08-24 21:54:03 +0300 | [diff] [blame] | 444 | const struct child_device_config *child; |
Jani Nikula | 0ebdabe | 2017-09-28 11:22:03 +0300 | [diff] [blame] | 445 | int i, count = 0; |
Jani Nikula | 6cc38ac | 2015-08-18 14:28:55 +0300 | [diff] [blame] | 446 | |
| 447 | /* |
Jani Nikula | 0ebdabe | 2017-09-28 11:22:03 +0300 | [diff] [blame] | 448 | * Only parse SDVO mappings on gens that could have SDVO. This isn't |
| 449 | * accurate and doesn't have to be, as long as it's not too strict. |
yakui_zhao | 9b9d172 | 2009-05-31 17:17:17 +0800 | [diff] [blame] | 450 | */ |
Jani Nikula | 0ebdabe | 2017-09-28 11:22:03 +0300 | [diff] [blame] | 451 | if (!IS_GEN(dev_priv, 3, 7)) { |
| 452 | DRM_DEBUG_KMS("Skipping SDVO device mapping\n"); |
yakui_zhao | 9b9d172 | 2009-05-31 17:17:17 +0800 | [diff] [blame] | 453 | return; |
| 454 | } |
Jani Nikula | 0ebdabe | 2017-09-28 11:22:03 +0300 | [diff] [blame] | 455 | |
| 456 | for (i = 0, count = 0; i < dev_priv->vbt.child_dev_num; i++) { |
| 457 | child = dev_priv->vbt.child_dev + i; |
| 458 | |
Jani Nikula | 6cc38ac | 2015-08-18 14:28:55 +0300 | [diff] [blame] | 459 | if (child->slave_addr != SLAVE_ADDR1 && |
| 460 | child->slave_addr != SLAVE_ADDR2) { |
yakui_zhao | 9b9d172 | 2009-05-31 17:17:17 +0800 | [diff] [blame] | 461 | /* |
| 462 | * If the slave address is neither 0x70 nor 0x72, |
| 463 | * it is not a SDVO device. Skip it. |
| 464 | */ |
| 465 | continue; |
| 466 | } |
Jani Nikula | 6cc38ac | 2015-08-18 14:28:55 +0300 | [diff] [blame] | 467 | if (child->dvo_port != DEVICE_PORT_DVOB && |
| 468 | child->dvo_port != DEVICE_PORT_DVOC) { |
yakui_zhao | 9b9d172 | 2009-05-31 17:17:17 +0800 | [diff] [blame] | 469 | /* skip the incorrect SDVO port */ |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 470 | DRM_DEBUG_KMS("Incorrect SDVO port. Skip it\n"); |
yakui_zhao | 9b9d172 | 2009-05-31 17:17:17 +0800 | [diff] [blame] | 471 | continue; |
| 472 | } |
Zhao Yakui | 28c9773 | 2009-10-09 11:39:41 +0800 | [diff] [blame] | 473 | DRM_DEBUG_KMS("the SDVO device with slave addr %2x is found on" |
Jani Nikula | 6cc38ac | 2015-08-18 14:28:55 +0300 | [diff] [blame] | 474 | " %s port\n", |
| 475 | child->slave_addr, |
| 476 | (child->dvo_port == DEVICE_PORT_DVOB) ? |
| 477 | "SDVOB" : "SDVOC"); |
Jani Nikula | e192839 | 2017-08-24 21:54:08 +0300 | [diff] [blame] | 478 | mapping = &dev_priv->vbt.sdvo_mappings[child->dvo_port - 1]; |
| 479 | if (!mapping->initialized) { |
| 480 | mapping->dvo_port = child->dvo_port; |
| 481 | mapping->slave_addr = child->slave_addr; |
| 482 | mapping->dvo_wiring = child->dvo_wiring; |
| 483 | mapping->ddc_pin = child->ddc_pin; |
| 484 | mapping->i2c_pin = child->i2c_pin; |
| 485 | mapping->initialized = 1; |
Adam Jackson | 46eb303 | 2011-06-16 16:36:23 -0400 | [diff] [blame] | 486 | DRM_DEBUG_KMS("SDVO device: dvo=%x, addr=%x, wiring=%d, ddc_pin=%d, i2c_pin=%d\n", |
Jani Nikula | e192839 | 2017-08-24 21:54:08 +0300 | [diff] [blame] | 487 | mapping->dvo_port, |
| 488 | mapping->slave_addr, |
| 489 | mapping->dvo_wiring, |
| 490 | mapping->ddc_pin, |
| 491 | mapping->i2c_pin); |
yakui_zhao | 9b9d172 | 2009-05-31 17:17:17 +0800 | [diff] [blame] | 492 | } else { |
Zhao Yakui | 28c9773 | 2009-10-09 11:39:41 +0800 | [diff] [blame] | 493 | DRM_DEBUG_KMS("Maybe one SDVO port is shared by " |
yakui_zhao | 9b9d172 | 2009-05-31 17:17:17 +0800 | [diff] [blame] | 494 | "two SDVO device.\n"); |
| 495 | } |
Jani Nikula | 6cc38ac | 2015-08-18 14:28:55 +0300 | [diff] [blame] | 496 | if (child->slave2_addr) { |
yakui_zhao | 9b9d172 | 2009-05-31 17:17:17 +0800 | [diff] [blame] | 497 | /* Maybe this is a SDVO device with multiple inputs */ |
| 498 | /* And the mapping info is not added */ |
Zhao Yakui | 28c9773 | 2009-10-09 11:39:41 +0800 | [diff] [blame] | 499 | DRM_DEBUG_KMS("there exists the slave2_addr. Maybe this" |
| 500 | " is a SDVO device with multiple inputs.\n"); |
yakui_zhao | 9b9d172 | 2009-05-31 17:17:17 +0800 | [diff] [blame] | 501 | } |
| 502 | count++; |
| 503 | } |
| 504 | |
| 505 | if (!count) { |
| 506 | /* No SDVO device info is found */ |
Zhao Yakui | 28c9773 | 2009-10-09 11:39:41 +0800 | [diff] [blame] | 507 | DRM_DEBUG_KMS("No SDVO device info is found in VBT\n"); |
yakui_zhao | 9b9d172 | 2009-05-31 17:17:17 +0800 | [diff] [blame] | 508 | } |
yakui_zhao | 9b9d172 | 2009-05-31 17:17:17 +0800 | [diff] [blame] | 509 | } |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 510 | |
| 511 | static void |
| 512 | parse_driver_features(struct drm_i915_private *dev_priv, |
Jani Nikula | dcb58a4 | 2015-05-12 15:41:32 +0300 | [diff] [blame] | 513 | const struct bdb_header *bdb) |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 514 | { |
Jani Nikula | e8ef3b4 | 2015-04-15 15:18:28 +0300 | [diff] [blame] | 515 | const struct bdb_driver_features *driver; |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 516 | |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 517 | driver = find_section(bdb, BDB_DRIVER_FEATURES); |
Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 518 | if (!driver) |
| 519 | return; |
| 520 | |
Daniel Vetter | 6fca55b | 2013-09-21 00:48:39 +0200 | [diff] [blame] | 521 | if (driver->lvds_config == BDB_DRIVER_FEATURE_EDP) |
Jani Nikula | 6aa23e6 | 2016-03-24 17:50:20 +0200 | [diff] [blame] | 522 | dev_priv->vbt.edp.support = 1; |
Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 523 | |
Pradeep Bhat | 83a7280 | 2014-03-28 10:14:57 +0530 | [diff] [blame] | 524 | DRM_DEBUG_KMS("DRRS State Enabled:%d\n", driver->drrs_enabled); |
| 525 | /* |
| 526 | * If DRRS is not supported, drrs_type has to be set to 0. |
| 527 | * This is because, VBT is configured in such a way that |
| 528 | * static DRRS is 0 and DRRS not supported is represented by |
| 529 | * driver->drrs_enabled=false |
| 530 | */ |
| 531 | if (!driver->drrs_enabled) |
| 532 | dev_priv->vbt.drrs_type = DRRS_NOT_SUPPORTED; |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 533 | } |
| 534 | |
Zhao Yakui | 6363ee6 | 2009-11-24 09:48:44 +0800 | [diff] [blame] | 535 | static void |
Jani Nikula | dcb58a4 | 2015-05-12 15:41:32 +0300 | [diff] [blame] | 536 | parse_edp(struct drm_i915_private *dev_priv, const struct bdb_header *bdb) |
Zhenyu Wang | 500a8cc | 2010-01-13 11:19:52 +0800 | [diff] [blame] | 537 | { |
Jani Nikula | e8ef3b4 | 2015-04-15 15:18:28 +0300 | [diff] [blame] | 538 | const struct bdb_edp *edp; |
| 539 | const struct edp_power_seq *edp_pps; |
Jani Nikula | 058727e | 2017-08-25 17:11:23 +0300 | [diff] [blame] | 540 | const struct edp_fast_link_params *edp_link_params; |
Ville Syrjälä | 3e845c7 | 2016-04-08 16:28:12 +0300 | [diff] [blame] | 541 | int panel_type = dev_priv->vbt.panel_type; |
Zhenyu Wang | 500a8cc | 2010-01-13 11:19:52 +0800 | [diff] [blame] | 542 | |
| 543 | edp = find_section(bdb, BDB_EDP); |
| 544 | if (!edp) { |
Jani Nikula | 6aa23e6 | 2016-03-24 17:50:20 +0200 | [diff] [blame] | 545 | if (dev_priv->vbt.edp.support) |
Jani Nikula | 9a30a61 | 2012-11-12 14:33:45 +0200 | [diff] [blame] | 546 | DRM_DEBUG_KMS("No eDP BDB found but eDP panel supported.\n"); |
Zhenyu Wang | 500a8cc | 2010-01-13 11:19:52 +0800 | [diff] [blame] | 547 | return; |
| 548 | } |
| 549 | |
| 550 | switch ((edp->color_depth >> (panel_type * 2)) & 3) { |
| 551 | case EDP_18BPP: |
Jani Nikula | 6aa23e6 | 2016-03-24 17:50:20 +0200 | [diff] [blame] | 552 | dev_priv->vbt.edp.bpp = 18; |
Zhenyu Wang | 500a8cc | 2010-01-13 11:19:52 +0800 | [diff] [blame] | 553 | break; |
| 554 | case EDP_24BPP: |
Jani Nikula | 6aa23e6 | 2016-03-24 17:50:20 +0200 | [diff] [blame] | 555 | dev_priv->vbt.edp.bpp = 24; |
Zhenyu Wang | 500a8cc | 2010-01-13 11:19:52 +0800 | [diff] [blame] | 556 | break; |
| 557 | case EDP_30BPP: |
Jani Nikula | 6aa23e6 | 2016-03-24 17:50:20 +0200 | [diff] [blame] | 558 | dev_priv->vbt.edp.bpp = 30; |
Zhenyu Wang | 500a8cc | 2010-01-13 11:19:52 +0800 | [diff] [blame] | 559 | break; |
| 560 | } |
Chris Wilson | 5ceb0f9 | 2010-09-24 10:24:28 +0100 | [diff] [blame] | 561 | |
Jesse Barnes | 9f0e7ff4 | 2010-10-07 16:01:14 -0700 | [diff] [blame] | 562 | /* Get the eDP sequencing and link info */ |
| 563 | edp_pps = &edp->power_seqs[panel_type]; |
Jani Nikula | 058727e | 2017-08-25 17:11:23 +0300 | [diff] [blame] | 564 | edp_link_params = &edp->fast_link_params[panel_type]; |
Chris Wilson | 5ceb0f9 | 2010-09-24 10:24:28 +0100 | [diff] [blame] | 565 | |
Jani Nikula | 6aa23e6 | 2016-03-24 17:50:20 +0200 | [diff] [blame] | 566 | dev_priv->vbt.edp.pps = *edp_pps; |
Chris Wilson | 5ceb0f9 | 2010-09-24 10:24:28 +0100 | [diff] [blame] | 567 | |
Jani Nikula | e13e2b2 | 2014-05-06 14:56:51 +0300 | [diff] [blame] | 568 | switch (edp_link_params->rate) { |
| 569 | case EDP_RATE_1_62: |
Jani Nikula | 6aa23e6 | 2016-03-24 17:50:20 +0200 | [diff] [blame] | 570 | dev_priv->vbt.edp.rate = DP_LINK_BW_1_62; |
Jani Nikula | e13e2b2 | 2014-05-06 14:56:51 +0300 | [diff] [blame] | 571 | break; |
| 572 | case EDP_RATE_2_7: |
Jani Nikula | 6aa23e6 | 2016-03-24 17:50:20 +0200 | [diff] [blame] | 573 | dev_priv->vbt.edp.rate = DP_LINK_BW_2_7; |
Jani Nikula | e13e2b2 | 2014-05-06 14:56:51 +0300 | [diff] [blame] | 574 | break; |
| 575 | default: |
| 576 | DRM_DEBUG_KMS("VBT has unknown eDP link rate value %u\n", |
| 577 | edp_link_params->rate); |
| 578 | break; |
| 579 | } |
| 580 | |
Jesse Barnes | 9f0e7ff4 | 2010-10-07 16:01:14 -0700 | [diff] [blame] | 581 | switch (edp_link_params->lanes) { |
Jani Nikula | e13e2b2 | 2014-05-06 14:56:51 +0300 | [diff] [blame] | 582 | case EDP_LANE_1: |
Jani Nikula | 6aa23e6 | 2016-03-24 17:50:20 +0200 | [diff] [blame] | 583 | dev_priv->vbt.edp.lanes = 1; |
Jesse Barnes | 9f0e7ff4 | 2010-10-07 16:01:14 -0700 | [diff] [blame] | 584 | break; |
Jani Nikula | e13e2b2 | 2014-05-06 14:56:51 +0300 | [diff] [blame] | 585 | case EDP_LANE_2: |
Jani Nikula | 6aa23e6 | 2016-03-24 17:50:20 +0200 | [diff] [blame] | 586 | dev_priv->vbt.edp.lanes = 2; |
Jesse Barnes | 9f0e7ff4 | 2010-10-07 16:01:14 -0700 | [diff] [blame] | 587 | break; |
Jani Nikula | e13e2b2 | 2014-05-06 14:56:51 +0300 | [diff] [blame] | 588 | case EDP_LANE_4: |
Jani Nikula | 6aa23e6 | 2016-03-24 17:50:20 +0200 | [diff] [blame] | 589 | dev_priv->vbt.edp.lanes = 4; |
Jesse Barnes | 9f0e7ff4 | 2010-10-07 16:01:14 -0700 | [diff] [blame] | 590 | break; |
Jani Nikula | e13e2b2 | 2014-05-06 14:56:51 +0300 | [diff] [blame] | 591 | default: |
| 592 | DRM_DEBUG_KMS("VBT has unknown eDP lane count value %u\n", |
| 593 | edp_link_params->lanes); |
| 594 | break; |
Jesse Barnes | 9f0e7ff4 | 2010-10-07 16:01:14 -0700 | [diff] [blame] | 595 | } |
Jani Nikula | e13e2b2 | 2014-05-06 14:56:51 +0300 | [diff] [blame] | 596 | |
Jesse Barnes | 9f0e7ff4 | 2010-10-07 16:01:14 -0700 | [diff] [blame] | 597 | switch (edp_link_params->preemphasis) { |
Jani Nikula | e13e2b2 | 2014-05-06 14:56:51 +0300 | [diff] [blame] | 598 | case EDP_PREEMPHASIS_NONE: |
Jani Nikula | 6aa23e6 | 2016-03-24 17:50:20 +0200 | [diff] [blame] | 599 | dev_priv->vbt.edp.preemphasis = DP_TRAIN_PRE_EMPH_LEVEL_0; |
Jesse Barnes | 9f0e7ff4 | 2010-10-07 16:01:14 -0700 | [diff] [blame] | 600 | break; |
Jani Nikula | e13e2b2 | 2014-05-06 14:56:51 +0300 | [diff] [blame] | 601 | case EDP_PREEMPHASIS_3_5dB: |
Jani Nikula | 6aa23e6 | 2016-03-24 17:50:20 +0200 | [diff] [blame] | 602 | dev_priv->vbt.edp.preemphasis = DP_TRAIN_PRE_EMPH_LEVEL_1; |
Jesse Barnes | 9f0e7ff4 | 2010-10-07 16:01:14 -0700 | [diff] [blame] | 603 | break; |
Jani Nikula | e13e2b2 | 2014-05-06 14:56:51 +0300 | [diff] [blame] | 604 | case EDP_PREEMPHASIS_6dB: |
Jani Nikula | 6aa23e6 | 2016-03-24 17:50:20 +0200 | [diff] [blame] | 605 | dev_priv->vbt.edp.preemphasis = DP_TRAIN_PRE_EMPH_LEVEL_2; |
Jesse Barnes | 9f0e7ff4 | 2010-10-07 16:01:14 -0700 | [diff] [blame] | 606 | break; |
Jani Nikula | e13e2b2 | 2014-05-06 14:56:51 +0300 | [diff] [blame] | 607 | case EDP_PREEMPHASIS_9_5dB: |
Jani Nikula | 6aa23e6 | 2016-03-24 17:50:20 +0200 | [diff] [blame] | 608 | dev_priv->vbt.edp.preemphasis = DP_TRAIN_PRE_EMPH_LEVEL_3; |
Jesse Barnes | 9f0e7ff4 | 2010-10-07 16:01:14 -0700 | [diff] [blame] | 609 | break; |
Jani Nikula | e13e2b2 | 2014-05-06 14:56:51 +0300 | [diff] [blame] | 610 | default: |
| 611 | DRM_DEBUG_KMS("VBT has unknown eDP pre-emphasis value %u\n", |
| 612 | edp_link_params->preemphasis); |
| 613 | break; |
Jesse Barnes | 9f0e7ff4 | 2010-10-07 16:01:14 -0700 | [diff] [blame] | 614 | } |
Jani Nikula | e13e2b2 | 2014-05-06 14:56:51 +0300 | [diff] [blame] | 615 | |
Jesse Barnes | 9f0e7ff4 | 2010-10-07 16:01:14 -0700 | [diff] [blame] | 616 | switch (edp_link_params->vswing) { |
Jani Nikula | e13e2b2 | 2014-05-06 14:56:51 +0300 | [diff] [blame] | 617 | case EDP_VSWING_0_4V: |
Jani Nikula | 6aa23e6 | 2016-03-24 17:50:20 +0200 | [diff] [blame] | 618 | dev_priv->vbt.edp.vswing = DP_TRAIN_VOLTAGE_SWING_LEVEL_0; |
Jesse Barnes | 9f0e7ff4 | 2010-10-07 16:01:14 -0700 | [diff] [blame] | 619 | break; |
Jani Nikula | e13e2b2 | 2014-05-06 14:56:51 +0300 | [diff] [blame] | 620 | case EDP_VSWING_0_6V: |
Jani Nikula | 6aa23e6 | 2016-03-24 17:50:20 +0200 | [diff] [blame] | 621 | dev_priv->vbt.edp.vswing = DP_TRAIN_VOLTAGE_SWING_LEVEL_1; |
Jesse Barnes | 9f0e7ff4 | 2010-10-07 16:01:14 -0700 | [diff] [blame] | 622 | break; |
Jani Nikula | e13e2b2 | 2014-05-06 14:56:51 +0300 | [diff] [blame] | 623 | case EDP_VSWING_0_8V: |
Jani Nikula | 6aa23e6 | 2016-03-24 17:50:20 +0200 | [diff] [blame] | 624 | dev_priv->vbt.edp.vswing = DP_TRAIN_VOLTAGE_SWING_LEVEL_2; |
Jesse Barnes | 9f0e7ff4 | 2010-10-07 16:01:14 -0700 | [diff] [blame] | 625 | break; |
Jani Nikula | e13e2b2 | 2014-05-06 14:56:51 +0300 | [diff] [blame] | 626 | case EDP_VSWING_1_2V: |
Jani Nikula | 6aa23e6 | 2016-03-24 17:50:20 +0200 | [diff] [blame] | 627 | dev_priv->vbt.edp.vswing = DP_TRAIN_VOLTAGE_SWING_LEVEL_3; |
Jesse Barnes | 9f0e7ff4 | 2010-10-07 16:01:14 -0700 | [diff] [blame] | 628 | break; |
Jani Nikula | e13e2b2 | 2014-05-06 14:56:51 +0300 | [diff] [blame] | 629 | default: |
| 630 | DRM_DEBUG_KMS("VBT has unknown eDP voltage swing value %u\n", |
| 631 | edp_link_params->vswing); |
| 632 | break; |
Jesse Barnes | 9f0e7ff4 | 2010-10-07 16:01:14 -0700 | [diff] [blame] | 633 | } |
Sonika Jindal | 9a57f5b | 2015-02-25 10:29:11 +0530 | [diff] [blame] | 634 | |
| 635 | if (bdb->version >= 173) { |
| 636 | uint8_t vswing; |
| 637 | |
Sonika Jindal | 9e45803 | 2015-05-06 17:35:48 +0530 | [diff] [blame] | 638 | /* Don't read from VBT if module parameter has valid value*/ |
Michal Wajdeczko | 4f044a8 | 2017-09-19 19:38:44 +0000 | [diff] [blame] | 639 | if (i915_modparams.edp_vswing) { |
| 640 | dev_priv->vbt.edp.low_vswing = |
| 641 | i915_modparams.edp_vswing == 1; |
Sonika Jindal | 9e45803 | 2015-05-06 17:35:48 +0530 | [diff] [blame] | 642 | } else { |
| 643 | vswing = (edp->edp_vswing_preemph >> (panel_type * 4)) & 0xF; |
Jani Nikula | 06411f0 | 2016-03-24 17:50:21 +0200 | [diff] [blame] | 644 | dev_priv->vbt.edp.low_vswing = vswing == 0; |
Sonika Jindal | 9e45803 | 2015-05-06 17:35:48 +0530 | [diff] [blame] | 645 | } |
Sonika Jindal | 9a57f5b | 2015-02-25 10:29:11 +0530 | [diff] [blame] | 646 | } |
Zhenyu Wang | 500a8cc | 2010-01-13 11:19:52 +0800 | [diff] [blame] | 647 | } |
| 648 | |
Rodrigo Vivi | bfd7ebd | 2014-11-14 08:52:30 -0800 | [diff] [blame] | 649 | static void |
Jani Nikula | dcb58a4 | 2015-05-12 15:41:32 +0300 | [diff] [blame] | 650 | parse_psr(struct drm_i915_private *dev_priv, const struct bdb_header *bdb) |
Rodrigo Vivi | bfd7ebd | 2014-11-14 08:52:30 -0800 | [diff] [blame] | 651 | { |
Jani Nikula | e8ef3b4 | 2015-04-15 15:18:28 +0300 | [diff] [blame] | 652 | const struct bdb_psr *psr; |
| 653 | const struct psr_table *psr_table; |
Ville Syrjälä | 3e845c7 | 2016-04-08 16:28:12 +0300 | [diff] [blame] | 654 | int panel_type = dev_priv->vbt.panel_type; |
Rodrigo Vivi | bfd7ebd | 2014-11-14 08:52:30 -0800 | [diff] [blame] | 655 | |
| 656 | psr = find_section(bdb, BDB_PSR); |
| 657 | if (!psr) { |
| 658 | DRM_DEBUG_KMS("No PSR BDB found.\n"); |
| 659 | return; |
| 660 | } |
| 661 | |
| 662 | psr_table = &psr->psr_table[panel_type]; |
| 663 | |
| 664 | dev_priv->vbt.psr.full_link = psr_table->full_link; |
| 665 | dev_priv->vbt.psr.require_aux_wakeup = psr_table->require_aux_to_wakeup; |
| 666 | |
| 667 | /* Allowed VBT values goes from 0 to 15 */ |
| 668 | dev_priv->vbt.psr.idle_frames = psr_table->idle_frames < 0 ? 0 : |
| 669 | psr_table->idle_frames > 15 ? 15 : psr_table->idle_frames; |
| 670 | |
| 671 | switch (psr_table->lines_to_wait) { |
| 672 | case 0: |
| 673 | dev_priv->vbt.psr.lines_to_wait = PSR_0_LINES_TO_WAIT; |
| 674 | break; |
| 675 | case 1: |
| 676 | dev_priv->vbt.psr.lines_to_wait = PSR_1_LINE_TO_WAIT; |
| 677 | break; |
| 678 | case 2: |
| 679 | dev_priv->vbt.psr.lines_to_wait = PSR_4_LINES_TO_WAIT; |
| 680 | break; |
| 681 | case 3: |
| 682 | dev_priv->vbt.psr.lines_to_wait = PSR_8_LINES_TO_WAIT; |
| 683 | break; |
| 684 | default: |
| 685 | DRM_DEBUG_KMS("VBT has unknown PSR lines to wait %u\n", |
| 686 | psr_table->lines_to_wait); |
| 687 | break; |
| 688 | } |
| 689 | |
| 690 | dev_priv->vbt.psr.tp1_wakeup_time = psr_table->tp1_wakeup_time; |
| 691 | dev_priv->vbt.psr.tp2_tp3_wakeup_time = psr_table->tp2_tp3_wakeup_time; |
| 692 | } |
| 693 | |
Madhav Chauhan | 46e5832 | 2017-10-13 18:14:59 +0530 | [diff] [blame] | 694 | static void parse_dsi_backlight_ports(struct drm_i915_private *dev_priv, |
| 695 | u16 version, enum port port) |
| 696 | { |
| 697 | if (!dev_priv->vbt.dsi.config->dual_link || version < 197) { |
| 698 | dev_priv->vbt.dsi.bl_ports = BIT(port); |
| 699 | if (dev_priv->vbt.dsi.config->cabc_supported) |
| 700 | dev_priv->vbt.dsi.cabc_ports = BIT(port); |
| 701 | |
Madhav Chauhan | 46e5832 | 2017-10-13 18:14:59 +0530 | [diff] [blame] | 702 | return; |
| 703 | } |
| 704 | |
| 705 | switch (dev_priv->vbt.dsi.config->dl_dcs_backlight_ports) { |
| 706 | case DL_DCS_PORT_A: |
| 707 | dev_priv->vbt.dsi.bl_ports = BIT(PORT_A); |
| 708 | break; |
| 709 | case DL_DCS_PORT_C: |
| 710 | dev_priv->vbt.dsi.bl_ports = BIT(PORT_C); |
| 711 | break; |
| 712 | default: |
| 713 | case DL_DCS_PORT_A_AND_C: |
| 714 | dev_priv->vbt.dsi.bl_ports = BIT(PORT_A) | BIT(PORT_C); |
| 715 | break; |
| 716 | } |
| 717 | |
| 718 | if (!dev_priv->vbt.dsi.config->cabc_supported) |
| 719 | return; |
| 720 | |
| 721 | switch (dev_priv->vbt.dsi.config->dl_dcs_cabc_ports) { |
| 722 | case DL_DCS_PORT_A: |
| 723 | dev_priv->vbt.dsi.cabc_ports = BIT(PORT_A); |
| 724 | break; |
| 725 | case DL_DCS_PORT_C: |
| 726 | dev_priv->vbt.dsi.cabc_ports = BIT(PORT_C); |
| 727 | break; |
| 728 | default: |
| 729 | case DL_DCS_PORT_A_AND_C: |
| 730 | dev_priv->vbt.dsi.cabc_ports = |
| 731 | BIT(PORT_A) | BIT(PORT_C); |
| 732 | break; |
| 733 | } |
| 734 | } |
| 735 | |
Zhenyu Wang | 500a8cc | 2010-01-13 11:19:52 +0800 | [diff] [blame] | 736 | static void |
Jani Nikula | 0f8689f | 2015-12-21 15:10:54 +0200 | [diff] [blame] | 737 | parse_mipi_config(struct drm_i915_private *dev_priv, |
| 738 | const struct bdb_header *bdb) |
Shobhit Kumar | d17c544 | 2013-08-27 15:12:25 +0300 | [diff] [blame] | 739 | { |
Jani Nikula | e8ef3b4 | 2015-04-15 15:18:28 +0300 | [diff] [blame] | 740 | const struct bdb_mipi_config *start; |
Jani Nikula | e8ef3b4 | 2015-04-15 15:18:28 +0300 | [diff] [blame] | 741 | const struct mipi_config *config; |
| 742 | const struct mipi_pps_data *pps; |
Ville Syrjälä | 3e845c7 | 2016-04-08 16:28:12 +0300 | [diff] [blame] | 743 | int panel_type = dev_priv->vbt.panel_type; |
Madhav Chauhan | 46e5832 | 2017-10-13 18:14:59 +0530 | [diff] [blame] | 744 | enum port port; |
Shobhit Kumar | d17c544 | 2013-08-27 15:12:25 +0300 | [diff] [blame] | 745 | |
Shobhit Kumar | 3e6bd01 | 2014-05-27 19:33:59 +0530 | [diff] [blame] | 746 | /* parse MIPI blocks only if LFP type is MIPI */ |
Madhav Chauhan | 46e5832 | 2017-10-13 18:14:59 +0530 | [diff] [blame] | 747 | if (!intel_bios_is_dsi_present(dev_priv, &port)) |
Shobhit Kumar | 3e6bd01 | 2014-05-27 19:33:59 +0530 | [diff] [blame] | 748 | return; |
| 749 | |
Shobhit Kumar | d3b542f | 2014-04-14 11:00:34 +0530 | [diff] [blame] | 750 | /* Initialize this to undefined indicating no generic MIPI support */ |
| 751 | dev_priv->vbt.dsi.panel_id = MIPI_DSI_UNDEFINED_PANEL_ID; |
| 752 | |
| 753 | /* Block #40 is already parsed and panel_fixed_mode is |
| 754 | * stored in dev_priv->lfp_lvds_vbt_mode |
| 755 | * resuse this when needed |
| 756 | */ |
| 757 | |
| 758 | /* Parse #52 for panel index used from panel_type already |
| 759 | * parsed |
| 760 | */ |
| 761 | start = find_section(bdb, BDB_MIPI_CONFIG); |
| 762 | if (!start) { |
| 763 | DRM_DEBUG_KMS("No MIPI config BDB found"); |
Shobhit Kumar | d17c544 | 2013-08-27 15:12:25 +0300 | [diff] [blame] | 764 | return; |
| 765 | } |
| 766 | |
Shobhit Kumar | d3b542f | 2014-04-14 11:00:34 +0530 | [diff] [blame] | 767 | DRM_DEBUG_DRIVER("Found MIPI Config block, panel index = %d\n", |
| 768 | panel_type); |
| 769 | |
| 770 | /* |
| 771 | * get hold of the correct configuration block and pps data as per |
| 772 | * the panel_type as index |
| 773 | */ |
| 774 | config = &start->config[panel_type]; |
| 775 | pps = &start->pps[panel_type]; |
| 776 | |
| 777 | /* store as of now full data. Trim when we realise all is not needed */ |
| 778 | dev_priv->vbt.dsi.config = kmemdup(config, sizeof(struct mipi_config), GFP_KERNEL); |
| 779 | if (!dev_priv->vbt.dsi.config) |
| 780 | return; |
| 781 | |
| 782 | dev_priv->vbt.dsi.pps = kmemdup(pps, sizeof(struct mipi_pps_data), GFP_KERNEL); |
| 783 | if (!dev_priv->vbt.dsi.pps) { |
| 784 | kfree(dev_priv->vbt.dsi.config); |
| 785 | return; |
| 786 | } |
| 787 | |
Madhav Chauhan | 46e5832 | 2017-10-13 18:14:59 +0530 | [diff] [blame] | 788 | parse_dsi_backlight_ports(dev_priv, bdb->version, port); |
Deepak M | 9f7c5b1 | 2016-03-30 17:03:40 +0300 | [diff] [blame] | 789 | |
Shobhit Kumar | d3b542f | 2014-04-14 11:00:34 +0530 | [diff] [blame] | 790 | /* We have mandatory mipi config blocks. Initialize as generic panel */ |
Shobhit Kumar | ea9a6ba | 2014-02-28 11:18:46 +0530 | [diff] [blame] | 791 | dev_priv->vbt.dsi.panel_id = MIPI_DSI_GENERIC_PANEL_ID; |
Jani Nikula | 0f8689f | 2015-12-21 15:10:54 +0200 | [diff] [blame] | 792 | } |
Shobhit Kumar | d3b542f | 2014-04-14 11:00:34 +0530 | [diff] [blame] | 793 | |
Jani Nikula | 5db7209 | 2016-01-05 15:50:51 +0200 | [diff] [blame] | 794 | /* Find the sequence block and size for the given panel. */ |
| 795 | static const u8 * |
| 796 | find_panel_sequence_block(const struct bdb_mipi_sequence *sequence, |
Jani Nikula | 2a33d93 | 2016-01-11 15:15:02 +0200 | [diff] [blame] | 797 | u16 panel_id, u32 *seq_size) |
Jani Nikula | 5db7209 | 2016-01-05 15:50:51 +0200 | [diff] [blame] | 798 | { |
| 799 | u32 total = get_blocksize(sequence); |
| 800 | const u8 *data = &sequence->data[0]; |
| 801 | u8 current_id; |
Jani Nikula | 2a33d93 | 2016-01-11 15:15:02 +0200 | [diff] [blame] | 802 | u32 current_size; |
| 803 | int header_size = sequence->version >= 3 ? 5 : 3; |
Jani Nikula | 5db7209 | 2016-01-05 15:50:51 +0200 | [diff] [blame] | 804 | int index = 0; |
| 805 | int i; |
| 806 | |
Jani Nikula | 2a33d93 | 2016-01-11 15:15:02 +0200 | [diff] [blame] | 807 | /* skip new block size */ |
| 808 | if (sequence->version >= 3) |
| 809 | data += 4; |
Jani Nikula | 5db7209 | 2016-01-05 15:50:51 +0200 | [diff] [blame] | 810 | |
Jani Nikula | 2a33d93 | 2016-01-11 15:15:02 +0200 | [diff] [blame] | 811 | for (i = 0; i < MAX_MIPI_CONFIGURATIONS && index < total; i++) { |
| 812 | if (index + header_size > total) { |
| 813 | DRM_ERROR("Invalid sequence block (header)\n"); |
| 814 | return NULL; |
| 815 | } |
| 816 | |
| 817 | current_id = *(data + index); |
| 818 | if (sequence->version >= 3) |
| 819 | current_size = *((const u32 *)(data + index + 1)); |
| 820 | else |
| 821 | current_size = *((const u16 *)(data + index + 1)); |
| 822 | |
| 823 | index += header_size; |
Jani Nikula | 5db7209 | 2016-01-05 15:50:51 +0200 | [diff] [blame] | 824 | |
| 825 | if (index + current_size > total) { |
| 826 | DRM_ERROR("Invalid sequence block\n"); |
| 827 | return NULL; |
| 828 | } |
| 829 | |
| 830 | if (current_id == panel_id) { |
| 831 | *seq_size = current_size; |
| 832 | return data + index; |
| 833 | } |
| 834 | |
| 835 | index += current_size; |
| 836 | } |
| 837 | |
| 838 | DRM_ERROR("Sequence block detected but no valid configuration\n"); |
| 839 | |
| 840 | return NULL; |
| 841 | } |
| 842 | |
Jani Nikula | 8d3ed2f | 2015-12-21 15:10:57 +0200 | [diff] [blame] | 843 | static int goto_next_sequence(const u8 *data, int index, int total) |
| 844 | { |
| 845 | u16 len; |
| 846 | |
| 847 | /* Skip Sequence Byte. */ |
| 848 | for (index = index + 1; index < total; index += len) { |
| 849 | u8 operation_byte = *(data + index); |
| 850 | index++; |
| 851 | |
| 852 | switch (operation_byte) { |
| 853 | case MIPI_SEQ_ELEM_END: |
| 854 | return index; |
| 855 | case MIPI_SEQ_ELEM_SEND_PKT: |
| 856 | if (index + 4 > total) |
| 857 | return 0; |
| 858 | |
| 859 | len = *((const u16 *)(data + index + 2)) + 4; |
| 860 | break; |
| 861 | case MIPI_SEQ_ELEM_DELAY: |
| 862 | len = 4; |
| 863 | break; |
| 864 | case MIPI_SEQ_ELEM_GPIO: |
| 865 | len = 2; |
| 866 | break; |
Jani Nikula | f4d6493 | 2015-12-21 15:11:00 +0200 | [diff] [blame] | 867 | case MIPI_SEQ_ELEM_I2C: |
| 868 | if (index + 7 > total) |
| 869 | return 0; |
| 870 | len = *(data + index + 6) + 7; |
| 871 | break; |
Jani Nikula | 8d3ed2f | 2015-12-21 15:10:57 +0200 | [diff] [blame] | 872 | default: |
| 873 | DRM_ERROR("Unknown operation byte\n"); |
| 874 | return 0; |
| 875 | } |
| 876 | } |
| 877 | |
| 878 | return 0; |
| 879 | } |
| 880 | |
Jani Nikula | 2a33d93 | 2016-01-11 15:15:02 +0200 | [diff] [blame] | 881 | static int goto_next_sequence_v3(const u8 *data, int index, int total) |
| 882 | { |
| 883 | int seq_end; |
| 884 | u16 len; |
Jani Nikula | 6765bd6 | 2016-01-14 17:12:07 +0200 | [diff] [blame] | 885 | u32 size_of_sequence; |
Jani Nikula | 2a33d93 | 2016-01-11 15:15:02 +0200 | [diff] [blame] | 886 | |
| 887 | /* |
| 888 | * Could skip sequence based on Size of Sequence alone, but also do some |
| 889 | * checking on the structure. |
| 890 | */ |
| 891 | if (total < 5) { |
| 892 | DRM_ERROR("Too small sequence size\n"); |
| 893 | return 0; |
| 894 | } |
| 895 | |
Jani Nikula | 6765bd6 | 2016-01-14 17:12:07 +0200 | [diff] [blame] | 896 | /* Skip Sequence Byte. */ |
| 897 | index++; |
| 898 | |
| 899 | /* |
| 900 | * Size of Sequence. Excludes the Sequence Byte and the size itself, |
| 901 | * includes MIPI_SEQ_ELEM_END byte, excludes the final MIPI_SEQ_END |
| 902 | * byte. |
| 903 | */ |
| 904 | size_of_sequence = *((const uint32_t *)(data + index)); |
| 905 | index += 4; |
| 906 | |
| 907 | seq_end = index + size_of_sequence; |
Jani Nikula | 2a33d93 | 2016-01-11 15:15:02 +0200 | [diff] [blame] | 908 | if (seq_end > total) { |
| 909 | DRM_ERROR("Invalid sequence size\n"); |
| 910 | return 0; |
| 911 | } |
| 912 | |
Jani Nikula | 6765bd6 | 2016-01-14 17:12:07 +0200 | [diff] [blame] | 913 | for (; index < total; index += len) { |
Jani Nikula | 2a33d93 | 2016-01-11 15:15:02 +0200 | [diff] [blame] | 914 | u8 operation_byte = *(data + index); |
| 915 | index++; |
| 916 | |
| 917 | if (operation_byte == MIPI_SEQ_ELEM_END) { |
| 918 | if (index != seq_end) { |
| 919 | DRM_ERROR("Invalid element structure\n"); |
| 920 | return 0; |
| 921 | } |
| 922 | return index; |
| 923 | } |
| 924 | |
| 925 | len = *(data + index); |
| 926 | index++; |
| 927 | |
| 928 | /* |
| 929 | * FIXME: Would be nice to check elements like for v1/v2 in |
| 930 | * goto_next_sequence() above. |
| 931 | */ |
| 932 | switch (operation_byte) { |
| 933 | case MIPI_SEQ_ELEM_SEND_PKT: |
| 934 | case MIPI_SEQ_ELEM_DELAY: |
| 935 | case MIPI_SEQ_ELEM_GPIO: |
| 936 | case MIPI_SEQ_ELEM_I2C: |
| 937 | case MIPI_SEQ_ELEM_SPI: |
| 938 | case MIPI_SEQ_ELEM_PMIC: |
| 939 | break; |
| 940 | default: |
| 941 | DRM_ERROR("Unknown operation byte %u\n", |
| 942 | operation_byte); |
| 943 | break; |
| 944 | } |
| 945 | } |
| 946 | |
| 947 | return 0; |
| 948 | } |
| 949 | |
Hans de Goede | fb38e7a | 2018-02-14 09:21:51 +0100 | [diff] [blame] | 950 | /* |
| 951 | * Get len of pre-fixed deassert fragment from a v1 init OTP sequence, |
| 952 | * skip all delay + gpio operands and stop at the first DSI packet op. |
| 953 | */ |
| 954 | static int get_init_otp_deassert_fragment_len(struct drm_i915_private *dev_priv) |
| 955 | { |
| 956 | const u8 *data = dev_priv->vbt.dsi.sequence[MIPI_SEQ_INIT_OTP]; |
| 957 | int index, len; |
| 958 | |
| 959 | if (WARN_ON(!data || dev_priv->vbt.dsi.seq_version != 1)) |
| 960 | return 0; |
| 961 | |
| 962 | /* index = 1 to skip sequence byte */ |
| 963 | for (index = 1; data[index] != MIPI_SEQ_ELEM_END; index += len) { |
| 964 | switch (data[index]) { |
| 965 | case MIPI_SEQ_ELEM_SEND_PKT: |
| 966 | return index == 1 ? 0 : index; |
| 967 | case MIPI_SEQ_ELEM_DELAY: |
| 968 | len = 5; /* 1 byte for operand + uint32 */ |
| 969 | break; |
| 970 | case MIPI_SEQ_ELEM_GPIO: |
| 971 | len = 3; /* 1 byte for op, 1 for gpio_nr, 1 for value */ |
| 972 | break; |
| 973 | default: |
| 974 | return 0; |
| 975 | } |
| 976 | } |
| 977 | |
| 978 | return 0; |
| 979 | } |
| 980 | |
| 981 | /* |
| 982 | * Some v1 VBT MIPI sequences do the deassert in the init OTP sequence. |
| 983 | * The deassert must be done before calling intel_dsi_device_ready, so for |
| 984 | * these devices we split the init OTP sequence into a deassert sequence and |
| 985 | * the actual init OTP part. |
| 986 | */ |
| 987 | static void fixup_mipi_sequences(struct drm_i915_private *dev_priv) |
| 988 | { |
| 989 | u8 *init_otp; |
| 990 | int len; |
| 991 | |
| 992 | /* Limit this to VLV for now. */ |
| 993 | if (!IS_VALLEYVIEW(dev_priv)) |
| 994 | return; |
| 995 | |
| 996 | /* Limit this to v1 vid-mode sequences */ |
| 997 | if (dev_priv->vbt.dsi.config->is_cmd_mode || |
| 998 | dev_priv->vbt.dsi.seq_version != 1) |
| 999 | return; |
| 1000 | |
| 1001 | /* Only do this if there are otp and assert seqs and no deassert seq */ |
| 1002 | if (!dev_priv->vbt.dsi.sequence[MIPI_SEQ_INIT_OTP] || |
| 1003 | !dev_priv->vbt.dsi.sequence[MIPI_SEQ_ASSERT_RESET] || |
| 1004 | dev_priv->vbt.dsi.sequence[MIPI_SEQ_DEASSERT_RESET]) |
| 1005 | return; |
| 1006 | |
| 1007 | /* The deassert-sequence ends at the first DSI packet */ |
| 1008 | len = get_init_otp_deassert_fragment_len(dev_priv); |
| 1009 | if (!len) |
| 1010 | return; |
| 1011 | |
| 1012 | DRM_DEBUG_KMS("Using init OTP fragment to deassert reset\n"); |
| 1013 | |
| 1014 | /* Copy the fragment, update seq byte and terminate it */ |
| 1015 | init_otp = (u8 *)dev_priv->vbt.dsi.sequence[MIPI_SEQ_INIT_OTP]; |
| 1016 | dev_priv->vbt.dsi.deassert_seq = kmemdup(init_otp, len + 1, GFP_KERNEL); |
| 1017 | if (!dev_priv->vbt.dsi.deassert_seq) |
| 1018 | return; |
| 1019 | dev_priv->vbt.dsi.deassert_seq[0] = MIPI_SEQ_DEASSERT_RESET; |
| 1020 | dev_priv->vbt.dsi.deassert_seq[len] = MIPI_SEQ_ELEM_END; |
| 1021 | /* Use the copy for deassert */ |
| 1022 | dev_priv->vbt.dsi.sequence[MIPI_SEQ_DEASSERT_RESET] = |
| 1023 | dev_priv->vbt.dsi.deassert_seq; |
| 1024 | /* Replace the last byte of the fragment with init OTP seq byte */ |
| 1025 | init_otp[len - 1] = MIPI_SEQ_INIT_OTP; |
| 1026 | /* And make MIPI_MIPI_SEQ_INIT_OTP point to it */ |
| 1027 | dev_priv->vbt.dsi.sequence[MIPI_SEQ_INIT_OTP] = init_otp + len - 1; |
| 1028 | } |
| 1029 | |
Jani Nikula | 0f8689f | 2015-12-21 15:10:54 +0200 | [diff] [blame] | 1030 | static void |
| 1031 | parse_mipi_sequence(struct drm_i915_private *dev_priv, |
| 1032 | const struct bdb_header *bdb) |
| 1033 | { |
Ville Syrjälä | 3e845c7 | 2016-04-08 16:28:12 +0300 | [diff] [blame] | 1034 | int panel_type = dev_priv->vbt.panel_type; |
Jani Nikula | 0f8689f | 2015-12-21 15:10:54 +0200 | [diff] [blame] | 1035 | const struct bdb_mipi_sequence *sequence; |
| 1036 | const u8 *seq_data; |
Jani Nikula | 2a33d93 | 2016-01-11 15:15:02 +0200 | [diff] [blame] | 1037 | u32 seq_size; |
Jani Nikula | 0f8689f | 2015-12-21 15:10:54 +0200 | [diff] [blame] | 1038 | u8 *data; |
Jani Nikula | 8d3ed2f | 2015-12-21 15:10:57 +0200 | [diff] [blame] | 1039 | int index = 0; |
Jani Nikula | 0f8689f | 2015-12-21 15:10:54 +0200 | [diff] [blame] | 1040 | |
| 1041 | /* Only our generic panel driver uses the sequence block. */ |
| 1042 | if (dev_priv->vbt.dsi.panel_id != MIPI_DSI_GENERIC_PANEL_ID) |
| 1043 | return; |
| 1044 | |
Shobhit Kumar | d3b542f | 2014-04-14 11:00:34 +0530 | [diff] [blame] | 1045 | sequence = find_section(bdb, BDB_MIPI_SEQUENCE); |
| 1046 | if (!sequence) { |
| 1047 | DRM_DEBUG_KMS("No MIPI Sequence found, parsing complete\n"); |
| 1048 | return; |
| 1049 | } |
| 1050 | |
Jani Nikula | cd67d22 | 2015-09-17 16:42:07 +0300 | [diff] [blame] | 1051 | /* Fail gracefully for forward incompatible sequence block. */ |
Jani Nikula | 2a33d93 | 2016-01-11 15:15:02 +0200 | [diff] [blame] | 1052 | if (sequence->version >= 4) { |
| 1053 | DRM_ERROR("Unable to parse MIPI Sequence Block v%u\n", |
| 1054 | sequence->version); |
Jani Nikula | cd67d22 | 2015-09-17 16:42:07 +0300 | [diff] [blame] | 1055 | return; |
| 1056 | } |
| 1057 | |
Jani Nikula | 2a33d93 | 2016-01-11 15:15:02 +0200 | [diff] [blame] | 1058 | DRM_DEBUG_DRIVER("Found MIPI sequence block v%u\n", sequence->version); |
Shobhit Kumar | d3b542f | 2014-04-14 11:00:34 +0530 | [diff] [blame] | 1059 | |
Jani Nikula | 5db7209 | 2016-01-05 15:50:51 +0200 | [diff] [blame] | 1060 | seq_data = find_panel_sequence_block(sequence, panel_type, &seq_size); |
| 1061 | if (!seq_data) |
Shobhit Kumar | d3b542f | 2014-04-14 11:00:34 +0530 | [diff] [blame] | 1062 | return; |
Shobhit Kumar | d3b542f | 2014-04-14 11:00:34 +0530 | [diff] [blame] | 1063 | |
Jani Nikula | 8d3ed2f | 2015-12-21 15:10:57 +0200 | [diff] [blame] | 1064 | data = kmemdup(seq_data, seq_size, GFP_KERNEL); |
| 1065 | if (!data) |
Shobhit Kumar | d3b542f | 2014-04-14 11:00:34 +0530 | [diff] [blame] | 1066 | return; |
| 1067 | |
Jani Nikula | 8d3ed2f | 2015-12-21 15:10:57 +0200 | [diff] [blame] | 1068 | /* Parse the sequences, store pointers to each sequence. */ |
| 1069 | for (;;) { |
| 1070 | u8 seq_id = *(data + index); |
| 1071 | if (seq_id == MIPI_SEQ_END) |
| 1072 | break; |
Shobhit Kumar | d3b542f | 2014-04-14 11:00:34 +0530 | [diff] [blame] | 1073 | |
Jani Nikula | 8d3ed2f | 2015-12-21 15:10:57 +0200 | [diff] [blame] | 1074 | if (seq_id >= MIPI_SEQ_MAX) { |
| 1075 | DRM_ERROR("Unknown sequence %u\n", seq_id); |
Shobhit Kumar | d3b542f | 2014-04-14 11:00:34 +0530 | [diff] [blame] | 1076 | goto err; |
| 1077 | } |
| 1078 | |
Jani Nikula | 4b4f497 | 2016-09-19 15:02:29 +0300 | [diff] [blame] | 1079 | /* Log about presence of sequences we won't run. */ |
| 1080 | if (seq_id == MIPI_SEQ_TEAR_ON || seq_id == MIPI_SEQ_TEAR_OFF) |
| 1081 | DRM_DEBUG_KMS("Unsupported sequence %u\n", seq_id); |
| 1082 | |
Jani Nikula | 8d3ed2f | 2015-12-21 15:10:57 +0200 | [diff] [blame] | 1083 | dev_priv->vbt.dsi.sequence[seq_id] = data + index; |
Shobhit Kumar | d3b542f | 2014-04-14 11:00:34 +0530 | [diff] [blame] | 1084 | |
Jani Nikula | 2a33d93 | 2016-01-11 15:15:02 +0200 | [diff] [blame] | 1085 | if (sequence->version >= 3) |
| 1086 | index = goto_next_sequence_v3(data, index, seq_size); |
| 1087 | else |
| 1088 | index = goto_next_sequence(data, index, seq_size); |
Jani Nikula | 8d3ed2f | 2015-12-21 15:10:57 +0200 | [diff] [blame] | 1089 | if (!index) { |
| 1090 | DRM_ERROR("Invalid sequence %u\n", seq_id); |
Shobhit Kumar | d3b542f | 2014-04-14 11:00:34 +0530 | [diff] [blame] | 1091 | goto err; |
| 1092 | } |
Shobhit Kumar | d3b542f | 2014-04-14 11:00:34 +0530 | [diff] [blame] | 1093 | } |
| 1094 | |
Jani Nikula | 8d3ed2f | 2015-12-21 15:10:57 +0200 | [diff] [blame] | 1095 | dev_priv->vbt.dsi.data = data; |
| 1096 | dev_priv->vbt.dsi.size = seq_size; |
| 1097 | dev_priv->vbt.dsi.seq_version = sequence->version; |
Shobhit Kumar | d3b542f | 2014-04-14 11:00:34 +0530 | [diff] [blame] | 1098 | |
Hans de Goede | fb38e7a | 2018-02-14 09:21:51 +0100 | [diff] [blame] | 1099 | fixup_mipi_sequences(dev_priv); |
| 1100 | |
Jani Nikula | 8d3ed2f | 2015-12-21 15:10:57 +0200 | [diff] [blame] | 1101 | DRM_DEBUG_DRIVER("MIPI related VBT parsing complete\n"); |
| 1102 | return; |
| 1103 | |
| 1104 | err: |
| 1105 | kfree(data); |
Rafael Barbalho | ed3b667 | 2014-07-24 15:16:12 +0100 | [diff] [blame] | 1106 | memset(dev_priv->vbt.dsi.sequence, 0, sizeof(dev_priv->vbt.dsi.sequence)); |
Shobhit Kumar | d17c544 | 2013-08-27 15:12:25 +0300 | [diff] [blame] | 1107 | } |
| 1108 | |
Antti Koskipaa | 75067dd | 2015-07-10 14:10:55 +0300 | [diff] [blame] | 1109 | static u8 translate_iboost(u8 val) |
| 1110 | { |
| 1111 | static const u8 mapping[] = { 1, 3, 7 }; /* See VBT spec */ |
| 1112 | |
| 1113 | if (val >= ARRAY_SIZE(mapping)) { |
| 1114 | DRM_DEBUG_KMS("Unsupported I_boost value found in VBT (%d), display may not work properly\n", val); |
| 1115 | return 0; |
| 1116 | } |
| 1117 | return mapping[val]; |
| 1118 | } |
| 1119 | |
Ville Syrjälä | 9454fa8 | 2016-10-11 20:52:47 +0300 | [diff] [blame] | 1120 | static void sanitize_ddc_pin(struct drm_i915_private *dev_priv, |
| 1121 | enum port port) |
| 1122 | { |
| 1123 | const struct ddi_vbt_port_info *info = |
| 1124 | &dev_priv->vbt.ddi_port_info[port]; |
| 1125 | enum port p; |
| 1126 | |
| 1127 | if (!info->alternate_ddc_pin) |
| 1128 | return; |
| 1129 | |
| 1130 | for_each_port_masked(p, (1 << port) - 1) { |
| 1131 | struct ddi_vbt_port_info *i = &dev_priv->vbt.ddi_port_info[p]; |
| 1132 | |
| 1133 | if (info->alternate_ddc_pin != i->alternate_ddc_pin) |
| 1134 | continue; |
| 1135 | |
| 1136 | DRM_DEBUG_KMS("port %c trying to use the same DDC pin (0x%x) as port %c, " |
| 1137 | "disabling port %c DVI/HDMI support\n", |
| 1138 | port_name(p), i->alternate_ddc_pin, |
| 1139 | port_name(port), port_name(p)); |
| 1140 | |
| 1141 | /* |
| 1142 | * If we have multiple ports supposedly sharing the |
| 1143 | * pin, then dvi/hdmi couldn't exist on the shared |
| 1144 | * port. Otherwise they share the same ddc bin and |
| 1145 | * system couldn't communicate with them separately. |
| 1146 | * |
| 1147 | * Due to parsing the ports in alphabetical order, |
| 1148 | * a higher port will always clobber a lower one. |
| 1149 | */ |
| 1150 | i->supports_dvi = false; |
| 1151 | i->supports_hdmi = false; |
| 1152 | i->alternate_ddc_pin = 0; |
| 1153 | } |
| 1154 | } |
| 1155 | |
| 1156 | static void sanitize_aux_ch(struct drm_i915_private *dev_priv, |
| 1157 | enum port port) |
| 1158 | { |
| 1159 | const struct ddi_vbt_port_info *info = |
| 1160 | &dev_priv->vbt.ddi_port_info[port]; |
| 1161 | enum port p; |
| 1162 | |
| 1163 | if (!info->alternate_aux_channel) |
| 1164 | return; |
| 1165 | |
| 1166 | for_each_port_masked(p, (1 << port) - 1) { |
| 1167 | struct ddi_vbt_port_info *i = &dev_priv->vbt.ddi_port_info[p]; |
| 1168 | |
| 1169 | if (info->alternate_aux_channel != i->alternate_aux_channel) |
| 1170 | continue; |
| 1171 | |
| 1172 | DRM_DEBUG_KMS("port %c trying to use the same AUX CH (0x%x) as port %c, " |
| 1173 | "disabling port %c DP support\n", |
| 1174 | port_name(p), i->alternate_aux_channel, |
| 1175 | port_name(port), port_name(p)); |
| 1176 | |
| 1177 | /* |
| 1178 | * If we have multiple ports supposedlt sharing the |
| 1179 | * aux channel, then DP couldn't exist on the shared |
| 1180 | * port. Otherwise they share the same aux channel |
| 1181 | * and system couldn't communicate with them separately. |
| 1182 | * |
| 1183 | * Due to parsing the ports in alphabetical order, |
| 1184 | * a higher port will always clobber a lower one. |
| 1185 | */ |
| 1186 | i->supports_dp = false; |
| 1187 | i->alternate_aux_channel = 0; |
| 1188 | } |
| 1189 | } |
| 1190 | |
Rodrigo Vivi | 9c3b268 | 2017-10-20 10:26:41 -0700 | [diff] [blame] | 1191 | static const u8 cnp_ddc_pin_map[] = { |
Rodrigo Vivi | 3393ce1 | 2018-01-25 14:25:24 -0800 | [diff] [blame] | 1192 | [0] = 0, /* N/A */ |
Rodrigo Vivi | 9c3b268 | 2017-10-20 10:26:41 -0700 | [diff] [blame] | 1193 | [DDC_BUS_DDI_B] = GMBUS_PIN_1_BXT, |
| 1194 | [DDC_BUS_DDI_C] = GMBUS_PIN_2_BXT, |
| 1195 | [DDC_BUS_DDI_D] = GMBUS_PIN_4_CNP, /* sic */ |
| 1196 | [DDC_BUS_DDI_F] = GMBUS_PIN_3_BXT, /* sic */ |
| 1197 | }; |
| 1198 | |
| 1199 | static u8 map_ddc_pin(struct drm_i915_private *dev_priv, u8 vbt_pin) |
| 1200 | { |
Rodrigo Vivi | a8e6f38 | 2018-01-23 09:40:50 -0800 | [diff] [blame] | 1201 | if (HAS_PCH_CNP(dev_priv)) { |
Rodrigo Vivi | 3393ce1 | 2018-01-25 14:25:24 -0800 | [diff] [blame] | 1202 | if (vbt_pin < ARRAY_SIZE(cnp_ddc_pin_map)) { |
Rodrigo Vivi | a8e6f38 | 2018-01-23 09:40:50 -0800 | [diff] [blame] | 1203 | return cnp_ddc_pin_map[vbt_pin]; |
Rodrigo Vivi | 3393ce1 | 2018-01-25 14:25:24 -0800 | [diff] [blame] | 1204 | } else { |
Rodrigo Vivi | a8e6f38 | 2018-01-23 09:40:50 -0800 | [diff] [blame] | 1205 | DRM_DEBUG_KMS("Ignoring alternate pin: VBT claims DDC pin %d, which is not valid for this platform\n", vbt_pin); |
| 1206 | return 0; |
| 1207 | } |
| 1208 | } |
Rodrigo Vivi | 9c3b268 | 2017-10-20 10:26:41 -0700 | [diff] [blame] | 1209 | |
| 1210 | return vbt_pin; |
| 1211 | } |
| 1212 | |
Paulo Zanoni | 6acab15 | 2013-09-12 17:06:24 -0300 | [diff] [blame] | 1213 | static void parse_ddi_port(struct drm_i915_private *dev_priv, enum port port, |
Jani Nikula | 0ead5f8 | 2017-09-28 11:22:04 +0300 | [diff] [blame] | 1214 | u8 bdb_version) |
Paulo Zanoni | 6acab15 | 2013-09-12 17:06:24 -0300 | [diff] [blame] | 1215 | { |
Jani Nikula | cc99858 | 2017-08-24 21:54:03 +0300 | [diff] [blame] | 1216 | struct child_device_config *it, *child = NULL; |
Paulo Zanoni | 6acab15 | 2013-09-12 17:06:24 -0300 | [diff] [blame] | 1217 | struct ddi_vbt_port_info *info = &dev_priv->vbt.ddi_port_info[port]; |
| 1218 | uint8_t hdmi_level_shift; |
| 1219 | int i, j; |
Paulo Zanoni | 554d6af | 2013-09-12 17:10:11 -0300 | [diff] [blame] | 1220 | bool is_dvi, is_hdmi, is_dp, is_edp, is_crt; |
Xiong Zhang | 11c1b65 | 2015-08-17 16:04:04 +0800 | [diff] [blame] | 1221 | uint8_t aux_channel, ddc_pin; |
Paulo Zanoni | 6acab15 | 2013-09-12 17:06:24 -0300 | [diff] [blame] | 1222 | /* Each DDI port can have more than one value on the "DVO Port" field, |
Jani Nikula | b5273d7 | 2017-08-11 14:39:07 +0300 | [diff] [blame] | 1223 | * so look for all the possible values for each port. |
| 1224 | */ |
Rodrigo Vivi | 2800e4c | 2015-08-07 17:35:21 -0700 | [diff] [blame] | 1225 | int dvo_ports[][3] = { |
| 1226 | {DVO_PORT_HDMIA, DVO_PORT_DPA, -1}, |
| 1227 | {DVO_PORT_HDMIB, DVO_PORT_DPB, -1}, |
| 1228 | {DVO_PORT_HDMIC, DVO_PORT_DPC, -1}, |
| 1229 | {DVO_PORT_HDMID, DVO_PORT_DPD, -1}, |
| 1230 | {DVO_PORT_CRT, DVO_PORT_HDMIE, DVO_PORT_DPE}, |
Rodrigo Vivi | 841b5ed7 | 2018-01-11 16:00:03 -0200 | [diff] [blame] | 1231 | {DVO_PORT_HDMIF, DVO_PORT_DPF, -1}, |
Paulo Zanoni | 6acab15 | 2013-09-12 17:06:24 -0300 | [diff] [blame] | 1232 | }; |
| 1233 | |
Jani Nikula | b5273d7 | 2017-08-11 14:39:07 +0300 | [diff] [blame] | 1234 | /* |
| 1235 | * Find the first child device to reference the port, report if more |
| 1236 | * than one found. |
| 1237 | */ |
Paulo Zanoni | 6acab15 | 2013-09-12 17:06:24 -0300 | [diff] [blame] | 1238 | for (i = 0; i < dev_priv->vbt.child_dev_num; i++) { |
| 1239 | it = dev_priv->vbt.child_dev + i; |
| 1240 | |
Rodrigo Vivi | 2800e4c | 2015-08-07 17:35:21 -0700 | [diff] [blame] | 1241 | for (j = 0; j < 3; j++) { |
Paulo Zanoni | 6acab15 | 2013-09-12 17:06:24 -0300 | [diff] [blame] | 1242 | if (dvo_ports[port][j] == -1) |
| 1243 | break; |
| 1244 | |
Jani Nikula | cc99858 | 2017-08-24 21:54:03 +0300 | [diff] [blame] | 1245 | if (it->dvo_port == dvo_ports[port][j]) { |
Paulo Zanoni | 6acab15 | 2013-09-12 17:06:24 -0300 | [diff] [blame] | 1246 | if (child) { |
Jani Nikula | b5273d7 | 2017-08-11 14:39:07 +0300 | [diff] [blame] | 1247 | DRM_DEBUG_KMS("More than one child device for port %c in VBT, using the first.\n", |
Paulo Zanoni | 6acab15 | 2013-09-12 17:06:24 -0300 | [diff] [blame] | 1248 | port_name(port)); |
Jani Nikula | b5273d7 | 2017-08-11 14:39:07 +0300 | [diff] [blame] | 1249 | } else { |
| 1250 | child = it; |
Paulo Zanoni | 6acab15 | 2013-09-12 17:06:24 -0300 | [diff] [blame] | 1251 | } |
Paulo Zanoni | 6acab15 | 2013-09-12 17:06:24 -0300 | [diff] [blame] | 1252 | } |
| 1253 | } |
| 1254 | } |
| 1255 | if (!child) |
| 1256 | return; |
| 1257 | |
Jani Nikula | cc99858 | 2017-08-24 21:54:03 +0300 | [diff] [blame] | 1258 | aux_channel = child->aux_channel; |
Paulo Zanoni | 6bf19e7 | 2013-09-12 17:07:55 -0300 | [diff] [blame] | 1259 | |
Jani Nikula | cc99858 | 2017-08-24 21:54:03 +0300 | [diff] [blame] | 1260 | is_dvi = child->device_type & DEVICE_TYPE_TMDS_DVI_SIGNALING; |
| 1261 | is_dp = child->device_type & DEVICE_TYPE_DISPLAYPORT_OUTPUT; |
| 1262 | is_crt = child->device_type & DEVICE_TYPE_ANALOG_OUTPUT; |
| 1263 | is_hdmi = is_dvi && (child->device_type & DEVICE_TYPE_NOT_HDMI_OUTPUT) == 0; |
| 1264 | is_edp = is_dp && (child->device_type & DEVICE_TYPE_INTERNAL_CONNECTOR); |
Paulo Zanoni | 554d6af | 2013-09-12 17:10:11 -0300 | [diff] [blame] | 1265 | |
Jani Nikula | d27ffc1 | 2017-09-21 17:19:20 +0300 | [diff] [blame] | 1266 | if (port == PORT_A && is_dvi) { |
| 1267 | DRM_DEBUG_KMS("VBT claims port A supports DVI%s, ignoring\n", |
| 1268 | is_hdmi ? "/HDMI" : ""); |
| 1269 | is_dvi = false; |
| 1270 | is_hdmi = false; |
| 1271 | } |
| 1272 | |
Jani Nikula | 2ba7d7e | 2017-09-21 17:19:20 +0300 | [diff] [blame] | 1273 | if (port == PORT_A && is_dvi) { |
| 1274 | DRM_DEBUG_KMS("VBT claims port A supports DVI%s, ignoring\n", |
| 1275 | is_hdmi ? "/HDMI" : ""); |
| 1276 | is_dvi = false; |
| 1277 | is_hdmi = false; |
| 1278 | } |
| 1279 | |
Paulo Zanoni | 311a209 | 2013-09-12 17:12:18 -0300 | [diff] [blame] | 1280 | info->supports_dvi = is_dvi; |
| 1281 | info->supports_hdmi = is_hdmi; |
| 1282 | info->supports_dp = is_dp; |
Imre Deak | a98d9c1 | 2016-12-21 12:17:24 +0200 | [diff] [blame] | 1283 | info->supports_edp = is_edp; |
Paulo Zanoni | 311a209 | 2013-09-12 17:12:18 -0300 | [diff] [blame] | 1284 | |
Paulo Zanoni | 554d6af | 2013-09-12 17:10:11 -0300 | [diff] [blame] | 1285 | DRM_DEBUG_KMS("Port %c VBT info: DP:%d HDMI:%d DVI:%d EDP:%d CRT:%d\n", |
| 1286 | port_name(port), is_dp, is_hdmi, is_dvi, is_edp, is_crt); |
| 1287 | |
| 1288 | if (is_edp && is_dvi) |
| 1289 | DRM_DEBUG_KMS("Internal DP port %c is TMDS compatible\n", |
| 1290 | port_name(port)); |
| 1291 | if (is_crt && port != PORT_E) |
| 1292 | DRM_DEBUG_KMS("Port %c is analog\n", port_name(port)); |
| 1293 | if (is_crt && (is_dvi || is_dp)) |
| 1294 | DRM_DEBUG_KMS("Analog port %c is also DP or TMDS compatible\n", |
| 1295 | port_name(port)); |
| 1296 | if (is_dvi && (port == PORT_A || port == PORT_E)) |
Masanari Iida | 9b13494 | 2014-08-06 22:31:28 +0900 | [diff] [blame] | 1297 | DRM_DEBUG_KMS("Port %c is TMDS compatible\n", port_name(port)); |
Paulo Zanoni | 554d6af | 2013-09-12 17:10:11 -0300 | [diff] [blame] | 1298 | if (!is_dvi && !is_dp && !is_crt) |
| 1299 | DRM_DEBUG_KMS("Port %c is not DP/TMDS/CRT compatible\n", |
| 1300 | port_name(port)); |
| 1301 | if (is_edp && (port == PORT_B || port == PORT_C || port == PORT_E)) |
| 1302 | DRM_DEBUG_KMS("Port %c is internal DP\n", port_name(port)); |
Paulo Zanoni | 6bf19e7 | 2013-09-12 17:07:55 -0300 | [diff] [blame] | 1303 | |
| 1304 | if (is_dvi) { |
Jani Nikula | a3520b8 | 2018-04-11 16:15:18 +0300 | [diff] [blame] | 1305 | ddc_pin = map_ddc_pin(dev_priv, child->ddc_pin); |
| 1306 | if (intel_gmbus_is_valid_pin(dev_priv, ddc_pin)) { |
| 1307 | info->alternate_ddc_pin = ddc_pin; |
| 1308 | sanitize_ddc_pin(dev_priv, port); |
| 1309 | } else { |
| 1310 | DRM_DEBUG_KMS("Port %c has invalid DDC pin %d, " |
| 1311 | "sticking to defaults\n", |
| 1312 | port_name(port), ddc_pin); |
| 1313 | } |
Paulo Zanoni | 6bf19e7 | 2013-09-12 17:07:55 -0300 | [diff] [blame] | 1314 | } |
| 1315 | |
| 1316 | if (is_dp) { |
Ville Syrjälä | 9454fa8 | 2016-10-11 20:52:47 +0300 | [diff] [blame] | 1317 | info->alternate_aux_channel = aux_channel; |
| 1318 | |
| 1319 | sanitize_aux_ch(dev_priv, port); |
Paulo Zanoni | 6bf19e7 | 2013-09-12 17:07:55 -0300 | [diff] [blame] | 1320 | } |
| 1321 | |
Jani Nikula | 0ead5f8 | 2017-09-28 11:22:04 +0300 | [diff] [blame] | 1322 | if (bdb_version >= 158) { |
Paulo Zanoni | 6acab15 | 2013-09-12 17:06:24 -0300 | [diff] [blame] | 1323 | /* The VBT HDMI level shift values match the table we have. */ |
Jani Nikula | cc99858 | 2017-08-24 21:54:03 +0300 | [diff] [blame] | 1324 | hdmi_level_shift = child->hdmi_level_shifter_value; |
Damien Lespiau | ce4dd49 | 2014-08-01 11:07:54 +0100 | [diff] [blame] | 1325 | DRM_DEBUG_KMS("VBT HDMI level shift for port %c: %d\n", |
| 1326 | port_name(port), |
| 1327 | hdmi_level_shift); |
| 1328 | info->hdmi_level_shift = hdmi_level_shift; |
Paulo Zanoni | 6acab15 | 2013-09-12 17:06:24 -0300 | [diff] [blame] | 1329 | } |
Antti Koskipaa | 75067dd | 2015-07-10 14:10:55 +0300 | [diff] [blame] | 1330 | |
Ville Syrjälä | d603861 | 2017-10-30 16:57:02 +0200 | [diff] [blame] | 1331 | if (bdb_version >= 204) { |
| 1332 | int max_tmds_clock; |
| 1333 | |
| 1334 | switch (child->hdmi_max_data_rate) { |
| 1335 | default: |
| 1336 | MISSING_CASE(child->hdmi_max_data_rate); |
| 1337 | /* fall through */ |
| 1338 | case HDMI_MAX_DATA_RATE_PLATFORM: |
| 1339 | max_tmds_clock = 0; |
| 1340 | break; |
| 1341 | case HDMI_MAX_DATA_RATE_297: |
| 1342 | max_tmds_clock = 297000; |
| 1343 | break; |
| 1344 | case HDMI_MAX_DATA_RATE_165: |
| 1345 | max_tmds_clock = 165000; |
| 1346 | break; |
| 1347 | } |
| 1348 | |
| 1349 | if (max_tmds_clock) |
| 1350 | DRM_DEBUG_KMS("VBT HDMI max TMDS clock for port %c: %d kHz\n", |
| 1351 | port_name(port), max_tmds_clock); |
| 1352 | info->max_tmds_clock = max_tmds_clock; |
| 1353 | } |
| 1354 | |
Antti Koskipaa | 75067dd | 2015-07-10 14:10:55 +0300 | [diff] [blame] | 1355 | /* Parse the I_boost config for SKL and above */ |
Jani Nikula | 0ead5f8 | 2017-09-28 11:22:04 +0300 | [diff] [blame] | 1356 | if (bdb_version >= 196 && child->iboost) { |
Jani Nikula | f22bb35 | 2017-08-25 17:11:20 +0300 | [diff] [blame] | 1357 | info->dp_boost_level = translate_iboost(child->dp_iboost_level); |
Antti Koskipaa | 75067dd | 2015-07-10 14:10:55 +0300 | [diff] [blame] | 1358 | DRM_DEBUG_KMS("VBT (e)DP boost level for port %c: %d\n", |
| 1359 | port_name(port), info->dp_boost_level); |
Jani Nikula | f22bb35 | 2017-08-25 17:11:20 +0300 | [diff] [blame] | 1360 | info->hdmi_boost_level = translate_iboost(child->hdmi_iboost_level); |
Antti Koskipaa | 75067dd | 2015-07-10 14:10:55 +0300 | [diff] [blame] | 1361 | DRM_DEBUG_KMS("VBT HDMI boost level for port %c: %d\n", |
| 1362 | port_name(port), info->hdmi_boost_level); |
| 1363 | } |
Jani Nikula | 99b91bd | 2018-02-01 13:03:43 +0200 | [diff] [blame] | 1364 | |
| 1365 | /* DP max link rate for CNL+ */ |
| 1366 | if (bdb_version >= 216) { |
| 1367 | switch (child->dp_max_link_rate) { |
| 1368 | default: |
| 1369 | case VBT_DP_MAX_LINK_RATE_HBR3: |
| 1370 | info->dp_max_link_rate = 810000; |
| 1371 | break; |
| 1372 | case VBT_DP_MAX_LINK_RATE_HBR2: |
| 1373 | info->dp_max_link_rate = 540000; |
| 1374 | break; |
| 1375 | case VBT_DP_MAX_LINK_RATE_HBR: |
| 1376 | info->dp_max_link_rate = 270000; |
| 1377 | break; |
| 1378 | case VBT_DP_MAX_LINK_RATE_LBR: |
| 1379 | info->dp_max_link_rate = 162000; |
| 1380 | break; |
| 1381 | } |
| 1382 | DRM_DEBUG_KMS("VBT DP max link rate for port %c: %d\n", |
| 1383 | port_name(port), info->dp_max_link_rate); |
| 1384 | } |
Paulo Zanoni | 6acab15 | 2013-09-12 17:06:24 -0300 | [diff] [blame] | 1385 | } |
| 1386 | |
Jani Nikula | 0ead5f8 | 2017-09-28 11:22:04 +0300 | [diff] [blame] | 1387 | static void parse_ddi_ports(struct drm_i915_private *dev_priv, u8 bdb_version) |
Paulo Zanoni | 6acab15 | 2013-09-12 17:06:24 -0300 | [diff] [blame] | 1388 | { |
Paulo Zanoni | 6acab15 | 2013-09-12 17:06:24 -0300 | [diff] [blame] | 1389 | enum port port; |
| 1390 | |
Jani Nikula | 348e405 | 2017-09-28 11:21:57 +0300 | [diff] [blame] | 1391 | if (!HAS_DDI(dev_priv) && !IS_CHERRYVIEW(dev_priv)) |
Paulo Zanoni | 6acab15 | 2013-09-12 17:06:24 -0300 | [diff] [blame] | 1392 | return; |
| 1393 | |
| 1394 | if (!dev_priv->vbt.child_dev_num) |
| 1395 | return; |
| 1396 | |
Jani Nikula | 0ead5f8 | 2017-09-28 11:22:04 +0300 | [diff] [blame] | 1397 | if (bdb_version < 155) |
Paulo Zanoni | 6acab15 | 2013-09-12 17:06:24 -0300 | [diff] [blame] | 1398 | return; |
| 1399 | |
| 1400 | for (port = PORT_A; port < I915_MAX_PORTS; port++) |
Jani Nikula | 0ead5f8 | 2017-09-28 11:22:04 +0300 | [diff] [blame] | 1401 | parse_ddi_port(dev_priv, port, bdb_version); |
Paulo Zanoni | 6acab15 | 2013-09-12 17:06:24 -0300 | [diff] [blame] | 1402 | } |
| 1403 | |
Shobhit Kumar | d17c544 | 2013-08-27 15:12:25 +0300 | [diff] [blame] | 1404 | static void |
Jani Nikula | b3ca1f4 | 2017-09-28 11:22:02 +0300 | [diff] [blame] | 1405 | parse_general_definitions(struct drm_i915_private *dev_priv, |
| 1406 | const struct bdb_header *bdb) |
Zhao Yakui | 6363ee6 | 2009-11-24 09:48:44 +0800 | [diff] [blame] | 1407 | { |
Jani Nikula | e192839 | 2017-08-24 21:54:08 +0300 | [diff] [blame] | 1408 | const struct bdb_general_definitions *defs; |
| 1409 | const struct child_device_config *child; |
Zhao Yakui | 6363ee6 | 2009-11-24 09:48:44 +0800 | [diff] [blame] | 1410 | int i, child_device_num, count; |
David Weinehall | e2d6cf7 | 2015-08-21 16:52:01 +0300 | [diff] [blame] | 1411 | u8 expected_size; |
| 1412 | u16 block_size; |
Jani Nikula | b3ca1f4 | 2017-09-28 11:22:02 +0300 | [diff] [blame] | 1413 | int bus_pin; |
Zhao Yakui | 6363ee6 | 2009-11-24 09:48:44 +0800 | [diff] [blame] | 1414 | |
Jani Nikula | e192839 | 2017-08-24 21:54:08 +0300 | [diff] [blame] | 1415 | defs = find_section(bdb, BDB_GENERAL_DEFINITIONS); |
| 1416 | if (!defs) { |
Chris Wilson | 44834a6 | 2010-08-19 16:09:23 +0100 | [diff] [blame] | 1417 | DRM_DEBUG_KMS("No general definition block is found, no devices defined.\n"); |
Zhao Yakui | 6363ee6 | 2009-11-24 09:48:44 +0800 | [diff] [blame] | 1418 | return; |
| 1419 | } |
Jani Nikula | b3ca1f4 | 2017-09-28 11:22:02 +0300 | [diff] [blame] | 1420 | |
| 1421 | block_size = get_blocksize(defs); |
| 1422 | if (block_size < sizeof(*defs)) { |
| 1423 | DRM_DEBUG_KMS("General definitions block too small (%u)\n", |
| 1424 | block_size); |
| 1425 | return; |
| 1426 | } |
| 1427 | |
| 1428 | bus_pin = defs->crt_ddc_gmbus_pin; |
| 1429 | DRM_DEBUG_KMS("crt_ddc_bus_pin: %d\n", bus_pin); |
| 1430 | if (intel_gmbus_is_valid_pin(dev_priv, bus_pin)) |
| 1431 | dev_priv->vbt.crt_ddc_pin = bus_pin; |
| 1432 | |
Ville Syrjälä | 7244f30 | 2015-12-14 18:23:47 +0200 | [diff] [blame] | 1433 | if (bdb->version < 106) { |
| 1434 | expected_size = 22; |
Chris Wilson | fa05178 | 2016-06-01 18:08:43 +0100 | [diff] [blame] | 1435 | } else if (bdb->version < 111) { |
Ville Syrjälä | 52b69c8 | 2015-12-14 18:23:46 +0200 | [diff] [blame] | 1436 | expected_size = 27; |
| 1437 | } else if (bdb->version < 195) { |
Jani Nikula | 21907e7 | 2017-08-24 21:54:04 +0300 | [diff] [blame] | 1438 | expected_size = LEGACY_CHILD_DEVICE_CONFIG_SIZE; |
David Weinehall | e2d6cf7 | 2015-08-21 16:52:01 +0300 | [diff] [blame] | 1439 | } else if (bdb->version == 195) { |
| 1440 | expected_size = 37; |
Jani Nikula | c4fb60b | 2018-01-18 17:33:10 +0200 | [diff] [blame] | 1441 | } else if (bdb->version <= 215) { |
David Weinehall | e2d6cf7 | 2015-08-21 16:52:01 +0300 | [diff] [blame] | 1442 | expected_size = 38; |
Jani Nikula | c4fb60b | 2018-01-18 17:33:10 +0200 | [diff] [blame] | 1443 | } else if (bdb->version <= 216) { |
| 1444 | expected_size = 39; |
David Weinehall | e2d6cf7 | 2015-08-21 16:52:01 +0300 | [diff] [blame] | 1445 | } else { |
Jani Nikula | c4fb60b | 2018-01-18 17:33:10 +0200 | [diff] [blame] | 1446 | expected_size = sizeof(*child); |
| 1447 | BUILD_BUG_ON(sizeof(*child) < 39); |
David Weinehall | e2d6cf7 | 2015-08-21 16:52:01 +0300 | [diff] [blame] | 1448 | DRM_DEBUG_DRIVER("Expected child device config size for VBT version %u not known; assuming %u\n", |
| 1449 | bdb->version, expected_size); |
| 1450 | } |
| 1451 | |
David Weinehall | e2d6cf7 | 2015-08-21 16:52:01 +0300 | [diff] [blame] | 1452 | /* Flag an error for unexpected size, but continue anyway. */ |
Jani Nikula | e192839 | 2017-08-24 21:54:08 +0300 | [diff] [blame] | 1453 | if (defs->child_dev_size != expected_size) |
David Weinehall | e2d6cf7 | 2015-08-21 16:52:01 +0300 | [diff] [blame] | 1454 | DRM_ERROR("Unexpected child device config size %u (expected %u for VBT version %u)\n", |
Jani Nikula | e192839 | 2017-08-24 21:54:08 +0300 | [diff] [blame] | 1455 | defs->child_dev_size, expected_size, bdb->version); |
David Weinehall | e2d6cf7 | 2015-08-21 16:52:01 +0300 | [diff] [blame] | 1456 | |
Ville Syrjälä | 52b69c8 | 2015-12-14 18:23:46 +0200 | [diff] [blame] | 1457 | /* The legacy sized child device config is the minimum we need. */ |
Jani Nikula | e192839 | 2017-08-24 21:54:08 +0300 | [diff] [blame] | 1458 | if (defs->child_dev_size < LEGACY_CHILD_DEVICE_CONFIG_SIZE) { |
Ville Syrjälä | 52b69c8 | 2015-12-14 18:23:46 +0200 | [diff] [blame] | 1459 | DRM_DEBUG_KMS("Child device config size %u is too small.\n", |
Jani Nikula | e192839 | 2017-08-24 21:54:08 +0300 | [diff] [blame] | 1460 | defs->child_dev_size); |
Ville Syrjälä | 52b69c8 | 2015-12-14 18:23:46 +0200 | [diff] [blame] | 1461 | return; |
| 1462 | } |
| 1463 | |
Zhao Yakui | 6363ee6 | 2009-11-24 09:48:44 +0800 | [diff] [blame] | 1464 | /* get the number of child device */ |
Jani Nikula | e192839 | 2017-08-24 21:54:08 +0300 | [diff] [blame] | 1465 | child_device_num = (block_size - sizeof(*defs)) / defs->child_dev_size; |
Zhao Yakui | 6363ee6 | 2009-11-24 09:48:44 +0800 | [diff] [blame] | 1466 | count = 0; |
| 1467 | /* get the number of child device that is present */ |
| 1468 | for (i = 0; i < child_device_num; i++) { |
Jani Nikula | e192839 | 2017-08-24 21:54:08 +0300 | [diff] [blame] | 1469 | child = child_device_ptr(defs, i); |
Jani Nikula | 53f6b24 | 2017-09-28 11:22:01 +0300 | [diff] [blame] | 1470 | if (!child->device_type) |
Zhao Yakui | 6363ee6 | 2009-11-24 09:48:44 +0800 | [diff] [blame] | 1471 | continue; |
Zhao Yakui | 6363ee6 | 2009-11-24 09:48:44 +0800 | [diff] [blame] | 1472 | count++; |
| 1473 | } |
| 1474 | if (!count) { |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 1475 | DRM_DEBUG_KMS("no child dev is parsed from VBT\n"); |
Zhao Yakui | 6363ee6 | 2009-11-24 09:48:44 +0800 | [diff] [blame] | 1476 | return; |
| 1477 | } |
Jani Nikula | e192839 | 2017-08-24 21:54:08 +0300 | [diff] [blame] | 1478 | dev_priv->vbt.child_dev = kcalloc(count, sizeof(*child), GFP_KERNEL); |
Rodrigo Vivi | 41aa344 | 2013-05-09 20:03:18 -0300 | [diff] [blame] | 1479 | if (!dev_priv->vbt.child_dev) { |
Zhao Yakui | 6363ee6 | 2009-11-24 09:48:44 +0800 | [diff] [blame] | 1480 | DRM_DEBUG_KMS("No memory space for child device\n"); |
| 1481 | return; |
| 1482 | } |
| 1483 | |
Rodrigo Vivi | 41aa344 | 2013-05-09 20:03:18 -0300 | [diff] [blame] | 1484 | dev_priv->vbt.child_dev_num = count; |
Zhao Yakui | 6363ee6 | 2009-11-24 09:48:44 +0800 | [diff] [blame] | 1485 | count = 0; |
| 1486 | for (i = 0; i < child_device_num; i++) { |
Jani Nikula | e192839 | 2017-08-24 21:54:08 +0300 | [diff] [blame] | 1487 | child = child_device_ptr(defs, i); |
Jani Nikula | 53f6b24 | 2017-09-28 11:22:01 +0300 | [diff] [blame] | 1488 | if (!child->device_type) |
Zhao Yakui | 6363ee6 | 2009-11-24 09:48:44 +0800 | [diff] [blame] | 1489 | continue; |
Shobhit Kumar | 3e6bd01 | 2014-05-27 19:33:59 +0530 | [diff] [blame] | 1490 | |
David Weinehall | e2d6cf7 | 2015-08-21 16:52:01 +0300 | [diff] [blame] | 1491 | /* |
| 1492 | * Copy as much as we know (sizeof) and is available |
| 1493 | * (child_dev_size) of the child device. Accessing the data must |
| 1494 | * depend on VBT version. |
| 1495 | */ |
Jani Nikula | 127704f | 2017-09-28 11:22:00 +0300 | [diff] [blame] | 1496 | memcpy(dev_priv->vbt.child_dev + count, child, |
Jani Nikula | e192839 | 2017-08-24 21:54:08 +0300 | [diff] [blame] | 1497 | min_t(size_t, defs->child_dev_size, sizeof(*child))); |
Jani Nikula | 127704f | 2017-09-28 11:22:00 +0300 | [diff] [blame] | 1498 | count++; |
Zhao Yakui | 6363ee6 | 2009-11-24 09:48:44 +0800 | [diff] [blame] | 1499 | } |
Zhao Yakui | 6363ee6 | 2009-11-24 09:48:44 +0800 | [diff] [blame] | 1500 | } |
Chris Wilson | 44834a6 | 2010-08-19 16:09:23 +0100 | [diff] [blame] | 1501 | |
Jani Nikula | bb1d132 | 2017-03-10 15:27:58 +0200 | [diff] [blame] | 1502 | /* Common defaults which may be overridden by VBT. */ |
Simon Que | 6a04002 | 2010-09-30 09:36:39 +0100 | [diff] [blame] | 1503 | static void |
| 1504 | init_vbt_defaults(struct drm_i915_private *dev_priv) |
| 1505 | { |
Paulo Zanoni | 6acab15 | 2013-09-12 17:06:24 -0300 | [diff] [blame] | 1506 | enum port port; |
Bryan Freed | 9a4114f | 2011-01-12 13:38:39 -0800 | [diff] [blame] | 1507 | |
Jani Nikula | 988c701 | 2015-03-27 00:20:19 +0200 | [diff] [blame] | 1508 | dev_priv->vbt.crt_ddc_pin = GMBUS_PIN_VGADDC; |
Simon Que | 6a04002 | 2010-09-30 09:36:39 +0100 | [diff] [blame] | 1509 | |
Jani Nikula | 56c4b63 | 2014-06-17 15:47:05 +0300 | [diff] [blame] | 1510 | /* Default to having backlight */ |
| 1511 | dev_priv->vbt.backlight.present = true; |
| 1512 | |
Simon Que | 6a04002 | 2010-09-30 09:36:39 +0100 | [diff] [blame] | 1513 | /* LFP panel data */ |
Rodrigo Vivi | 41aa344 | 2013-05-09 20:03:18 -0300 | [diff] [blame] | 1514 | dev_priv->vbt.lvds_dither = 1; |
| 1515 | dev_priv->vbt.lvds_vbt = 0; |
Simon Que | 6a04002 | 2010-09-30 09:36:39 +0100 | [diff] [blame] | 1516 | |
| 1517 | /* SDVO panel data */ |
Rodrigo Vivi | 41aa344 | 2013-05-09 20:03:18 -0300 | [diff] [blame] | 1518 | dev_priv->vbt.sdvo_lvds_vbt_mode = NULL; |
Simon Que | 6a04002 | 2010-09-30 09:36:39 +0100 | [diff] [blame] | 1519 | |
| 1520 | /* general features */ |
Rodrigo Vivi | 41aa344 | 2013-05-09 20:03:18 -0300 | [diff] [blame] | 1521 | dev_priv->vbt.int_tv_support = 1; |
| 1522 | dev_priv->vbt.int_crt_support = 1; |
Bryan Freed | 9a4114f | 2011-01-12 13:38:39 -0800 | [diff] [blame] | 1523 | |
| 1524 | /* Default to using SSC */ |
Rodrigo Vivi | 41aa344 | 2013-05-09 20:03:18 -0300 | [diff] [blame] | 1525 | dev_priv->vbt.lvds_use_ssc = 1; |
Duncan Laurie | f69e515 | 2013-11-13 17:59:43 -0800 | [diff] [blame] | 1526 | /* |
| 1527 | * Core/SandyBridge/IvyBridge use alternative (120MHz) reference |
| 1528 | * clock for LVDS. |
| 1529 | */ |
Jani Nikula | 98f3a1d | 2015-12-16 15:04:20 +0200 | [diff] [blame] | 1530 | dev_priv->vbt.lvds_ssc_freq = intel_bios_ssc_frequency(dev_priv, |
| 1531 | !HAS_PCH_SPLIT(dev_priv)); |
Ville Syrjälä | e91e941 | 2013-12-09 18:54:16 +0200 | [diff] [blame] | 1532 | DRM_DEBUG_KMS("Set default to SSC at %d kHz\n", dev_priv->vbt.lvds_ssc_freq); |
Paulo Zanoni | 6acab15 | 2013-09-12 17:06:24 -0300 | [diff] [blame] | 1533 | |
| 1534 | for (port = PORT_A; port < I915_MAX_PORTS; port++) { |
Paulo Zanoni | 311a209 | 2013-09-12 17:12:18 -0300 | [diff] [blame] | 1535 | struct ddi_vbt_port_info *info = |
| 1536 | &dev_priv->vbt.ddi_port_info[port]; |
| 1537 | |
Damien Lespiau | ce4dd49 | 2014-08-01 11:07:54 +0100 | [diff] [blame] | 1538 | info->hdmi_level_shift = HDMI_LEVEL_SHIFT_UNKNOWN; |
Jani Nikula | bb1d132 | 2017-03-10 15:27:58 +0200 | [diff] [blame] | 1539 | } |
| 1540 | } |
| 1541 | |
| 1542 | /* Defaults to initialize only if there is no VBT. */ |
| 1543 | static void |
| 1544 | init_vbt_missing_defaults(struct drm_i915_private *dev_priv) |
| 1545 | { |
| 1546 | enum port port; |
| 1547 | |
| 1548 | for (port = PORT_A; port < I915_MAX_PORTS; port++) { |
| 1549 | struct ddi_vbt_port_info *info = |
| 1550 | &dev_priv->vbt.ddi_port_info[port]; |
Paulo Zanoni | 311a209 | 2013-09-12 17:12:18 -0300 | [diff] [blame] | 1551 | |
| 1552 | info->supports_dvi = (port != PORT_A && port != PORT_E); |
| 1553 | info->supports_hdmi = info->supports_dvi; |
| 1554 | info->supports_dp = (port != PORT_E); |
Paulo Zanoni | 6acab15 | 2013-09-12 17:06:24 -0300 | [diff] [blame] | 1555 | } |
Simon Que | 6a04002 | 2010-09-30 09:36:39 +0100 | [diff] [blame] | 1556 | } |
| 1557 | |
Jani Nikula | caf37fa | 2015-12-14 12:50:47 +0200 | [diff] [blame] | 1558 | static const struct bdb_header *get_bdb_header(const struct vbt_header *vbt) |
| 1559 | { |
| 1560 | const void *_vbt = vbt; |
| 1561 | |
| 1562 | return _vbt + vbt->bdb_offset; |
| 1563 | } |
| 1564 | |
Jani Nikula | f0067a3 | 2015-12-15 13:16:15 +0200 | [diff] [blame] | 1565 | /** |
| 1566 | * intel_bios_is_valid_vbt - does the given buffer contain a valid VBT |
| 1567 | * @buf: pointer to a buffer to validate |
| 1568 | * @size: size of the buffer |
| 1569 | * |
| 1570 | * Returns true on valid VBT. |
| 1571 | */ |
| 1572 | bool intel_bios_is_valid_vbt(const void *buf, size_t size) |
Chris Wilson | 3dd4e84 | 2014-04-18 18:04:22 -0300 | [diff] [blame] | 1573 | { |
Jani Nikula | f0067a3 | 2015-12-15 13:16:15 +0200 | [diff] [blame] | 1574 | const struct vbt_header *vbt = buf; |
Jani Nikula | dcb58a4 | 2015-05-12 15:41:32 +0300 | [diff] [blame] | 1575 | const struct bdb_header *bdb; |
Chris Wilson | 3dd4e84 | 2014-04-18 18:04:22 -0300 | [diff] [blame] | 1576 | |
Jani Nikula | caf37fa | 2015-12-14 12:50:47 +0200 | [diff] [blame] | 1577 | if (!vbt) |
Jani Nikula | f0067a3 | 2015-12-15 13:16:15 +0200 | [diff] [blame] | 1578 | return false; |
Jani Nikula | caf37fa | 2015-12-14 12:50:47 +0200 | [diff] [blame] | 1579 | |
Jani Nikula | f0067a3 | 2015-12-15 13:16:15 +0200 | [diff] [blame] | 1580 | if (sizeof(struct vbt_header) > size) { |
Chris Wilson | 3dd4e84 | 2014-04-18 18:04:22 -0300 | [diff] [blame] | 1581 | DRM_DEBUG_DRIVER("VBT header incomplete\n"); |
Jani Nikula | f0067a3 | 2015-12-15 13:16:15 +0200 | [diff] [blame] | 1582 | return false; |
Chris Wilson | 3dd4e84 | 2014-04-18 18:04:22 -0300 | [diff] [blame] | 1583 | } |
| 1584 | |
| 1585 | if (memcmp(vbt->signature, "$VBT", 4)) { |
| 1586 | DRM_DEBUG_DRIVER("VBT invalid signature\n"); |
Jani Nikula | f0067a3 | 2015-12-15 13:16:15 +0200 | [diff] [blame] | 1587 | return false; |
Chris Wilson | 3dd4e84 | 2014-04-18 18:04:22 -0300 | [diff] [blame] | 1588 | } |
| 1589 | |
Chris Wilson | e8f9ae9 | 2017-01-06 15:20:12 +0000 | [diff] [blame] | 1590 | if (range_overflows_t(size_t, |
| 1591 | vbt->bdb_offset, |
| 1592 | sizeof(struct bdb_header), |
| 1593 | size)) { |
Chris Wilson | 3dd4e84 | 2014-04-18 18:04:22 -0300 | [diff] [blame] | 1594 | DRM_DEBUG_DRIVER("BDB header incomplete\n"); |
Jani Nikula | f0067a3 | 2015-12-15 13:16:15 +0200 | [diff] [blame] | 1595 | return false; |
Chris Wilson | 3dd4e84 | 2014-04-18 18:04:22 -0300 | [diff] [blame] | 1596 | } |
| 1597 | |
Jani Nikula | caf37fa | 2015-12-14 12:50:47 +0200 | [diff] [blame] | 1598 | bdb = get_bdb_header(vbt); |
Chris Wilson | e8f9ae9 | 2017-01-06 15:20:12 +0000 | [diff] [blame] | 1599 | if (range_overflows_t(size_t, vbt->bdb_offset, bdb->bdb_size, size)) { |
Chris Wilson | 3dd4e84 | 2014-04-18 18:04:22 -0300 | [diff] [blame] | 1600 | DRM_DEBUG_DRIVER("BDB incomplete\n"); |
Jani Nikula | f0067a3 | 2015-12-15 13:16:15 +0200 | [diff] [blame] | 1601 | return false; |
Chris Wilson | 3dd4e84 | 2014-04-18 18:04:22 -0300 | [diff] [blame] | 1602 | } |
| 1603 | |
Jani Nikula | caf37fa | 2015-12-14 12:50:47 +0200 | [diff] [blame] | 1604 | return vbt; |
Chris Wilson | 3dd4e84 | 2014-04-18 18:04:22 -0300 | [diff] [blame] | 1605 | } |
| 1606 | |
Jani Nikula | caf37fa | 2015-12-14 12:50:47 +0200 | [diff] [blame] | 1607 | static const struct vbt_header *find_vbt(void __iomem *bios, size_t size) |
Jani Nikula | b34a991 | 2015-05-13 15:34:04 +0300 | [diff] [blame] | 1608 | { |
Jani Nikula | b34a991 | 2015-05-13 15:34:04 +0300 | [diff] [blame] | 1609 | size_t i; |
| 1610 | |
| 1611 | /* Scour memory looking for the VBT signature. */ |
| 1612 | for (i = 0; i + 4 < size; i++) { |
Jani Nikula | f0067a3 | 2015-12-15 13:16:15 +0200 | [diff] [blame] | 1613 | void *vbt; |
Williams, Dan J | 115719f | 2015-10-12 21:12:57 +0000 | [diff] [blame] | 1614 | |
Jani Nikula | f0067a3 | 2015-12-15 13:16:15 +0200 | [diff] [blame] | 1615 | if (ioread32(bios + i) != *((const u32 *) "$VBT")) |
| 1616 | continue; |
| 1617 | |
| 1618 | /* |
| 1619 | * This is the one place where we explicitly discard the address |
| 1620 | * space (__iomem) of the BIOS/VBT. |
| 1621 | */ |
| 1622 | vbt = (void __force *) bios + i; |
| 1623 | if (intel_bios_is_valid_vbt(vbt, size - i)) |
| 1624 | return vbt; |
| 1625 | |
| 1626 | break; |
Jani Nikula | b34a991 | 2015-05-13 15:34:04 +0300 | [diff] [blame] | 1627 | } |
| 1628 | |
Jani Nikula | f0067a3 | 2015-12-15 13:16:15 +0200 | [diff] [blame] | 1629 | return NULL; |
Jani Nikula | b34a991 | 2015-05-13 15:34:04 +0300 | [diff] [blame] | 1630 | } |
| 1631 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1632 | /** |
Jani Nikula | 8b8e1a8 | 2015-12-14 12:50:49 +0200 | [diff] [blame] | 1633 | * intel_bios_init - find VBT and initialize settings from the BIOS |
Jani Nikula | dd97950 | 2015-12-21 15:10:52 +0200 | [diff] [blame] | 1634 | * @dev_priv: i915 device instance |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1635 | * |
Jani Nikula | 6657885 | 2017-03-10 15:27:57 +0200 | [diff] [blame] | 1636 | * Parse and initialize settings from the Video BIOS Tables (VBT). If the VBT |
| 1637 | * was not found in ACPI OpRegion, try to find it in PCI ROM first. Also |
| 1638 | * initialize some defaults if the VBT is not present at all. |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1639 | */ |
Jani Nikula | 6657885 | 2017-03-10 15:27:57 +0200 | [diff] [blame] | 1640 | void intel_bios_init(struct drm_i915_private *dev_priv) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1641 | { |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 1642 | struct pci_dev *pdev = dev_priv->drm.pdev; |
Jani Nikula | f0067a3 | 2015-12-15 13:16:15 +0200 | [diff] [blame] | 1643 | const struct vbt_header *vbt = dev_priv->opregion.vbt; |
Jani Nikula | caf37fa | 2015-12-14 12:50:47 +0200 | [diff] [blame] | 1644 | const struct bdb_header *bdb; |
Chris Wilson | 44834a6 | 2010-08-19 16:09:23 +0100 | [diff] [blame] | 1645 | u8 __iomem *bios = NULL; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1646 | |
Jani Nikula | 6657885 | 2017-03-10 15:27:57 +0200 | [diff] [blame] | 1647 | if (HAS_PCH_NOP(dev_priv)) { |
| 1648 | DRM_DEBUG_KMS("Skipping VBT init due to disabled display.\n"); |
| 1649 | return; |
| 1650 | } |
Ben Widawsky | ab5c608 | 2013-04-05 13:12:41 -0700 | [diff] [blame] | 1651 | |
Simon Que | 6a04002 | 2010-09-30 09:36:39 +0100 | [diff] [blame] | 1652 | init_vbt_defaults(dev_priv); |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 1653 | |
Jani Nikula | 6657885 | 2017-03-10 15:27:57 +0200 | [diff] [blame] | 1654 | /* If the OpRegion does not have VBT, look in PCI ROM. */ |
Jani Nikula | f0067a3 | 2015-12-15 13:16:15 +0200 | [diff] [blame] | 1655 | if (!vbt) { |
Jani Nikula | b34a991 | 2015-05-13 15:34:04 +0300 | [diff] [blame] | 1656 | size_t size; |
Chris Wilson | 44834a6 | 2010-08-19 16:09:23 +0100 | [diff] [blame] | 1657 | |
| 1658 | bios = pci_map_rom(pdev, &size); |
| 1659 | if (!bios) |
Jani Nikula | 6657885 | 2017-03-10 15:27:57 +0200 | [diff] [blame] | 1660 | goto out; |
Chris Wilson | 44834a6 | 2010-08-19 16:09:23 +0100 | [diff] [blame] | 1661 | |
Jani Nikula | caf37fa | 2015-12-14 12:50:47 +0200 | [diff] [blame] | 1662 | vbt = find_vbt(bios, size); |
Jani Nikula | 6657885 | 2017-03-10 15:27:57 +0200 | [diff] [blame] | 1663 | if (!vbt) |
| 1664 | goto out; |
Jani Nikula | e2051c4 | 2015-12-15 13:14:52 +0200 | [diff] [blame] | 1665 | |
| 1666 | DRM_DEBUG_KMS("Found valid VBT in PCI ROM\n"); |
Chris Wilson | 44834a6 | 2010-08-19 16:09:23 +0100 | [diff] [blame] | 1667 | } |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1668 | |
Jani Nikula | caf37fa | 2015-12-14 12:50:47 +0200 | [diff] [blame] | 1669 | bdb = get_bdb_header(vbt); |
| 1670 | |
Jani Nikula | 3556dd4 | 2015-12-16 15:04:19 +0200 | [diff] [blame] | 1671 | DRM_DEBUG_KMS("VBT signature \"%.*s\", BDB version %d\n", |
| 1672 | (int)sizeof(vbt->signature), vbt->signature, bdb->version); |
Jani Nikula | e2051c4 | 2015-12-15 13:14:52 +0200 | [diff] [blame] | 1673 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1674 | /* Grab useful general definitions */ |
| 1675 | parse_general_features(dev_priv, bdb); |
David Müller (ELSOFT AG) | db54501 | 2009-08-29 08:54:45 +0200 | [diff] [blame] | 1676 | parse_general_definitions(dev_priv, bdb); |
Ma Ling | 8863170 | 2009-05-13 11:19:55 +0800 | [diff] [blame] | 1677 | parse_lfp_panel_data(dev_priv, bdb); |
Jani Nikula | f00076d | 2013-12-14 20:38:29 -0200 | [diff] [blame] | 1678 | parse_lfp_backlight(dev_priv, bdb); |
Ma Ling | 8863170 | 2009-05-13 11:19:55 +0800 | [diff] [blame] | 1679 | parse_sdvo_panel_data(dev_priv, bdb); |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 1680 | parse_driver_features(dev_priv, bdb); |
Zhenyu Wang | 500a8cc | 2010-01-13 11:19:52 +0800 | [diff] [blame] | 1681 | parse_edp(dev_priv, bdb); |
Rodrigo Vivi | bfd7ebd | 2014-11-14 08:52:30 -0800 | [diff] [blame] | 1682 | parse_psr(dev_priv, bdb); |
Jani Nikula | 0f8689f | 2015-12-21 15:10:54 +0200 | [diff] [blame] | 1683 | parse_mipi_config(dev_priv, bdb); |
| 1684 | parse_mipi_sequence(dev_priv, bdb); |
Jani Nikula | 0ebdabe | 2017-09-28 11:22:03 +0300 | [diff] [blame] | 1685 | |
| 1686 | /* Further processing on pre-parsed data */ |
Jani Nikula | 0ead5f8 | 2017-09-28 11:22:04 +0300 | [diff] [blame] | 1687 | parse_sdvo_device_mapping(dev_priv, bdb->version); |
| 1688 | parse_ddi_ports(dev_priv, bdb->version); |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 1689 | |
Jani Nikula | 6657885 | 2017-03-10 15:27:57 +0200 | [diff] [blame] | 1690 | out: |
Jani Nikula | bb1d132 | 2017-03-10 15:27:58 +0200 | [diff] [blame] | 1691 | if (!vbt) { |
Jani Nikula | 6657885 | 2017-03-10 15:27:57 +0200 | [diff] [blame] | 1692 | DRM_INFO("Failed to find VBIOS tables (VBT)\n"); |
Jani Nikula | bb1d132 | 2017-03-10 15:27:58 +0200 | [diff] [blame] | 1693 | init_vbt_missing_defaults(dev_priv); |
| 1694 | } |
Jani Nikula | 6657885 | 2017-03-10 15:27:57 +0200 | [diff] [blame] | 1695 | |
Chris Wilson | 44834a6 | 2010-08-19 16:09:23 +0100 | [diff] [blame] | 1696 | if (bios) |
| 1697 | pci_unmap_rom(pdev, bios); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1698 | } |
Jani Nikula | 3bdd14d | 2016-03-16 12:43:29 +0200 | [diff] [blame] | 1699 | |
| 1700 | /** |
Hans de Goede | 785f076 | 2018-02-14 09:21:49 +0100 | [diff] [blame] | 1701 | * intel_bios_cleanup - Free any resources allocated by intel_bios_init() |
| 1702 | * @dev_priv: i915 device instance |
| 1703 | */ |
| 1704 | void intel_bios_cleanup(struct drm_i915_private *dev_priv) |
| 1705 | { |
| 1706 | kfree(dev_priv->vbt.child_dev); |
| 1707 | dev_priv->vbt.child_dev = NULL; |
| 1708 | dev_priv->vbt.child_dev_num = 0; |
| 1709 | kfree(dev_priv->vbt.sdvo_lvds_vbt_mode); |
| 1710 | dev_priv->vbt.sdvo_lvds_vbt_mode = NULL; |
| 1711 | kfree(dev_priv->vbt.lfp_lvds_vbt_mode); |
| 1712 | dev_priv->vbt.lfp_lvds_vbt_mode = NULL; |
Hans de Goede | e1b86c8 | 2018-02-14 09:21:50 +0100 | [diff] [blame] | 1713 | kfree(dev_priv->vbt.dsi.data); |
| 1714 | dev_priv->vbt.dsi.data = NULL; |
| 1715 | kfree(dev_priv->vbt.dsi.pps); |
| 1716 | dev_priv->vbt.dsi.pps = NULL; |
| 1717 | kfree(dev_priv->vbt.dsi.config); |
| 1718 | dev_priv->vbt.dsi.config = NULL; |
Hans de Goede | fb38e7a | 2018-02-14 09:21:51 +0100 | [diff] [blame] | 1719 | kfree(dev_priv->vbt.dsi.deassert_seq); |
| 1720 | dev_priv->vbt.dsi.deassert_seq = NULL; |
Hans de Goede | 785f076 | 2018-02-14 09:21:49 +0100 | [diff] [blame] | 1721 | } |
| 1722 | |
| 1723 | /** |
Jani Nikula | 3bdd14d | 2016-03-16 12:43:29 +0200 | [diff] [blame] | 1724 | * intel_bios_is_tv_present - is integrated TV present in VBT |
| 1725 | * @dev_priv: i915 device instance |
| 1726 | * |
| 1727 | * Return true if TV is present. If no child devices were parsed from VBT, |
| 1728 | * assume TV is present. |
| 1729 | */ |
| 1730 | bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv) |
| 1731 | { |
Jani Nikula | cc99858 | 2017-08-24 21:54:03 +0300 | [diff] [blame] | 1732 | const struct child_device_config *child; |
Jani Nikula | 3bdd14d | 2016-03-16 12:43:29 +0200 | [diff] [blame] | 1733 | int i; |
| 1734 | |
| 1735 | if (!dev_priv->vbt.int_tv_support) |
| 1736 | return false; |
| 1737 | |
| 1738 | if (!dev_priv->vbt.child_dev_num) |
| 1739 | return true; |
| 1740 | |
| 1741 | for (i = 0; i < dev_priv->vbt.child_dev_num; i++) { |
Jani Nikula | cc99858 | 2017-08-24 21:54:03 +0300 | [diff] [blame] | 1742 | child = dev_priv->vbt.child_dev + i; |
Jani Nikula | 3bdd14d | 2016-03-16 12:43:29 +0200 | [diff] [blame] | 1743 | /* |
| 1744 | * If the device type is not TV, continue. |
| 1745 | */ |
Jani Nikula | cc99858 | 2017-08-24 21:54:03 +0300 | [diff] [blame] | 1746 | switch (child->device_type) { |
Jani Nikula | 3bdd14d | 2016-03-16 12:43:29 +0200 | [diff] [blame] | 1747 | case DEVICE_TYPE_INT_TV: |
| 1748 | case DEVICE_TYPE_TV: |
| 1749 | case DEVICE_TYPE_TV_SVIDEO_COMPOSITE: |
| 1750 | break; |
| 1751 | default: |
| 1752 | continue; |
| 1753 | } |
| 1754 | /* Only when the addin_offset is non-zero, it is regarded |
| 1755 | * as present. |
| 1756 | */ |
Jani Nikula | cc99858 | 2017-08-24 21:54:03 +0300 | [diff] [blame] | 1757 | if (child->addin_offset) |
Jani Nikula | 3bdd14d | 2016-03-16 12:43:29 +0200 | [diff] [blame] | 1758 | return true; |
| 1759 | } |
| 1760 | |
| 1761 | return false; |
| 1762 | } |
Jani Nikula | 5a69d13 | 2016-03-16 12:43:30 +0200 | [diff] [blame] | 1763 | |
| 1764 | /** |
| 1765 | * intel_bios_is_lvds_present - is LVDS present in VBT |
| 1766 | * @dev_priv: i915 device instance |
| 1767 | * @i2c_pin: i2c pin for LVDS if present |
| 1768 | * |
| 1769 | * Return true if LVDS is present. If no child devices were parsed from VBT, |
| 1770 | * assume LVDS is present. |
| 1771 | */ |
| 1772 | bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin) |
| 1773 | { |
Jani Nikula | cc99858 | 2017-08-24 21:54:03 +0300 | [diff] [blame] | 1774 | const struct child_device_config *child; |
Jani Nikula | 5a69d13 | 2016-03-16 12:43:30 +0200 | [diff] [blame] | 1775 | int i; |
| 1776 | |
| 1777 | if (!dev_priv->vbt.child_dev_num) |
| 1778 | return true; |
| 1779 | |
| 1780 | for (i = 0; i < dev_priv->vbt.child_dev_num; i++) { |
Jani Nikula | cc99858 | 2017-08-24 21:54:03 +0300 | [diff] [blame] | 1781 | child = dev_priv->vbt.child_dev + i; |
Jani Nikula | 5a69d13 | 2016-03-16 12:43:30 +0200 | [diff] [blame] | 1782 | |
| 1783 | /* If the device type is not LFP, continue. |
| 1784 | * We have to check both the new identifiers as well as the |
| 1785 | * old for compatibility with some BIOSes. |
| 1786 | */ |
| 1787 | if (child->device_type != DEVICE_TYPE_INT_LFP && |
| 1788 | child->device_type != DEVICE_TYPE_LFP) |
| 1789 | continue; |
| 1790 | |
| 1791 | if (intel_gmbus_is_valid_pin(dev_priv, child->i2c_pin)) |
| 1792 | *i2c_pin = child->i2c_pin; |
| 1793 | |
| 1794 | /* However, we cannot trust the BIOS writers to populate |
| 1795 | * the VBT correctly. Since LVDS requires additional |
| 1796 | * information from AIM blocks, a non-zero addin offset is |
| 1797 | * a good indicator that the LVDS is actually present. |
| 1798 | */ |
| 1799 | if (child->addin_offset) |
| 1800 | return true; |
| 1801 | |
| 1802 | /* But even then some BIOS writers perform some black magic |
| 1803 | * and instantiate the device without reference to any |
| 1804 | * additional data. Trust that if the VBT was written into |
| 1805 | * the OpRegion then they have validated the LVDS's existence. |
| 1806 | */ |
| 1807 | if (dev_priv->opregion.vbt) |
| 1808 | return true; |
| 1809 | } |
| 1810 | |
| 1811 | return false; |
| 1812 | } |
Jani Nikula | 951d9ef | 2016-03-16 12:43:31 +0200 | [diff] [blame] | 1813 | |
| 1814 | /** |
Ville Syrjälä | 22f35042 | 2016-06-03 12:17:43 +0300 | [diff] [blame] | 1815 | * intel_bios_is_port_present - is the specified digital port present |
| 1816 | * @dev_priv: i915 device instance |
| 1817 | * @port: port to check |
| 1818 | * |
| 1819 | * Return true if the device in %port is present. |
| 1820 | */ |
| 1821 | bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port) |
| 1822 | { |
Jani Nikula | cc99858 | 2017-08-24 21:54:03 +0300 | [diff] [blame] | 1823 | const struct child_device_config *child; |
Ville Syrjälä | 22f35042 | 2016-06-03 12:17:43 +0300 | [diff] [blame] | 1824 | static const struct { |
| 1825 | u16 dp, hdmi; |
| 1826 | } port_mapping[] = { |
| 1827 | [PORT_B] = { DVO_PORT_DPB, DVO_PORT_HDMIB, }, |
| 1828 | [PORT_C] = { DVO_PORT_DPC, DVO_PORT_HDMIC, }, |
| 1829 | [PORT_D] = { DVO_PORT_DPD, DVO_PORT_HDMID, }, |
| 1830 | [PORT_E] = { DVO_PORT_DPE, DVO_PORT_HDMIE, }, |
Rodrigo Vivi | 841b5ed7 | 2018-01-11 16:00:03 -0200 | [diff] [blame] | 1831 | [PORT_F] = { DVO_PORT_DPF, DVO_PORT_HDMIF, }, |
Ville Syrjälä | 22f35042 | 2016-06-03 12:17:43 +0300 | [diff] [blame] | 1832 | }; |
| 1833 | int i; |
| 1834 | |
| 1835 | /* FIXME maybe deal with port A as well? */ |
| 1836 | if (WARN_ON(port == PORT_A) || port >= ARRAY_SIZE(port_mapping)) |
| 1837 | return false; |
| 1838 | |
| 1839 | if (!dev_priv->vbt.child_dev_num) |
| 1840 | return false; |
| 1841 | |
| 1842 | for (i = 0; i < dev_priv->vbt.child_dev_num; i++) { |
Jani Nikula | cc99858 | 2017-08-24 21:54:03 +0300 | [diff] [blame] | 1843 | child = dev_priv->vbt.child_dev + i; |
| 1844 | |
| 1845 | if ((child->dvo_port == port_mapping[port].dp || |
| 1846 | child->dvo_port == port_mapping[port].hdmi) && |
| 1847 | (child->device_type & (DEVICE_TYPE_TMDS_DVI_SIGNALING | |
| 1848 | DEVICE_TYPE_DISPLAYPORT_OUTPUT))) |
Ville Syrjälä | 22f35042 | 2016-06-03 12:17:43 +0300 | [diff] [blame] | 1849 | return true; |
| 1850 | } |
| 1851 | |
| 1852 | return false; |
| 1853 | } |
| 1854 | |
| 1855 | /** |
Jani Nikula | 951d9ef | 2016-03-16 12:43:31 +0200 | [diff] [blame] | 1856 | * intel_bios_is_port_edp - is the device in given port eDP |
| 1857 | * @dev_priv: i915 device instance |
| 1858 | * @port: port to check |
| 1859 | * |
| 1860 | * Return true if the device in %port is eDP. |
| 1861 | */ |
| 1862 | bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port) |
| 1863 | { |
Jani Nikula | cc99858 | 2017-08-24 21:54:03 +0300 | [diff] [blame] | 1864 | const struct child_device_config *child; |
Jani Nikula | 951d9ef | 2016-03-16 12:43:31 +0200 | [diff] [blame] | 1865 | static const short port_mapping[] = { |
| 1866 | [PORT_B] = DVO_PORT_DPB, |
| 1867 | [PORT_C] = DVO_PORT_DPC, |
| 1868 | [PORT_D] = DVO_PORT_DPD, |
| 1869 | [PORT_E] = DVO_PORT_DPE, |
Rodrigo Vivi | 841b5ed7 | 2018-01-11 16:00:03 -0200 | [diff] [blame] | 1870 | [PORT_F] = DVO_PORT_DPF, |
Jani Nikula | 951d9ef | 2016-03-16 12:43:31 +0200 | [diff] [blame] | 1871 | }; |
| 1872 | int i; |
| 1873 | |
Imre Deak | a98d9c1 | 2016-12-21 12:17:24 +0200 | [diff] [blame] | 1874 | if (HAS_DDI(dev_priv)) |
| 1875 | return dev_priv->vbt.ddi_port_info[port].supports_edp; |
| 1876 | |
Jani Nikula | 951d9ef | 2016-03-16 12:43:31 +0200 | [diff] [blame] | 1877 | if (!dev_priv->vbt.child_dev_num) |
| 1878 | return false; |
| 1879 | |
| 1880 | for (i = 0; i < dev_priv->vbt.child_dev_num; i++) { |
Jani Nikula | cc99858 | 2017-08-24 21:54:03 +0300 | [diff] [blame] | 1881 | child = dev_priv->vbt.child_dev + i; |
Jani Nikula | 951d9ef | 2016-03-16 12:43:31 +0200 | [diff] [blame] | 1882 | |
Jani Nikula | cc99858 | 2017-08-24 21:54:03 +0300 | [diff] [blame] | 1883 | if (child->dvo_port == port_mapping[port] && |
| 1884 | (child->device_type & DEVICE_TYPE_eDP_BITS) == |
Jani Nikula | 951d9ef | 2016-03-16 12:43:31 +0200 | [diff] [blame] | 1885 | (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS)) |
| 1886 | return true; |
| 1887 | } |
| 1888 | |
| 1889 | return false; |
| 1890 | } |
Jani Nikula | 7137aec | 2016-03-16 12:43:32 +0200 | [diff] [blame] | 1891 | |
Jani Nikula | cc99858 | 2017-08-24 21:54:03 +0300 | [diff] [blame] | 1892 | static bool child_dev_is_dp_dual_mode(const struct child_device_config *child, |
Ville Syrjälä | 7a17995 | 2016-11-11 19:14:24 +0200 | [diff] [blame] | 1893 | enum port port) |
Ville Syrjälä | d619925 | 2016-05-04 14:45:22 +0300 | [diff] [blame] | 1894 | { |
| 1895 | static const struct { |
| 1896 | u16 dp, hdmi; |
| 1897 | } port_mapping[] = { |
| 1898 | /* |
| 1899 | * Buggy VBTs may declare DP ports as having |
| 1900 | * HDMI type dvo_port :( So let's check both. |
| 1901 | */ |
| 1902 | [PORT_B] = { DVO_PORT_DPB, DVO_PORT_HDMIB, }, |
| 1903 | [PORT_C] = { DVO_PORT_DPC, DVO_PORT_HDMIC, }, |
| 1904 | [PORT_D] = { DVO_PORT_DPD, DVO_PORT_HDMID, }, |
| 1905 | [PORT_E] = { DVO_PORT_DPE, DVO_PORT_HDMIE, }, |
Rodrigo Vivi | 841b5ed7 | 2018-01-11 16:00:03 -0200 | [diff] [blame] | 1906 | [PORT_F] = { DVO_PORT_DPF, DVO_PORT_HDMIF, }, |
Ville Syrjälä | d619925 | 2016-05-04 14:45:22 +0300 | [diff] [blame] | 1907 | }; |
Ville Syrjälä | d619925 | 2016-05-04 14:45:22 +0300 | [diff] [blame] | 1908 | |
| 1909 | if (port == PORT_A || port >= ARRAY_SIZE(port_mapping)) |
| 1910 | return false; |
| 1911 | |
Jani Nikula | cc99858 | 2017-08-24 21:54:03 +0300 | [diff] [blame] | 1912 | if ((child->device_type & DEVICE_TYPE_DP_DUAL_MODE_BITS) != |
Ville Syrjälä | 7a17995 | 2016-11-11 19:14:24 +0200 | [diff] [blame] | 1913 | (DEVICE_TYPE_DP_DUAL_MODE & DEVICE_TYPE_DP_DUAL_MODE_BITS)) |
Ville Syrjälä | d619925 | 2016-05-04 14:45:22 +0300 | [diff] [blame] | 1914 | return false; |
| 1915 | |
Jani Nikula | cc99858 | 2017-08-24 21:54:03 +0300 | [diff] [blame] | 1916 | if (child->dvo_port == port_mapping[port].dp) |
Ville Syrjälä | 7a17995 | 2016-11-11 19:14:24 +0200 | [diff] [blame] | 1917 | return true; |
| 1918 | |
| 1919 | /* Only accept a HDMI dvo_port as DP++ if it has an AUX channel */ |
Jani Nikula | cc99858 | 2017-08-24 21:54:03 +0300 | [diff] [blame] | 1920 | if (child->dvo_port == port_mapping[port].hdmi && |
| 1921 | child->aux_channel != 0) |
Ville Syrjälä | 7a17995 | 2016-11-11 19:14:24 +0200 | [diff] [blame] | 1922 | return true; |
| 1923 | |
| 1924 | return false; |
| 1925 | } |
| 1926 | |
| 1927 | bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, |
| 1928 | enum port port) |
| 1929 | { |
Jani Nikula | cc99858 | 2017-08-24 21:54:03 +0300 | [diff] [blame] | 1930 | const struct child_device_config *child; |
Ville Syrjälä | 7a17995 | 2016-11-11 19:14:24 +0200 | [diff] [blame] | 1931 | int i; |
| 1932 | |
Ville Syrjälä | d619925 | 2016-05-04 14:45:22 +0300 | [diff] [blame] | 1933 | for (i = 0; i < dev_priv->vbt.child_dev_num; i++) { |
Jani Nikula | cc99858 | 2017-08-24 21:54:03 +0300 | [diff] [blame] | 1934 | child = dev_priv->vbt.child_dev + i; |
Ville Syrjälä | d619925 | 2016-05-04 14:45:22 +0300 | [diff] [blame] | 1935 | |
Jani Nikula | cc99858 | 2017-08-24 21:54:03 +0300 | [diff] [blame] | 1936 | if (child_dev_is_dp_dual_mode(child, port)) |
Ville Syrjälä | d619925 | 2016-05-04 14:45:22 +0300 | [diff] [blame] | 1937 | return true; |
| 1938 | } |
| 1939 | |
| 1940 | return false; |
| 1941 | } |
| 1942 | |
Jani Nikula | 7137aec | 2016-03-16 12:43:32 +0200 | [diff] [blame] | 1943 | /** |
| 1944 | * intel_bios_is_dsi_present - is DSI present in VBT |
| 1945 | * @dev_priv: i915 device instance |
| 1946 | * @port: port for DSI if present |
| 1947 | * |
| 1948 | * Return true if DSI is present, and return the port in %port. |
| 1949 | */ |
| 1950 | bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, |
| 1951 | enum port *port) |
| 1952 | { |
Jani Nikula | cc99858 | 2017-08-24 21:54:03 +0300 | [diff] [blame] | 1953 | const struct child_device_config *child; |
Jani Nikula | 7137aec | 2016-03-16 12:43:32 +0200 | [diff] [blame] | 1954 | u8 dvo_port; |
| 1955 | int i; |
| 1956 | |
| 1957 | for (i = 0; i < dev_priv->vbt.child_dev_num; i++) { |
Jani Nikula | cc99858 | 2017-08-24 21:54:03 +0300 | [diff] [blame] | 1958 | child = dev_priv->vbt.child_dev + i; |
Jani Nikula | 7137aec | 2016-03-16 12:43:32 +0200 | [diff] [blame] | 1959 | |
Jani Nikula | cc99858 | 2017-08-24 21:54:03 +0300 | [diff] [blame] | 1960 | if (!(child->device_type & DEVICE_TYPE_MIPI_OUTPUT)) |
Jani Nikula | 7137aec | 2016-03-16 12:43:32 +0200 | [diff] [blame] | 1961 | continue; |
| 1962 | |
Jani Nikula | cc99858 | 2017-08-24 21:54:03 +0300 | [diff] [blame] | 1963 | dvo_port = child->dvo_port; |
Jani Nikula | 7137aec | 2016-03-16 12:43:32 +0200 | [diff] [blame] | 1964 | |
| 1965 | switch (dvo_port) { |
| 1966 | case DVO_PORT_MIPIA: |
| 1967 | case DVO_PORT_MIPIC: |
Jani Nikula | 7caaef3 | 2016-03-16 12:43:34 +0200 | [diff] [blame] | 1968 | if (port) |
| 1969 | *port = dvo_port - DVO_PORT_MIPIA; |
Jani Nikula | 7137aec | 2016-03-16 12:43:32 +0200 | [diff] [blame] | 1970 | return true; |
| 1971 | case DVO_PORT_MIPIB: |
| 1972 | case DVO_PORT_MIPID: |
| 1973 | DRM_DEBUG_KMS("VBT has unsupported DSI port %c\n", |
| 1974 | port_name(dvo_port - DVO_PORT_MIPIA)); |
| 1975 | break; |
| 1976 | } |
| 1977 | } |
| 1978 | |
| 1979 | return false; |
| 1980 | } |
Shubhangi Shrivastava | d252bf6 | 2016-03-31 16:11:47 +0530 | [diff] [blame] | 1981 | |
| 1982 | /** |
| 1983 | * intel_bios_is_port_hpd_inverted - is HPD inverted for %port |
| 1984 | * @dev_priv: i915 device instance |
| 1985 | * @port: port to check |
| 1986 | * |
| 1987 | * Return true if HPD should be inverted for %port. |
| 1988 | */ |
| 1989 | bool |
| 1990 | intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv, |
| 1991 | enum port port) |
| 1992 | { |
Jani Nikula | cc99858 | 2017-08-24 21:54:03 +0300 | [diff] [blame] | 1993 | const struct child_device_config *child; |
Shubhangi Shrivastava | d252bf6 | 2016-03-31 16:11:47 +0530 | [diff] [blame] | 1994 | int i; |
| 1995 | |
Ander Conselvan de Oliveira | cc3f90f | 2016-12-02 10:23:49 +0200 | [diff] [blame] | 1996 | if (WARN_ON_ONCE(!IS_GEN9_LP(dev_priv))) |
Shubhangi Shrivastava | d252bf6 | 2016-03-31 16:11:47 +0530 | [diff] [blame] | 1997 | return false; |
| 1998 | |
| 1999 | for (i = 0; i < dev_priv->vbt.child_dev_num; i++) { |
Jani Nikula | cc99858 | 2017-08-24 21:54:03 +0300 | [diff] [blame] | 2000 | child = dev_priv->vbt.child_dev + i; |
| 2001 | |
| 2002 | if (!child->hpd_invert) |
Shubhangi Shrivastava | d252bf6 | 2016-03-31 16:11:47 +0530 | [diff] [blame] | 2003 | continue; |
| 2004 | |
Jani Nikula | cc99858 | 2017-08-24 21:54:03 +0300 | [diff] [blame] | 2005 | switch (child->dvo_port) { |
Shubhangi Shrivastava | d252bf6 | 2016-03-31 16:11:47 +0530 | [diff] [blame] | 2006 | case DVO_PORT_DPA: |
| 2007 | case DVO_PORT_HDMIA: |
| 2008 | if (port == PORT_A) |
| 2009 | return true; |
| 2010 | break; |
| 2011 | case DVO_PORT_DPB: |
| 2012 | case DVO_PORT_HDMIB: |
| 2013 | if (port == PORT_B) |
| 2014 | return true; |
| 2015 | break; |
| 2016 | case DVO_PORT_DPC: |
| 2017 | case DVO_PORT_HDMIC: |
| 2018 | if (port == PORT_C) |
| 2019 | return true; |
| 2020 | break; |
| 2021 | default: |
| 2022 | break; |
| 2023 | } |
| 2024 | } |
| 2025 | |
| 2026 | return false; |
| 2027 | } |
Shashank Sharma | 6389dd8 | 2016-10-14 19:56:50 +0530 | [diff] [blame] | 2028 | |
| 2029 | /** |
| 2030 | * intel_bios_is_lspcon_present - if LSPCON is attached on %port |
| 2031 | * @dev_priv: i915 device instance |
| 2032 | * @port: port to check |
| 2033 | * |
| 2034 | * Return true if LSPCON is present on this port |
| 2035 | */ |
| 2036 | bool |
| 2037 | intel_bios_is_lspcon_present(struct drm_i915_private *dev_priv, |
| 2038 | enum port port) |
| 2039 | { |
Jani Nikula | cc99858 | 2017-08-24 21:54:03 +0300 | [diff] [blame] | 2040 | const struct child_device_config *child; |
Shashank Sharma | 6389dd8 | 2016-10-14 19:56:50 +0530 | [diff] [blame] | 2041 | int i; |
| 2042 | |
| 2043 | if (!HAS_LSPCON(dev_priv)) |
| 2044 | return false; |
| 2045 | |
| 2046 | for (i = 0; i < dev_priv->vbt.child_dev_num; i++) { |
Jani Nikula | cc99858 | 2017-08-24 21:54:03 +0300 | [diff] [blame] | 2047 | child = dev_priv->vbt.child_dev + i; |
| 2048 | |
| 2049 | if (!child->lspcon) |
Shashank Sharma | 6389dd8 | 2016-10-14 19:56:50 +0530 | [diff] [blame] | 2050 | continue; |
| 2051 | |
Jani Nikula | cc99858 | 2017-08-24 21:54:03 +0300 | [diff] [blame] | 2052 | switch (child->dvo_port) { |
Shashank Sharma | 6389dd8 | 2016-10-14 19:56:50 +0530 | [diff] [blame] | 2053 | case DVO_PORT_DPA: |
| 2054 | case DVO_PORT_HDMIA: |
| 2055 | if (port == PORT_A) |
| 2056 | return true; |
| 2057 | break; |
| 2058 | case DVO_PORT_DPB: |
| 2059 | case DVO_PORT_HDMIB: |
| 2060 | if (port == PORT_B) |
| 2061 | return true; |
| 2062 | break; |
| 2063 | case DVO_PORT_DPC: |
| 2064 | case DVO_PORT_HDMIC: |
| 2065 | if (port == PORT_C) |
| 2066 | return true; |
| 2067 | break; |
| 2068 | case DVO_PORT_DPD: |
| 2069 | case DVO_PORT_HDMID: |
| 2070 | if (port == PORT_D) |
| 2071 | return true; |
| 2072 | break; |
Rodrigo Vivi | 841b5ed7 | 2018-01-11 16:00:03 -0200 | [diff] [blame] | 2073 | case DVO_PORT_DPF: |
| 2074 | case DVO_PORT_HDMIF: |
| 2075 | if (port == PORT_F) |
| 2076 | return true; |
| 2077 | break; |
Shashank Sharma | 6389dd8 | 2016-10-14 19:56:50 +0530 | [diff] [blame] | 2078 | default: |
| 2079 | break; |
| 2080 | } |
| 2081 | } |
| 2082 | |
| 2083 | return false; |
| 2084 | } |