Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2006 Dave Airlie <airlied@linux.ie> |
| 3 | * Copyright © 2006-2007 Intel Corporation |
| 4 | * |
| 5 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 6 | * copy of this software and associated documentation files (the "Software"), |
| 7 | * to deal in the Software without restriction, including without limitation |
| 8 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 9 | * and/or sell copies of the Software, and to permit persons to whom the |
| 10 | * Software is furnished to do so, subject to the following conditions: |
| 11 | * |
| 12 | * The above copyright notice and this permission notice (including the next |
| 13 | * paragraph) shall be included in all copies or substantial portions of the |
| 14 | * Software. |
| 15 | * |
| 16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 19 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 20 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 21 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER |
| 22 | * DEALINGS IN THE SOFTWARE. |
| 23 | * |
| 24 | * Authors: |
| 25 | * Eric Anholt <eric@anholt.net> |
| 26 | */ |
| 27 | #include <linux/i2c.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 28 | #include <linux/slab.h> |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 29 | #include <drm/drmP.h> |
Matt Roper | c6f95f2 | 2015-01-22 16:50:32 -0800 | [diff] [blame] | 30 | #include <drm/drm_atomic_helper.h> |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 31 | #include <drm/drm_crtc.h> |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 32 | #include "intel_drv.h" |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 33 | #include <drm/i915_drm.h> |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 34 | #include "i915_drv.h" |
| 35 | #include "dvo.h" |
| 36 | |
| 37 | #define SIL164_ADDR 0x38 |
| 38 | #define CH7xxx_ADDR 0x76 |
| 39 | #define TFP410_ADDR 0x38 |
Thomas Richter | 7434a25 | 2012-07-18 19:22:30 +0200 | [diff] [blame] | 40 | #define NS2501_ADDR 0x38 |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 41 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 42 | static const struct intel_dvo_device intel_dvo_devices[] = { |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 43 | { |
| 44 | .type = INTEL_DVO_CHIP_TMDS, |
| 45 | .name = "sil164", |
| 46 | .dvo_reg = DVOC, |
Ville Syrjälä | 78e0d2e | 2015-11-04 23:19:59 +0200 | [diff] [blame] | 47 | .dvo_srcdim_reg = DVOC_SRCDIM, |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 48 | .slave_addr = SIL164_ADDR, |
| 49 | .dev_ops = &sil164_ops, |
| 50 | }, |
| 51 | { |
| 52 | .type = INTEL_DVO_CHIP_TMDS, |
| 53 | .name = "ch7xxx", |
| 54 | .dvo_reg = DVOC, |
Ville Syrjälä | 78e0d2e | 2015-11-04 23:19:59 +0200 | [diff] [blame] | 55 | .dvo_srcdim_reg = DVOC_SRCDIM, |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 56 | .slave_addr = CH7xxx_ADDR, |
| 57 | .dev_ops = &ch7xxx_ops, |
| 58 | }, |
| 59 | { |
braggle@free.fr | 98304ad | 2013-05-16 12:57:38 +0200 | [diff] [blame] | 60 | .type = INTEL_DVO_CHIP_TMDS, |
| 61 | .name = "ch7xxx", |
| 62 | .dvo_reg = DVOC, |
Ville Syrjälä | 78e0d2e | 2015-11-04 23:19:59 +0200 | [diff] [blame] | 63 | .dvo_srcdim_reg = DVOC_SRCDIM, |
braggle@free.fr | 98304ad | 2013-05-16 12:57:38 +0200 | [diff] [blame] | 64 | .slave_addr = 0x75, /* For some ch7010 */ |
| 65 | .dev_ops = &ch7xxx_ops, |
| 66 | }, |
| 67 | { |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 68 | .type = INTEL_DVO_CHIP_LVDS, |
| 69 | .name = "ivch", |
| 70 | .dvo_reg = DVOA, |
Ville Syrjälä | 78e0d2e | 2015-11-04 23:19:59 +0200 | [diff] [blame] | 71 | .dvo_srcdim_reg = DVOA_SRCDIM, |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 72 | .slave_addr = 0x02, /* Might also be 0x44, 0x84, 0xc4 */ |
| 73 | .dev_ops = &ivch_ops, |
| 74 | }, |
| 75 | { |
| 76 | .type = INTEL_DVO_CHIP_TMDS, |
| 77 | .name = "tfp410", |
| 78 | .dvo_reg = DVOC, |
Ville Syrjälä | 78e0d2e | 2015-11-04 23:19:59 +0200 | [diff] [blame] | 79 | .dvo_srcdim_reg = DVOC_SRCDIM, |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 80 | .slave_addr = TFP410_ADDR, |
| 81 | .dev_ops = &tfp410_ops, |
| 82 | }, |
| 83 | { |
| 84 | .type = INTEL_DVO_CHIP_LVDS, |
| 85 | .name = "ch7017", |
| 86 | .dvo_reg = DVOC, |
Ville Syrjälä | 78e0d2e | 2015-11-04 23:19:59 +0200 | [diff] [blame] | 87 | .dvo_srcdim_reg = DVOC_SRCDIM, |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 88 | .slave_addr = 0x75, |
Jani Nikula | 988c701 | 2015-03-27 00:20:19 +0200 | [diff] [blame] | 89 | .gpio = GMBUS_PIN_DPB, |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 90 | .dev_ops = &ch7017_ops, |
Thomas Richter | 7434a25 | 2012-07-18 19:22:30 +0200 | [diff] [blame] | 91 | }, |
| 92 | { |
| 93 | .type = INTEL_DVO_CHIP_TMDS, |
| 94 | .name = "ns2501", |
Ville Syrjälä | 316e015 | 2014-08-15 01:21:58 +0300 | [diff] [blame] | 95 | .dvo_reg = DVOB, |
Ville Syrjälä | 78e0d2e | 2015-11-04 23:19:59 +0200 | [diff] [blame] | 96 | .dvo_srcdim_reg = DVOB_SRCDIM, |
Thomas Richter | 7434a25 | 2012-07-18 19:22:30 +0200 | [diff] [blame] | 97 | .slave_addr = NS2501_ADDR, |
| 98 | .dev_ops = &ns2501_ops, |
| 99 | } |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 100 | }; |
| 101 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 102 | struct intel_dvo { |
| 103 | struct intel_encoder base; |
| 104 | |
| 105 | struct intel_dvo_device dev; |
| 106 | |
Ville Syrjälä | 2869407 | 2015-09-08 13:40:44 +0300 | [diff] [blame] | 107 | struct intel_connector *attached_connector; |
| 108 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 109 | bool panel_wants_dither; |
| 110 | }; |
| 111 | |
Daniel Vetter | 69438e6 | 2013-07-21 21:36:57 +0200 | [diff] [blame] | 112 | static struct intel_dvo *enc_to_dvo(struct intel_encoder *encoder) |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 113 | { |
Daniel Vetter | 69438e6 | 2013-07-21 21:36:57 +0200 | [diff] [blame] | 114 | return container_of(encoder, struct intel_dvo, base); |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 115 | } |
| 116 | |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 117 | static struct intel_dvo *intel_attached_dvo(struct drm_connector *connector) |
| 118 | { |
Daniel Vetter | 79fde30 | 2013-07-21 21:37:00 +0200 | [diff] [blame] | 119 | return enc_to_dvo(intel_attached_encoder(connector)); |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 120 | } |
| 121 | |
Daniel Vetter | 732ce74 | 2012-07-02 15:09:45 +0200 | [diff] [blame] | 122 | static bool intel_dvo_connector_get_hw_state(struct intel_connector *connector) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 123 | { |
Ville Syrjälä | f417c11 | 2014-06-05 19:15:52 +0300 | [diff] [blame] | 124 | struct drm_device *dev = connector->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 125 | struct drm_i915_private *dev_priv = to_i915(dev); |
Daniel Vetter | 732ce74 | 2012-07-02 15:09:45 +0200 | [diff] [blame] | 126 | struct intel_dvo *intel_dvo = intel_attached_dvo(&connector->base); |
Ville Syrjälä | f417c11 | 2014-06-05 19:15:52 +0300 | [diff] [blame] | 127 | u32 tmp; |
| 128 | |
| 129 | tmp = I915_READ(intel_dvo->dev.dvo_reg); |
| 130 | |
| 131 | if (!(tmp & DVO_ENABLE)) |
| 132 | return false; |
Daniel Vetter | 732ce74 | 2012-07-02 15:09:45 +0200 | [diff] [blame] | 133 | |
| 134 | return intel_dvo->dev.dev_ops->get_hw_state(&intel_dvo->dev); |
| 135 | } |
| 136 | |
| 137 | static bool intel_dvo_get_hw_state(struct intel_encoder *encoder, |
| 138 | enum pipe *pipe) |
| 139 | { |
| 140 | struct drm_device *dev = encoder->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 141 | struct drm_i915_private *dev_priv = to_i915(dev); |
Daniel Vetter | 69438e6 | 2013-07-21 21:36:57 +0200 | [diff] [blame] | 142 | struct intel_dvo *intel_dvo = enc_to_dvo(encoder); |
Daniel Vetter | 732ce74 | 2012-07-02 15:09:45 +0200 | [diff] [blame] | 143 | u32 tmp; |
| 144 | |
| 145 | tmp = I915_READ(intel_dvo->dev.dvo_reg); |
| 146 | |
| 147 | if (!(tmp & DVO_ENABLE)) |
| 148 | return false; |
| 149 | |
| 150 | *pipe = PORT_TO_PIPE(tmp); |
| 151 | |
| 152 | return true; |
| 153 | } |
| 154 | |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 155 | static void intel_dvo_get_config(struct intel_encoder *encoder, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 156 | struct intel_crtc_state *pipe_config) |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 157 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 158 | struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); |
Daniel Vetter | 69438e6 | 2013-07-21 21:36:57 +0200 | [diff] [blame] | 159 | struct intel_dvo *intel_dvo = enc_to_dvo(encoder); |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 160 | u32 tmp, flags = 0; |
| 161 | |
Ville Syrjälä | e1214b9 | 2017-10-27 22:31:23 +0300 | [diff] [blame] | 162 | pipe_config->output_types |= BIT(INTEL_OUTPUT_DVO); |
| 163 | |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 164 | tmp = I915_READ(intel_dvo->dev.dvo_reg); |
| 165 | if (tmp & DVO_HSYNC_ACTIVE_HIGH) |
| 166 | flags |= DRM_MODE_FLAG_PHSYNC; |
| 167 | else |
| 168 | flags |= DRM_MODE_FLAG_NHSYNC; |
| 169 | if (tmp & DVO_VSYNC_ACTIVE_HIGH) |
| 170 | flags |= DRM_MODE_FLAG_PVSYNC; |
| 171 | else |
| 172 | flags |= DRM_MODE_FLAG_NVSYNC; |
| 173 | |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 174 | pipe_config->base.adjusted_mode.flags |= flags; |
Ville Syrjälä | 18442d0 | 2013-09-13 16:00:08 +0300 | [diff] [blame] | 175 | |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 176 | pipe_config->base.adjusted_mode.crtc_clock = pipe_config->port_clock; |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 177 | } |
| 178 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 179 | static void intel_disable_dvo(struct intel_encoder *encoder, |
Ville Syrjälä | 5f88a9c | 2017-08-18 16:49:58 +0300 | [diff] [blame] | 180 | const struct intel_crtc_state *old_crtc_state, |
| 181 | const struct drm_connector_state *old_conn_state) |
Daniel Vetter | 19c63fa | 2012-07-11 09:48:04 +0200 | [diff] [blame] | 182 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 183 | struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); |
Daniel Vetter | 69438e6 | 2013-07-21 21:36:57 +0200 | [diff] [blame] | 184 | struct intel_dvo *intel_dvo = enc_to_dvo(encoder); |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 185 | i915_reg_t dvo_reg = intel_dvo->dev.dvo_reg; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 186 | u32 temp = I915_READ(dvo_reg); |
| 187 | |
Daniel Vetter | 19c63fa | 2012-07-11 09:48:04 +0200 | [diff] [blame] | 188 | intel_dvo->dev.dev_ops->dpms(&intel_dvo->dev, false); |
| 189 | I915_WRITE(dvo_reg, temp & ~DVO_ENABLE); |
| 190 | I915_READ(dvo_reg); |
| 191 | } |
| 192 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 193 | static void intel_enable_dvo(struct intel_encoder *encoder, |
Ville Syrjälä | 5f88a9c | 2017-08-18 16:49:58 +0300 | [diff] [blame] | 194 | const struct intel_crtc_state *pipe_config, |
| 195 | const struct drm_connector_state *conn_state) |
Daniel Vetter | 19c63fa | 2012-07-11 09:48:04 +0200 | [diff] [blame] | 196 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 197 | struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); |
Daniel Vetter | 69438e6 | 2013-07-21 21:36:57 +0200 | [diff] [blame] | 198 | struct intel_dvo *intel_dvo = enc_to_dvo(encoder); |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 199 | i915_reg_t dvo_reg = intel_dvo->dev.dvo_reg; |
Daniel Vetter | 19c63fa | 2012-07-11 09:48:04 +0200 | [diff] [blame] | 200 | u32 temp = I915_READ(dvo_reg); |
| 201 | |
Daniel Vetter | 48f34e1 | 2013-10-08 12:25:42 +0200 | [diff] [blame] | 202 | intel_dvo->dev.dev_ops->mode_set(&intel_dvo->dev, |
Maarten Lankhorst | ae9a911 | 2016-08-09 17:04:08 +0200 | [diff] [blame] | 203 | &pipe_config->base.mode, |
| 204 | &pipe_config->base.adjusted_mode); |
Daniel Vetter | 48f34e1 | 2013-10-08 12:25:42 +0200 | [diff] [blame] | 205 | |
Ville Syrjälä | c9c054c | 2014-08-15 01:21:59 +0300 | [diff] [blame] | 206 | I915_WRITE(dvo_reg, temp | DVO_ENABLE); |
| 207 | I915_READ(dvo_reg); |
| 208 | |
Daniel Vetter | 19c63fa | 2012-07-11 09:48:04 +0200 | [diff] [blame] | 209 | intel_dvo->dev.dev_ops->dpms(&intel_dvo->dev, true); |
| 210 | } |
| 211 | |
Damien Lespiau | c19de8e | 2013-11-28 15:29:18 +0000 | [diff] [blame] | 212 | static enum drm_mode_status |
| 213 | intel_dvo_mode_valid(struct drm_connector *connector, |
| 214 | struct drm_display_mode *mode) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 215 | { |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 216 | struct intel_dvo *intel_dvo = intel_attached_dvo(connector); |
Ville Syrjälä | 2869407 | 2015-09-08 13:40:44 +0300 | [diff] [blame] | 217 | const struct drm_display_mode *fixed_mode = |
| 218 | to_intel_connector(connector)->panel.fixed_mode; |
Mika Kahola | 26a9155 | 2015-08-18 14:37:02 +0300 | [diff] [blame] | 219 | int max_dotclk = to_i915(connector->dev)->max_dotclk_freq; |
| 220 | int target_clock = mode->clock; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 221 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 222 | /* XXX: Validate clock range */ |
| 223 | |
Ville Syrjälä | 2869407 | 2015-09-08 13:40:44 +0300 | [diff] [blame] | 224 | if (fixed_mode) { |
| 225 | if (mode->hdisplay > fixed_mode->hdisplay) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 226 | return MODE_PANEL; |
Ville Syrjälä | 2869407 | 2015-09-08 13:40:44 +0300 | [diff] [blame] | 227 | if (mode->vdisplay > fixed_mode->vdisplay) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 228 | return MODE_PANEL; |
Mika Kahola | 26a9155 | 2015-08-18 14:37:02 +0300 | [diff] [blame] | 229 | |
Ville Syrjälä | 2869407 | 2015-09-08 13:40:44 +0300 | [diff] [blame] | 230 | target_clock = fixed_mode->clock; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 231 | } |
| 232 | |
Mika Kahola | 26a9155 | 2015-08-18 14:37:02 +0300 | [diff] [blame] | 233 | if (target_clock > max_dotclk) |
| 234 | return MODE_CLOCK_HIGH; |
| 235 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 236 | return intel_dvo->dev.dev_ops->mode_valid(&intel_dvo->dev, mode); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 237 | } |
| 238 | |
Daniel Vetter | a347037 | 2013-07-21 21:36:58 +0200 | [diff] [blame] | 239 | static bool intel_dvo_compute_config(struct intel_encoder *encoder, |
Maarten Lankhorst | 0a478c2 | 2016-08-09 17:04:05 +0200 | [diff] [blame] | 240 | struct intel_crtc_state *pipe_config, |
| 241 | struct drm_connector_state *conn_state) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 242 | { |
Daniel Vetter | a347037 | 2013-07-21 21:36:58 +0200 | [diff] [blame] | 243 | struct intel_dvo *intel_dvo = enc_to_dvo(encoder); |
Ville Syrjälä | 2869407 | 2015-09-08 13:40:44 +0300 | [diff] [blame] | 244 | const struct drm_display_mode *fixed_mode = |
| 245 | intel_dvo->attached_connector->panel.fixed_mode; |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 246 | struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 247 | |
Chris Wilson | d5fdd43 | 2018-02-14 09:29:08 +0000 | [diff] [blame] | 248 | /* |
| 249 | * If we have timings from the BIOS for the panel, put them in |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 250 | * to the adjusted mode. The CRTC will be set up for this mode, |
| 251 | * with the panel scaling set up to source from the H/VDisplay |
| 252 | * of the original mode. |
| 253 | */ |
Ville Syrjälä | 2869407 | 2015-09-08 13:40:44 +0300 | [diff] [blame] | 254 | if (fixed_mode) |
| 255 | intel_fixed_panel_mode(fixed_mode, adjusted_mode); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 256 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 257 | return true; |
| 258 | } |
| 259 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 260 | static void intel_dvo_pre_enable(struct intel_encoder *encoder, |
Ville Syrjälä | 5f88a9c | 2017-08-18 16:49:58 +0300 | [diff] [blame] | 261 | const struct intel_crtc_state *pipe_config, |
| 262 | const struct drm_connector_state *conn_state) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 263 | { |
Maarten Lankhorst | ae9a911 | 2016-08-09 17:04:08 +0200 | [diff] [blame] | 264 | struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); |
| 265 | struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc); |
| 266 | const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode; |
Daniel Vetter | 79fde30 | 2013-07-21 21:37:00 +0200 | [diff] [blame] | 267 | struct intel_dvo *intel_dvo = enc_to_dvo(encoder); |
| 268 | int pipe = crtc->pipe; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 269 | u32 dvo_val; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 270 | i915_reg_t dvo_reg = intel_dvo->dev.dvo_reg; |
| 271 | i915_reg_t dvo_srcdim_reg = intel_dvo->dev.dvo_srcdim_reg; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 272 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 273 | /* Save the data order, since I don't know what it should be set to. */ |
| 274 | dvo_val = I915_READ(dvo_reg) & |
| 275 | (DVO_PRESERVE_MASK | DVO_DATA_ORDER_GBRG); |
| 276 | dvo_val |= DVO_DATA_ORDER_FP | DVO_BORDER_ENABLE | |
| 277 | DVO_BLANK_ACTIVE_HIGH; |
| 278 | |
| 279 | if (pipe == 1) |
| 280 | dvo_val |= DVO_PIPE_B_SELECT; |
| 281 | dvo_val |= DVO_PIPE_STALL; |
| 282 | if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC) |
| 283 | dvo_val |= DVO_HSYNC_ACTIVE_HIGH; |
| 284 | if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC) |
| 285 | dvo_val |= DVO_VSYNC_ACTIVE_HIGH; |
| 286 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 287 | /*I915_WRITE(DVOB_SRCDIM, |
Ville Syrjälä | aad941d | 2015-09-25 16:38:56 +0300 | [diff] [blame] | 288 | (adjusted_mode->crtc_hdisplay << DVO_SRCDIM_HORIZONTAL_SHIFT) | |
| 289 | (adjusted_mode->crtc_vdisplay << DVO_SRCDIM_VERTICAL_SHIFT));*/ |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 290 | I915_WRITE(dvo_srcdim_reg, |
Ville Syrjälä | aad941d | 2015-09-25 16:38:56 +0300 | [diff] [blame] | 291 | (adjusted_mode->crtc_hdisplay << DVO_SRCDIM_HORIZONTAL_SHIFT) | |
| 292 | (adjusted_mode->crtc_vdisplay << DVO_SRCDIM_VERTICAL_SHIFT)); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 293 | /*I915_WRITE(DVOB, dvo_val);*/ |
| 294 | I915_WRITE(dvo_reg, dvo_val); |
| 295 | } |
| 296 | |
Chris Wilson | 7b334fc | 2010-09-09 23:51:02 +0100 | [diff] [blame] | 297 | static enum drm_connector_status |
Chris Wilson | 930a9e2 | 2010-09-14 11:07:23 +0100 | [diff] [blame] | 298 | intel_dvo_detect(struct drm_connector *connector, bool force) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 299 | { |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 300 | struct intel_dvo *intel_dvo = intel_attached_dvo(connector); |
Chris Wilson | 164c859 | 2013-07-20 20:27:08 +0100 | [diff] [blame] | 301 | DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n", |
Jani Nikula | c23cc41 | 2014-06-03 14:56:17 +0300 | [diff] [blame] | 302 | connector->base.id, connector->name); |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 303 | return intel_dvo->dev.dev_ops->detect(&intel_dvo->dev); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 304 | } |
| 305 | |
| 306 | static int intel_dvo_get_modes(struct drm_connector *connector) |
| 307 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 308 | struct drm_i915_private *dev_priv = to_i915(connector->dev); |
Ville Syrjälä | 2869407 | 2015-09-08 13:40:44 +0300 | [diff] [blame] | 309 | const struct drm_display_mode *fixed_mode = |
| 310 | to_intel_connector(connector)->panel.fixed_mode; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 311 | |
Chris Wilson | d5fdd43 | 2018-02-14 09:29:08 +0000 | [diff] [blame] | 312 | /* |
| 313 | * We should probably have an i2c driver get_modes function for those |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 314 | * devices which will have a fixed set of modes determined by the chip |
| 315 | * (TV-out, for example), but for now with just TMDS and LVDS, |
| 316 | * that's not the case. |
| 317 | */ |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 318 | intel_ddc_get_modes(connector, |
Jani Nikula | 988c701 | 2015-03-27 00:20:19 +0200 | [diff] [blame] | 319 | intel_gmbus_get_adapter(dev_priv, GMBUS_PIN_DPC)); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 320 | if (!list_empty(&connector->probed_modes)) |
| 321 | return 1; |
| 322 | |
Ville Syrjälä | 2869407 | 2015-09-08 13:40:44 +0300 | [diff] [blame] | 323 | if (fixed_mode) { |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 324 | struct drm_display_mode *mode; |
Ville Syrjälä | 2869407 | 2015-09-08 13:40:44 +0300 | [diff] [blame] | 325 | mode = drm_mode_duplicate(connector->dev, fixed_mode); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 326 | if (mode) { |
| 327 | drm_mode_probed_add(connector, mode); |
| 328 | return 1; |
| 329 | } |
| 330 | } |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 331 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 332 | return 0; |
| 333 | } |
| 334 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 335 | static void intel_dvo_destroy(struct drm_connector *connector) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 336 | { |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 337 | drm_connector_cleanup(connector); |
Ville Syrjälä | 2869407 | 2015-09-08 13:40:44 +0300 | [diff] [blame] | 338 | intel_panel_fini(&to_intel_connector(connector)->panel); |
Zhenyu Wang | 599be16 | 2010-03-29 16:17:31 +0800 | [diff] [blame] | 339 | kfree(connector); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 340 | } |
| 341 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 342 | static const struct drm_connector_funcs intel_dvo_connector_funcs = { |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 343 | .detect = intel_dvo_detect, |
Chris Wilson | 1ebaa0b | 2016-06-24 14:00:15 +0100 | [diff] [blame] | 344 | .late_register = intel_connector_register, |
Chris Wilson | c191eca | 2016-06-17 11:40:33 +0100 | [diff] [blame] | 345 | .early_unregister = intel_connector_unregister, |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 346 | .destroy = intel_dvo_destroy, |
| 347 | .fill_modes = drm_helper_probe_single_connector_modes, |
Matt Roper | c6f95f2 | 2015-01-22 16:50:32 -0800 | [diff] [blame] | 348 | .atomic_destroy_state = drm_atomic_helper_connector_destroy_state, |
Ander Conselvan de Oliveira | 9896972 | 2015-03-20 16:18:06 +0200 | [diff] [blame] | 349 | .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state, |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 350 | }; |
| 351 | |
| 352 | static const struct drm_connector_helper_funcs intel_dvo_connector_helper_funcs = { |
| 353 | .mode_valid = intel_dvo_mode_valid, |
| 354 | .get_modes = intel_dvo_get_modes, |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 355 | }; |
| 356 | |
Hannes Eder | b358d0a | 2008-12-18 21:18:47 +0100 | [diff] [blame] | 357 | static void intel_dvo_enc_destroy(struct drm_encoder *encoder) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 358 | { |
Daniel Vetter | 69438e6 | 2013-07-21 21:36:57 +0200 | [diff] [blame] | 359 | struct intel_dvo *intel_dvo = enc_to_dvo(to_intel_encoder(encoder)); |
Zhenyu Wang | 599be16 | 2010-03-29 16:17:31 +0800 | [diff] [blame] | 360 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 361 | if (intel_dvo->dev.dev_ops->destroy) |
| 362 | intel_dvo->dev.dev_ops->destroy(&intel_dvo->dev); |
| 363 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 364 | intel_encoder_destroy(encoder); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 365 | } |
| 366 | |
| 367 | static const struct drm_encoder_funcs intel_dvo_enc_funcs = { |
| 368 | .destroy = intel_dvo_enc_destroy, |
| 369 | }; |
| 370 | |
Chris Wilson | d5fdd43 | 2018-02-14 09:29:08 +0000 | [diff] [blame] | 371 | /* |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 372 | * Attempts to get a fixed panel timing for LVDS (currently only the i830). |
| 373 | * |
| 374 | * Other chips with DVO LVDS will need to extend this to deal with the LVDS |
| 375 | * chip being on DVOB/C and having multiple pipes. |
| 376 | */ |
| 377 | static struct drm_display_mode * |
Ville Syrjälä | de33081 | 2017-10-09 19:19:50 +0300 | [diff] [blame] | 378 | intel_dvo_get_current_mode(struct intel_encoder *encoder) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 379 | { |
Ville Syrjälä | de33081 | 2017-10-09 19:19:50 +0300 | [diff] [blame] | 380 | struct drm_display_mode *mode; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 381 | |
Ville Syrjälä | de33081 | 2017-10-09 19:19:50 +0300 | [diff] [blame] | 382 | mode = intel_encoder_current_mode(encoder); |
| 383 | if (mode) { |
| 384 | DRM_DEBUG_KMS("using current (BIOS) mode: "); |
| 385 | drm_mode_debug_printmodeline(mode); |
| 386 | mode->type |= DRM_MODE_TYPE_PREFERRED; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 387 | } |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 388 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 389 | return mode; |
| 390 | } |
| 391 | |
Pandiyan, Dhinakaran | 5748be6 | 2016-09-19 18:24:37 -0700 | [diff] [blame] | 392 | static enum port intel_dvo_port(i915_reg_t dvo_reg) |
Ville Syrjälä | 580d8ed | 2016-05-27 20:59:24 +0300 | [diff] [blame] | 393 | { |
| 394 | if (i915_mmio_reg_equal(dvo_reg, DVOA)) |
Pandiyan, Dhinakaran | 5748be6 | 2016-09-19 18:24:37 -0700 | [diff] [blame] | 395 | return PORT_A; |
Ville Syrjälä | 580d8ed | 2016-05-27 20:59:24 +0300 | [diff] [blame] | 396 | else if (i915_mmio_reg_equal(dvo_reg, DVOB)) |
Pandiyan, Dhinakaran | 5748be6 | 2016-09-19 18:24:37 -0700 | [diff] [blame] | 397 | return PORT_B; |
Ville Syrjälä | 580d8ed | 2016-05-27 20:59:24 +0300 | [diff] [blame] | 398 | else |
Pandiyan, Dhinakaran | 5748be6 | 2016-09-19 18:24:37 -0700 | [diff] [blame] | 399 | return PORT_C; |
Ville Syrjälä | 580d8ed | 2016-05-27 20:59:24 +0300 | [diff] [blame] | 400 | } |
| 401 | |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 402 | void intel_dvo_init(struct drm_i915_private *dev_priv) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 403 | { |
Eric Anholt | 21d40d3 | 2010-03-25 11:11:14 -0700 | [diff] [blame] | 404 | struct intel_encoder *intel_encoder; |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 405 | struct intel_dvo *intel_dvo; |
Zhenyu Wang | 599be16 | 2010-03-29 16:17:31 +0800 | [diff] [blame] | 406 | struct intel_connector *intel_connector; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 407 | int i; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 408 | int encoder_type = DRM_MODE_ENCODER_NONE; |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 409 | |
Daniel Vetter | b14c567 | 2013-09-19 12:18:32 +0200 | [diff] [blame] | 410 | intel_dvo = kzalloc(sizeof(*intel_dvo), GFP_KERNEL); |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 411 | if (!intel_dvo) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 412 | return; |
| 413 | |
Ander Conselvan de Oliveira | 9bdbd0b | 2015-04-10 10:59:10 +0300 | [diff] [blame] | 414 | intel_connector = intel_connector_alloc(); |
Zhenyu Wang | 599be16 | 2010-03-29 16:17:31 +0800 | [diff] [blame] | 415 | if (!intel_connector) { |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 416 | kfree(intel_dvo); |
Zhenyu Wang | 599be16 | 2010-03-29 16:17:31 +0800 | [diff] [blame] | 417 | return; |
| 418 | } |
| 419 | |
Ville Syrjälä | 2869407 | 2015-09-08 13:40:44 +0300 | [diff] [blame] | 420 | intel_dvo->attached_connector = intel_connector; |
| 421 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 422 | intel_encoder = &intel_dvo->base; |
| 423 | |
Daniel Vetter | 19c63fa | 2012-07-11 09:48:04 +0200 | [diff] [blame] | 424 | intel_encoder->disable = intel_disable_dvo; |
| 425 | intel_encoder->enable = intel_enable_dvo; |
Daniel Vetter | 732ce74 | 2012-07-02 15:09:45 +0200 | [diff] [blame] | 426 | intel_encoder->get_hw_state = intel_dvo_get_hw_state; |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 427 | intel_encoder->get_config = intel_dvo_get_config; |
Daniel Vetter | a347037 | 2013-07-21 21:36:58 +0200 | [diff] [blame] | 428 | intel_encoder->compute_config = intel_dvo_compute_config; |
Daniel Vetter | 912b0e2 | 2014-04-24 23:54:38 +0200 | [diff] [blame] | 429 | intel_encoder->pre_enable = intel_dvo_pre_enable; |
Daniel Vetter | 732ce74 | 2012-07-02 15:09:45 +0200 | [diff] [blame] | 430 | intel_connector->get_hw_state = intel_dvo_connector_get_hw_state; |
Daniel Vetter | 19c63fa | 2012-07-11 09:48:04 +0200 | [diff] [blame] | 431 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 432 | /* Now, try to find a controller */ |
| 433 | for (i = 0; i < ARRAY_SIZE(intel_dvo_devices); i++) { |
Zhenyu Wang | 599be16 | 2010-03-29 16:17:31 +0800 | [diff] [blame] | 434 | struct drm_connector *connector = &intel_connector->base; |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 435 | const struct intel_dvo_device *dvo = &intel_dvo_devices[i]; |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 436 | struct i2c_adapter *i2c; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 437 | int gpio; |
David Müller (ELSOFT AG) | e4bfff5 | 2013-04-19 10:41:50 +0200 | [diff] [blame] | 438 | bool dvoinit; |
Ville Syrjälä | 4650947 | 2015-03-31 10:37:21 +0300 | [diff] [blame] | 439 | enum pipe pipe; |
Chris Wilson | 699ab78 | 2015-04-27 16:32:07 +0100 | [diff] [blame] | 440 | uint32_t dpll[I915_MAX_PIPES]; |
Pandiyan, Dhinakaran | 5748be6 | 2016-09-19 18:24:37 -0700 | [diff] [blame] | 441 | enum port port; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 442 | |
Chris Wilson | d5fdd43 | 2018-02-14 09:29:08 +0000 | [diff] [blame] | 443 | /* |
| 444 | * Allow the I2C driver info to specify the GPIO to be used in |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 445 | * special cases, but otherwise default to what's defined |
| 446 | * in the spec. |
| 447 | */ |
Jani Nikula | 88ac793 | 2015-03-27 00:20:22 +0200 | [diff] [blame] | 448 | if (intel_gmbus_is_valid_pin(dev_priv, dvo->gpio)) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 449 | gpio = dvo->gpio; |
| 450 | else if (dvo->type == INTEL_DVO_CHIP_LVDS) |
Jani Nikula | 988c701 | 2015-03-27 00:20:19 +0200 | [diff] [blame] | 451 | gpio = GMBUS_PIN_SSC; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 452 | else |
Jani Nikula | 988c701 | 2015-03-27 00:20:19 +0200 | [diff] [blame] | 453 | gpio = GMBUS_PIN_DPB; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 454 | |
Chris Wilson | d5fdd43 | 2018-02-14 09:29:08 +0000 | [diff] [blame] | 455 | /* |
| 456 | * Set up the I2C bus necessary for the chip we're probing. |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 457 | * It appears that everything is on GPIOE except for panels |
| 458 | * on i830 laptops, which are on GPIOB (DVOA). |
| 459 | */ |
Daniel Kurtz | 3bd7d90 | 2012-03-28 02:36:14 +0800 | [diff] [blame] | 460 | i2c = intel_gmbus_get_adapter(dev_priv, gpio); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 461 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 462 | intel_dvo->dev = *dvo; |
David Müller (ELSOFT AG) | e4bfff5 | 2013-04-19 10:41:50 +0200 | [diff] [blame] | 463 | |
Chris Wilson | d5fdd43 | 2018-02-14 09:29:08 +0000 | [diff] [blame] | 464 | /* |
| 465 | * GMBUS NAK handling seems to be unstable, hence let the |
David Müller (ELSOFT AG) | e4bfff5 | 2013-04-19 10:41:50 +0200 | [diff] [blame] | 466 | * transmitter detection run in bit banging mode for now. |
| 467 | */ |
| 468 | intel_gmbus_force_bit(i2c, true); |
| 469 | |
Chris Wilson | d5fdd43 | 2018-02-14 09:29:08 +0000 | [diff] [blame] | 470 | /* |
| 471 | * ns2501 requires the DVO 2x clock before it will |
Ville Syrjälä | 4650947 | 2015-03-31 10:37:21 +0300 | [diff] [blame] | 472 | * respond to i2c accesses, so make sure we have |
| 473 | * have the clock enabled before we attempt to |
| 474 | * initialize the device. |
| 475 | */ |
| 476 | for_each_pipe(dev_priv, pipe) { |
| 477 | dpll[pipe] = I915_READ(DPLL(pipe)); |
| 478 | I915_WRITE(DPLL(pipe), dpll[pipe] | DPLL_DVO_2X_MODE); |
| 479 | } |
| 480 | |
David Müller (ELSOFT AG) | e4bfff5 | 2013-04-19 10:41:50 +0200 | [diff] [blame] | 481 | dvoinit = dvo->dev_ops->init(&intel_dvo->dev, i2c); |
| 482 | |
Ville Syrjälä | 4650947 | 2015-03-31 10:37:21 +0300 | [diff] [blame] | 483 | /* restore the DVO 2x clock state to original */ |
| 484 | for_each_pipe(dev_priv, pipe) { |
| 485 | I915_WRITE(DPLL(pipe), dpll[pipe]); |
| 486 | } |
| 487 | |
David Müller (ELSOFT AG) | e4bfff5 | 2013-04-19 10:41:50 +0200 | [diff] [blame] | 488 | intel_gmbus_force_bit(i2c, false); |
| 489 | |
| 490 | if (!dvoinit) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 491 | continue; |
| 492 | |
Pandiyan, Dhinakaran | 5748be6 | 2016-09-19 18:24:37 -0700 | [diff] [blame] | 493 | port = intel_dvo_port(dvo->dvo_reg); |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 494 | drm_encoder_init(&dev_priv->drm, &intel_encoder->base, |
Ville Syrjälä | 580d8ed | 2016-05-27 20:59:24 +0300 | [diff] [blame] | 495 | &intel_dvo_enc_funcs, encoder_type, |
Pandiyan, Dhinakaran | 5748be6 | 2016-09-19 18:24:37 -0700 | [diff] [blame] | 496 | "DVO %c", port_name(port)); |
Ville Syrjälä | 580d8ed | 2016-05-27 20:59:24 +0300 | [diff] [blame] | 497 | |
Eric Anholt | 21d40d3 | 2010-03-25 11:11:14 -0700 | [diff] [blame] | 498 | intel_encoder->type = INTEL_OUTPUT_DVO; |
Ander Conselvan de Oliveira | 79f255a | 2017-02-22 08:34:27 +0200 | [diff] [blame] | 499 | intel_encoder->power_domain = POWER_DOMAIN_PORT_OTHER; |
Pandiyan, Dhinakaran | 03cdc1d | 2016-09-19 18:24:38 -0700 | [diff] [blame] | 500 | intel_encoder->port = port; |
Eric Anholt | 21d40d3 | 2010-03-25 11:11:14 -0700 | [diff] [blame] | 501 | intel_encoder->crtc_mask = (1 << 0) | (1 << 1); |
Pandiyan, Dhinakaran | 03cdc1d | 2016-09-19 18:24:38 -0700 | [diff] [blame] | 502 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 503 | switch (dvo->type) { |
| 504 | case INTEL_DVO_CHIP_TMDS: |
Ville Syrjälä | bc079e8 | 2014-03-03 16:15:28 +0200 | [diff] [blame] | 505 | intel_encoder->cloneable = (1 << INTEL_OUTPUT_ANALOG) | |
| 506 | (1 << INTEL_OUTPUT_DVO); |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 507 | drm_connector_init(&dev_priv->drm, connector, |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 508 | &intel_dvo_connector_funcs, |
| 509 | DRM_MODE_CONNECTOR_DVII); |
| 510 | encoder_type = DRM_MODE_ENCODER_TMDS; |
| 511 | break; |
| 512 | case INTEL_DVO_CHIP_LVDS: |
Ville Syrjälä | bc079e8 | 2014-03-03 16:15:28 +0200 | [diff] [blame] | 513 | intel_encoder->cloneable = 0; |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 514 | drm_connector_init(&dev_priv->drm, connector, |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 515 | &intel_dvo_connector_funcs, |
| 516 | DRM_MODE_CONNECTOR_LVDS); |
| 517 | encoder_type = DRM_MODE_ENCODER_LVDS; |
| 518 | break; |
| 519 | } |
| 520 | |
| 521 | drm_connector_helper_add(connector, |
| 522 | &intel_dvo_connector_helper_funcs); |
| 523 | connector->display_info.subpixel_order = SubPixelHorizontalRGB; |
| 524 | connector->interlace_allowed = false; |
| 525 | connector->doublescan_allowed = false; |
| 526 | |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 527 | intel_connector_attach_encoder(intel_connector, intel_encoder); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 528 | if (dvo->type == INTEL_DVO_CHIP_LVDS) { |
Chris Wilson | d5fdd43 | 2018-02-14 09:29:08 +0000 | [diff] [blame] | 529 | /* |
| 530 | * For our LVDS chipsets, we should hopefully be able |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 531 | * to dig the fixed panel mode out of the BIOS data. |
| 532 | * However, it's in a different format from the BIOS |
| 533 | * data on chipsets with integrated LVDS (stored in AIM |
| 534 | * headers, likely), so for now, just get the current |
| 535 | * mode being output through DVO. |
| 536 | */ |
Ville Syrjälä | 2869407 | 2015-09-08 13:40:44 +0300 | [diff] [blame] | 537 | intel_panel_init(&intel_connector->panel, |
Ville Syrjälä | de33081 | 2017-10-09 19:19:50 +0300 | [diff] [blame] | 538 | intel_dvo_get_current_mode(intel_encoder), |
Jim Bride | dc911f5 | 2017-08-09 12:48:53 -0700 | [diff] [blame] | 539 | NULL, NULL); |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 540 | intel_dvo->panel_wants_dither = true; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 541 | } |
| 542 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 543 | return; |
| 544 | } |
| 545 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 546 | kfree(intel_dvo); |
Zhenyu Wang | 599be16 | 2010-03-29 16:17:31 +0800 | [diff] [blame] | 547 | kfree(intel_connector); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 548 | } |