blob: 473be3dc2cf5ca3d26fbc969cfd3ff8286bc55d7 [file] [log] [blame]
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001/*
2 * linux/arch/arm/plat-omap/mcbsp.c
3 *
4 * Copyright (C) 2004 Nokia Corporation
5 * Author: Samuel Ortiz <samuel.ortiz@nokia.com>
6 *
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
12 * Multichannel mode not supported.
13 */
14
15#include <linux/module.h>
16#include <linux/init.h>
17#include <linux/device.h>
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +030018#include <linux/platform_device.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010019#include <linux/wait.h>
20#include <linux/completion.h>
21#include <linux/interrupt.h>
22#include <linux/err.h>
Russell Kingf8ce2542006-01-07 16:15:52 +000023#include <linux/clk.h>
Tony Lindgren04fbf6a2007-02-12 10:50:53 -080024#include <linux/delay.h>
Eduardo Valentinfb78d802008-07-03 12:24:39 +030025#include <linux/io.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010026
Tony Lindgrence491cf2009-10-20 09:40:47 -070027#include <plat/dma.h>
28#include <plat/mcbsp.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010029
Chandra Shekharb4b58f52008-10-08 10:01:39 +030030struct omap_mcbsp **mcbsp_ptr;
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -080031int omap_mcbsp_count, omap_mcbsp_cache_size;
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +030032
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -080033void omap_mcbsp_write(struct omap_mcbsp *mcbsp, u16 reg, u32 val)
Chandra Shekharb4b58f52008-10-08 10:01:39 +030034{
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -080035 if (cpu_class_is_omap1()) {
36 ((u16 *)mcbsp->reg_cache)[reg / sizeof(u16)] = (u16)val;
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -080037 __raw_writew((u16)val, mcbsp->io_base + reg);
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -080038 } else if (cpu_is_omap2420()) {
39 ((u16 *)mcbsp->reg_cache)[reg / sizeof(u32)] = (u16)val;
40 __raw_writew((u16)val, mcbsp->io_base + reg);
41 } else {
42 ((u32 *)mcbsp->reg_cache)[reg / sizeof(u32)] = val;
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -080043 __raw_writel(val, mcbsp->io_base + reg);
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -080044 }
Chandra Shekharb4b58f52008-10-08 10:01:39 +030045}
46
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -080047int omap_mcbsp_read(struct omap_mcbsp *mcbsp, u16 reg, bool from_cache)
Chandra Shekharb4b58f52008-10-08 10:01:39 +030048{
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -080049 if (cpu_class_is_omap1()) {
50 return !from_cache ? __raw_readw(mcbsp->io_base + reg) :
51 ((u16 *)mcbsp->reg_cache)[reg / sizeof(u16)];
52 } else if (cpu_is_omap2420()) {
53 return !from_cache ? __raw_readw(mcbsp->io_base + reg) :
54 ((u16 *)mcbsp->reg_cache)[reg / sizeof(u32)];
55 } else {
56 return !from_cache ? __raw_readl(mcbsp->io_base + reg) :
57 ((u32 *)mcbsp->reg_cache)[reg / sizeof(u32)];
58 }
Chandra Shekharb4b58f52008-10-08 10:01:39 +030059}
60
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -080061#define MCBSP_READ(mcbsp, reg) \
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -080062 omap_mcbsp_read(mcbsp, OMAP_MCBSP_REG_##reg, 0)
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -080063#define MCBSP_WRITE(mcbsp, reg, val) \
64 omap_mcbsp_write(mcbsp, OMAP_MCBSP_REG_##reg, val)
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -080065#define MCBSP_READ_CACHE(mcbsp, reg) \
66 omap_mcbsp_read(mcbsp, OMAP_MCBSP_REG_##reg, 1)
Chandra Shekharb4b58f52008-10-08 10:01:39 +030067
68#define omap_mcbsp_check_valid_id(id) (id < omap_mcbsp_count)
69#define id_to_mcbsp_ptr(id) mcbsp_ptr[id];
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010070
71static void omap_mcbsp_dump_reg(u8 id)
72{
Chandra Shekharb4b58f52008-10-08 10:01:39 +030073 struct omap_mcbsp *mcbsp = id_to_mcbsp_ptr(id);
74
75 dev_dbg(mcbsp->dev, "**** McBSP%d regs ****\n", mcbsp->id);
76 dev_dbg(mcbsp->dev, "DRR2: 0x%04x\n",
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -080077 MCBSP_READ(mcbsp, DRR2));
Chandra Shekharb4b58f52008-10-08 10:01:39 +030078 dev_dbg(mcbsp->dev, "DRR1: 0x%04x\n",
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -080079 MCBSP_READ(mcbsp, DRR1));
Chandra Shekharb4b58f52008-10-08 10:01:39 +030080 dev_dbg(mcbsp->dev, "DXR2: 0x%04x\n",
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -080081 MCBSP_READ(mcbsp, DXR2));
Chandra Shekharb4b58f52008-10-08 10:01:39 +030082 dev_dbg(mcbsp->dev, "DXR1: 0x%04x\n",
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -080083 MCBSP_READ(mcbsp, DXR1));
Chandra Shekharb4b58f52008-10-08 10:01:39 +030084 dev_dbg(mcbsp->dev, "SPCR2: 0x%04x\n",
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -080085 MCBSP_READ(mcbsp, SPCR2));
Chandra Shekharb4b58f52008-10-08 10:01:39 +030086 dev_dbg(mcbsp->dev, "SPCR1: 0x%04x\n",
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -080087 MCBSP_READ(mcbsp, SPCR1));
Chandra Shekharb4b58f52008-10-08 10:01:39 +030088 dev_dbg(mcbsp->dev, "RCR2: 0x%04x\n",
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -080089 MCBSP_READ(mcbsp, RCR2));
Chandra Shekharb4b58f52008-10-08 10:01:39 +030090 dev_dbg(mcbsp->dev, "RCR1: 0x%04x\n",
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -080091 MCBSP_READ(mcbsp, RCR1));
Chandra Shekharb4b58f52008-10-08 10:01:39 +030092 dev_dbg(mcbsp->dev, "XCR2: 0x%04x\n",
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -080093 MCBSP_READ(mcbsp, XCR2));
Chandra Shekharb4b58f52008-10-08 10:01:39 +030094 dev_dbg(mcbsp->dev, "XCR1: 0x%04x\n",
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -080095 MCBSP_READ(mcbsp, XCR1));
Chandra Shekharb4b58f52008-10-08 10:01:39 +030096 dev_dbg(mcbsp->dev, "SRGR2: 0x%04x\n",
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -080097 MCBSP_READ(mcbsp, SRGR2));
Chandra Shekharb4b58f52008-10-08 10:01:39 +030098 dev_dbg(mcbsp->dev, "SRGR1: 0x%04x\n",
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -080099 MCBSP_READ(mcbsp, SRGR1));
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300100 dev_dbg(mcbsp->dev, "PCR0: 0x%04x\n",
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800101 MCBSP_READ(mcbsp, PCR0));
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300102 dev_dbg(mcbsp->dev, "***********************\n");
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100103}
104
Linus Torvalds0cd61b62006-10-06 10:53:39 -0700105static irqreturn_t omap_mcbsp_tx_irq_handler(int irq, void *dev_id)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100106{
Jeff Garzike8f2af12007-10-26 05:40:25 -0400107 struct omap_mcbsp *mcbsp_tx = dev_id;
Eero Nurkkalad6d834b2009-05-25 11:08:42 -0700108 u16 irqst_spcr2;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100109
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800110 irqst_spcr2 = MCBSP_READ(mcbsp_tx, SPCR2);
Eero Nurkkalad6d834b2009-05-25 11:08:42 -0700111 dev_dbg(mcbsp_tx->dev, "TX IRQ callback : 0x%x\n", irqst_spcr2);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100112
Eero Nurkkalad6d834b2009-05-25 11:08:42 -0700113 if (irqst_spcr2 & XSYNC_ERR) {
114 dev_err(mcbsp_tx->dev, "TX Frame Sync Error! : 0x%x\n",
115 irqst_spcr2);
116 /* Writing zero to XSYNC_ERR clears the IRQ */
Janusz Krzysztofik96fbd742010-02-15 10:03:33 -0800117 MCBSP_WRITE(mcbsp_tx, SPCR2,
118 MCBSP_READ_CACHE(mcbsp_tx, SPCR2) & ~(XSYNC_ERR));
Eero Nurkkalad6d834b2009-05-25 11:08:42 -0700119 } else {
120 complete(&mcbsp_tx->tx_irq_completion);
121 }
Eduardo Valentinfb78d802008-07-03 12:24:39 +0300122
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100123 return IRQ_HANDLED;
124}
125
Linus Torvalds0cd61b62006-10-06 10:53:39 -0700126static irqreturn_t omap_mcbsp_rx_irq_handler(int irq, void *dev_id)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100127{
Jeff Garzike8f2af12007-10-26 05:40:25 -0400128 struct omap_mcbsp *mcbsp_rx = dev_id;
Eero Nurkkalad6d834b2009-05-25 11:08:42 -0700129 u16 irqst_spcr1;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100130
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800131 irqst_spcr1 = MCBSP_READ(mcbsp_rx, SPCR1);
Eero Nurkkalad6d834b2009-05-25 11:08:42 -0700132 dev_dbg(mcbsp_rx->dev, "RX IRQ callback : 0x%x\n", irqst_spcr1);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100133
Eero Nurkkalad6d834b2009-05-25 11:08:42 -0700134 if (irqst_spcr1 & RSYNC_ERR) {
135 dev_err(mcbsp_rx->dev, "RX Frame Sync Error! : 0x%x\n",
136 irqst_spcr1);
137 /* Writing zero to RSYNC_ERR clears the IRQ */
Janusz Krzysztofik96fbd742010-02-15 10:03:33 -0800138 MCBSP_WRITE(mcbsp_rx, SPCR1,
139 MCBSP_READ_CACHE(mcbsp_rx, SPCR1) & ~(RSYNC_ERR));
Eero Nurkkalad6d834b2009-05-25 11:08:42 -0700140 } else {
141 complete(&mcbsp_rx->tx_irq_completion);
142 }
Eduardo Valentinfb78d802008-07-03 12:24:39 +0300143
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100144 return IRQ_HANDLED;
145}
146
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100147static void omap_mcbsp_tx_dma_callback(int lch, u16 ch_status, void *data)
148{
Jeff Garzike8f2af12007-10-26 05:40:25 -0400149 struct omap_mcbsp *mcbsp_dma_tx = data;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100150
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +0300151 dev_dbg(mcbsp_dma_tx->dev, "TX DMA callback : 0x%x\n",
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800152 MCBSP_READ(mcbsp_dma_tx, SPCR2));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100153
154 /* We can free the channels */
155 omap_free_dma(mcbsp_dma_tx->dma_tx_lch);
156 mcbsp_dma_tx->dma_tx_lch = -1;
157
158 complete(&mcbsp_dma_tx->tx_dma_completion);
159}
160
161static void omap_mcbsp_rx_dma_callback(int lch, u16 ch_status, void *data)
162{
Jeff Garzike8f2af12007-10-26 05:40:25 -0400163 struct omap_mcbsp *mcbsp_dma_rx = data;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100164
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +0300165 dev_dbg(mcbsp_dma_rx->dev, "RX DMA callback : 0x%x\n",
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800166 MCBSP_READ(mcbsp_dma_rx, SPCR2));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100167
168 /* We can free the channels */
169 omap_free_dma(mcbsp_dma_rx->dma_rx_lch);
170 mcbsp_dma_rx->dma_rx_lch = -1;
171
172 complete(&mcbsp_dma_rx->rx_dma_completion);
173}
174
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100175/*
176 * omap_mcbsp_config simply write a config to the
177 * appropriate McBSP.
178 * You either call this function or set the McBSP registers
179 * by yourself before calling omap_mcbsp_start().
180 */
Eduardo Valentinfb78d802008-07-03 12:24:39 +0300181void omap_mcbsp_config(unsigned int id, const struct omap_mcbsp_reg_cfg *config)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100182{
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300183 struct omap_mcbsp *mcbsp;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100184
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +0300185 if (!omap_mcbsp_check_valid_id(id)) {
186 printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
187 return;
188 }
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300189 mcbsp = id_to_mcbsp_ptr(id);
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +0300190
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300191 dev_dbg(mcbsp->dev, "Configuring McBSP%d phys_base: 0x%08lx\n",
192 mcbsp->id, mcbsp->phys_base);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100193
194 /* We write the given config */
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800195 MCBSP_WRITE(mcbsp, SPCR2, config->spcr2);
196 MCBSP_WRITE(mcbsp, SPCR1, config->spcr1);
197 MCBSP_WRITE(mcbsp, RCR2, config->rcr2);
198 MCBSP_WRITE(mcbsp, RCR1, config->rcr1);
199 MCBSP_WRITE(mcbsp, XCR2, config->xcr2);
200 MCBSP_WRITE(mcbsp, XCR1, config->xcr1);
201 MCBSP_WRITE(mcbsp, SRGR2, config->srgr2);
202 MCBSP_WRITE(mcbsp, SRGR1, config->srgr1);
203 MCBSP_WRITE(mcbsp, MCR2, config->mcr2);
204 MCBSP_WRITE(mcbsp, MCR1, config->mcr1);
205 MCBSP_WRITE(mcbsp, PCR0, config->pcr0);
Syed Rafiuddina5b92cc2009-07-28 18:57:10 +0530206 if (cpu_is_omap2430() || cpu_is_omap34xx() || cpu_is_omap44xx()) {
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800207 MCBSP_WRITE(mcbsp, XCCR, config->xccr);
208 MCBSP_WRITE(mcbsp, RCCR, config->rccr);
Tony Lindgren3127f8f2009-01-15 13:09:54 +0200209 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100210}
Eduardo Valentinfb78d802008-07-03 12:24:39 +0300211EXPORT_SYMBOL(omap_mcbsp_config);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100212
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800213#ifdef CONFIG_ARCH_OMAP3
Eduardo Valentin7aa9ff52009-08-20 16:18:10 +0300214/*
215 * omap_mcbsp_set_tx_threshold configures how to deal
216 * with transmit threshold. the threshold value and handler can be
217 * configure in here.
218 */
219void omap_mcbsp_set_tx_threshold(unsigned int id, u16 threshold)
220{
221 struct omap_mcbsp *mcbsp;
Eduardo Valentin7aa9ff52009-08-20 16:18:10 +0300222
223 if (!cpu_is_omap34xx())
224 return;
225
226 if (!omap_mcbsp_check_valid_id(id)) {
227 printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
228 return;
229 }
230 mcbsp = id_to_mcbsp_ptr(id);
Eduardo Valentin7aa9ff52009-08-20 16:18:10 +0300231
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800232 MCBSP_WRITE(mcbsp, THRSH2, threshold);
Eduardo Valentin7aa9ff52009-08-20 16:18:10 +0300233}
234EXPORT_SYMBOL(omap_mcbsp_set_tx_threshold);
235
236/*
237 * omap_mcbsp_set_rx_threshold configures how to deal
238 * with receive threshold. the threshold value and handler can be
239 * configure in here.
240 */
241void omap_mcbsp_set_rx_threshold(unsigned int id, u16 threshold)
242{
243 struct omap_mcbsp *mcbsp;
Eduardo Valentin7aa9ff52009-08-20 16:18:10 +0300244
245 if (!cpu_is_omap34xx())
246 return;
247
248 if (!omap_mcbsp_check_valid_id(id)) {
249 printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
250 return;
251 }
252 mcbsp = id_to_mcbsp_ptr(id);
Eduardo Valentin7aa9ff52009-08-20 16:18:10 +0300253
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800254 MCBSP_WRITE(mcbsp, THRSH1, threshold);
Eduardo Valentin7aa9ff52009-08-20 16:18:10 +0300255}
256EXPORT_SYMBOL(omap_mcbsp_set_rx_threshold);
Eduardo Valentina1a56f5f2009-08-20 16:18:11 +0300257
258/*
259 * omap_mcbsp_get_max_tx_thres just return the current configured
260 * maximum threshold for transmission
261 */
262u16 omap_mcbsp_get_max_tx_threshold(unsigned int id)
263{
264 struct omap_mcbsp *mcbsp;
265
266 if (!omap_mcbsp_check_valid_id(id)) {
267 printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
268 return -ENODEV;
269 }
270 mcbsp = id_to_mcbsp_ptr(id);
271
272 return mcbsp->max_tx_thres;
273}
274EXPORT_SYMBOL(omap_mcbsp_get_max_tx_threshold);
275
276/*
277 * omap_mcbsp_get_max_rx_thres just return the current configured
278 * maximum threshold for reception
279 */
280u16 omap_mcbsp_get_max_rx_threshold(unsigned int id)
281{
282 struct omap_mcbsp *mcbsp;
283
284 if (!omap_mcbsp_check_valid_id(id)) {
285 printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
286 return -ENODEV;
287 }
288 mcbsp = id_to_mcbsp_ptr(id);
289
290 return mcbsp->max_rx_thres;
291}
292EXPORT_SYMBOL(omap_mcbsp_get_max_rx_threshold);
Peter Ujfalusi98cb20e2009-08-20 16:18:14 +0300293
294/*
295 * omap_mcbsp_get_dma_op_mode just return the current configured
296 * operating mode for the mcbsp channel
297 */
298int omap_mcbsp_get_dma_op_mode(unsigned int id)
299{
300 struct omap_mcbsp *mcbsp;
301 int dma_op_mode;
302
303 if (!omap_mcbsp_check_valid_id(id)) {
304 printk(KERN_ERR "%s: Invalid id (%u)\n", __func__, id + 1);
305 return -ENODEV;
306 }
307 mcbsp = id_to_mcbsp_ptr(id);
308
Peter Ujfalusi98cb20e2009-08-20 16:18:14 +0300309 dma_op_mode = mcbsp->dma_op_mode;
Peter Ujfalusi98cb20e2009-08-20 16:18:14 +0300310
311 return dma_op_mode;
312}
313EXPORT_SYMBOL(omap_mcbsp_get_dma_op_mode);
Eero Nurkkala2122fdc2009-08-20 16:18:15 +0300314
315static inline void omap34xx_mcbsp_request(struct omap_mcbsp *mcbsp)
316{
317 /*
318 * Enable wakup behavior, smart idle and all wakeups
319 * REVISIT: some wakeups may be unnecessary
320 */
321 if (cpu_is_omap34xx()) {
322 u16 syscon;
323
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800324 syscon = MCBSP_READ(mcbsp, SYSCON);
Eero Nurkkala2ba93f82009-08-20 16:18:17 +0300325 syscon &= ~(ENAWAKEUP | SIDLEMODE(0x03) | CLOCKACTIVITY(0x03));
Eduardo Valentind99a7452009-08-20 16:18:18 +0300326
Eero Nurkkalafa3935b2009-08-20 16:18:19 +0300327 if (mcbsp->dma_op_mode == MCBSP_DMA_MODE_THRESHOLD) {
328 syscon |= (ENAWAKEUP | SIDLEMODE(0x02) |
329 CLOCKACTIVITY(0x02));
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800330 MCBSP_WRITE(mcbsp, WAKEUPEN, XRDYEN | RRDYEN);
Eero Nurkkalafa3935b2009-08-20 16:18:19 +0300331 } else {
Eduardo Valentind99a7452009-08-20 16:18:18 +0300332 syscon |= SIDLEMODE(0x01);
Eero Nurkkalafa3935b2009-08-20 16:18:19 +0300333 }
Eduardo Valentind99a7452009-08-20 16:18:18 +0300334
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800335 MCBSP_WRITE(mcbsp, SYSCON, syscon);
Eero Nurkkala2122fdc2009-08-20 16:18:15 +0300336 }
337}
338
339static inline void omap34xx_mcbsp_free(struct omap_mcbsp *mcbsp)
340{
341 /*
342 * Disable wakup behavior, smart idle and all wakeups
343 */
344 if (cpu_is_omap34xx()) {
345 u16 syscon;
Eero Nurkkala2122fdc2009-08-20 16:18:15 +0300346
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800347 syscon = MCBSP_READ(mcbsp, SYSCON);
Eero Nurkkala2ba93f82009-08-20 16:18:17 +0300348 syscon &= ~(ENAWAKEUP | SIDLEMODE(0x03) | CLOCKACTIVITY(0x03));
Eero Nurkkala72cc6d72009-08-20 16:18:20 +0300349 /*
350 * HW bug workaround - If no_idle mode is taken, we need to
351 * go to smart_idle before going to always_idle, or the
352 * device will not hit retention anymore.
353 */
354 syscon |= SIDLEMODE(0x02);
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800355 MCBSP_WRITE(mcbsp, SYSCON, syscon);
Eero Nurkkala72cc6d72009-08-20 16:18:20 +0300356
357 syscon &= ~(SIDLEMODE(0x03));
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800358 MCBSP_WRITE(mcbsp, SYSCON, syscon);
Eero Nurkkala2122fdc2009-08-20 16:18:15 +0300359
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800360 MCBSP_WRITE(mcbsp, WAKEUPEN, 0);
Eero Nurkkala2122fdc2009-08-20 16:18:15 +0300361 }
362}
363#else
364static inline void omap34xx_mcbsp_request(struct omap_mcbsp *mcbsp) {}
365static inline void omap34xx_mcbsp_free(struct omap_mcbsp *mcbsp) {}
Eduardo Valentin7aa9ff52009-08-20 16:18:10 +0300366#endif
367
Tony Lindgren120db2c2006-04-02 17:46:27 +0100368/*
369 * We can choose between IRQ based or polled IO.
370 * This needs to be called before omap_mcbsp_request().
371 */
372int omap_mcbsp_set_io_type(unsigned int id, omap_mcbsp_io_type_t io_type)
373{
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300374 struct omap_mcbsp *mcbsp;
375
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +0300376 if (!omap_mcbsp_check_valid_id(id)) {
377 printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
378 return -ENODEV;
379 }
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300380 mcbsp = id_to_mcbsp_ptr(id);
Tony Lindgren120db2c2006-04-02 17:46:27 +0100381
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300382 spin_lock(&mcbsp->lock);
Tony Lindgren120db2c2006-04-02 17:46:27 +0100383
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300384 if (!mcbsp->free) {
385 dev_err(mcbsp->dev, "McBSP%d is currently in use\n",
386 mcbsp->id);
387 spin_unlock(&mcbsp->lock);
Tony Lindgren120db2c2006-04-02 17:46:27 +0100388 return -EINVAL;
389 }
390
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300391 mcbsp->io_type = io_type;
Tony Lindgren120db2c2006-04-02 17:46:27 +0100392
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300393 spin_unlock(&mcbsp->lock);
Tony Lindgren120db2c2006-04-02 17:46:27 +0100394
395 return 0;
396}
Eduardo Valentinfb78d802008-07-03 12:24:39 +0300397EXPORT_SYMBOL(omap_mcbsp_set_io_type);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100398
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100399int omap_mcbsp_request(unsigned int id)
400{
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300401 struct omap_mcbsp *mcbsp;
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -0800402 void *reg_cache;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100403 int err;
404
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +0300405 if (!omap_mcbsp_check_valid_id(id)) {
406 printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
407 return -ENODEV;
Tony Lindgren120db2c2006-04-02 17:46:27 +0100408 }
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300409 mcbsp = id_to_mcbsp_ptr(id);
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +0300410
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -0800411 reg_cache = kzalloc(omap_mcbsp_cache_size, GFP_KERNEL);
412 if (!reg_cache) {
413 return -ENOMEM;
414 }
415
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300416 spin_lock(&mcbsp->lock);
417 if (!mcbsp->free) {
418 dev_err(mcbsp->dev, "McBSP%d is currently in use\n",
419 mcbsp->id);
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -0800420 err = -EBUSY;
421 goto err_kfree;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100422 }
423
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300424 mcbsp->free = 0;
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -0800425 mcbsp->reg_cache = reg_cache;
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300426 spin_unlock(&mcbsp->lock);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100427
Russell Kingb820ce42009-01-23 10:26:46 +0000428 if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->request)
429 mcbsp->pdata->ops->request(id);
430
431 clk_enable(mcbsp->iclk);
432 clk_enable(mcbsp->fclk);
433
Eero Nurkkala2122fdc2009-08-20 16:18:15 +0300434 /* Do procedure specific to omap34xx arch, if applicable */
435 omap34xx_mcbsp_request(mcbsp);
436
Jarkko Nikula5a070552008-10-08 10:01:41 +0300437 /*
438 * Make sure that transmitter, receiver and sample-rate generator are
439 * not running before activating IRQs.
440 */
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800441 MCBSP_WRITE(mcbsp, SPCR1, 0);
442 MCBSP_WRITE(mcbsp, SPCR2, 0);
Jarkko Nikula5a070552008-10-08 10:01:41 +0300443
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300444 if (mcbsp->io_type == OMAP_MCBSP_IRQ_IO) {
Tony Lindgren120db2c2006-04-02 17:46:27 +0100445 /* We need to get IRQs here */
Jarkko Nikula5a070552008-10-08 10:01:41 +0300446 init_completion(&mcbsp->tx_irq_completion);
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300447 err = request_irq(mcbsp->tx_irq, omap_mcbsp_tx_irq_handler,
448 0, "McBSP", (void *)mcbsp);
Tony Lindgren120db2c2006-04-02 17:46:27 +0100449 if (err != 0) {
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300450 dev_err(mcbsp->dev, "Unable to request TX IRQ %d "
451 "for McBSP%d\n", mcbsp->tx_irq,
452 mcbsp->id);
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -0800453 goto err_clk_disable;
Tony Lindgren120db2c2006-04-02 17:46:27 +0100454 }
455
Jarkko Nikula5a070552008-10-08 10:01:41 +0300456 init_completion(&mcbsp->rx_irq_completion);
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300457 err = request_irq(mcbsp->rx_irq, omap_mcbsp_rx_irq_handler,
458 0, "McBSP", (void *)mcbsp);
Tony Lindgren120db2c2006-04-02 17:46:27 +0100459 if (err != 0) {
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300460 dev_err(mcbsp->dev, "Unable to request RX IRQ %d "
461 "for McBSP%d\n", mcbsp->rx_irq,
462 mcbsp->id);
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -0800463 goto err_free_irq;
Tony Lindgren120db2c2006-04-02 17:46:27 +0100464 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100465 }
466
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100467 return 0;
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -0800468err_free_irq:
Janusz Krzysztofik1866b542010-01-08 10:29:04 -0800469 free_irq(mcbsp->tx_irq, (void *)mcbsp);
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -0800470err_clk_disable:
Janusz Krzysztofik1866b542010-01-08 10:29:04 -0800471 if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->free)
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -0800472 mcbsp->pdata->ops->free(id);
Janusz Krzysztofik1866b542010-01-08 10:29:04 -0800473
474 /* Do procedure specific to omap34xx arch, if applicable */
475 omap34xx_mcbsp_free(mcbsp);
476
477 clk_disable(mcbsp->fclk);
478 clk_disable(mcbsp->iclk);
479
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -0800480 spin_lock(&mcbsp->lock);
Janusz Krzysztofik1866b542010-01-08 10:29:04 -0800481 mcbsp->free = 1;
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -0800482 mcbsp->reg_cache = NULL;
483err_kfree:
484 spin_unlock(&mcbsp->lock);
485 kfree(reg_cache);
Janusz Krzysztofik1866b542010-01-08 10:29:04 -0800486
487 return err;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100488}
Eduardo Valentinfb78d802008-07-03 12:24:39 +0300489EXPORT_SYMBOL(omap_mcbsp_request);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100490
491void omap_mcbsp_free(unsigned int id)
492{
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300493 struct omap_mcbsp *mcbsp;
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -0800494 void *reg_cache;
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300495
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +0300496 if (!omap_mcbsp_check_valid_id(id)) {
497 printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100498 return;
Tony Lindgren120db2c2006-04-02 17:46:27 +0100499 }
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300500 mcbsp = id_to_mcbsp_ptr(id);
Tony Lindgren120db2c2006-04-02 17:46:27 +0100501
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300502 if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->free)
503 mcbsp->pdata->ops->free(id);
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +0300504
Eero Nurkkala2122fdc2009-08-20 16:18:15 +0300505 /* Do procedure specific to omap34xx arch, if applicable */
506 omap34xx_mcbsp_free(mcbsp);
507
Russell Kingb820ce42009-01-23 10:26:46 +0000508 clk_disable(mcbsp->fclk);
509 clk_disable(mcbsp->iclk);
510
511 if (mcbsp->io_type == OMAP_MCBSP_IRQ_IO) {
512 /* Free IRQs */
513 free_irq(mcbsp->rx_irq, (void *)mcbsp);
514 free_irq(mcbsp->tx_irq, (void *)mcbsp);
515 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100516
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -0800517 reg_cache = mcbsp->reg_cache;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100518
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -0800519 spin_lock(&mcbsp->lock);
520 if (mcbsp->free)
521 dev_err(mcbsp->dev, "McBSP%d was not reserved\n", mcbsp->id);
522 else
523 mcbsp->free = 1;
524 mcbsp->reg_cache = NULL;
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300525 spin_unlock(&mcbsp->lock);
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -0800526
527 if (reg_cache)
528 kfree(reg_cache);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100529}
Eduardo Valentinfb78d802008-07-03 12:24:39 +0300530EXPORT_SYMBOL(omap_mcbsp_free);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100531
532/*
Jarkko Nikulac12abc02009-08-07 09:59:47 +0300533 * Here we start the McBSP, by enabling transmitter, receiver or both.
534 * If no transmitter or receiver is active prior calling, then sample-rate
535 * generator and frame sync are started.
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100536 */
Jarkko Nikulac12abc02009-08-07 09:59:47 +0300537void omap_mcbsp_start(unsigned int id, int tx, int rx)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100538{
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300539 struct omap_mcbsp *mcbsp;
Jarkko Nikulac12abc02009-08-07 09:59:47 +0300540 int idle;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100541 u16 w;
542
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +0300543 if (!omap_mcbsp_check_valid_id(id)) {
544 printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100545 return;
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +0300546 }
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300547 mcbsp = id_to_mcbsp_ptr(id);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100548
Janusz Krzysztofik96fbd742010-02-15 10:03:33 -0800549 mcbsp->rx_word_length = (MCBSP_READ_CACHE(mcbsp, RCR1) >> 5) & 0x7;
550 mcbsp->tx_word_length = (MCBSP_READ_CACHE(mcbsp, XCR1) >> 5) & 0x7;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100551
Janusz Krzysztofik96fbd742010-02-15 10:03:33 -0800552 idle = !((MCBSP_READ_CACHE(mcbsp, SPCR2) |
553 MCBSP_READ_CACHE(mcbsp, SPCR1)) & 1);
Jarkko Nikulac12abc02009-08-07 09:59:47 +0300554
555 if (idle) {
556 /* Start the sample generator */
Janusz Krzysztofik96fbd742010-02-15 10:03:33 -0800557 w = MCBSP_READ_CACHE(mcbsp, SPCR2);
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800558 MCBSP_WRITE(mcbsp, SPCR2, w | (1 << 6));
Jarkko Nikulac12abc02009-08-07 09:59:47 +0300559 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100560
561 /* Enable transmitter and receiver */
Jarkko Nikulad09a2af2009-08-23 12:24:27 +0300562 tx &= 1;
Janusz Krzysztofik96fbd742010-02-15 10:03:33 -0800563 w = MCBSP_READ_CACHE(mcbsp, SPCR2);
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800564 MCBSP_WRITE(mcbsp, SPCR2, w | tx);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100565
Jarkko Nikulad09a2af2009-08-23 12:24:27 +0300566 rx &= 1;
Janusz Krzysztofik96fbd742010-02-15 10:03:33 -0800567 w = MCBSP_READ_CACHE(mcbsp, SPCR1);
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800568 MCBSP_WRITE(mcbsp, SPCR1, w | rx);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100569
Eduardo Valentin44a63112009-08-20 16:18:09 +0300570 /*
571 * Worst case: CLKSRG*2 = 8000khz: (1/8000) * 2 * 2 usec
572 * REVISIT: 100us may give enough time for two CLKSRG, however
573 * due to some unknown PM related, clock gating etc. reason it
574 * is now at 500us.
575 */
576 udelay(500);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100577
Jarkko Nikulac12abc02009-08-07 09:59:47 +0300578 if (idle) {
579 /* Start frame sync */
Janusz Krzysztofik96fbd742010-02-15 10:03:33 -0800580 w = MCBSP_READ_CACHE(mcbsp, SPCR2);
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800581 MCBSP_WRITE(mcbsp, SPCR2, w | (1 << 7));
Jarkko Nikulac12abc02009-08-07 09:59:47 +0300582 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100583
Jarkko Nikulad09a2af2009-08-23 12:24:27 +0300584 if (cpu_is_omap2430() || cpu_is_omap34xx()) {
585 /* Release the transmitter and receiver */
Janusz Krzysztofik96fbd742010-02-15 10:03:33 -0800586 w = MCBSP_READ_CACHE(mcbsp, XCCR);
Jarkko Nikulad09a2af2009-08-23 12:24:27 +0300587 w &= ~(tx ? XDISABLE : 0);
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800588 MCBSP_WRITE(mcbsp, XCCR, w);
Janusz Krzysztofik96fbd742010-02-15 10:03:33 -0800589 w = MCBSP_READ_CACHE(mcbsp, RCCR);
Jarkko Nikulad09a2af2009-08-23 12:24:27 +0300590 w &= ~(rx ? RDISABLE : 0);
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800591 MCBSP_WRITE(mcbsp, RCCR, w);
Jarkko Nikulad09a2af2009-08-23 12:24:27 +0300592 }
593
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100594 /* Dump McBSP Regs */
595 omap_mcbsp_dump_reg(id);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100596}
Eduardo Valentinfb78d802008-07-03 12:24:39 +0300597EXPORT_SYMBOL(omap_mcbsp_start);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100598
Jarkko Nikulac12abc02009-08-07 09:59:47 +0300599void omap_mcbsp_stop(unsigned int id, int tx, int rx)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100600{
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300601 struct omap_mcbsp *mcbsp;
Jarkko Nikulac12abc02009-08-07 09:59:47 +0300602 int idle;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100603 u16 w;
604
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +0300605 if (!omap_mcbsp_check_valid_id(id)) {
606 printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100607 return;
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +0300608 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100609
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300610 mcbsp = id_to_mcbsp_ptr(id);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100611
Eduardo Valentinfb78d802008-07-03 12:24:39 +0300612 /* Reset transmitter */
Jarkko Nikulad09a2af2009-08-23 12:24:27 +0300613 tx &= 1;
614 if (cpu_is_omap2430() || cpu_is_omap34xx()) {
Janusz Krzysztofik96fbd742010-02-15 10:03:33 -0800615 w = MCBSP_READ_CACHE(mcbsp, XCCR);
Jarkko Nikulad09a2af2009-08-23 12:24:27 +0300616 w |= (tx ? XDISABLE : 0);
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800617 MCBSP_WRITE(mcbsp, XCCR, w);
Jarkko Nikulad09a2af2009-08-23 12:24:27 +0300618 }
Janusz Krzysztofik96fbd742010-02-15 10:03:33 -0800619 w = MCBSP_READ_CACHE(mcbsp, SPCR2);
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800620 MCBSP_WRITE(mcbsp, SPCR2, w & ~tx);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100621
622 /* Reset receiver */
Jarkko Nikulad09a2af2009-08-23 12:24:27 +0300623 rx &= 1;
624 if (cpu_is_omap2430() || cpu_is_omap34xx()) {
Janusz Krzysztofik96fbd742010-02-15 10:03:33 -0800625 w = MCBSP_READ_CACHE(mcbsp, RCCR);
Jarkko Nikulaa93d4ed2009-10-14 09:56:35 -0700626 w |= (rx ? RDISABLE : 0);
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800627 MCBSP_WRITE(mcbsp, RCCR, w);
Jarkko Nikulad09a2af2009-08-23 12:24:27 +0300628 }
Janusz Krzysztofik96fbd742010-02-15 10:03:33 -0800629 w = MCBSP_READ_CACHE(mcbsp, SPCR1);
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800630 MCBSP_WRITE(mcbsp, SPCR1, w & ~rx);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100631
Janusz Krzysztofik96fbd742010-02-15 10:03:33 -0800632 idle = !((MCBSP_READ_CACHE(mcbsp, SPCR2) |
633 MCBSP_READ_CACHE(mcbsp, SPCR1)) & 1);
Jarkko Nikulac12abc02009-08-07 09:59:47 +0300634
635 if (idle) {
636 /* Reset the sample rate generator */
Janusz Krzysztofik96fbd742010-02-15 10:03:33 -0800637 w = MCBSP_READ_CACHE(mcbsp, SPCR2);
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800638 MCBSP_WRITE(mcbsp, SPCR2, w & ~(1 << 6));
Jarkko Nikulac12abc02009-08-07 09:59:47 +0300639 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100640}
Eduardo Valentinfb78d802008-07-03 12:24:39 +0300641EXPORT_SYMBOL(omap_mcbsp_stop);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100642
Tony Lindgrenbb13b5f2005-07-10 19:58:18 +0100643/* polled mcbsp i/o operations */
644int omap_mcbsp_pollwrite(unsigned int id, u16 buf)
645{
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300646 struct omap_mcbsp *mcbsp;
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +0300647
648 if (!omap_mcbsp_check_valid_id(id)) {
649 printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
650 return -ENODEV;
651 }
652
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300653 mcbsp = id_to_mcbsp_ptr(id);
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300654
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800655 MCBSP_WRITE(mcbsp, DXR1, buf);
Tony Lindgrenbb13b5f2005-07-10 19:58:18 +0100656 /* if frame sync error - clear the error */
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800657 if (MCBSP_READ(mcbsp, SPCR2) & XSYNC_ERR) {
Tony Lindgrenbb13b5f2005-07-10 19:58:18 +0100658 /* clear error */
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800659 MCBSP_WRITE(mcbsp, SPCR2,
Janusz Krzysztofik96fbd742010-02-15 10:03:33 -0800660 MCBSP_READ_CACHE(mcbsp, SPCR2) & (~XSYNC_ERR));
Tony Lindgrenbb13b5f2005-07-10 19:58:18 +0100661 /* resend */
662 return -1;
663 } else {
664 /* wait for transmit confirmation */
665 int attemps = 0;
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800666 while (!(MCBSP_READ(mcbsp, SPCR2) & XRDY)) {
Tony Lindgrenbb13b5f2005-07-10 19:58:18 +0100667 if (attemps++ > 1000) {
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800668 MCBSP_WRITE(mcbsp, SPCR2,
Janusz Krzysztofik96fbd742010-02-15 10:03:33 -0800669 MCBSP_READ_CACHE(mcbsp, SPCR2) &
670 (~XRST));
Tony Lindgrenbb13b5f2005-07-10 19:58:18 +0100671 udelay(10);
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800672 MCBSP_WRITE(mcbsp, SPCR2,
Janusz Krzysztofik96fbd742010-02-15 10:03:33 -0800673 MCBSP_READ_CACHE(mcbsp, SPCR2) |
674 (XRST));
Tony Lindgrenbb13b5f2005-07-10 19:58:18 +0100675 udelay(10);
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300676 dev_err(mcbsp->dev, "Could not write to"
677 " McBSP%d Register\n", mcbsp->id);
Tony Lindgrenbb13b5f2005-07-10 19:58:18 +0100678 return -2;
679 }
680 }
681 }
Eduardo Valentinfb78d802008-07-03 12:24:39 +0300682
Tony Lindgrenbb13b5f2005-07-10 19:58:18 +0100683 return 0;
684}
Eduardo Valentinfb78d802008-07-03 12:24:39 +0300685EXPORT_SYMBOL(omap_mcbsp_pollwrite);
Tony Lindgrenbb13b5f2005-07-10 19:58:18 +0100686
Eduardo Valentinfb78d802008-07-03 12:24:39 +0300687int omap_mcbsp_pollread(unsigned int id, u16 *buf)
Tony Lindgrenbb13b5f2005-07-10 19:58:18 +0100688{
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300689 struct omap_mcbsp *mcbsp;
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +0300690
691 if (!omap_mcbsp_check_valid_id(id)) {
692 printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
693 return -ENODEV;
694 }
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300695 mcbsp = id_to_mcbsp_ptr(id);
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +0300696
Tony Lindgrenbb13b5f2005-07-10 19:58:18 +0100697 /* if frame sync error - clear the error */
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800698 if (MCBSP_READ(mcbsp, SPCR1) & RSYNC_ERR) {
Tony Lindgrenbb13b5f2005-07-10 19:58:18 +0100699 /* clear error */
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800700 MCBSP_WRITE(mcbsp, SPCR1,
Janusz Krzysztofik96fbd742010-02-15 10:03:33 -0800701 MCBSP_READ_CACHE(mcbsp, SPCR1) & (~RSYNC_ERR));
Tony Lindgrenbb13b5f2005-07-10 19:58:18 +0100702 /* resend */
703 return -1;
704 } else {
705 /* wait for recieve confirmation */
706 int attemps = 0;
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800707 while (!(MCBSP_READ(mcbsp, SPCR1) & RRDY)) {
Tony Lindgrenbb13b5f2005-07-10 19:58:18 +0100708 if (attemps++ > 1000) {
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800709 MCBSP_WRITE(mcbsp, SPCR1,
Janusz Krzysztofik96fbd742010-02-15 10:03:33 -0800710 MCBSP_READ_CACHE(mcbsp, SPCR1) &
711 (~RRST));
Tony Lindgrenbb13b5f2005-07-10 19:58:18 +0100712 udelay(10);
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800713 MCBSP_WRITE(mcbsp, SPCR1,
Janusz Krzysztofik96fbd742010-02-15 10:03:33 -0800714 MCBSP_READ_CACHE(mcbsp, SPCR1) |
715 (RRST));
Tony Lindgrenbb13b5f2005-07-10 19:58:18 +0100716 udelay(10);
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300717 dev_err(mcbsp->dev, "Could not read from"
718 " McBSP%d Register\n", mcbsp->id);
Tony Lindgrenbb13b5f2005-07-10 19:58:18 +0100719 return -2;
720 }
721 }
722 }
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800723 *buf = MCBSP_READ(mcbsp, DRR1);
Eduardo Valentinfb78d802008-07-03 12:24:39 +0300724
Tony Lindgrenbb13b5f2005-07-10 19:58:18 +0100725 return 0;
726}
Eduardo Valentinfb78d802008-07-03 12:24:39 +0300727EXPORT_SYMBOL(omap_mcbsp_pollread);
Tony Lindgrenbb13b5f2005-07-10 19:58:18 +0100728
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100729/*
730 * IRQ based word transmission.
731 */
732void omap_mcbsp_xmit_word(unsigned int id, u32 word)
733{
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300734 struct omap_mcbsp *mcbsp;
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +0300735 omap_mcbsp_word_length word_length;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100736
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +0300737 if (!omap_mcbsp_check_valid_id(id)) {
738 printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100739 return;
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +0300740 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100741
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300742 mcbsp = id_to_mcbsp_ptr(id);
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300743 word_length = mcbsp->tx_word_length;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100744
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300745 wait_for_completion(&mcbsp->tx_irq_completion);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100746
747 if (word_length > OMAP_MCBSP_WORD_16)
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800748 MCBSP_WRITE(mcbsp, DXR2, word >> 16);
749 MCBSP_WRITE(mcbsp, DXR1, word & 0xffff);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100750}
Eduardo Valentinfb78d802008-07-03 12:24:39 +0300751EXPORT_SYMBOL(omap_mcbsp_xmit_word);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100752
753u32 omap_mcbsp_recv_word(unsigned int id)
754{
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300755 struct omap_mcbsp *mcbsp;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100756 u16 word_lsb, word_msb = 0;
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +0300757 omap_mcbsp_word_length word_length;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100758
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +0300759 if (!omap_mcbsp_check_valid_id(id)) {
760 printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
761 return -ENODEV;
762 }
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300763 mcbsp = id_to_mcbsp_ptr(id);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100764
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300765 word_length = mcbsp->rx_word_length;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100766
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300767 wait_for_completion(&mcbsp->rx_irq_completion);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100768
769 if (word_length > OMAP_MCBSP_WORD_16)
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800770 word_msb = MCBSP_READ(mcbsp, DRR2);
771 word_lsb = MCBSP_READ(mcbsp, DRR1);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100772
773 return (word_lsb | (word_msb << 16));
774}
Eduardo Valentinfb78d802008-07-03 12:24:39 +0300775EXPORT_SYMBOL(omap_mcbsp_recv_word);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100776
Tony Lindgren120db2c2006-04-02 17:46:27 +0100777int omap_mcbsp_spi_master_xmit_word_poll(unsigned int id, u32 word)
778{
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300779 struct omap_mcbsp *mcbsp;
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +0300780 omap_mcbsp_word_length tx_word_length;
781 omap_mcbsp_word_length rx_word_length;
Tony Lindgren120db2c2006-04-02 17:46:27 +0100782 u16 spcr2, spcr1, attempts = 0, word_lsb, word_msb = 0;
783
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +0300784 if (!omap_mcbsp_check_valid_id(id)) {
785 printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
786 return -ENODEV;
787 }
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300788 mcbsp = id_to_mcbsp_ptr(id);
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300789 tx_word_length = mcbsp->tx_word_length;
790 rx_word_length = mcbsp->rx_word_length;
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +0300791
Tony Lindgren120db2c2006-04-02 17:46:27 +0100792 if (tx_word_length != rx_word_length)
793 return -EINVAL;
794
795 /* First we wait for the transmitter to be ready */
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800796 spcr2 = MCBSP_READ(mcbsp, SPCR2);
Tony Lindgren120db2c2006-04-02 17:46:27 +0100797 while (!(spcr2 & XRDY)) {
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800798 spcr2 = MCBSP_READ(mcbsp, SPCR2);
Tony Lindgren120db2c2006-04-02 17:46:27 +0100799 if (attempts++ > 1000) {
800 /* We must reset the transmitter */
Janusz Krzysztofik96fbd742010-02-15 10:03:33 -0800801 MCBSP_WRITE(mcbsp, SPCR2,
802 MCBSP_READ_CACHE(mcbsp, SPCR2) & (~XRST));
Tony Lindgren120db2c2006-04-02 17:46:27 +0100803 udelay(10);
Janusz Krzysztofik96fbd742010-02-15 10:03:33 -0800804 MCBSP_WRITE(mcbsp, SPCR2,
805 MCBSP_READ_CACHE(mcbsp, SPCR2) | XRST);
Tony Lindgren120db2c2006-04-02 17:46:27 +0100806 udelay(10);
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300807 dev_err(mcbsp->dev, "McBSP%d transmitter not "
808 "ready\n", mcbsp->id);
Tony Lindgren120db2c2006-04-02 17:46:27 +0100809 return -EAGAIN;
810 }
811 }
812
813 /* Now we can push the data */
814 if (tx_word_length > OMAP_MCBSP_WORD_16)
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800815 MCBSP_WRITE(mcbsp, DXR2, word >> 16);
816 MCBSP_WRITE(mcbsp, DXR1, word & 0xffff);
Tony Lindgren120db2c2006-04-02 17:46:27 +0100817
818 /* We wait for the receiver to be ready */
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800819 spcr1 = MCBSP_READ(mcbsp, SPCR1);
Tony Lindgren120db2c2006-04-02 17:46:27 +0100820 while (!(spcr1 & RRDY)) {
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800821 spcr1 = MCBSP_READ(mcbsp, SPCR1);
Tony Lindgren120db2c2006-04-02 17:46:27 +0100822 if (attempts++ > 1000) {
823 /* We must reset the receiver */
Janusz Krzysztofik96fbd742010-02-15 10:03:33 -0800824 MCBSP_WRITE(mcbsp, SPCR1,
825 MCBSP_READ_CACHE(mcbsp, SPCR1) & (~RRST));
Tony Lindgren120db2c2006-04-02 17:46:27 +0100826 udelay(10);
Janusz Krzysztofik96fbd742010-02-15 10:03:33 -0800827 MCBSP_WRITE(mcbsp, SPCR1,
828 MCBSP_READ_CACHE(mcbsp, SPCR1) | RRST);
Tony Lindgren120db2c2006-04-02 17:46:27 +0100829 udelay(10);
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300830 dev_err(mcbsp->dev, "McBSP%d receiver not "
831 "ready\n", mcbsp->id);
Tony Lindgren120db2c2006-04-02 17:46:27 +0100832 return -EAGAIN;
833 }
834 }
835
836 /* Receiver is ready, let's read the dummy data */
837 if (rx_word_length > OMAP_MCBSP_WORD_16)
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800838 word_msb = MCBSP_READ(mcbsp, DRR2);
839 word_lsb = MCBSP_READ(mcbsp, DRR1);
Tony Lindgren120db2c2006-04-02 17:46:27 +0100840
841 return 0;
842}
Eduardo Valentinfb78d802008-07-03 12:24:39 +0300843EXPORT_SYMBOL(omap_mcbsp_spi_master_xmit_word_poll);
Tony Lindgren120db2c2006-04-02 17:46:27 +0100844
Eduardo Valentinfb78d802008-07-03 12:24:39 +0300845int omap_mcbsp_spi_master_recv_word_poll(unsigned int id, u32 *word)
Tony Lindgren120db2c2006-04-02 17:46:27 +0100846{
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300847 struct omap_mcbsp *mcbsp;
Russell Kingd592dd12008-09-04 14:25:42 +0100848 u32 clock_word = 0;
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +0300849 omap_mcbsp_word_length tx_word_length;
850 omap_mcbsp_word_length rx_word_length;
Tony Lindgren120db2c2006-04-02 17:46:27 +0100851 u16 spcr2, spcr1, attempts = 0, word_lsb, word_msb = 0;
852
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +0300853 if (!omap_mcbsp_check_valid_id(id)) {
854 printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
855 return -ENODEV;
856 }
857
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300858 mcbsp = id_to_mcbsp_ptr(id);
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300859
860 tx_word_length = mcbsp->tx_word_length;
861 rx_word_length = mcbsp->rx_word_length;
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +0300862
Tony Lindgren120db2c2006-04-02 17:46:27 +0100863 if (tx_word_length != rx_word_length)
864 return -EINVAL;
865
866 /* First we wait for the transmitter to be ready */
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800867 spcr2 = MCBSP_READ(mcbsp, SPCR2);
Tony Lindgren120db2c2006-04-02 17:46:27 +0100868 while (!(spcr2 & XRDY)) {
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800869 spcr2 = MCBSP_READ(mcbsp, SPCR2);
Tony Lindgren120db2c2006-04-02 17:46:27 +0100870 if (attempts++ > 1000) {
871 /* We must reset the transmitter */
Janusz Krzysztofik96fbd742010-02-15 10:03:33 -0800872 MCBSP_WRITE(mcbsp, SPCR2,
873 MCBSP_READ_CACHE(mcbsp, SPCR2) & (~XRST));
Tony Lindgren120db2c2006-04-02 17:46:27 +0100874 udelay(10);
Janusz Krzysztofik96fbd742010-02-15 10:03:33 -0800875 MCBSP_WRITE(mcbsp, SPCR2,
876 MCBSP_READ_CACHE(mcbsp, SPCR2) | XRST);
Tony Lindgren120db2c2006-04-02 17:46:27 +0100877 udelay(10);
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300878 dev_err(mcbsp->dev, "McBSP%d transmitter not "
879 "ready\n", mcbsp->id);
Tony Lindgren120db2c2006-04-02 17:46:27 +0100880 return -EAGAIN;
881 }
882 }
883
884 /* We first need to enable the bus clock */
885 if (tx_word_length > OMAP_MCBSP_WORD_16)
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800886 MCBSP_WRITE(mcbsp, DXR2, clock_word >> 16);
887 MCBSP_WRITE(mcbsp, DXR1, clock_word & 0xffff);
Tony Lindgren120db2c2006-04-02 17:46:27 +0100888
889 /* We wait for the receiver to be ready */
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800890 spcr1 = MCBSP_READ(mcbsp, SPCR1);
Tony Lindgren120db2c2006-04-02 17:46:27 +0100891 while (!(spcr1 & RRDY)) {
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800892 spcr1 = MCBSP_READ(mcbsp, SPCR1);
Tony Lindgren120db2c2006-04-02 17:46:27 +0100893 if (attempts++ > 1000) {
894 /* We must reset the receiver */
Janusz Krzysztofik96fbd742010-02-15 10:03:33 -0800895 MCBSP_WRITE(mcbsp, SPCR1,
896 MCBSP_READ_CACHE(mcbsp, SPCR1) & (~RRST));
Tony Lindgren120db2c2006-04-02 17:46:27 +0100897 udelay(10);
Janusz Krzysztofik96fbd742010-02-15 10:03:33 -0800898 MCBSP_WRITE(mcbsp, SPCR1,
899 MCBSP_READ_CACHE(mcbsp, SPCR1) | RRST);
Tony Lindgren120db2c2006-04-02 17:46:27 +0100900 udelay(10);
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300901 dev_err(mcbsp->dev, "McBSP%d receiver not "
902 "ready\n", mcbsp->id);
Tony Lindgren120db2c2006-04-02 17:46:27 +0100903 return -EAGAIN;
904 }
905 }
906
907 /* Receiver is ready, there is something for us */
908 if (rx_word_length > OMAP_MCBSP_WORD_16)
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800909 word_msb = MCBSP_READ(mcbsp, DRR2);
910 word_lsb = MCBSP_READ(mcbsp, DRR1);
Tony Lindgren120db2c2006-04-02 17:46:27 +0100911
912 word[0] = (word_lsb | (word_msb << 16));
913
914 return 0;
915}
Eduardo Valentinfb78d802008-07-03 12:24:39 +0300916EXPORT_SYMBOL(omap_mcbsp_spi_master_recv_word_poll);
Tony Lindgren120db2c2006-04-02 17:46:27 +0100917
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100918/*
919 * Simple DMA based buffer rx/tx routines.
920 * Nothing fancy, just a single buffer tx/rx through DMA.
921 * The DMA resources are released once the transfer is done.
922 * For anything fancier, you should use your own customized DMA
923 * routines and callbacks.
924 */
Eduardo Valentinfb78d802008-07-03 12:24:39 +0300925int omap_mcbsp_xmit_buffer(unsigned int id, dma_addr_t buffer,
926 unsigned int length)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100927{
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300928 struct omap_mcbsp *mcbsp;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100929 int dma_tx_ch;
Tony Lindgren120db2c2006-04-02 17:46:27 +0100930 int src_port = 0;
931 int dest_port = 0;
932 int sync_dev = 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100933
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +0300934 if (!omap_mcbsp_check_valid_id(id)) {
935 printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
936 return -ENODEV;
937 }
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300938 mcbsp = id_to_mcbsp_ptr(id);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100939
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300940 if (omap_request_dma(mcbsp->dma_tx_sync, "McBSP TX",
Eduardo Valentinfb78d802008-07-03 12:24:39 +0300941 omap_mcbsp_tx_dma_callback,
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300942 mcbsp,
Eduardo Valentinfb78d802008-07-03 12:24:39 +0300943 &dma_tx_ch)) {
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300944 dev_err(mcbsp->dev, " Unable to request DMA channel for "
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +0300945 "McBSP%d TX. Trying IRQ based TX\n",
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300946 mcbsp->id);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100947 return -EAGAIN;
948 }
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300949 mcbsp->dma_tx_lch = dma_tx_ch;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100950
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300951 dev_err(mcbsp->dev, "McBSP%d TX DMA on channel %d\n", mcbsp->id,
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +0300952 dma_tx_ch);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100953
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300954 init_completion(&mcbsp->tx_dma_completion);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100955
Tony Lindgren120db2c2006-04-02 17:46:27 +0100956 if (cpu_class_is_omap1()) {
957 src_port = OMAP_DMA_PORT_TIPB;
958 dest_port = OMAP_DMA_PORT_EMIFF;
959 }
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +0300960 if (cpu_class_is_omap2())
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300961 sync_dev = mcbsp->dma_tx_sync;
Tony Lindgren120db2c2006-04-02 17:46:27 +0100962
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300963 omap_set_dma_transfer_params(mcbsp->dma_tx_lch,
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100964 OMAP_DMA_DATA_TYPE_S16,
965 length >> 1, 1,
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000966 OMAP_DMA_SYNC_ELEMENT,
Tony Lindgren120db2c2006-04-02 17:46:27 +0100967 sync_dev, 0);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100968
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300969 omap_set_dma_dest_params(mcbsp->dma_tx_lch,
Tony Lindgren120db2c2006-04-02 17:46:27 +0100970 src_port,
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100971 OMAP_DMA_AMODE_CONSTANT,
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300972 mcbsp->phys_base + OMAP_MCBSP_REG_DXR1,
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000973 0, 0);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100974
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300975 omap_set_dma_src_params(mcbsp->dma_tx_lch,
Tony Lindgren120db2c2006-04-02 17:46:27 +0100976 dest_port,
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100977 OMAP_DMA_AMODE_POST_INC,
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000978 buffer,
979 0, 0);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100980
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300981 omap_start_dma(mcbsp->dma_tx_lch);
982 wait_for_completion(&mcbsp->tx_dma_completion);
Eduardo Valentinfb78d802008-07-03 12:24:39 +0300983
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100984 return 0;
985}
Eduardo Valentinfb78d802008-07-03 12:24:39 +0300986EXPORT_SYMBOL(omap_mcbsp_xmit_buffer);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100987
Eduardo Valentinfb78d802008-07-03 12:24:39 +0300988int omap_mcbsp_recv_buffer(unsigned int id, dma_addr_t buffer,
989 unsigned int length)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100990{
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300991 struct omap_mcbsp *mcbsp;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100992 int dma_rx_ch;
Tony Lindgren120db2c2006-04-02 17:46:27 +0100993 int src_port = 0;
994 int dest_port = 0;
995 int sync_dev = 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100996
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +0300997 if (!omap_mcbsp_check_valid_id(id)) {
998 printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
999 return -ENODEV;
1000 }
Chandra Shekharb4b58f52008-10-08 10:01:39 +03001001 mcbsp = id_to_mcbsp_ptr(id);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001002
Chandra Shekharb4b58f52008-10-08 10:01:39 +03001003 if (omap_request_dma(mcbsp->dma_rx_sync, "McBSP RX",
Eduardo Valentinfb78d802008-07-03 12:24:39 +03001004 omap_mcbsp_rx_dma_callback,
Chandra Shekharb4b58f52008-10-08 10:01:39 +03001005 mcbsp,
Eduardo Valentinfb78d802008-07-03 12:24:39 +03001006 &dma_rx_ch)) {
Chandra Shekharb4b58f52008-10-08 10:01:39 +03001007 dev_err(mcbsp->dev, "Unable to request DMA channel for "
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +03001008 "McBSP%d RX. Trying IRQ based RX\n",
Chandra Shekharb4b58f52008-10-08 10:01:39 +03001009 mcbsp->id);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001010 return -EAGAIN;
1011 }
Chandra Shekharb4b58f52008-10-08 10:01:39 +03001012 mcbsp->dma_rx_lch = dma_rx_ch;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001013
Chandra Shekharb4b58f52008-10-08 10:01:39 +03001014 dev_err(mcbsp->dev, "McBSP%d RX DMA on channel %d\n", mcbsp->id,
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +03001015 dma_rx_ch);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001016
Chandra Shekharb4b58f52008-10-08 10:01:39 +03001017 init_completion(&mcbsp->rx_dma_completion);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001018
Tony Lindgren120db2c2006-04-02 17:46:27 +01001019 if (cpu_class_is_omap1()) {
1020 src_port = OMAP_DMA_PORT_TIPB;
1021 dest_port = OMAP_DMA_PORT_EMIFF;
1022 }
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +03001023 if (cpu_class_is_omap2())
Chandra Shekharb4b58f52008-10-08 10:01:39 +03001024 sync_dev = mcbsp->dma_rx_sync;
Tony Lindgren120db2c2006-04-02 17:46:27 +01001025
Chandra Shekharb4b58f52008-10-08 10:01:39 +03001026 omap_set_dma_transfer_params(mcbsp->dma_rx_lch,
Eduardo Valentinfb78d802008-07-03 12:24:39 +03001027 OMAP_DMA_DATA_TYPE_S16,
1028 length >> 1, 1,
1029 OMAP_DMA_SYNC_ELEMENT,
1030 sync_dev, 0);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001031
Chandra Shekharb4b58f52008-10-08 10:01:39 +03001032 omap_set_dma_src_params(mcbsp->dma_rx_lch,
Tony Lindgren120db2c2006-04-02 17:46:27 +01001033 src_port,
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001034 OMAP_DMA_AMODE_CONSTANT,
Chandra Shekharb4b58f52008-10-08 10:01:39 +03001035 mcbsp->phys_base + OMAP_MCBSP_REG_DRR1,
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001036 0, 0);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001037
Chandra Shekharb4b58f52008-10-08 10:01:39 +03001038 omap_set_dma_dest_params(mcbsp->dma_rx_lch,
Eduardo Valentinfb78d802008-07-03 12:24:39 +03001039 dest_port,
1040 OMAP_DMA_AMODE_POST_INC,
1041 buffer,
1042 0, 0);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001043
Chandra Shekharb4b58f52008-10-08 10:01:39 +03001044 omap_start_dma(mcbsp->dma_rx_lch);
1045 wait_for_completion(&mcbsp->rx_dma_completion);
Eduardo Valentinfb78d802008-07-03 12:24:39 +03001046
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001047 return 0;
1048}
Eduardo Valentinfb78d802008-07-03 12:24:39 +03001049EXPORT_SYMBOL(omap_mcbsp_recv_buffer);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001050
1051/*
1052 * SPI wrapper.
1053 * Since SPI setup is much simpler than the generic McBSP one,
1054 * this wrapper just need an omap_mcbsp_spi_cfg structure as an input.
1055 * Once this is done, you can call omap_mcbsp_start().
1056 */
Eduardo Valentinfb78d802008-07-03 12:24:39 +03001057void omap_mcbsp_set_spi_mode(unsigned int id,
1058 const struct omap_mcbsp_spi_cfg *spi_cfg)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001059{
Chandra Shekharb4b58f52008-10-08 10:01:39 +03001060 struct omap_mcbsp *mcbsp;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001061 struct omap_mcbsp_reg_cfg mcbsp_cfg;
1062
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +03001063 if (!omap_mcbsp_check_valid_id(id)) {
1064 printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001065 return;
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +03001066 }
Chandra Shekharb4b58f52008-10-08 10:01:39 +03001067 mcbsp = id_to_mcbsp_ptr(id);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001068
1069 memset(&mcbsp_cfg, 0, sizeof(struct omap_mcbsp_reg_cfg));
1070
1071 /* SPI has only one frame */
1072 mcbsp_cfg.rcr1 |= (RWDLEN1(spi_cfg->word_length) | RFRLEN1(0));
1073 mcbsp_cfg.xcr1 |= (XWDLEN1(spi_cfg->word_length) | XFRLEN1(0));
1074
Eduardo Valentinfb78d802008-07-03 12:24:39 +03001075 /* Clock stop mode */
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001076 if (spi_cfg->clk_stp_mode == OMAP_MCBSP_CLK_STP_MODE_NO_DELAY)
1077 mcbsp_cfg.spcr1 |= (1 << 12);
1078 else
1079 mcbsp_cfg.spcr1 |= (3 << 11);
1080
1081 /* Set clock parities */
1082 if (spi_cfg->rx_clock_polarity == OMAP_MCBSP_CLK_RISING)
1083 mcbsp_cfg.pcr0 |= CLKRP;
1084 else
1085 mcbsp_cfg.pcr0 &= ~CLKRP;
1086
1087 if (spi_cfg->tx_clock_polarity == OMAP_MCBSP_CLK_RISING)
1088 mcbsp_cfg.pcr0 &= ~CLKXP;
1089 else
1090 mcbsp_cfg.pcr0 |= CLKXP;
1091
1092 /* Set SCLKME to 0 and CLKSM to 1 */
1093 mcbsp_cfg.pcr0 &= ~SCLKME;
1094 mcbsp_cfg.srgr2 |= CLKSM;
1095
1096 /* Set FSXP */
1097 if (spi_cfg->fsx_polarity == OMAP_MCBSP_FS_ACTIVE_HIGH)
1098 mcbsp_cfg.pcr0 &= ~FSXP;
1099 else
1100 mcbsp_cfg.pcr0 |= FSXP;
1101
1102 if (spi_cfg->spi_mode == OMAP_MCBSP_SPI_MASTER) {
1103 mcbsp_cfg.pcr0 |= CLKXM;
Eduardo Valentinfb78d802008-07-03 12:24:39 +03001104 mcbsp_cfg.srgr1 |= CLKGDV(spi_cfg->clk_div - 1);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001105 mcbsp_cfg.pcr0 |= FSXM;
1106 mcbsp_cfg.srgr2 &= ~FSGM;
1107 mcbsp_cfg.xcr2 |= XDATDLY(1);
1108 mcbsp_cfg.rcr2 |= RDATDLY(1);
Eduardo Valentinfb78d802008-07-03 12:24:39 +03001109 } else {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001110 mcbsp_cfg.pcr0 &= ~CLKXM;
1111 mcbsp_cfg.srgr1 |= CLKGDV(1);
1112 mcbsp_cfg.pcr0 &= ~FSXM;
1113 mcbsp_cfg.xcr2 &= ~XDATDLY(3);
1114 mcbsp_cfg.rcr2 &= ~RDATDLY(3);
1115 }
1116
1117 mcbsp_cfg.xcr2 &= ~XPHASE;
1118 mcbsp_cfg.rcr2 &= ~RPHASE;
1119
1120 omap_mcbsp_config(id, &mcbsp_cfg);
1121}
Eduardo Valentinfb78d802008-07-03 12:24:39 +03001122EXPORT_SYMBOL(omap_mcbsp_set_spi_mode);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001123
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -08001124#ifdef CONFIG_ARCH_OMAP3
Eduardo Valentina1a56f5f2009-08-20 16:18:11 +03001125#define max_thres(m) (mcbsp->pdata->buffer_size)
1126#define valid_threshold(m, val) ((val) <= max_thres(m))
1127#define THRESHOLD_PROP_BUILDER(prop) \
1128static ssize_t prop##_show(struct device *dev, \
1129 struct device_attribute *attr, char *buf) \
1130{ \
1131 struct omap_mcbsp *mcbsp = dev_get_drvdata(dev); \
1132 \
1133 return sprintf(buf, "%u\n", mcbsp->prop); \
1134} \
1135 \
1136static ssize_t prop##_store(struct device *dev, \
1137 struct device_attribute *attr, \
1138 const char *buf, size_t size) \
1139{ \
1140 struct omap_mcbsp *mcbsp = dev_get_drvdata(dev); \
1141 unsigned long val; \
1142 int status; \
1143 \
1144 status = strict_strtoul(buf, 0, &val); \
1145 if (status) \
1146 return status; \
1147 \
1148 if (!valid_threshold(mcbsp, val)) \
1149 return -EDOM; \
1150 \
1151 mcbsp->prop = val; \
1152 return size; \
1153} \
1154 \
1155static DEVICE_ATTR(prop, 0644, prop##_show, prop##_store);
1156
1157THRESHOLD_PROP_BUILDER(max_tx_thres);
1158THRESHOLD_PROP_BUILDER(max_rx_thres);
1159
Jarkko Nikula9b300502009-08-24 17:45:50 +03001160static const char *dma_op_modes[] = {
1161 "element", "threshold", "frame",
1162};
1163
Peter Ujfalusi98cb20e2009-08-20 16:18:14 +03001164static ssize_t dma_op_mode_show(struct device *dev,
1165 struct device_attribute *attr, char *buf)
1166{
1167 struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
Jarkko Nikula9b300502009-08-24 17:45:50 +03001168 int dma_op_mode, i = 0;
1169 ssize_t len = 0;
1170 const char * const *s;
Peter Ujfalusi98cb20e2009-08-20 16:18:14 +03001171
Peter Ujfalusi98cb20e2009-08-20 16:18:14 +03001172 dma_op_mode = mcbsp->dma_op_mode;
Peter Ujfalusi98cb20e2009-08-20 16:18:14 +03001173
Jarkko Nikula9b300502009-08-24 17:45:50 +03001174 for (s = &dma_op_modes[i]; i < ARRAY_SIZE(dma_op_modes); s++, i++) {
1175 if (dma_op_mode == i)
1176 len += sprintf(buf + len, "[%s] ", *s);
1177 else
1178 len += sprintf(buf + len, "%s ", *s);
1179 }
1180 len += sprintf(buf + len, "\n");
1181
1182 return len;
Peter Ujfalusi98cb20e2009-08-20 16:18:14 +03001183}
1184
1185static ssize_t dma_op_mode_store(struct device *dev,
1186 struct device_attribute *attr,
1187 const char *buf, size_t size)
1188{
1189 struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
Jarkko Nikula9b300502009-08-24 17:45:50 +03001190 const char * const *s;
1191 int i = 0;
Peter Ujfalusi98cb20e2009-08-20 16:18:14 +03001192
Jarkko Nikula9b300502009-08-24 17:45:50 +03001193 for (s = &dma_op_modes[i]; i < ARRAY_SIZE(dma_op_modes); s++, i++)
1194 if (sysfs_streq(buf, *s))
1195 break;
1196
1197 if (i == ARRAY_SIZE(dma_op_modes))
1198 return -EINVAL;
Peter Ujfalusi98cb20e2009-08-20 16:18:14 +03001199
1200 spin_lock_irq(&mcbsp->lock);
Peter Ujfalusi98cb20e2009-08-20 16:18:14 +03001201 if (!mcbsp->free) {
1202 size = -EBUSY;
1203 goto unlock;
1204 }
Jarkko Nikula9b300502009-08-24 17:45:50 +03001205 mcbsp->dma_op_mode = i;
Peter Ujfalusi98cb20e2009-08-20 16:18:14 +03001206
1207unlock:
1208 spin_unlock_irq(&mcbsp->lock);
1209
1210 return size;
1211}
1212
1213static DEVICE_ATTR(dma_op_mode, 0644, dma_op_mode_show, dma_op_mode_store);
1214
Eduardo Valentin4c8200a2009-08-20 16:18:13 +03001215static const struct attribute *additional_attrs[] = {
Eduardo Valentina1a56f5f2009-08-20 16:18:11 +03001216 &dev_attr_max_tx_thres.attr,
1217 &dev_attr_max_rx_thres.attr,
Peter Ujfalusi98cb20e2009-08-20 16:18:14 +03001218 &dev_attr_dma_op_mode.attr,
Eduardo Valentina1a56f5f2009-08-20 16:18:11 +03001219 NULL,
1220};
1221
Eduardo Valentin4c8200a2009-08-20 16:18:13 +03001222static const struct attribute_group additional_attr_group = {
1223 .attrs = (struct attribute **)additional_attrs,
Eduardo Valentina1a56f5f2009-08-20 16:18:11 +03001224};
1225
Eduardo Valentin4c8200a2009-08-20 16:18:13 +03001226static inline int __devinit omap_additional_add(struct device *dev)
Eduardo Valentina1a56f5f2009-08-20 16:18:11 +03001227{
Eduardo Valentin4c8200a2009-08-20 16:18:13 +03001228 return sysfs_create_group(&dev->kobj, &additional_attr_group);
Eduardo Valentina1a56f5f2009-08-20 16:18:11 +03001229}
1230
Eduardo Valentin4c8200a2009-08-20 16:18:13 +03001231static inline void __devexit omap_additional_remove(struct device *dev)
Eduardo Valentina1a56f5f2009-08-20 16:18:11 +03001232{
Eduardo Valentin4c8200a2009-08-20 16:18:13 +03001233 sysfs_remove_group(&dev->kobj, &additional_attr_group);
Eduardo Valentina1a56f5f2009-08-20 16:18:11 +03001234}
1235
1236static inline void __devinit omap34xx_device_init(struct omap_mcbsp *mcbsp)
1237{
Peter Ujfalusi98cb20e2009-08-20 16:18:14 +03001238 mcbsp->dma_op_mode = MCBSP_DMA_MODE_ELEMENT;
Eduardo Valentina1a56f5f2009-08-20 16:18:11 +03001239 if (cpu_is_omap34xx()) {
1240 mcbsp->max_tx_thres = max_thres(mcbsp);
1241 mcbsp->max_rx_thres = max_thres(mcbsp);
Peter Ujfalusi98cb20e2009-08-20 16:18:14 +03001242 /*
1243 * REVISIT: Set dmap_op_mode to THRESHOLD as default
1244 * for mcbsp2 instances.
1245 */
Eduardo Valentin4c8200a2009-08-20 16:18:13 +03001246 if (omap_additional_add(mcbsp->dev))
Eduardo Valentina1a56f5f2009-08-20 16:18:11 +03001247 dev_warn(mcbsp->dev,
Eduardo Valentin4c8200a2009-08-20 16:18:13 +03001248 "Unable to create additional controls\n");
Eduardo Valentina1a56f5f2009-08-20 16:18:11 +03001249 } else {
1250 mcbsp->max_tx_thres = -EINVAL;
1251 mcbsp->max_rx_thres = -EINVAL;
1252 }
1253}
1254
1255static inline void __devexit omap34xx_device_exit(struct omap_mcbsp *mcbsp)
1256{
1257 if (cpu_is_omap34xx())
Eduardo Valentin4c8200a2009-08-20 16:18:13 +03001258 omap_additional_remove(mcbsp->dev);
Eduardo Valentina1a56f5f2009-08-20 16:18:11 +03001259}
1260#else
1261static inline void __devinit omap34xx_device_init(struct omap_mcbsp *mcbsp) {}
1262static inline void __devexit omap34xx_device_exit(struct omap_mcbsp *mcbsp) {}
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -08001263#endif /* CONFIG_ARCH_OMAP3 */
Eduardo Valentina1a56f5f2009-08-20 16:18:11 +03001264
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001265/*
1266 * McBSP1 and McBSP3 are directly mapped on 1610 and 1510.
1267 * 730 has only 2 McBSP, and both of them are MPU peripherals.
1268 */
Uwe Kleine-König25cef222008-10-08 10:01:39 +03001269static int __devinit omap_mcbsp_probe(struct platform_device *pdev)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001270{
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +03001271 struct omap_mcbsp_platform_data *pdata = pdev->dev.platform_data;
Chandra Shekharb4b58f52008-10-08 10:01:39 +03001272 struct omap_mcbsp *mcbsp;
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +03001273 int id = pdev->id - 1;
1274 int ret = 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001275
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +03001276 if (!pdata) {
1277 dev_err(&pdev->dev, "McBSP device initialized without"
1278 "platform data\n");
1279 ret = -EINVAL;
1280 goto exit;
1281 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001282
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +03001283 dev_dbg(&pdev->dev, "Initializing OMAP McBSP (%d).\n", pdev->id);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001284
Chandra Shekharb4b58f52008-10-08 10:01:39 +03001285 if (id >= omap_mcbsp_count) {
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +03001286 dev_err(&pdev->dev, "Invalid McBSP device id (%d)\n", id);
1287 ret = -EINVAL;
1288 goto exit;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001289 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001290
Chandra Shekharb4b58f52008-10-08 10:01:39 +03001291 mcbsp = kzalloc(sizeof(struct omap_mcbsp), GFP_KERNEL);
1292 if (!mcbsp) {
1293 ret = -ENOMEM;
1294 goto exit;
1295 }
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +03001296
Chandra Shekharb4b58f52008-10-08 10:01:39 +03001297 spin_lock_init(&mcbsp->lock);
1298 mcbsp->id = id + 1;
1299 mcbsp->free = 1;
1300 mcbsp->dma_tx_lch = -1;
1301 mcbsp->dma_rx_lch = -1;
1302
1303 mcbsp->phys_base = pdata->phys_base;
1304 mcbsp->io_base = ioremap(pdata->phys_base, SZ_4K);
1305 if (!mcbsp->io_base) {
Russell Kingd592dd12008-09-04 14:25:42 +01001306 ret = -ENOMEM;
1307 goto err_ioremap;
1308 }
1309
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +03001310 /* Default I/O is IRQ based */
Chandra Shekharb4b58f52008-10-08 10:01:39 +03001311 mcbsp->io_type = OMAP_MCBSP_IRQ_IO;
1312 mcbsp->tx_irq = pdata->tx_irq;
1313 mcbsp->rx_irq = pdata->rx_irq;
1314 mcbsp->dma_rx_sync = pdata->dma_rx_sync;
1315 mcbsp->dma_tx_sync = pdata->dma_tx_sync;
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +03001316
Russell Kingb820ce42009-01-23 10:26:46 +00001317 mcbsp->iclk = clk_get(&pdev->dev, "ick");
1318 if (IS_ERR(mcbsp->iclk)) {
1319 ret = PTR_ERR(mcbsp->iclk);
1320 dev_err(&pdev->dev, "unable to get ick: %d\n", ret);
1321 goto err_iclk;
1322 }
Stanley.Miao06151152009-01-29 08:57:12 -08001323
Russell Kingb820ce42009-01-23 10:26:46 +00001324 mcbsp->fclk = clk_get(&pdev->dev, "fck");
1325 if (IS_ERR(mcbsp->fclk)) {
1326 ret = PTR_ERR(mcbsp->fclk);
1327 dev_err(&pdev->dev, "unable to get fck: %d\n", ret);
1328 goto err_fclk;
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +03001329 }
1330
Chandra Shekharb4b58f52008-10-08 10:01:39 +03001331 mcbsp->pdata = pdata;
1332 mcbsp->dev = &pdev->dev;
Russell Kingb820ce42009-01-23 10:26:46 +00001333 mcbsp_ptr[id] = mcbsp;
Chandra Shekharb4b58f52008-10-08 10:01:39 +03001334 platform_set_drvdata(pdev, mcbsp);
Eduardo Valentina1a56f5f2009-08-20 16:18:11 +03001335
1336 /* Initialize mcbsp properties for OMAP34XX if needed / applicable */
1337 omap34xx_device_init(mcbsp);
1338
Russell Kingd592dd12008-09-04 14:25:42 +01001339 return 0;
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +03001340
Russell Kingb820ce42009-01-23 10:26:46 +00001341err_fclk:
1342 clk_put(mcbsp->iclk);
1343err_iclk:
Chandra Shekharb4b58f52008-10-08 10:01:39 +03001344 iounmap(mcbsp->io_base);
Russell Kingd592dd12008-09-04 14:25:42 +01001345err_ioremap:
Russell Kingb820ce42009-01-23 10:26:46 +00001346 kfree(mcbsp);
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +03001347exit:
1348 return ret;
1349}
1350
Uwe Kleine-König25cef222008-10-08 10:01:39 +03001351static int __devexit omap_mcbsp_remove(struct platform_device *pdev)
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +03001352{
1353 struct omap_mcbsp *mcbsp = platform_get_drvdata(pdev);
1354
1355 platform_set_drvdata(pdev, NULL);
1356 if (mcbsp) {
1357
1358 if (mcbsp->pdata && mcbsp->pdata->ops &&
1359 mcbsp->pdata->ops->free)
1360 mcbsp->pdata->ops->free(mcbsp->id);
1361
Eduardo Valentina1a56f5f2009-08-20 16:18:11 +03001362 omap34xx_device_exit(mcbsp);
1363
Russell Kingb820ce42009-01-23 10:26:46 +00001364 clk_disable(mcbsp->fclk);
1365 clk_disable(mcbsp->iclk);
1366 clk_put(mcbsp->fclk);
1367 clk_put(mcbsp->iclk);
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +03001368
Russell Kingd592dd12008-09-04 14:25:42 +01001369 iounmap(mcbsp->io_base);
1370
Russell Kingb820ce42009-01-23 10:26:46 +00001371 mcbsp->fclk = NULL;
1372 mcbsp->iclk = NULL;
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +03001373 mcbsp->free = 0;
1374 mcbsp->dev = NULL;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001375 }
1376
1377 return 0;
1378}
1379
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +03001380static struct platform_driver omap_mcbsp_driver = {
1381 .probe = omap_mcbsp_probe,
Uwe Kleine-König25cef222008-10-08 10:01:39 +03001382 .remove = __devexit_p(omap_mcbsp_remove),
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +03001383 .driver = {
1384 .name = "omap-mcbsp",
1385 },
1386};
1387
1388int __init omap_mcbsp_init(void)
1389{
1390 /* Register the McBSP driver */
1391 return platform_driver_register(&omap_mcbsp_driver);
1392}