blob: 8a8acdbd072da9854d99aeccae9a7af20dec3eda [file] [log] [blame]
Ben Dooksa21765a2007-02-11 18:31:01 +01001/* linux/arch/arm/mach-s3c2440/mach-osiris.c
Ben Dooks110d3222006-03-20 17:10:02 +00002 *
3 * Copyright (c) 2005 Simtec Electronics
4 * http://armlinux.simtec.co.uk/
5 * Ben Dooks <ben@simtec.co.uk>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10*/
11
12#include <linux/kernel.h>
13#include <linux/types.h>
14#include <linux/interrupt.h>
15#include <linux/list.h>
16#include <linux/timer.h>
17#include <linux/init.h>
18#include <linux/device.h>
Ben Dooks5698bd22007-06-06 10:36:09 +010019#include <linux/sysdev.h>
Ben Dooksb6d1f542006-12-17 23:22:26 +010020#include <linux/serial_core.h>
Ben Dooksd96a9802008-04-16 00:12:39 +010021#include <linux/clk.h>
Ben Dooks110d3222006-03-20 17:10:02 +000022
23#include <asm/mach/arch.h>
24#include <asm/mach/map.h>
25#include <asm/mach/irq.h>
26
27#include <asm/arch/osiris-map.h>
28#include <asm/arch/osiris-cpld.h>
29
30#include <asm/hardware.h>
31#include <asm/io.h>
32#include <asm/irq.h>
33#include <asm/mach-types.h>
34
Ben Dooks531b6172007-07-22 16:05:25 +010035#include <asm/plat-s3c/regs-serial.h>
Ben Dooks110d3222006-03-20 17:10:02 +000036#include <asm/arch/regs-gpio.h>
37#include <asm/arch/regs-mem.h>
38#include <asm/arch/regs-lcd.h>
Ben Dooks531b6172007-07-22 16:05:25 +010039#include <asm/plat-s3c/nand.h>
Ben Dooks110d3222006-03-20 17:10:02 +000040
41#include <linux/mtd/mtd.h>
42#include <linux/mtd/nand.h>
43#include <linux/mtd/nand_ecc.h>
44#include <linux/mtd/partitions.h>
45
Ben Dooksa21765a2007-02-11 18:31:01 +010046#include <asm/plat-s3c24xx/clock.h>
47#include <asm/plat-s3c24xx/devs.h>
48#include <asm/plat-s3c24xx/cpu.h>
Ben Dooks110d3222006-03-20 17:10:02 +000049
Simon Arlott6cbdc8c2007-05-11 20:40:30 +010050/* onboard perihperal map */
Ben Dooks110d3222006-03-20 17:10:02 +000051
52static struct map_desc osiris_iodesc[] __initdata = {
53 /* ISA IO areas (may be over-written later) */
54
55 {
56 .virtual = (u32)S3C24XX_VA_ISA_BYTE,
57 .pfn = __phys_to_pfn(S3C2410_CS5),
58 .length = SZ_16M,
59 .type = MT_DEVICE,
60 }, {
61 .virtual = (u32)S3C24XX_VA_ISA_WORD,
62 .pfn = __phys_to_pfn(S3C2410_CS5),
63 .length = SZ_16M,
64 .type = MT_DEVICE,
65 },
66
67 /* CPLD control registers */
68
69 {
Ben Dooksc362aec2007-06-06 09:51:51 +010070 .virtual = (u32)OSIRIS_VA_CTRL0,
71 .pfn = __phys_to_pfn(OSIRIS_PA_CTRL0),
72 .length = SZ_16K,
73 .type = MT_DEVICE,
74 }, {
Ben Dooks110d3222006-03-20 17:10:02 +000075 .virtual = (u32)OSIRIS_VA_CTRL1,
76 .pfn = __phys_to_pfn(OSIRIS_PA_CTRL1),
77 .length = SZ_16K,
Ben Dooks705630d2006-07-26 20:16:39 +010078 .type = MT_DEVICE,
Ben Dooks110d3222006-03-20 17:10:02 +000079 }, {
80 .virtual = (u32)OSIRIS_VA_CTRL2,
81 .pfn = __phys_to_pfn(OSIRIS_PA_CTRL2),
82 .length = SZ_16K,
Ben Dooks705630d2006-07-26 20:16:39 +010083 .type = MT_DEVICE,
Ben Dooksc362aec2007-06-06 09:51:51 +010084 }, {
85 .virtual = (u32)OSIRIS_VA_IDREG,
86 .pfn = __phys_to_pfn(OSIRIS_PA_IDREG),
87 .length = SZ_16K,
88 .type = MT_DEVICE,
Ben Dooks110d3222006-03-20 17:10:02 +000089 },
90};
91
92#define UCON S3C2410_UCON_DEFAULT | S3C2410_UCON_UCLK
93#define ULCON S3C2410_LCON_CS8 | S3C2410_LCON_PNONE | S3C2410_LCON_STOPB
94#define UFCON S3C2410_UFCON_RXTRIG8 | S3C2410_UFCON_FIFOMODE
95
96static struct s3c24xx_uart_clksrc osiris_serial_clocks[] = {
97 [0] = {
98 .name = "uclk",
99 .divisor = 1,
100 .min_baud = 0,
101 .max_baud = 0,
102 },
103 [1] = {
104 .name = "pclk",
105 .divisor = 1,
106 .min_baud = 0,
Ben Dooks705630d2006-07-26 20:16:39 +0100107 .max_baud = 0,
Ben Dooks110d3222006-03-20 17:10:02 +0000108 }
109};
110
Ben Dooks66a9b492006-06-18 23:04:05 +0100111static struct s3c2410_uartcfg osiris_uartcfgs[] __initdata = {
Ben Dooks110d3222006-03-20 17:10:02 +0000112 [0] = {
113 .hwport = 0,
114 .flags = 0,
115 .ucon = UCON,
116 .ulcon = ULCON,
117 .ufcon = UFCON,
118 .clocks = osiris_serial_clocks,
Ben Dooks705630d2006-07-26 20:16:39 +0100119 .clocks_size = ARRAY_SIZE(osiris_serial_clocks),
Ben Dooks110d3222006-03-20 17:10:02 +0000120 },
121 [1] = {
Ben Dookse2e58102006-06-18 16:21:50 +0100122 .hwport = 1,
Ben Dooks110d3222006-03-20 17:10:02 +0000123 .flags = 0,
124 .ucon = UCON,
125 .ulcon = ULCON,
126 .ufcon = UFCON,
127 .clocks = osiris_serial_clocks,
Ben Dooks705630d2006-07-26 20:16:39 +0100128 .clocks_size = ARRAY_SIZE(osiris_serial_clocks),
Ben Dooks110d3222006-03-20 17:10:02 +0000129 },
Ben Dooksca7aa4d2006-12-07 20:49:01 +0100130 [2] = {
131 .hwport = 2,
132 .flags = 0,
133 .ucon = UCON,
134 .ulcon = ULCON,
135 .ufcon = UFCON,
136 .clocks = osiris_serial_clocks,
137 .clocks_size = ARRAY_SIZE(osiris_serial_clocks),
138 }
Ben Dooks110d3222006-03-20 17:10:02 +0000139};
140
141/* NAND Flash on Osiris board */
142
143static int external_map[] = { 2 };
144static int chip0_map[] = { 0 };
145static int chip1_map[] = { 1 };
146
Ben Dooksda956fd2006-03-20 21:02:39 +0000147static struct mtd_partition osiris_default_nand_part[] = {
Ben Dooks110d3222006-03-20 17:10:02 +0000148 [0] = {
149 .name = "Boot Agent",
150 .size = SZ_16K,
Ben Dooks705630d2006-07-26 20:16:39 +0100151 .offset = 0,
Ben Dooks110d3222006-03-20 17:10:02 +0000152 },
153 [1] = {
154 .name = "/boot",
155 .size = SZ_4M - SZ_16K,
156 .offset = SZ_16K,
157 },
158 [2] = {
159 .name = "user1",
160 .offset = SZ_4M,
161 .size = SZ_32M - SZ_4M,
162 },
163 [3] = {
164 .name = "user2",
165 .offset = SZ_32M,
166 .size = MTDPART_SIZ_FULL,
167 }
168};
169
Ben Dooks3c3e69c2007-07-12 10:57:37 +0100170static struct mtd_partition osiris_default_nand_part_large[] = {
171 [0] = {
172 .name = "Boot Agent",
173 .size = SZ_128K,
174 .offset = 0,
175 },
176 [1] = {
177 .name = "/boot",
178 .size = SZ_4M - SZ_128K,
179 .offset = SZ_128K,
180 },
181 [2] = {
182 .name = "user1",
183 .offset = SZ_4M,
184 .size = SZ_32M - SZ_4M,
185 },
186 [3] = {
187 .name = "user2",
188 .offset = SZ_32M,
189 .size = MTDPART_SIZ_FULL,
190 }
191};
192
Ben Dooks110d3222006-03-20 17:10:02 +0000193/* the Osiris has 3 selectable slots for nand-flash, the two
194 * on-board chip areas, as well as the external slot.
195 *
196 * Note, there is no current hot-plug support for the External
197 * socket.
198*/
199
200static struct s3c2410_nand_set osiris_nand_sets[] = {
201 [1] = {
202 .name = "External",
203 .nr_chips = 1,
204 .nr_map = external_map,
205 .nr_partitions = ARRAY_SIZE(osiris_default_nand_part),
Ben Dooks705630d2006-07-26 20:16:39 +0100206 .partitions = osiris_default_nand_part,
Ben Dooks110d3222006-03-20 17:10:02 +0000207 },
208 [0] = {
209 .name = "chip0",
210 .nr_chips = 1,
211 .nr_map = chip0_map,
212 .nr_partitions = ARRAY_SIZE(osiris_default_nand_part),
Ben Dooks705630d2006-07-26 20:16:39 +0100213 .partitions = osiris_default_nand_part,
Ben Dooks110d3222006-03-20 17:10:02 +0000214 },
215 [2] = {
216 .name = "chip1",
217 .nr_chips = 1,
218 .nr_map = chip1_map,
219 .nr_partitions = ARRAY_SIZE(osiris_default_nand_part),
Ben Dooks705630d2006-07-26 20:16:39 +0100220 .partitions = osiris_default_nand_part,
Ben Dooks110d3222006-03-20 17:10:02 +0000221 },
222};
223
224static void osiris_nand_select(struct s3c2410_nand_set *set, int slot)
225{
226 unsigned int tmp;
227
228 slot = set->nr_map[slot] & 3;
229
230 pr_debug("osiris_nand: selecting slot %d (set %p,%p)\n",
231 slot, set, set->nr_map);
232
Ben Dooksc362aec2007-06-06 09:51:51 +0100233 tmp = __raw_readb(OSIRIS_VA_CTRL0);
234 tmp &= ~OSIRIS_CTRL0_NANDSEL;
Ben Dooks110d3222006-03-20 17:10:02 +0000235 tmp |= slot;
236
Ben Dooksc362aec2007-06-06 09:51:51 +0100237 pr_debug("osiris_nand: ctrl0 now %02x\n", tmp);
Ben Dooks110d3222006-03-20 17:10:02 +0000238
Ben Dooksc362aec2007-06-06 09:51:51 +0100239 __raw_writeb(tmp, OSIRIS_VA_CTRL0);
Ben Dooks110d3222006-03-20 17:10:02 +0000240}
241
242static struct s3c2410_platform_nand osiris_nand_info = {
243 .tacls = 25,
244 .twrph0 = 60,
245 .twrph1 = 60,
246 .nr_sets = ARRAY_SIZE(osiris_nand_sets),
247 .sets = osiris_nand_sets,
248 .select_chip = osiris_nand_select,
249};
250
251/* PCMCIA control and configuration */
252
253static struct resource osiris_pcmcia_resource[] = {
254 [0] = {
255 .start = 0x0f000000,
256 .end = 0x0f100000,
257 .flags = IORESOURCE_MEM,
258 },
259 [1] = {
260 .start = 0x0c000000,
261 .end = 0x0c100000,
262 .flags = IORESOURCE_MEM,
263 }
264};
265
266static struct platform_device osiris_pcmcia = {
267 .name = "osiris-pcmcia",
268 .id = -1,
269 .num_resources = ARRAY_SIZE(osiris_pcmcia_resource),
270 .resource = osiris_pcmcia_resource,
271};
272
Ben Dooks5698bd22007-06-06 10:36:09 +0100273/* Osiris power management device */
274
275#ifdef CONFIG_PM
276static unsigned char pm_osiris_ctrl0;
277
278static int osiris_pm_suspend(struct sys_device *sd, pm_message_t state)
279{
Ben Dooks28047ec2007-10-04 23:16:42 +0100280 unsigned int tmp;
281
Ben Dooks5698bd22007-06-06 10:36:09 +0100282 pm_osiris_ctrl0 = __raw_readb(OSIRIS_VA_CTRL0);
Ben Dooks28047ec2007-10-04 23:16:42 +0100283 tmp = pm_osiris_ctrl0 & ~OSIRIS_CTRL0_NANDSEL;
284
285 /* ensure correct NAND slot is selected on resume */
286 if ((pm_osiris_ctrl0 & OSIRIS_CTRL0_BOOT_INT) == 0)
287 tmp |= 2;
288
289 __raw_writeb(tmp, OSIRIS_VA_CTRL0);
290
Ben Dooks4afcdda2007-10-04 23:18:08 +0100291 /* ensure that an nRESET is not generated on resume. */
292 s3c2410_gpio_setpin(S3C2410_GPA21, 1);
293 s3c2410_gpio_cfgpin(S3C2410_GPA21, S3C2410_GPA21_OUT);
294
Ben Dooks5698bd22007-06-06 10:36:09 +0100295 return 0;
296}
297
298static int osiris_pm_resume(struct sys_device *sd)
299{
300 if (pm_osiris_ctrl0 & OSIRIS_CTRL0_FIX8)
301 __raw_writeb(OSIRIS_CTRL1_FIX8, OSIRIS_VA_CTRL1);
302
Ben Dooks28047ec2007-10-04 23:16:42 +0100303 __raw_writeb(pm_osiris_ctrl0, OSIRIS_VA_CTRL0);
304
Ben Dooks4afcdda2007-10-04 23:18:08 +0100305 s3c2410_gpio_cfgpin(S3C2410_GPA21, S3C2410_GPA21_nRSTOUT);
306
Ben Dooks5698bd22007-06-06 10:36:09 +0100307 return 0;
308}
309
310#else
311#define osiris_pm_suspend NULL
312#define osiris_pm_resume NULL
313#endif
314
315static struct sysdev_class osiris_pm_sysclass = {
Kay Sieversaf5ca3f2007-12-20 02:09:39 +0100316 .name = "mach-osiris",
Ben Dooks5698bd22007-06-06 10:36:09 +0100317 .suspend = osiris_pm_suspend,
318 .resume = osiris_pm_resume,
319};
320
321static struct sys_device osiris_pm_sysdev = {
322 .cls = &osiris_pm_sysclass,
323};
324
Ben Dooks110d3222006-03-20 17:10:02 +0000325/* Standard Osiris devices */
326
327static struct platform_device *osiris_devices[] __initdata = {
328 &s3c_device_i2c,
Ben Dooks55ba86b2007-06-06 09:53:00 +0100329 &s3c_device_wdt,
Ben Dooks110d3222006-03-20 17:10:02 +0000330 &s3c_device_nand,
331 &osiris_pcmcia,
332};
333
334static struct clk *osiris_clocks[] = {
335 &s3c24xx_dclk0,
336 &s3c24xx_dclk1,
337 &s3c24xx_clkout0,
338 &s3c24xx_clkout1,
339 &s3c24xx_uclk,
340};
341
Ben Dooksda956fd2006-03-20 21:02:39 +0000342static void __init osiris_map_io(void)
Ben Dooks110d3222006-03-20 17:10:02 +0000343{
Ben Dooksda956fd2006-03-20 21:02:39 +0000344 unsigned long flags;
345
Ben Dooks110d3222006-03-20 17:10:02 +0000346 /* initialise the clocks */
347
Ben Dooksd96a9802008-04-16 00:12:39 +0100348 s3c24xx_dclk0.parent = &clk_upll;
Ben Dooks110d3222006-03-20 17:10:02 +0000349 s3c24xx_dclk0.rate = 12*1000*1000;
350
Ben Dooksd96a9802008-04-16 00:12:39 +0100351 s3c24xx_dclk1.parent = &clk_upll;
Ben Dooks110d3222006-03-20 17:10:02 +0000352 s3c24xx_dclk1.rate = 24*1000*1000;
353
354 s3c24xx_clkout0.parent = &s3c24xx_dclk0;
355 s3c24xx_clkout1.parent = &s3c24xx_dclk1;
356
357 s3c24xx_uclk.parent = &s3c24xx_clkout1;
358
Ben Dooksce89c202007-04-20 11:15:27 +0100359 s3c24xx_register_clocks(osiris_clocks, ARRAY_SIZE(osiris_clocks));
360
Ben Dooks110d3222006-03-20 17:10:02 +0000361 s3c_device_nand.dev.platform_data = &osiris_nand_info;
362
363 s3c24xx_init_io(osiris_iodesc, ARRAY_SIZE(osiris_iodesc));
364 s3c24xx_init_clocks(0);
365 s3c24xx_init_uarts(osiris_uartcfgs, ARRAY_SIZE(osiris_uartcfgs));
Ben Dooks110d3222006-03-20 17:10:02 +0000366
Ben Dooks3c3e69c2007-07-12 10:57:37 +0100367 /* check for the newer revision boards with large page nand */
368
369 if ((__raw_readb(OSIRIS_VA_IDREG) & OSIRIS_ID_REVMASK) >= 4) {
370 printk(KERN_INFO "OSIRIS-B detected (revision %d)\n",
371 __raw_readb(OSIRIS_VA_IDREG) & OSIRIS_ID_REVMASK);
372 osiris_nand_sets[0].partitions = osiris_default_nand_part_large;
373 osiris_nand_sets[0].nr_partitions = ARRAY_SIZE(osiris_default_nand_part_large);
374 } else {
375 /* write-protect line to the NAND */
376 s3c2410_gpio_setpin(S3C2410_GPA0, 1);
377 }
378
Ben Dooks110d3222006-03-20 17:10:02 +0000379 /* fix bus configuration (nBE settings wrong on ABLE pre v2.20) */
Ben Dooksda956fd2006-03-20 21:02:39 +0000380
381 local_irq_save(flags);
Ben Dooks110d3222006-03-20 17:10:02 +0000382 __raw_writel(__raw_readl(S3C2410_BWSCON) | S3C2410_BWSCON_ST1 | S3C2410_BWSCON_ST2 | S3C2410_BWSCON_ST3 | S3C2410_BWSCON_ST4 | S3C2410_BWSCON_ST5, S3C2410_BWSCON);
Ben Dooksda956fd2006-03-20 21:02:39 +0000383 local_irq_restore(flags);
Ben Dooks110d3222006-03-20 17:10:02 +0000384}
385
Ben Dooks57e51712007-04-20 11:19:16 +0100386static void __init osiris_init(void)
387{
Ben Dooks5698bd22007-06-06 10:36:09 +0100388 sysdev_class_register(&osiris_pm_sysclass);
389 sysdev_register(&osiris_pm_sysdev);
390
Ben Dooks57e51712007-04-20 11:19:16 +0100391 platform_add_devices(osiris_devices, ARRAY_SIZE(osiris_devices));
392};
393
Ben Dooks110d3222006-03-20 17:10:02 +0000394MACHINE_START(OSIRIS, "Simtec-OSIRIS")
395 /* Maintainer: Ben Dooks <ben@simtec.co.uk> */
Ben Dooks110d3222006-03-20 17:10:02 +0000396 .phys_io = S3C2410_PA_UART,
397 .io_pg_offst = (((u32)S3C24XX_VA_UART) >> 18) & 0xfffc,
398 .boot_params = S3C2410_SDRAM_PA + 0x100,
399 .map_io = osiris_map_io,
Ben Dooks57e51712007-04-20 11:19:16 +0100400 .init_machine = osiris_init,
Ben Dooks110d3222006-03-20 17:10:02 +0000401 .init_irq = s3c24xx_init_irq,
Ben Dooks5698bd22007-06-06 10:36:09 +0100402 .init_machine = osiris_init,
Ben Dooks110d3222006-03-20 17:10:02 +0000403 .timer = &s3c24xx_timer,
404MACHINE_END