Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1 | /* |
| 2 | * linux/drivers/video/omap2/dss/dsi.c |
| 3 | * |
| 4 | * Copyright (C) 2009 Nokia Corporation |
| 5 | * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com> |
| 6 | * |
| 7 | * This program is free software; you can redistribute it and/or modify it |
| 8 | * under the terms of the GNU General Public License version 2 as published by |
| 9 | * the Free Software Foundation. |
| 10 | * |
| 11 | * This program is distributed in the hope that it will be useful, but WITHOUT |
| 12 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 13 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
| 14 | * more details. |
| 15 | * |
| 16 | * You should have received a copy of the GNU General Public License along with |
| 17 | * this program. If not, see <http://www.gnu.org/licenses/>. |
| 18 | */ |
| 19 | |
| 20 | #define DSS_SUBSYS_NAME "DSI" |
| 21 | |
| 22 | #include <linux/kernel.h> |
| 23 | #include <linux/io.h> |
| 24 | #include <linux/clk.h> |
| 25 | #include <linux/device.h> |
| 26 | #include <linux/err.h> |
| 27 | #include <linux/interrupt.h> |
| 28 | #include <linux/delay.h> |
| 29 | #include <linux/mutex.h> |
Paul Gortmaker | 355b200 | 2011-07-03 16:17:28 -0400 | [diff] [blame] | 30 | #include <linux/module.h> |
Tomi Valkeinen | b9eb5d7 | 2010-01-11 16:33:56 +0200 | [diff] [blame] | 31 | #include <linux/semaphore.h> |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 32 | #include <linux/seq_file.h> |
| 33 | #include <linux/platform_device.h> |
| 34 | #include <linux/regulator/consumer.h> |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 35 | #include <linux/wait.h> |
Tomi Valkeinen | 18946f6 | 2010-01-12 14:16:41 +0200 | [diff] [blame] | 36 | #include <linux/workqueue.h> |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 37 | #include <linux/sched.h> |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 38 | #include <linux/slab.h> |
Archit Taneja | 5a8b572 | 2011-05-12 17:26:29 +0530 | [diff] [blame] | 39 | #include <linux/debugfs.h> |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 40 | #include <linux/pm_runtime.h> |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 41 | |
Tomi Valkeinen | a0b38cc | 2011-05-11 14:05:07 +0300 | [diff] [blame] | 42 | #include <video/omapdss.h> |
Archit Taneja | 7a7c48f | 2011-08-25 18:25:03 +0530 | [diff] [blame] | 43 | #include <video/mipi_display.h> |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 44 | #include <plat/clock.h> |
| 45 | |
| 46 | #include "dss.h" |
Archit Taneja | 819d807 | 2011-03-01 11:54:00 +0530 | [diff] [blame] | 47 | #include "dss_features.h" |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 48 | |
| 49 | /*#define VERBOSE_IRQ*/ |
| 50 | #define DSI_CATCH_MISSING_TE |
| 51 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 52 | struct dsi_reg { u16 idx; }; |
| 53 | |
| 54 | #define DSI_REG(idx) ((const struct dsi_reg) { idx }) |
| 55 | |
| 56 | #define DSI_SZ_REGS SZ_1K |
| 57 | /* DSI Protocol Engine */ |
| 58 | |
| 59 | #define DSI_REVISION DSI_REG(0x0000) |
| 60 | #define DSI_SYSCONFIG DSI_REG(0x0010) |
| 61 | #define DSI_SYSSTATUS DSI_REG(0x0014) |
| 62 | #define DSI_IRQSTATUS DSI_REG(0x0018) |
| 63 | #define DSI_IRQENABLE DSI_REG(0x001C) |
| 64 | #define DSI_CTRL DSI_REG(0x0040) |
Archit Taneja | 75d7247 | 2011-05-16 15:17:08 +0530 | [diff] [blame] | 65 | #define DSI_GNQ DSI_REG(0x0044) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 66 | #define DSI_COMPLEXIO_CFG1 DSI_REG(0x0048) |
| 67 | #define DSI_COMPLEXIO_IRQ_STATUS DSI_REG(0x004C) |
| 68 | #define DSI_COMPLEXIO_IRQ_ENABLE DSI_REG(0x0050) |
| 69 | #define DSI_CLK_CTRL DSI_REG(0x0054) |
| 70 | #define DSI_TIMING1 DSI_REG(0x0058) |
| 71 | #define DSI_TIMING2 DSI_REG(0x005C) |
| 72 | #define DSI_VM_TIMING1 DSI_REG(0x0060) |
| 73 | #define DSI_VM_TIMING2 DSI_REG(0x0064) |
| 74 | #define DSI_VM_TIMING3 DSI_REG(0x0068) |
| 75 | #define DSI_CLK_TIMING DSI_REG(0x006C) |
| 76 | #define DSI_TX_FIFO_VC_SIZE DSI_REG(0x0070) |
| 77 | #define DSI_RX_FIFO_VC_SIZE DSI_REG(0x0074) |
| 78 | #define DSI_COMPLEXIO_CFG2 DSI_REG(0x0078) |
| 79 | #define DSI_RX_FIFO_VC_FULLNESS DSI_REG(0x007C) |
| 80 | #define DSI_VM_TIMING4 DSI_REG(0x0080) |
| 81 | #define DSI_TX_FIFO_VC_EMPTINESS DSI_REG(0x0084) |
| 82 | #define DSI_VM_TIMING5 DSI_REG(0x0088) |
| 83 | #define DSI_VM_TIMING6 DSI_REG(0x008C) |
| 84 | #define DSI_VM_TIMING7 DSI_REG(0x0090) |
| 85 | #define DSI_STOPCLK_TIMING DSI_REG(0x0094) |
| 86 | #define DSI_VC_CTRL(n) DSI_REG(0x0100 + (n * 0x20)) |
| 87 | #define DSI_VC_TE(n) DSI_REG(0x0104 + (n * 0x20)) |
| 88 | #define DSI_VC_LONG_PACKET_HEADER(n) DSI_REG(0x0108 + (n * 0x20)) |
| 89 | #define DSI_VC_LONG_PACKET_PAYLOAD(n) DSI_REG(0x010C + (n * 0x20)) |
| 90 | #define DSI_VC_SHORT_PACKET_HEADER(n) DSI_REG(0x0110 + (n * 0x20)) |
| 91 | #define DSI_VC_IRQSTATUS(n) DSI_REG(0x0118 + (n * 0x20)) |
| 92 | #define DSI_VC_IRQENABLE(n) DSI_REG(0x011C + (n * 0x20)) |
| 93 | |
| 94 | /* DSIPHY_SCP */ |
| 95 | |
| 96 | #define DSI_DSIPHY_CFG0 DSI_REG(0x200 + 0x0000) |
| 97 | #define DSI_DSIPHY_CFG1 DSI_REG(0x200 + 0x0004) |
| 98 | #define DSI_DSIPHY_CFG2 DSI_REG(0x200 + 0x0008) |
| 99 | #define DSI_DSIPHY_CFG5 DSI_REG(0x200 + 0x0014) |
Tomi Valkeinen | 0a0ee46 | 2010-07-27 11:11:48 +0300 | [diff] [blame] | 100 | #define DSI_DSIPHY_CFG10 DSI_REG(0x200 + 0x0028) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 101 | |
| 102 | /* DSI_PLL_CTRL_SCP */ |
| 103 | |
| 104 | #define DSI_PLL_CONTROL DSI_REG(0x300 + 0x0000) |
| 105 | #define DSI_PLL_STATUS DSI_REG(0x300 + 0x0004) |
| 106 | #define DSI_PLL_GO DSI_REG(0x300 + 0x0008) |
| 107 | #define DSI_PLL_CONFIGURATION1 DSI_REG(0x300 + 0x000C) |
| 108 | #define DSI_PLL_CONFIGURATION2 DSI_REG(0x300 + 0x0010) |
| 109 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 110 | #define REG_GET(dsidev, idx, start, end) \ |
| 111 | FLD_GET(dsi_read_reg(dsidev, idx), start, end) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 112 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 113 | #define REG_FLD_MOD(dsidev, idx, val, start, end) \ |
| 114 | dsi_write_reg(dsidev, idx, FLD_MOD(dsi_read_reg(dsidev, idx), val, start, end)) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 115 | |
| 116 | /* Global interrupts */ |
| 117 | #define DSI_IRQ_VC0 (1 << 0) |
| 118 | #define DSI_IRQ_VC1 (1 << 1) |
| 119 | #define DSI_IRQ_VC2 (1 << 2) |
| 120 | #define DSI_IRQ_VC3 (1 << 3) |
| 121 | #define DSI_IRQ_WAKEUP (1 << 4) |
| 122 | #define DSI_IRQ_RESYNC (1 << 5) |
| 123 | #define DSI_IRQ_PLL_LOCK (1 << 7) |
| 124 | #define DSI_IRQ_PLL_UNLOCK (1 << 8) |
| 125 | #define DSI_IRQ_PLL_RECALL (1 << 9) |
| 126 | #define DSI_IRQ_COMPLEXIO_ERR (1 << 10) |
| 127 | #define DSI_IRQ_HS_TX_TIMEOUT (1 << 14) |
| 128 | #define DSI_IRQ_LP_RX_TIMEOUT (1 << 15) |
| 129 | #define DSI_IRQ_TE_TRIGGER (1 << 16) |
| 130 | #define DSI_IRQ_ACK_TRIGGER (1 << 17) |
| 131 | #define DSI_IRQ_SYNC_LOST (1 << 18) |
| 132 | #define DSI_IRQ_LDO_POWER_GOOD (1 << 19) |
| 133 | #define DSI_IRQ_TA_TIMEOUT (1 << 20) |
| 134 | #define DSI_IRQ_ERROR_MASK \ |
| 135 | (DSI_IRQ_HS_TX_TIMEOUT | DSI_IRQ_LP_RX_TIMEOUT | DSI_IRQ_SYNC_LOST | \ |
Archit Taneja | 8af6ff0 | 2011-09-05 16:48:27 +0530 | [diff] [blame] | 136 | DSI_IRQ_TA_TIMEOUT | DSI_IRQ_SYNC_LOST) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 137 | #define DSI_IRQ_CHANNEL_MASK 0xf |
| 138 | |
| 139 | /* Virtual channel interrupts */ |
| 140 | #define DSI_VC_IRQ_CS (1 << 0) |
| 141 | #define DSI_VC_IRQ_ECC_CORR (1 << 1) |
| 142 | #define DSI_VC_IRQ_PACKET_SENT (1 << 2) |
| 143 | #define DSI_VC_IRQ_FIFO_TX_OVF (1 << 3) |
| 144 | #define DSI_VC_IRQ_FIFO_RX_OVF (1 << 4) |
| 145 | #define DSI_VC_IRQ_BTA (1 << 5) |
| 146 | #define DSI_VC_IRQ_ECC_NO_CORR (1 << 6) |
| 147 | #define DSI_VC_IRQ_FIFO_TX_UDF (1 << 7) |
| 148 | #define DSI_VC_IRQ_PP_BUSY_CHANGE (1 << 8) |
| 149 | #define DSI_VC_IRQ_ERROR_MASK \ |
| 150 | (DSI_VC_IRQ_CS | DSI_VC_IRQ_ECC_CORR | DSI_VC_IRQ_FIFO_TX_OVF | \ |
| 151 | DSI_VC_IRQ_FIFO_RX_OVF | DSI_VC_IRQ_ECC_NO_CORR | \ |
| 152 | DSI_VC_IRQ_FIFO_TX_UDF) |
| 153 | |
| 154 | /* ComplexIO interrupts */ |
| 155 | #define DSI_CIO_IRQ_ERRSYNCESC1 (1 << 0) |
| 156 | #define DSI_CIO_IRQ_ERRSYNCESC2 (1 << 1) |
| 157 | #define DSI_CIO_IRQ_ERRSYNCESC3 (1 << 2) |
Tomi Valkeinen | 6705615 | 2011-03-24 16:30:17 +0200 | [diff] [blame] | 158 | #define DSI_CIO_IRQ_ERRSYNCESC4 (1 << 3) |
| 159 | #define DSI_CIO_IRQ_ERRSYNCESC5 (1 << 4) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 160 | #define DSI_CIO_IRQ_ERRESC1 (1 << 5) |
| 161 | #define DSI_CIO_IRQ_ERRESC2 (1 << 6) |
| 162 | #define DSI_CIO_IRQ_ERRESC3 (1 << 7) |
Tomi Valkeinen | 6705615 | 2011-03-24 16:30:17 +0200 | [diff] [blame] | 163 | #define DSI_CIO_IRQ_ERRESC4 (1 << 8) |
| 164 | #define DSI_CIO_IRQ_ERRESC5 (1 << 9) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 165 | #define DSI_CIO_IRQ_ERRCONTROL1 (1 << 10) |
| 166 | #define DSI_CIO_IRQ_ERRCONTROL2 (1 << 11) |
| 167 | #define DSI_CIO_IRQ_ERRCONTROL3 (1 << 12) |
Tomi Valkeinen | 6705615 | 2011-03-24 16:30:17 +0200 | [diff] [blame] | 168 | #define DSI_CIO_IRQ_ERRCONTROL4 (1 << 13) |
| 169 | #define DSI_CIO_IRQ_ERRCONTROL5 (1 << 14) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 170 | #define DSI_CIO_IRQ_STATEULPS1 (1 << 15) |
| 171 | #define DSI_CIO_IRQ_STATEULPS2 (1 << 16) |
| 172 | #define DSI_CIO_IRQ_STATEULPS3 (1 << 17) |
Tomi Valkeinen | 6705615 | 2011-03-24 16:30:17 +0200 | [diff] [blame] | 173 | #define DSI_CIO_IRQ_STATEULPS4 (1 << 18) |
| 174 | #define DSI_CIO_IRQ_STATEULPS5 (1 << 19) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 175 | #define DSI_CIO_IRQ_ERRCONTENTIONLP0_1 (1 << 20) |
| 176 | #define DSI_CIO_IRQ_ERRCONTENTIONLP1_1 (1 << 21) |
| 177 | #define DSI_CIO_IRQ_ERRCONTENTIONLP0_2 (1 << 22) |
| 178 | #define DSI_CIO_IRQ_ERRCONTENTIONLP1_2 (1 << 23) |
| 179 | #define DSI_CIO_IRQ_ERRCONTENTIONLP0_3 (1 << 24) |
| 180 | #define DSI_CIO_IRQ_ERRCONTENTIONLP1_3 (1 << 25) |
Tomi Valkeinen | 6705615 | 2011-03-24 16:30:17 +0200 | [diff] [blame] | 181 | #define DSI_CIO_IRQ_ERRCONTENTIONLP0_4 (1 << 26) |
| 182 | #define DSI_CIO_IRQ_ERRCONTENTIONLP1_4 (1 << 27) |
| 183 | #define DSI_CIO_IRQ_ERRCONTENTIONLP0_5 (1 << 28) |
| 184 | #define DSI_CIO_IRQ_ERRCONTENTIONLP1_5 (1 << 29) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 185 | #define DSI_CIO_IRQ_ULPSACTIVENOT_ALL0 (1 << 30) |
| 186 | #define DSI_CIO_IRQ_ULPSACTIVENOT_ALL1 (1 << 31) |
Tomi Valkeinen | bbecb50 | 2010-05-10 14:35:33 +0300 | [diff] [blame] | 187 | #define DSI_CIO_IRQ_ERROR_MASK \ |
| 188 | (DSI_CIO_IRQ_ERRSYNCESC1 | DSI_CIO_IRQ_ERRSYNCESC2 | \ |
Tomi Valkeinen | 6705615 | 2011-03-24 16:30:17 +0200 | [diff] [blame] | 189 | DSI_CIO_IRQ_ERRSYNCESC3 | DSI_CIO_IRQ_ERRSYNCESC4 | \ |
| 190 | DSI_CIO_IRQ_ERRSYNCESC5 | \ |
| 191 | DSI_CIO_IRQ_ERRESC1 | DSI_CIO_IRQ_ERRESC2 | \ |
| 192 | DSI_CIO_IRQ_ERRESC3 | DSI_CIO_IRQ_ERRESC4 | \ |
| 193 | DSI_CIO_IRQ_ERRESC5 | \ |
| 194 | DSI_CIO_IRQ_ERRCONTROL1 | DSI_CIO_IRQ_ERRCONTROL2 | \ |
| 195 | DSI_CIO_IRQ_ERRCONTROL3 | DSI_CIO_IRQ_ERRCONTROL4 | \ |
| 196 | DSI_CIO_IRQ_ERRCONTROL5 | \ |
Tomi Valkeinen | bbecb50 | 2010-05-10 14:35:33 +0300 | [diff] [blame] | 197 | DSI_CIO_IRQ_ERRCONTENTIONLP0_1 | DSI_CIO_IRQ_ERRCONTENTIONLP1_1 | \ |
| 198 | DSI_CIO_IRQ_ERRCONTENTIONLP0_2 | DSI_CIO_IRQ_ERRCONTENTIONLP1_2 | \ |
Tomi Valkeinen | 6705615 | 2011-03-24 16:30:17 +0200 | [diff] [blame] | 199 | DSI_CIO_IRQ_ERRCONTENTIONLP0_3 | DSI_CIO_IRQ_ERRCONTENTIONLP1_3 | \ |
| 200 | DSI_CIO_IRQ_ERRCONTENTIONLP0_4 | DSI_CIO_IRQ_ERRCONTENTIONLP1_4 | \ |
| 201 | DSI_CIO_IRQ_ERRCONTENTIONLP0_5 | DSI_CIO_IRQ_ERRCONTENTIONLP1_5) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 202 | |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 203 | typedef void (*omap_dsi_isr_t) (void *arg, u32 mask); |
| 204 | |
| 205 | #define DSI_MAX_NR_ISRS 2 |
| 206 | |
| 207 | struct dsi_isr_data { |
| 208 | omap_dsi_isr_t isr; |
| 209 | void *arg; |
| 210 | u32 mask; |
| 211 | }; |
| 212 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 213 | enum fifo_size { |
| 214 | DSI_FIFO_SIZE_0 = 0, |
| 215 | DSI_FIFO_SIZE_32 = 1, |
| 216 | DSI_FIFO_SIZE_64 = 2, |
| 217 | DSI_FIFO_SIZE_96 = 3, |
| 218 | DSI_FIFO_SIZE_128 = 4, |
| 219 | }; |
| 220 | |
Archit Taneja | d604914 | 2011-08-22 11:58:08 +0530 | [diff] [blame] | 221 | enum dsi_vc_source { |
| 222 | DSI_VC_SOURCE_L4 = 0, |
| 223 | DSI_VC_SOURCE_VP, |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 224 | }; |
| 225 | |
Tomi Valkeinen | 0a0ee46 | 2010-07-27 11:11:48 +0300 | [diff] [blame] | 226 | enum dsi_lane { |
| 227 | DSI_CLK_P = 1 << 0, |
| 228 | DSI_CLK_N = 1 << 1, |
| 229 | DSI_DATA1_P = 1 << 2, |
| 230 | DSI_DATA1_N = 1 << 3, |
| 231 | DSI_DATA2_P = 1 << 4, |
| 232 | DSI_DATA2_N = 1 << 5, |
Archit Taneja | 75d7247 | 2011-05-16 15:17:08 +0530 | [diff] [blame] | 233 | DSI_DATA3_P = 1 << 6, |
| 234 | DSI_DATA3_N = 1 << 7, |
| 235 | DSI_DATA4_P = 1 << 8, |
| 236 | DSI_DATA4_N = 1 << 9, |
Tomi Valkeinen | 0a0ee46 | 2010-07-27 11:11:48 +0300 | [diff] [blame] | 237 | }; |
| 238 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 239 | struct dsi_update_region { |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 240 | u16 x, y, w, h; |
| 241 | struct omap_dss_device *device; |
| 242 | }; |
| 243 | |
Tomi Valkeinen | dfc0fd8 | 2009-12-17 14:35:21 +0200 | [diff] [blame] | 244 | struct dsi_irq_stats { |
| 245 | unsigned long last_reset; |
| 246 | unsigned irq_count; |
| 247 | unsigned dsi_irqs[32]; |
| 248 | unsigned vc_irqs[4][32]; |
| 249 | unsigned cio_irqs[32]; |
| 250 | }; |
| 251 | |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 252 | struct dsi_isr_tables { |
| 253 | struct dsi_isr_data isr_table[DSI_MAX_NR_ISRS]; |
| 254 | struct dsi_isr_data isr_table_vc[4][DSI_MAX_NR_ISRS]; |
| 255 | struct dsi_isr_data isr_table_cio[DSI_MAX_NR_ISRS]; |
| 256 | }; |
| 257 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 258 | struct dsi_data { |
Senthilvadivu Guruswamy | c8aac01 | 2011-01-24 06:22:02 +0000 | [diff] [blame] | 259 | struct platform_device *pdev; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 260 | void __iomem *base; |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 261 | |
archit taneja | affe360 | 2011-02-23 08:41:03 +0000 | [diff] [blame] | 262 | int irq; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 263 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 264 | struct clk *dss_clk; |
| 265 | struct clk *sys_clk; |
| 266 | |
Tomi Valkeinen | 5bc416c | 2011-06-15 15:21:12 +0300 | [diff] [blame] | 267 | int (*enable_pads)(int dsi_id, unsigned lane_mask); |
| 268 | void (*disable_pads)(int dsi_id, unsigned lane_mask); |
Tomi Valkeinen | d1f5857e | 2010-07-30 11:57:57 +0300 | [diff] [blame] | 269 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 270 | struct dsi_clock_info current_cinfo; |
| 271 | |
Tomi Valkeinen | 2a89dc1 | 2010-07-30 12:39:34 +0300 | [diff] [blame] | 272 | bool vdds_dsi_enabled; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 273 | struct regulator *vdds_dsi_reg; |
| 274 | |
| 275 | struct { |
Archit Taneja | d604914 | 2011-08-22 11:58:08 +0530 | [diff] [blame] | 276 | enum dsi_vc_source source; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 277 | struct omap_dss_device *dssdev; |
| 278 | enum fifo_size fifo_size; |
Archit Taneja | 5ee3c14 | 2011-03-02 12:35:53 +0530 | [diff] [blame] | 279 | int vc_id; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 280 | } vc[4]; |
| 281 | |
| 282 | struct mutex lock; |
Tomi Valkeinen | b9eb5d7 | 2010-01-11 16:33:56 +0200 | [diff] [blame] | 283 | struct semaphore bus_lock; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 284 | |
| 285 | unsigned pll_locked; |
| 286 | |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 287 | spinlock_t irq_lock; |
| 288 | struct dsi_isr_tables isr_tables; |
| 289 | /* space for a copy used by the interrupt handler */ |
| 290 | struct dsi_isr_tables isr_tables_copy; |
| 291 | |
Tomi Valkeinen | 18946f6 | 2010-01-12 14:16:41 +0200 | [diff] [blame] | 292 | int update_channel; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 293 | struct dsi_update_region update_region; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 294 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 295 | bool te_enabled; |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 296 | bool ulps_enabled; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 297 | |
Tomi Valkeinen | 18946f6 | 2010-01-12 14:16:41 +0200 | [diff] [blame] | 298 | void (*framedone_callback)(int, void *); |
| 299 | void *framedone_data; |
| 300 | |
| 301 | struct delayed_work framedone_timeout_work; |
| 302 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 303 | #ifdef DSI_CATCH_MISSING_TE |
| 304 | struct timer_list te_timer; |
| 305 | #endif |
| 306 | |
| 307 | unsigned long cache_req_pck; |
| 308 | unsigned long cache_clk_freq; |
| 309 | struct dsi_clock_info cache_cinfo; |
| 310 | |
| 311 | u32 errors; |
| 312 | spinlock_t errors_lock; |
| 313 | #ifdef DEBUG |
| 314 | ktime_t perf_setup_time; |
| 315 | ktime_t perf_start_time; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 316 | #endif |
| 317 | int debug_read; |
| 318 | int debug_write; |
Tomi Valkeinen | dfc0fd8 | 2009-12-17 14:35:21 +0200 | [diff] [blame] | 319 | |
| 320 | #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS |
| 321 | spinlock_t irq_stats_lock; |
| 322 | struct dsi_irq_stats irq_stats; |
| 323 | #endif |
Taneja, Archit | 4964111 | 2011-03-14 23:28:23 -0500 | [diff] [blame] | 324 | /* DSI PLL Parameter Ranges */ |
| 325 | unsigned long regm_max, regn_max; |
| 326 | unsigned long regm_dispc_max, regm_dsi_max; |
| 327 | unsigned long fint_min, fint_max; |
| 328 | unsigned long lpdiv_max; |
Tomi Valkeinen | 24c1ae4 | 2011-04-13 17:12:52 +0300 | [diff] [blame] | 329 | |
Tomi Valkeinen | d982085 | 2011-10-12 15:05:59 +0300 | [diff] [blame^] | 330 | unsigned num_lanes_supported; |
Archit Taneja | 75d7247 | 2011-05-16 15:17:08 +0530 | [diff] [blame] | 331 | |
Tomi Valkeinen | 24c1ae4 | 2011-04-13 17:12:52 +0300 | [diff] [blame] | 332 | unsigned scp_clk_refcount; |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 333 | }; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 334 | |
Archit Taneja | 2e868db | 2011-05-12 17:26:28 +0530 | [diff] [blame] | 335 | struct dsi_packet_sent_handler_data { |
| 336 | struct platform_device *dsidev; |
| 337 | struct completion *completion; |
| 338 | }; |
| 339 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 340 | static struct platform_device *dsi_pdev_map[MAX_NUM_DSI]; |
| 341 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 342 | #ifdef DEBUG |
| 343 | static unsigned int dsi_perf; |
| 344 | module_param_named(dsi_perf, dsi_perf, bool, 0644); |
| 345 | #endif |
| 346 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 347 | static inline struct dsi_data *dsi_get_dsidrv_data(struct platform_device *dsidev) |
| 348 | { |
| 349 | return dev_get_drvdata(&dsidev->dev); |
| 350 | } |
| 351 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 352 | static inline struct platform_device *dsi_get_dsidev_from_dssdev(struct omap_dss_device *dssdev) |
| 353 | { |
| 354 | return dsi_pdev_map[dssdev->phy.dsi.module]; |
| 355 | } |
| 356 | |
| 357 | struct platform_device *dsi_get_dsidev_from_id(int module) |
| 358 | { |
| 359 | return dsi_pdev_map[module]; |
| 360 | } |
| 361 | |
Tomi Valkeinen | 7c68dd9 | 2011-08-03 14:00:57 +0300 | [diff] [blame] | 362 | static inline int dsi_get_dsidev_id(struct platform_device *dsidev) |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 363 | { |
Tomi Valkeinen | 7c68dd9 | 2011-08-03 14:00:57 +0300 | [diff] [blame] | 364 | return dsidev->id; |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 365 | } |
| 366 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 367 | static inline void dsi_write_reg(struct platform_device *dsidev, |
| 368 | const struct dsi_reg idx, u32 val) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 369 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 370 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
| 371 | |
| 372 | __raw_writel(val, dsi->base + idx.idx); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 373 | } |
| 374 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 375 | static inline u32 dsi_read_reg(struct platform_device *dsidev, |
| 376 | const struct dsi_reg idx) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 377 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 378 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
| 379 | |
| 380 | return __raw_readl(dsi->base + idx.idx); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 381 | } |
| 382 | |
Archit Taneja | 1ffefe7 | 2011-05-12 17:26:24 +0530 | [diff] [blame] | 383 | void dsi_bus_lock(struct omap_dss_device *dssdev) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 384 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 385 | struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev); |
| 386 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
| 387 | |
| 388 | down(&dsi->bus_lock); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 389 | } |
| 390 | EXPORT_SYMBOL(dsi_bus_lock); |
| 391 | |
Archit Taneja | 1ffefe7 | 2011-05-12 17:26:24 +0530 | [diff] [blame] | 392 | void dsi_bus_unlock(struct omap_dss_device *dssdev) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 393 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 394 | struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev); |
| 395 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
| 396 | |
| 397 | up(&dsi->bus_lock); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 398 | } |
| 399 | EXPORT_SYMBOL(dsi_bus_unlock); |
| 400 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 401 | static bool dsi_bus_is_locked(struct platform_device *dsidev) |
Tomi Valkeinen | 4f76502 | 2010-01-18 16:27:52 +0200 | [diff] [blame] | 402 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 403 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
| 404 | |
| 405 | return dsi->bus_lock.count == 0; |
Tomi Valkeinen | 4f76502 | 2010-01-18 16:27:52 +0200 | [diff] [blame] | 406 | } |
| 407 | |
Tomi Valkeinen | f36a06e | 2011-03-02 14:48:41 +0200 | [diff] [blame] | 408 | static void dsi_completion_handler(void *data, u32 mask) |
| 409 | { |
| 410 | complete((struct completion *)data); |
| 411 | } |
| 412 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 413 | static inline int wait_for_bit_change(struct platform_device *dsidev, |
| 414 | const struct dsi_reg idx, int bitnum, int value) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 415 | { |
| 416 | int t = 100000; |
| 417 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 418 | while (REG_GET(dsidev, idx, bitnum, bitnum) != value) { |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 419 | if (--t == 0) |
| 420 | return !value; |
| 421 | } |
| 422 | |
| 423 | return value; |
| 424 | } |
| 425 | |
Archit Taneja | a3b3cc2 | 2011-09-08 18:42:16 +0530 | [diff] [blame] | 426 | u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt) |
| 427 | { |
| 428 | switch (fmt) { |
| 429 | case OMAP_DSS_DSI_FMT_RGB888: |
| 430 | case OMAP_DSS_DSI_FMT_RGB666: |
| 431 | return 24; |
| 432 | case OMAP_DSS_DSI_FMT_RGB666_PACKED: |
| 433 | return 18; |
| 434 | case OMAP_DSS_DSI_FMT_RGB565: |
| 435 | return 16; |
| 436 | default: |
| 437 | BUG(); |
| 438 | } |
| 439 | } |
| 440 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 441 | #ifdef DEBUG |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 442 | static void dsi_perf_mark_setup(struct platform_device *dsidev) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 443 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 444 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
| 445 | dsi->perf_setup_time = ktime_get(); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 446 | } |
| 447 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 448 | static void dsi_perf_mark_start(struct platform_device *dsidev) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 449 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 450 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
| 451 | dsi->perf_start_time = ktime_get(); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 452 | } |
| 453 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 454 | static void dsi_perf_show(struct platform_device *dsidev, const char *name) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 455 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 456 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
Archit Taneja | a3b3cc2 | 2011-09-08 18:42:16 +0530 | [diff] [blame] | 457 | struct omap_dss_device *dssdev = dsi->update_region.device; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 458 | ktime_t t, setup_time, trans_time; |
| 459 | u32 total_bytes; |
| 460 | u32 setup_us, trans_us, total_us; |
| 461 | |
| 462 | if (!dsi_perf) |
| 463 | return; |
| 464 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 465 | t = ktime_get(); |
| 466 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 467 | setup_time = ktime_sub(dsi->perf_start_time, dsi->perf_setup_time); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 468 | setup_us = (u32)ktime_to_us(setup_time); |
| 469 | if (setup_us == 0) |
| 470 | setup_us = 1; |
| 471 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 472 | trans_time = ktime_sub(t, dsi->perf_start_time); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 473 | trans_us = (u32)ktime_to_us(trans_time); |
| 474 | if (trans_us == 0) |
| 475 | trans_us = 1; |
| 476 | |
| 477 | total_us = setup_us + trans_us; |
| 478 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 479 | total_bytes = dsi->update_region.w * |
| 480 | dsi->update_region.h * |
Archit Taneja | a3b3cc2 | 2011-09-08 18:42:16 +0530 | [diff] [blame] | 481 | dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt) / 8; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 482 | |
Tomi Valkeinen | 1bbb275 | 2010-01-11 16:41:10 +0200 | [diff] [blame] | 483 | printk(KERN_INFO "DSI(%s): %u us + %u us = %u us (%uHz), " |
| 484 | "%u bytes, %u kbytes/sec\n", |
| 485 | name, |
| 486 | setup_us, |
| 487 | trans_us, |
| 488 | total_us, |
| 489 | 1000*1000 / total_us, |
| 490 | total_bytes, |
| 491 | total_bytes * 1000 / total_us); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 492 | } |
| 493 | #else |
Tomi Valkeinen | 4a9a5e3 | 2011-05-23 16:36:09 +0300 | [diff] [blame] | 494 | static inline void dsi_perf_mark_setup(struct platform_device *dsidev) |
| 495 | { |
| 496 | } |
| 497 | |
| 498 | static inline void dsi_perf_mark_start(struct platform_device *dsidev) |
| 499 | { |
| 500 | } |
| 501 | |
| 502 | static inline void dsi_perf_show(struct platform_device *dsidev, |
| 503 | const char *name) |
| 504 | { |
| 505 | } |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 506 | #endif |
| 507 | |
| 508 | static void print_irq_status(u32 status) |
| 509 | { |
Tomi Valkeinen | d80d499 | 2011-03-02 15:53:07 +0200 | [diff] [blame] | 510 | if (status == 0) |
| 511 | return; |
| 512 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 513 | #ifndef VERBOSE_IRQ |
| 514 | if ((status & ~DSI_IRQ_CHANNEL_MASK) == 0) |
| 515 | return; |
| 516 | #endif |
| 517 | printk(KERN_DEBUG "DSI IRQ: 0x%x: ", status); |
| 518 | |
| 519 | #define PIS(x) \ |
| 520 | if (status & DSI_IRQ_##x) \ |
| 521 | printk(#x " "); |
| 522 | #ifdef VERBOSE_IRQ |
| 523 | PIS(VC0); |
| 524 | PIS(VC1); |
| 525 | PIS(VC2); |
| 526 | PIS(VC3); |
| 527 | #endif |
| 528 | PIS(WAKEUP); |
| 529 | PIS(RESYNC); |
| 530 | PIS(PLL_LOCK); |
| 531 | PIS(PLL_UNLOCK); |
| 532 | PIS(PLL_RECALL); |
| 533 | PIS(COMPLEXIO_ERR); |
| 534 | PIS(HS_TX_TIMEOUT); |
| 535 | PIS(LP_RX_TIMEOUT); |
| 536 | PIS(TE_TRIGGER); |
| 537 | PIS(ACK_TRIGGER); |
| 538 | PIS(SYNC_LOST); |
| 539 | PIS(LDO_POWER_GOOD); |
| 540 | PIS(TA_TIMEOUT); |
| 541 | #undef PIS |
| 542 | |
| 543 | printk("\n"); |
| 544 | } |
| 545 | |
| 546 | static void print_irq_status_vc(int channel, u32 status) |
| 547 | { |
Tomi Valkeinen | d80d499 | 2011-03-02 15:53:07 +0200 | [diff] [blame] | 548 | if (status == 0) |
| 549 | return; |
| 550 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 551 | #ifndef VERBOSE_IRQ |
| 552 | if ((status & ~DSI_VC_IRQ_PACKET_SENT) == 0) |
| 553 | return; |
| 554 | #endif |
| 555 | printk(KERN_DEBUG "DSI VC(%d) IRQ 0x%x: ", channel, status); |
| 556 | |
| 557 | #define PIS(x) \ |
| 558 | if (status & DSI_VC_IRQ_##x) \ |
| 559 | printk(#x " "); |
| 560 | PIS(CS); |
| 561 | PIS(ECC_CORR); |
| 562 | #ifdef VERBOSE_IRQ |
| 563 | PIS(PACKET_SENT); |
| 564 | #endif |
| 565 | PIS(FIFO_TX_OVF); |
| 566 | PIS(FIFO_RX_OVF); |
| 567 | PIS(BTA); |
| 568 | PIS(ECC_NO_CORR); |
| 569 | PIS(FIFO_TX_UDF); |
| 570 | PIS(PP_BUSY_CHANGE); |
| 571 | #undef PIS |
| 572 | printk("\n"); |
| 573 | } |
| 574 | |
| 575 | static void print_irq_status_cio(u32 status) |
| 576 | { |
Tomi Valkeinen | d80d499 | 2011-03-02 15:53:07 +0200 | [diff] [blame] | 577 | if (status == 0) |
| 578 | return; |
| 579 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 580 | printk(KERN_DEBUG "DSI CIO IRQ 0x%x: ", status); |
| 581 | |
| 582 | #define PIS(x) \ |
| 583 | if (status & DSI_CIO_IRQ_##x) \ |
| 584 | printk(#x " "); |
| 585 | PIS(ERRSYNCESC1); |
| 586 | PIS(ERRSYNCESC2); |
| 587 | PIS(ERRSYNCESC3); |
| 588 | PIS(ERRESC1); |
| 589 | PIS(ERRESC2); |
| 590 | PIS(ERRESC3); |
| 591 | PIS(ERRCONTROL1); |
| 592 | PIS(ERRCONTROL2); |
| 593 | PIS(ERRCONTROL3); |
| 594 | PIS(STATEULPS1); |
| 595 | PIS(STATEULPS2); |
| 596 | PIS(STATEULPS3); |
| 597 | PIS(ERRCONTENTIONLP0_1); |
| 598 | PIS(ERRCONTENTIONLP1_1); |
| 599 | PIS(ERRCONTENTIONLP0_2); |
| 600 | PIS(ERRCONTENTIONLP1_2); |
| 601 | PIS(ERRCONTENTIONLP0_3); |
| 602 | PIS(ERRCONTENTIONLP1_3); |
| 603 | PIS(ULPSACTIVENOT_ALL0); |
| 604 | PIS(ULPSACTIVENOT_ALL1); |
| 605 | #undef PIS |
| 606 | |
| 607 | printk("\n"); |
| 608 | } |
| 609 | |
Tomi Valkeinen | 69b281a | 2011-03-02 14:44:27 +0200 | [diff] [blame] | 610 | #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 611 | static void dsi_collect_irq_stats(struct platform_device *dsidev, u32 irqstatus, |
| 612 | u32 *vcstatus, u32 ciostatus) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 613 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 614 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 615 | int i; |
| 616 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 617 | spin_lock(&dsi->irq_stats_lock); |
Tomi Valkeinen | 69b281a | 2011-03-02 14:44:27 +0200 | [diff] [blame] | 618 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 619 | dsi->irq_stats.irq_count++; |
| 620 | dss_collect_irq_stats(irqstatus, dsi->irq_stats.dsi_irqs); |
Tomi Valkeinen | 69b281a | 2011-03-02 14:44:27 +0200 | [diff] [blame] | 621 | |
| 622 | for (i = 0; i < 4; ++i) |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 623 | dss_collect_irq_stats(vcstatus[i], dsi->irq_stats.vc_irqs[i]); |
Tomi Valkeinen | 69b281a | 2011-03-02 14:44:27 +0200 | [diff] [blame] | 624 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 625 | dss_collect_irq_stats(ciostatus, dsi->irq_stats.cio_irqs); |
Tomi Valkeinen | 69b281a | 2011-03-02 14:44:27 +0200 | [diff] [blame] | 626 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 627 | spin_unlock(&dsi->irq_stats_lock); |
Tomi Valkeinen | 69b281a | 2011-03-02 14:44:27 +0200 | [diff] [blame] | 628 | } |
| 629 | #else |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 630 | #define dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus) |
Tomi Valkeinen | dfc0fd8 | 2009-12-17 14:35:21 +0200 | [diff] [blame] | 631 | #endif |
| 632 | |
Tomi Valkeinen | 69b281a | 2011-03-02 14:44:27 +0200 | [diff] [blame] | 633 | static int debug_irq; |
| 634 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 635 | static void dsi_handle_irq_errors(struct platform_device *dsidev, u32 irqstatus, |
| 636 | u32 *vcstatus, u32 ciostatus) |
Tomi Valkeinen | 69b281a | 2011-03-02 14:44:27 +0200 | [diff] [blame] | 637 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 638 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
Tomi Valkeinen | 69b281a | 2011-03-02 14:44:27 +0200 | [diff] [blame] | 639 | int i; |
| 640 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 641 | if (irqstatus & DSI_IRQ_ERROR_MASK) { |
| 642 | DSSERR("DSI error, irqstatus %x\n", irqstatus); |
| 643 | print_irq_status(irqstatus); |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 644 | spin_lock(&dsi->errors_lock); |
| 645 | dsi->errors |= irqstatus & DSI_IRQ_ERROR_MASK; |
| 646 | spin_unlock(&dsi->errors_lock); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 647 | } else if (debug_irq) { |
| 648 | print_irq_status(irqstatus); |
| 649 | } |
| 650 | |
Tomi Valkeinen | 69b281a | 2011-03-02 14:44:27 +0200 | [diff] [blame] | 651 | for (i = 0; i < 4; ++i) { |
| 652 | if (vcstatus[i] & DSI_VC_IRQ_ERROR_MASK) { |
| 653 | DSSERR("DSI VC(%d) error, vc irqstatus %x\n", |
| 654 | i, vcstatus[i]); |
| 655 | print_irq_status_vc(i, vcstatus[i]); |
| 656 | } else if (debug_irq) { |
| 657 | print_irq_status_vc(i, vcstatus[i]); |
| 658 | } |
| 659 | } |
| 660 | |
| 661 | if (ciostatus & DSI_CIO_IRQ_ERROR_MASK) { |
| 662 | DSSERR("DSI CIO error, cio irqstatus %x\n", ciostatus); |
| 663 | print_irq_status_cio(ciostatus); |
| 664 | } else if (debug_irq) { |
| 665 | print_irq_status_cio(ciostatus); |
| 666 | } |
| 667 | } |
| 668 | |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 669 | static void dsi_call_isrs(struct dsi_isr_data *isr_array, |
| 670 | unsigned isr_array_size, u32 irqstatus) |
| 671 | { |
| 672 | struct dsi_isr_data *isr_data; |
| 673 | int i; |
| 674 | |
| 675 | for (i = 0; i < isr_array_size; i++) { |
| 676 | isr_data = &isr_array[i]; |
| 677 | if (isr_data->isr && isr_data->mask & irqstatus) |
| 678 | isr_data->isr(isr_data->arg, irqstatus); |
| 679 | } |
| 680 | } |
| 681 | |
| 682 | static void dsi_handle_isrs(struct dsi_isr_tables *isr_tables, |
| 683 | u32 irqstatus, u32 *vcstatus, u32 ciostatus) |
| 684 | { |
| 685 | int i; |
| 686 | |
| 687 | dsi_call_isrs(isr_tables->isr_table, |
| 688 | ARRAY_SIZE(isr_tables->isr_table), |
| 689 | irqstatus); |
| 690 | |
| 691 | for (i = 0; i < 4; ++i) { |
| 692 | if (vcstatus[i] == 0) |
| 693 | continue; |
| 694 | dsi_call_isrs(isr_tables->isr_table_vc[i], |
| 695 | ARRAY_SIZE(isr_tables->isr_table_vc[i]), |
| 696 | vcstatus[i]); |
| 697 | } |
| 698 | |
| 699 | if (ciostatus != 0) |
| 700 | dsi_call_isrs(isr_tables->isr_table_cio, |
| 701 | ARRAY_SIZE(isr_tables->isr_table_cio), |
| 702 | ciostatus); |
| 703 | } |
| 704 | |
Tomi Valkeinen | 69b281a | 2011-03-02 14:44:27 +0200 | [diff] [blame] | 705 | static irqreturn_t omap_dsi_irq_handler(int irq, void *arg) |
| 706 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 707 | struct platform_device *dsidev; |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 708 | struct dsi_data *dsi; |
Tomi Valkeinen | 69b281a | 2011-03-02 14:44:27 +0200 | [diff] [blame] | 709 | u32 irqstatus, vcstatus[4], ciostatus; |
| 710 | int i; |
| 711 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 712 | dsidev = (struct platform_device *) arg; |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 713 | dsi = dsi_get_dsidrv_data(dsidev); |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 714 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 715 | spin_lock(&dsi->irq_lock); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 716 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 717 | irqstatus = dsi_read_reg(dsidev, DSI_IRQSTATUS); |
Tomi Valkeinen | 69b281a | 2011-03-02 14:44:27 +0200 | [diff] [blame] | 718 | |
| 719 | /* IRQ is not for us */ |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 720 | if (!irqstatus) { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 721 | spin_unlock(&dsi->irq_lock); |
Tomi Valkeinen | 69b281a | 2011-03-02 14:44:27 +0200 | [diff] [blame] | 722 | return IRQ_NONE; |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 723 | } |
Tomi Valkeinen | 69b281a | 2011-03-02 14:44:27 +0200 | [diff] [blame] | 724 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 725 | dsi_write_reg(dsidev, DSI_IRQSTATUS, irqstatus & ~DSI_IRQ_CHANNEL_MASK); |
Tomi Valkeinen | 69b281a | 2011-03-02 14:44:27 +0200 | [diff] [blame] | 726 | /* flush posted write */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 727 | dsi_read_reg(dsidev, DSI_IRQSTATUS); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 728 | |
| 729 | for (i = 0; i < 4; ++i) { |
Tomi Valkeinen | 69b281a | 2011-03-02 14:44:27 +0200 | [diff] [blame] | 730 | if ((irqstatus & (1 << i)) == 0) { |
| 731 | vcstatus[i] = 0; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 732 | continue; |
Tomi Valkeinen | ab83b14 | 2010-06-09 15:31:01 +0300 | [diff] [blame] | 733 | } |
| 734 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 735 | vcstatus[i] = dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i)); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 736 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 737 | dsi_write_reg(dsidev, DSI_VC_IRQSTATUS(i), vcstatus[i]); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 738 | /* flush posted write */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 739 | dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i)); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 740 | } |
| 741 | |
| 742 | if (irqstatus & DSI_IRQ_COMPLEXIO_ERR) { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 743 | ciostatus = dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 744 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 745 | dsi_write_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS, ciostatus); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 746 | /* flush posted write */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 747 | dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS); |
Tomi Valkeinen | 69b281a | 2011-03-02 14:44:27 +0200 | [diff] [blame] | 748 | } else { |
| 749 | ciostatus = 0; |
| 750 | } |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 751 | |
Tomi Valkeinen | 69b281a | 2011-03-02 14:44:27 +0200 | [diff] [blame] | 752 | #ifdef DSI_CATCH_MISSING_TE |
| 753 | if (irqstatus & DSI_IRQ_TE_TRIGGER) |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 754 | del_timer(&dsi->te_timer); |
Tomi Valkeinen | 69b281a | 2011-03-02 14:44:27 +0200 | [diff] [blame] | 755 | #endif |
| 756 | |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 757 | /* make a copy and unlock, so that isrs can unregister |
| 758 | * themselves */ |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 759 | memcpy(&dsi->isr_tables_copy, &dsi->isr_tables, |
| 760 | sizeof(dsi->isr_tables)); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 761 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 762 | spin_unlock(&dsi->irq_lock); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 763 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 764 | dsi_handle_isrs(&dsi->isr_tables_copy, irqstatus, vcstatus, ciostatus); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 765 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 766 | dsi_handle_irq_errors(dsidev, irqstatus, vcstatus, ciostatus); |
Tomi Valkeinen | dfc0fd8 | 2009-12-17 14:35:21 +0200 | [diff] [blame] | 767 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 768 | dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus); |
Tomi Valkeinen | 69b281a | 2011-03-02 14:44:27 +0200 | [diff] [blame] | 769 | |
archit taneja | affe360 | 2011-02-23 08:41:03 +0000 | [diff] [blame] | 770 | return IRQ_HANDLED; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 771 | } |
| 772 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 773 | /* dsi->irq_lock has to be locked by the caller */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 774 | static void _omap_dsi_configure_irqs(struct platform_device *dsidev, |
| 775 | struct dsi_isr_data *isr_array, |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 776 | unsigned isr_array_size, u32 default_mask, |
| 777 | const struct dsi_reg enable_reg, |
| 778 | const struct dsi_reg status_reg) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 779 | { |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 780 | struct dsi_isr_data *isr_data; |
| 781 | u32 mask; |
| 782 | u32 old_mask; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 783 | int i; |
| 784 | |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 785 | mask = default_mask; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 786 | |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 787 | for (i = 0; i < isr_array_size; i++) { |
| 788 | isr_data = &isr_array[i]; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 789 | |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 790 | if (isr_data->isr == NULL) |
| 791 | continue; |
| 792 | |
| 793 | mask |= isr_data->mask; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 794 | } |
| 795 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 796 | old_mask = dsi_read_reg(dsidev, enable_reg); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 797 | /* clear the irqstatus for newly enabled irqs */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 798 | dsi_write_reg(dsidev, status_reg, (mask ^ old_mask) & mask); |
| 799 | dsi_write_reg(dsidev, enable_reg, mask); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 800 | |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 801 | /* flush posted writes */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 802 | dsi_read_reg(dsidev, enable_reg); |
| 803 | dsi_read_reg(dsidev, status_reg); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 804 | } |
| 805 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 806 | /* dsi->irq_lock has to be locked by the caller */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 807 | static void _omap_dsi_set_irqs(struct platform_device *dsidev) |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 808 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 809 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 810 | u32 mask = DSI_IRQ_ERROR_MASK; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 811 | #ifdef DSI_CATCH_MISSING_TE |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 812 | mask |= DSI_IRQ_TE_TRIGGER; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 813 | #endif |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 814 | _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table, |
| 815 | ARRAY_SIZE(dsi->isr_tables.isr_table), mask, |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 816 | DSI_IRQENABLE, DSI_IRQSTATUS); |
| 817 | } |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 818 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 819 | /* dsi->irq_lock has to be locked by the caller */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 820 | static void _omap_dsi_set_irqs_vc(struct platform_device *dsidev, int vc) |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 821 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 822 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
| 823 | |
| 824 | _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_vc[vc], |
| 825 | ARRAY_SIZE(dsi->isr_tables.isr_table_vc[vc]), |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 826 | DSI_VC_IRQ_ERROR_MASK, |
| 827 | DSI_VC_IRQENABLE(vc), DSI_VC_IRQSTATUS(vc)); |
| 828 | } |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 829 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 830 | /* dsi->irq_lock has to be locked by the caller */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 831 | static void _omap_dsi_set_irqs_cio(struct platform_device *dsidev) |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 832 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 833 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
| 834 | |
| 835 | _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_cio, |
| 836 | ARRAY_SIZE(dsi->isr_tables.isr_table_cio), |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 837 | DSI_CIO_IRQ_ERROR_MASK, |
| 838 | DSI_COMPLEXIO_IRQ_ENABLE, DSI_COMPLEXIO_IRQ_STATUS); |
| 839 | } |
| 840 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 841 | static void _dsi_initialize_irq(struct platform_device *dsidev) |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 842 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 843 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 844 | unsigned long flags; |
| 845 | int vc; |
| 846 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 847 | spin_lock_irqsave(&dsi->irq_lock, flags); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 848 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 849 | memset(&dsi->isr_tables, 0, sizeof(dsi->isr_tables)); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 850 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 851 | _omap_dsi_set_irqs(dsidev); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 852 | for (vc = 0; vc < 4; ++vc) |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 853 | _omap_dsi_set_irqs_vc(dsidev, vc); |
| 854 | _omap_dsi_set_irqs_cio(dsidev); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 855 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 856 | spin_unlock_irqrestore(&dsi->irq_lock, flags); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 857 | } |
| 858 | |
| 859 | static int _dsi_register_isr(omap_dsi_isr_t isr, void *arg, u32 mask, |
| 860 | struct dsi_isr_data *isr_array, unsigned isr_array_size) |
| 861 | { |
| 862 | struct dsi_isr_data *isr_data; |
| 863 | int free_idx; |
| 864 | int i; |
| 865 | |
| 866 | BUG_ON(isr == NULL); |
| 867 | |
| 868 | /* check for duplicate entry and find a free slot */ |
| 869 | free_idx = -1; |
| 870 | for (i = 0; i < isr_array_size; i++) { |
| 871 | isr_data = &isr_array[i]; |
| 872 | |
| 873 | if (isr_data->isr == isr && isr_data->arg == arg && |
| 874 | isr_data->mask == mask) { |
| 875 | return -EINVAL; |
| 876 | } |
| 877 | |
| 878 | if (isr_data->isr == NULL && free_idx == -1) |
| 879 | free_idx = i; |
| 880 | } |
| 881 | |
| 882 | if (free_idx == -1) |
| 883 | return -EBUSY; |
| 884 | |
| 885 | isr_data = &isr_array[free_idx]; |
| 886 | isr_data->isr = isr; |
| 887 | isr_data->arg = arg; |
| 888 | isr_data->mask = mask; |
| 889 | |
| 890 | return 0; |
| 891 | } |
| 892 | |
| 893 | static int _dsi_unregister_isr(omap_dsi_isr_t isr, void *arg, u32 mask, |
| 894 | struct dsi_isr_data *isr_array, unsigned isr_array_size) |
| 895 | { |
| 896 | struct dsi_isr_data *isr_data; |
| 897 | int i; |
| 898 | |
| 899 | for (i = 0; i < isr_array_size; i++) { |
| 900 | isr_data = &isr_array[i]; |
| 901 | if (isr_data->isr != isr || isr_data->arg != arg || |
| 902 | isr_data->mask != mask) |
| 903 | continue; |
| 904 | |
| 905 | isr_data->isr = NULL; |
| 906 | isr_data->arg = NULL; |
| 907 | isr_data->mask = 0; |
| 908 | |
| 909 | return 0; |
| 910 | } |
| 911 | |
| 912 | return -EINVAL; |
| 913 | } |
| 914 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 915 | static int dsi_register_isr(struct platform_device *dsidev, omap_dsi_isr_t isr, |
| 916 | void *arg, u32 mask) |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 917 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 918 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 919 | unsigned long flags; |
| 920 | int r; |
| 921 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 922 | spin_lock_irqsave(&dsi->irq_lock, flags); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 923 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 924 | r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table, |
| 925 | ARRAY_SIZE(dsi->isr_tables.isr_table)); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 926 | |
| 927 | if (r == 0) |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 928 | _omap_dsi_set_irqs(dsidev); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 929 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 930 | spin_unlock_irqrestore(&dsi->irq_lock, flags); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 931 | |
| 932 | return r; |
| 933 | } |
| 934 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 935 | static int dsi_unregister_isr(struct platform_device *dsidev, |
| 936 | omap_dsi_isr_t isr, void *arg, u32 mask) |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 937 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 938 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 939 | unsigned long flags; |
| 940 | int r; |
| 941 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 942 | spin_lock_irqsave(&dsi->irq_lock, flags); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 943 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 944 | r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table, |
| 945 | ARRAY_SIZE(dsi->isr_tables.isr_table)); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 946 | |
| 947 | if (r == 0) |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 948 | _omap_dsi_set_irqs(dsidev); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 949 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 950 | spin_unlock_irqrestore(&dsi->irq_lock, flags); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 951 | |
| 952 | return r; |
| 953 | } |
| 954 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 955 | static int dsi_register_isr_vc(struct platform_device *dsidev, int channel, |
| 956 | omap_dsi_isr_t isr, void *arg, u32 mask) |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 957 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 958 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 959 | unsigned long flags; |
| 960 | int r; |
| 961 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 962 | spin_lock_irqsave(&dsi->irq_lock, flags); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 963 | |
| 964 | r = _dsi_register_isr(isr, arg, mask, |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 965 | dsi->isr_tables.isr_table_vc[channel], |
| 966 | ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel])); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 967 | |
| 968 | if (r == 0) |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 969 | _omap_dsi_set_irqs_vc(dsidev, channel); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 970 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 971 | spin_unlock_irqrestore(&dsi->irq_lock, flags); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 972 | |
| 973 | return r; |
| 974 | } |
| 975 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 976 | static int dsi_unregister_isr_vc(struct platform_device *dsidev, int channel, |
| 977 | omap_dsi_isr_t isr, void *arg, u32 mask) |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 978 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 979 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 980 | unsigned long flags; |
| 981 | int r; |
| 982 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 983 | spin_lock_irqsave(&dsi->irq_lock, flags); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 984 | |
| 985 | r = _dsi_unregister_isr(isr, arg, mask, |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 986 | dsi->isr_tables.isr_table_vc[channel], |
| 987 | ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel])); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 988 | |
| 989 | if (r == 0) |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 990 | _omap_dsi_set_irqs_vc(dsidev, channel); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 991 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 992 | spin_unlock_irqrestore(&dsi->irq_lock, flags); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 993 | |
| 994 | return r; |
| 995 | } |
| 996 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 997 | static int dsi_register_isr_cio(struct platform_device *dsidev, |
| 998 | omap_dsi_isr_t isr, void *arg, u32 mask) |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 999 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1000 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 1001 | unsigned long flags; |
| 1002 | int r; |
| 1003 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1004 | spin_lock_irqsave(&dsi->irq_lock, flags); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 1005 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1006 | r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio, |
| 1007 | ARRAY_SIZE(dsi->isr_tables.isr_table_cio)); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 1008 | |
| 1009 | if (r == 0) |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1010 | _omap_dsi_set_irqs_cio(dsidev); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 1011 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1012 | spin_unlock_irqrestore(&dsi->irq_lock, flags); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 1013 | |
| 1014 | return r; |
| 1015 | } |
| 1016 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1017 | static int dsi_unregister_isr_cio(struct platform_device *dsidev, |
| 1018 | omap_dsi_isr_t isr, void *arg, u32 mask) |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 1019 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1020 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 1021 | unsigned long flags; |
| 1022 | int r; |
| 1023 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1024 | spin_lock_irqsave(&dsi->irq_lock, flags); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 1025 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1026 | r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio, |
| 1027 | ARRAY_SIZE(dsi->isr_tables.isr_table_cio)); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 1028 | |
| 1029 | if (r == 0) |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1030 | _omap_dsi_set_irqs_cio(dsidev); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 1031 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1032 | spin_unlock_irqrestore(&dsi->irq_lock, flags); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 1033 | |
| 1034 | return r; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1035 | } |
| 1036 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1037 | static u32 dsi_get_errors(struct platform_device *dsidev) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1038 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1039 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1040 | unsigned long flags; |
| 1041 | u32 e; |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1042 | spin_lock_irqsave(&dsi->errors_lock, flags); |
| 1043 | e = dsi->errors; |
| 1044 | dsi->errors = 0; |
| 1045 | spin_unlock_irqrestore(&dsi->errors_lock, flags); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1046 | return e; |
| 1047 | } |
| 1048 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 1049 | int dsi_runtime_get(struct platform_device *dsidev) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1050 | { |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 1051 | int r; |
| 1052 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
| 1053 | |
| 1054 | DSSDBG("dsi_runtime_get\n"); |
| 1055 | |
| 1056 | r = pm_runtime_get_sync(&dsi->pdev->dev); |
| 1057 | WARN_ON(r < 0); |
| 1058 | return r < 0 ? r : 0; |
| 1059 | } |
| 1060 | |
| 1061 | void dsi_runtime_put(struct platform_device *dsidev) |
| 1062 | { |
| 1063 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
| 1064 | int r; |
| 1065 | |
| 1066 | DSSDBG("dsi_runtime_put\n"); |
| 1067 | |
| 1068 | r = pm_runtime_put(&dsi->pdev->dev); |
| 1069 | WARN_ON(r < 0); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1070 | } |
| 1071 | |
| 1072 | /* source clock for DSI PLL. this could also be PCLKFREE */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1073 | static inline void dsi_enable_pll_clock(struct platform_device *dsidev, |
| 1074 | bool enable) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1075 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1076 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
| 1077 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1078 | if (enable) |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 1079 | clk_enable(dsi->sys_clk); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1080 | else |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 1081 | clk_disable(dsi->sys_clk); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1082 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1083 | if (enable && dsi->pll_locked) { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1084 | if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1085 | DSSERR("cannot lock PLL when enabling clocks\n"); |
| 1086 | } |
| 1087 | } |
| 1088 | |
| 1089 | #ifdef DEBUG |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1090 | static void _dsi_print_reset_status(struct platform_device *dsidev) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1091 | { |
| 1092 | u32 l; |
Tomi Valkeinen | c335cbf | 2010-10-07 13:27:42 +0300 | [diff] [blame] | 1093 | int b0, b1, b2; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1094 | |
| 1095 | if (!dss_debug) |
| 1096 | return; |
| 1097 | |
| 1098 | /* A dummy read using the SCP interface to any DSIPHY register is |
| 1099 | * required after DSIPHY reset to complete the reset of the DSI complex |
| 1100 | * I/O. */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1101 | l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1102 | |
| 1103 | printk(KERN_DEBUG "DSI resets: "); |
| 1104 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1105 | l = dsi_read_reg(dsidev, DSI_PLL_STATUS); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1106 | printk("PLL (%d) ", FLD_GET(l, 0, 0)); |
| 1107 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1108 | l = dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1109 | printk("CIO (%d) ", FLD_GET(l, 29, 29)); |
| 1110 | |
Tomi Valkeinen | c335cbf | 2010-10-07 13:27:42 +0300 | [diff] [blame] | 1111 | if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC)) { |
| 1112 | b0 = 28; |
| 1113 | b1 = 27; |
| 1114 | b2 = 26; |
| 1115 | } else { |
| 1116 | b0 = 24; |
| 1117 | b1 = 25; |
| 1118 | b2 = 26; |
| 1119 | } |
| 1120 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1121 | l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5); |
Tomi Valkeinen | c335cbf | 2010-10-07 13:27:42 +0300 | [diff] [blame] | 1122 | printk("PHY (%x%x%x, %d, %d, %d)\n", |
| 1123 | FLD_GET(l, b0, b0), |
| 1124 | FLD_GET(l, b1, b1), |
| 1125 | FLD_GET(l, b2, b2), |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1126 | FLD_GET(l, 29, 29), |
| 1127 | FLD_GET(l, 30, 30), |
| 1128 | FLD_GET(l, 31, 31)); |
| 1129 | } |
| 1130 | #else |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1131 | #define _dsi_print_reset_status(x) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1132 | #endif |
| 1133 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1134 | static inline int dsi_if_enable(struct platform_device *dsidev, bool enable) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1135 | { |
| 1136 | DSSDBG("dsi_if_enable(%d)\n", enable); |
| 1137 | |
| 1138 | enable = enable ? 1 : 0; |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1139 | REG_FLD_MOD(dsidev, DSI_CTRL, enable, 0, 0); /* IF_EN */ |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1140 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1141 | if (wait_for_bit_change(dsidev, DSI_CTRL, 0, enable) != enable) { |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1142 | DSSERR("Failed to set dsi_if_enable to %d\n", enable); |
| 1143 | return -EIO; |
| 1144 | } |
| 1145 | |
| 1146 | return 0; |
| 1147 | } |
| 1148 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1149 | unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1150 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1151 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
| 1152 | |
| 1153 | return dsi->current_cinfo.dsi_pll_hsdiv_dispc_clk; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1154 | } |
| 1155 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1156 | static unsigned long dsi_get_pll_hsdiv_dsi_rate(struct platform_device *dsidev) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1157 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1158 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
| 1159 | |
| 1160 | return dsi->current_cinfo.dsi_pll_hsdiv_dsi_clk; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1161 | } |
| 1162 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1163 | static unsigned long dsi_get_txbyteclkhs(struct platform_device *dsidev) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1164 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1165 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
| 1166 | |
| 1167 | return dsi->current_cinfo.clkin4ddr / 16; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1168 | } |
| 1169 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1170 | static unsigned long dsi_fclk_rate(struct platform_device *dsidev) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1171 | { |
| 1172 | unsigned long r; |
Archit Taneja | 5a8b572 | 2011-05-12 17:26:29 +0530 | [diff] [blame] | 1173 | int dsi_module = dsi_get_dsidev_id(dsidev); |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 1174 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1175 | |
Archit Taneja | 5a8b572 | 2011-05-12 17:26:29 +0530 | [diff] [blame] | 1176 | if (dss_get_dsi_clk_source(dsi_module) == OMAP_DSS_CLK_SRC_FCK) { |
Archit Taneja | 1bb4783 | 2011-02-24 14:17:30 +0530 | [diff] [blame] | 1177 | /* DSI FCLK source is DSS_CLK_FCK */ |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 1178 | r = clk_get_rate(dsi->dss_clk); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1179 | } else { |
Archit Taneja | 1bb4783 | 2011-02-24 14:17:30 +0530 | [diff] [blame] | 1180 | /* DSI FCLK source is dsi_pll_hsdiv_dsi_clk */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1181 | r = dsi_get_pll_hsdiv_dsi_rate(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1182 | } |
| 1183 | |
| 1184 | return r; |
| 1185 | } |
| 1186 | |
| 1187 | static int dsi_set_lp_clk_divisor(struct omap_dss_device *dssdev) |
| 1188 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1189 | struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev); |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1190 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1191 | unsigned long dsi_fclk; |
| 1192 | unsigned lp_clk_div; |
| 1193 | unsigned long lp_clk; |
| 1194 | |
Tomi Valkeinen | c6940a3 | 2011-02-22 13:36:10 +0200 | [diff] [blame] | 1195 | lp_clk_div = dssdev->clocks.dsi.lp_clk_div; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1196 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1197 | if (lp_clk_div == 0 || lp_clk_div > dsi->lpdiv_max) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1198 | return -EINVAL; |
| 1199 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1200 | dsi_fclk = dsi_fclk_rate(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1201 | |
| 1202 | lp_clk = dsi_fclk / 2 / lp_clk_div; |
| 1203 | |
| 1204 | DSSDBG("LP_CLK_DIV %u, LP_CLK %lu\n", lp_clk_div, lp_clk); |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1205 | dsi->current_cinfo.lp_clk = lp_clk; |
| 1206 | dsi->current_cinfo.lp_clk_div = lp_clk_div; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1207 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1208 | /* LP_CLK_DIVISOR */ |
| 1209 | REG_FLD_MOD(dsidev, DSI_CLK_CTRL, lp_clk_div, 12, 0); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1210 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1211 | /* LP_RX_SYNCHRO_ENABLE */ |
| 1212 | REG_FLD_MOD(dsidev, DSI_CLK_CTRL, dsi_fclk > 30000000 ? 1 : 0, 21, 21); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1213 | |
| 1214 | return 0; |
| 1215 | } |
| 1216 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1217 | static void dsi_enable_scp_clk(struct platform_device *dsidev) |
Tomi Valkeinen | 24c1ae4 | 2011-04-13 17:12:52 +0300 | [diff] [blame] | 1218 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1219 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
| 1220 | |
| 1221 | if (dsi->scp_clk_refcount++ == 0) |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1222 | REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 14, 14); /* CIO_CLK_ICG */ |
Tomi Valkeinen | 24c1ae4 | 2011-04-13 17:12:52 +0300 | [diff] [blame] | 1223 | } |
| 1224 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1225 | static void dsi_disable_scp_clk(struct platform_device *dsidev) |
Tomi Valkeinen | 24c1ae4 | 2011-04-13 17:12:52 +0300 | [diff] [blame] | 1226 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1227 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
| 1228 | |
| 1229 | WARN_ON(dsi->scp_clk_refcount == 0); |
| 1230 | if (--dsi->scp_clk_refcount == 0) |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1231 | REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 14, 14); /* CIO_CLK_ICG */ |
Tomi Valkeinen | 24c1ae4 | 2011-04-13 17:12:52 +0300 | [diff] [blame] | 1232 | } |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1233 | |
| 1234 | enum dsi_pll_power_state { |
| 1235 | DSI_PLL_POWER_OFF = 0x0, |
| 1236 | DSI_PLL_POWER_ON_HSCLK = 0x1, |
| 1237 | DSI_PLL_POWER_ON_ALL = 0x2, |
| 1238 | DSI_PLL_POWER_ON_DIV = 0x3, |
| 1239 | }; |
| 1240 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1241 | static int dsi_pll_power(struct platform_device *dsidev, |
| 1242 | enum dsi_pll_power_state state) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1243 | { |
| 1244 | int t = 0; |
| 1245 | |
Tomi Valkeinen | c94dfe05 | 2011-04-15 10:42:59 +0300 | [diff] [blame] | 1246 | /* DSI-PLL power command 0x3 is not working */ |
| 1247 | if (dss_has_feature(FEAT_DSI_PLL_PWR_BUG) && |
| 1248 | state == DSI_PLL_POWER_ON_DIV) |
| 1249 | state = DSI_PLL_POWER_ON_ALL; |
| 1250 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1251 | /* PLL_PWR_CMD */ |
| 1252 | REG_FLD_MOD(dsidev, DSI_CLK_CTRL, state, 31, 30); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1253 | |
| 1254 | /* PLL_PWR_STATUS */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1255 | while (FLD_GET(dsi_read_reg(dsidev, DSI_CLK_CTRL), 29, 28) != state) { |
Tomi Valkeinen | 24be78b | 2010-01-07 14:19:48 +0200 | [diff] [blame] | 1256 | if (++t > 1000) { |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1257 | DSSERR("Failed to set DSI PLL power mode to %d\n", |
| 1258 | state); |
| 1259 | return -ENODEV; |
| 1260 | } |
Tomi Valkeinen | 24be78b | 2010-01-07 14:19:48 +0200 | [diff] [blame] | 1261 | udelay(1); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1262 | } |
| 1263 | |
| 1264 | return 0; |
| 1265 | } |
| 1266 | |
| 1267 | /* calculate clock rates using dividers in cinfo */ |
Sumit Semwal | ff1b2cd | 2010-12-02 11:27:11 +0000 | [diff] [blame] | 1268 | static int dsi_calc_clock_rates(struct omap_dss_device *dssdev, |
| 1269 | struct dsi_clock_info *cinfo) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1270 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1271 | struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev); |
| 1272 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
| 1273 | |
| 1274 | if (cinfo->regn == 0 || cinfo->regn > dsi->regn_max) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1275 | return -EINVAL; |
| 1276 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1277 | if (cinfo->regm == 0 || cinfo->regm > dsi->regm_max) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1278 | return -EINVAL; |
| 1279 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1280 | if (cinfo->regm_dispc > dsi->regm_dispc_max) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1281 | return -EINVAL; |
| 1282 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1283 | if (cinfo->regm_dsi > dsi->regm_dsi_max) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1284 | return -EINVAL; |
| 1285 | |
Archit Taneja | 1bb4783 | 2011-02-24 14:17:30 +0530 | [diff] [blame] | 1286 | if (cinfo->use_sys_clk) { |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 1287 | cinfo->clkin = clk_get_rate(dsi->sys_clk); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1288 | /* XXX it is unclear if highfreq should be used |
Archit Taneja | 1bb4783 | 2011-02-24 14:17:30 +0530 | [diff] [blame] | 1289 | * with DSS_SYS_CLK source also */ |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1290 | cinfo->highfreq = 0; |
| 1291 | } else { |
Tomi Valkeinen | 26d9dd0 | 2011-08-16 13:45:15 +0300 | [diff] [blame] | 1292 | cinfo->clkin = dispc_mgr_pclk_rate(dssdev->manager->id); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1293 | |
| 1294 | if (cinfo->clkin < 32000000) |
| 1295 | cinfo->highfreq = 0; |
| 1296 | else |
| 1297 | cinfo->highfreq = 1; |
| 1298 | } |
| 1299 | |
| 1300 | cinfo->fint = cinfo->clkin / (cinfo->regn * (cinfo->highfreq ? 2 : 1)); |
| 1301 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1302 | if (cinfo->fint > dsi->fint_max || cinfo->fint < dsi->fint_min) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1303 | return -EINVAL; |
| 1304 | |
| 1305 | cinfo->clkin4ddr = 2 * cinfo->regm * cinfo->fint; |
| 1306 | |
| 1307 | if (cinfo->clkin4ddr > 1800 * 1000 * 1000) |
| 1308 | return -EINVAL; |
| 1309 | |
Archit Taneja | 1bb4783 | 2011-02-24 14:17:30 +0530 | [diff] [blame] | 1310 | if (cinfo->regm_dispc > 0) |
| 1311 | cinfo->dsi_pll_hsdiv_dispc_clk = |
| 1312 | cinfo->clkin4ddr / cinfo->regm_dispc; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1313 | else |
Archit Taneja | 1bb4783 | 2011-02-24 14:17:30 +0530 | [diff] [blame] | 1314 | cinfo->dsi_pll_hsdiv_dispc_clk = 0; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1315 | |
Archit Taneja | 1bb4783 | 2011-02-24 14:17:30 +0530 | [diff] [blame] | 1316 | if (cinfo->regm_dsi > 0) |
| 1317 | cinfo->dsi_pll_hsdiv_dsi_clk = |
| 1318 | cinfo->clkin4ddr / cinfo->regm_dsi; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1319 | else |
Archit Taneja | 1bb4783 | 2011-02-24 14:17:30 +0530 | [diff] [blame] | 1320 | cinfo->dsi_pll_hsdiv_dsi_clk = 0; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1321 | |
| 1322 | return 0; |
| 1323 | } |
| 1324 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1325 | int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev, bool is_tft, |
| 1326 | unsigned long req_pck, struct dsi_clock_info *dsi_cinfo, |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1327 | struct dispc_clock_info *dispc_cinfo) |
| 1328 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1329 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1330 | struct dsi_clock_info cur, best; |
| 1331 | struct dispc_clock_info best_dispc; |
| 1332 | int min_fck_per_pck; |
| 1333 | int match = 0; |
Archit Taneja | 1bb4783 | 2011-02-24 14:17:30 +0530 | [diff] [blame] | 1334 | unsigned long dss_sys_clk, max_dss_fck; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1335 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 1336 | dss_sys_clk = clk_get_rate(dsi->sys_clk); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1337 | |
Taneja, Archit | 31ef823 | 2011-03-14 23:28:22 -0500 | [diff] [blame] | 1338 | max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK); |
Archit Taneja | 819d807 | 2011-03-01 11:54:00 +0530 | [diff] [blame] | 1339 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1340 | if (req_pck == dsi->cache_req_pck && |
| 1341 | dsi->cache_cinfo.clkin == dss_sys_clk) { |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1342 | DSSDBG("DSI clock info found from cache\n"); |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1343 | *dsi_cinfo = dsi->cache_cinfo; |
Archit Taneja | 1bb4783 | 2011-02-24 14:17:30 +0530 | [diff] [blame] | 1344 | dispc_find_clk_divs(is_tft, req_pck, |
| 1345 | dsi_cinfo->dsi_pll_hsdiv_dispc_clk, dispc_cinfo); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1346 | return 0; |
| 1347 | } |
| 1348 | |
| 1349 | min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK; |
| 1350 | |
| 1351 | if (min_fck_per_pck && |
Archit Taneja | 819d807 | 2011-03-01 11:54:00 +0530 | [diff] [blame] | 1352 | req_pck * min_fck_per_pck > max_dss_fck) { |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1353 | DSSERR("Requested pixel clock not possible with the current " |
| 1354 | "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning " |
| 1355 | "the constraint off.\n"); |
| 1356 | min_fck_per_pck = 0; |
| 1357 | } |
| 1358 | |
| 1359 | DSSDBG("dsi_pll_calc\n"); |
| 1360 | |
| 1361 | retry: |
| 1362 | memset(&best, 0, sizeof(best)); |
| 1363 | memset(&best_dispc, 0, sizeof(best_dispc)); |
| 1364 | |
| 1365 | memset(&cur, 0, sizeof(cur)); |
Archit Taneja | 1bb4783 | 2011-02-24 14:17:30 +0530 | [diff] [blame] | 1366 | cur.clkin = dss_sys_clk; |
| 1367 | cur.use_sys_clk = 1; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1368 | cur.highfreq = 0; |
| 1369 | |
| 1370 | /* no highfreq: 0.75MHz < Fint = clkin / regn < 2.1MHz */ |
| 1371 | /* highfreq: 0.75MHz < Fint = clkin / (2*regn) < 2.1MHz */ |
| 1372 | /* To reduce PLL lock time, keep Fint high (around 2 MHz) */ |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1373 | for (cur.regn = 1; cur.regn < dsi->regn_max; ++cur.regn) { |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1374 | if (cur.highfreq == 0) |
| 1375 | cur.fint = cur.clkin / cur.regn; |
| 1376 | else |
| 1377 | cur.fint = cur.clkin / (2 * cur.regn); |
| 1378 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1379 | if (cur.fint > dsi->fint_max || cur.fint < dsi->fint_min) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1380 | continue; |
| 1381 | |
| 1382 | /* DSIPHY(MHz) = (2 * regm / regn) * (clkin / (highfreq + 1)) */ |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1383 | for (cur.regm = 1; cur.regm < dsi->regm_max; ++cur.regm) { |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1384 | unsigned long a, b; |
| 1385 | |
| 1386 | a = 2 * cur.regm * (cur.clkin/1000); |
| 1387 | b = cur.regn * (cur.highfreq + 1); |
| 1388 | cur.clkin4ddr = a / b * 1000; |
| 1389 | |
| 1390 | if (cur.clkin4ddr > 1800 * 1000 * 1000) |
| 1391 | break; |
| 1392 | |
Archit Taneja | 1bb4783 | 2011-02-24 14:17:30 +0530 | [diff] [blame] | 1393 | /* dsi_pll_hsdiv_dispc_clk(MHz) = |
| 1394 | * DSIPHY(MHz) / regm_dispc < 173MHz/186Mhz */ |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1395 | for (cur.regm_dispc = 1; cur.regm_dispc < |
| 1396 | dsi->regm_dispc_max; ++cur.regm_dispc) { |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1397 | struct dispc_clock_info cur_dispc; |
Archit Taneja | 1bb4783 | 2011-02-24 14:17:30 +0530 | [diff] [blame] | 1398 | cur.dsi_pll_hsdiv_dispc_clk = |
| 1399 | cur.clkin4ddr / cur.regm_dispc; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1400 | |
| 1401 | /* this will narrow down the search a bit, |
| 1402 | * but still give pixclocks below what was |
| 1403 | * requested */ |
Archit Taneja | 1bb4783 | 2011-02-24 14:17:30 +0530 | [diff] [blame] | 1404 | if (cur.dsi_pll_hsdiv_dispc_clk < req_pck) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1405 | break; |
| 1406 | |
Archit Taneja | 1bb4783 | 2011-02-24 14:17:30 +0530 | [diff] [blame] | 1407 | if (cur.dsi_pll_hsdiv_dispc_clk > max_dss_fck) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1408 | continue; |
| 1409 | |
| 1410 | if (min_fck_per_pck && |
Archit Taneja | 1bb4783 | 2011-02-24 14:17:30 +0530 | [diff] [blame] | 1411 | cur.dsi_pll_hsdiv_dispc_clk < |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1412 | req_pck * min_fck_per_pck) |
| 1413 | continue; |
| 1414 | |
| 1415 | match = 1; |
| 1416 | |
| 1417 | dispc_find_clk_divs(is_tft, req_pck, |
Archit Taneja | 1bb4783 | 2011-02-24 14:17:30 +0530 | [diff] [blame] | 1418 | cur.dsi_pll_hsdiv_dispc_clk, |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1419 | &cur_dispc); |
| 1420 | |
| 1421 | if (abs(cur_dispc.pck - req_pck) < |
| 1422 | abs(best_dispc.pck - req_pck)) { |
| 1423 | best = cur; |
| 1424 | best_dispc = cur_dispc; |
| 1425 | |
| 1426 | if (cur_dispc.pck == req_pck) |
| 1427 | goto found; |
| 1428 | } |
| 1429 | } |
| 1430 | } |
| 1431 | } |
| 1432 | found: |
| 1433 | if (!match) { |
| 1434 | if (min_fck_per_pck) { |
| 1435 | DSSERR("Could not find suitable clock settings.\n" |
| 1436 | "Turning FCK/PCK constraint off and" |
| 1437 | "trying again.\n"); |
| 1438 | min_fck_per_pck = 0; |
| 1439 | goto retry; |
| 1440 | } |
| 1441 | |
| 1442 | DSSERR("Could not find suitable clock settings.\n"); |
| 1443 | |
| 1444 | return -EINVAL; |
| 1445 | } |
| 1446 | |
Archit Taneja | 1bb4783 | 2011-02-24 14:17:30 +0530 | [diff] [blame] | 1447 | /* dsi_pll_hsdiv_dsi_clk (regm_dsi) is not used */ |
| 1448 | best.regm_dsi = 0; |
| 1449 | best.dsi_pll_hsdiv_dsi_clk = 0; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1450 | |
| 1451 | if (dsi_cinfo) |
| 1452 | *dsi_cinfo = best; |
| 1453 | if (dispc_cinfo) |
| 1454 | *dispc_cinfo = best_dispc; |
| 1455 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1456 | dsi->cache_req_pck = req_pck; |
| 1457 | dsi->cache_clk_freq = 0; |
| 1458 | dsi->cache_cinfo = best; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1459 | |
| 1460 | return 0; |
| 1461 | } |
| 1462 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1463 | int dsi_pll_set_clock_div(struct platform_device *dsidev, |
| 1464 | struct dsi_clock_info *cinfo) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1465 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1466 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1467 | int r = 0; |
| 1468 | u32 l; |
Archit Taneja | 9613c02 | 2011-03-22 06:33:36 -0500 | [diff] [blame] | 1469 | int f = 0; |
Taneja, Archit | 4964111 | 2011-03-14 23:28:23 -0500 | [diff] [blame] | 1470 | u8 regn_start, regn_end, regm_start, regm_end; |
| 1471 | u8 regm_dispc_start, regm_dispc_end, regm_dsi_start, regm_dsi_end; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1472 | |
| 1473 | DSSDBGF(); |
| 1474 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1475 | dsi->current_cinfo.use_sys_clk = cinfo->use_sys_clk; |
| 1476 | dsi->current_cinfo.highfreq = cinfo->highfreq; |
Tomi Valkeinen | b276509 | 2011-04-07 15:28:47 +0300 | [diff] [blame] | 1477 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1478 | dsi->current_cinfo.fint = cinfo->fint; |
| 1479 | dsi->current_cinfo.clkin4ddr = cinfo->clkin4ddr; |
| 1480 | dsi->current_cinfo.dsi_pll_hsdiv_dispc_clk = |
Archit Taneja | 1bb4783 | 2011-02-24 14:17:30 +0530 | [diff] [blame] | 1481 | cinfo->dsi_pll_hsdiv_dispc_clk; |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1482 | dsi->current_cinfo.dsi_pll_hsdiv_dsi_clk = |
Archit Taneja | 1bb4783 | 2011-02-24 14:17:30 +0530 | [diff] [blame] | 1483 | cinfo->dsi_pll_hsdiv_dsi_clk; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1484 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1485 | dsi->current_cinfo.regn = cinfo->regn; |
| 1486 | dsi->current_cinfo.regm = cinfo->regm; |
| 1487 | dsi->current_cinfo.regm_dispc = cinfo->regm_dispc; |
| 1488 | dsi->current_cinfo.regm_dsi = cinfo->regm_dsi; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1489 | |
| 1490 | DSSDBG("DSI Fint %ld\n", cinfo->fint); |
| 1491 | |
| 1492 | DSSDBG("clkin (%s) rate %ld, highfreq %d\n", |
Archit Taneja | 1bb4783 | 2011-02-24 14:17:30 +0530 | [diff] [blame] | 1493 | cinfo->use_sys_clk ? "dss_sys_clk" : "pclkfree", |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1494 | cinfo->clkin, |
| 1495 | cinfo->highfreq); |
| 1496 | |
| 1497 | /* DSIPHY == CLKIN4DDR */ |
| 1498 | DSSDBG("CLKIN4DDR = 2 * %d / %d * %lu / %d = %lu\n", |
| 1499 | cinfo->regm, |
| 1500 | cinfo->regn, |
| 1501 | cinfo->clkin, |
| 1502 | cinfo->highfreq + 1, |
| 1503 | cinfo->clkin4ddr); |
| 1504 | |
| 1505 | DSSDBG("Data rate on 1 DSI lane %ld Mbps\n", |
| 1506 | cinfo->clkin4ddr / 1000 / 1000 / 2); |
| 1507 | |
| 1508 | DSSDBG("Clock lane freq %ld Hz\n", cinfo->clkin4ddr / 4); |
| 1509 | |
Archit Taneja | 1bb4783 | 2011-02-24 14:17:30 +0530 | [diff] [blame] | 1510 | DSSDBG("regm_dispc = %d, %s (%s) = %lu\n", cinfo->regm_dispc, |
Archit Taneja | 89a35e5 | 2011-04-12 13:52:23 +0530 | [diff] [blame] | 1511 | dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC), |
| 1512 | dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC), |
Archit Taneja | 1bb4783 | 2011-02-24 14:17:30 +0530 | [diff] [blame] | 1513 | cinfo->dsi_pll_hsdiv_dispc_clk); |
| 1514 | DSSDBG("regm_dsi = %d, %s (%s) = %lu\n", cinfo->regm_dsi, |
Archit Taneja | 89a35e5 | 2011-04-12 13:52:23 +0530 | [diff] [blame] | 1515 | dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI), |
| 1516 | dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI), |
Archit Taneja | 1bb4783 | 2011-02-24 14:17:30 +0530 | [diff] [blame] | 1517 | cinfo->dsi_pll_hsdiv_dsi_clk); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1518 | |
Taneja, Archit | 4964111 | 2011-03-14 23:28:23 -0500 | [diff] [blame] | 1519 | dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGN, ®n_start, ®n_end); |
| 1520 | dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM, ®m_start, ®m_end); |
| 1521 | dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DISPC, ®m_dispc_start, |
| 1522 | ®m_dispc_end); |
| 1523 | dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DSI, ®m_dsi_start, |
| 1524 | ®m_dsi_end); |
| 1525 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1526 | /* DSI_PLL_AUTOMODE = manual */ |
| 1527 | REG_FLD_MOD(dsidev, DSI_PLL_CONTROL, 0, 0, 0); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1528 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1529 | l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION1); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1530 | l = FLD_MOD(l, 1, 0, 0); /* DSI_PLL_STOPMODE */ |
Taneja, Archit | 4964111 | 2011-03-14 23:28:23 -0500 | [diff] [blame] | 1531 | /* DSI_PLL_REGN */ |
| 1532 | l = FLD_MOD(l, cinfo->regn - 1, regn_start, regn_end); |
| 1533 | /* DSI_PLL_REGM */ |
| 1534 | l = FLD_MOD(l, cinfo->regm, regm_start, regm_end); |
| 1535 | /* DSI_CLOCK_DIV */ |
Archit Taneja | 1bb4783 | 2011-02-24 14:17:30 +0530 | [diff] [blame] | 1536 | l = FLD_MOD(l, cinfo->regm_dispc > 0 ? cinfo->regm_dispc - 1 : 0, |
Taneja, Archit | 4964111 | 2011-03-14 23:28:23 -0500 | [diff] [blame] | 1537 | regm_dispc_start, regm_dispc_end); |
| 1538 | /* DSIPROTO_CLOCK_DIV */ |
Archit Taneja | 1bb4783 | 2011-02-24 14:17:30 +0530 | [diff] [blame] | 1539 | l = FLD_MOD(l, cinfo->regm_dsi > 0 ? cinfo->regm_dsi - 1 : 0, |
Taneja, Archit | 4964111 | 2011-03-14 23:28:23 -0500 | [diff] [blame] | 1540 | regm_dsi_start, regm_dsi_end); |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1541 | dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION1, l); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1542 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1543 | BUG_ON(cinfo->fint < dsi->fint_min || cinfo->fint > dsi->fint_max); |
Archit Taneja | 9613c02 | 2011-03-22 06:33:36 -0500 | [diff] [blame] | 1544 | |
| 1545 | if (dss_has_feature(FEAT_DSI_PLL_FREQSEL)) { |
| 1546 | f = cinfo->fint < 1000000 ? 0x3 : |
| 1547 | cinfo->fint < 1250000 ? 0x4 : |
| 1548 | cinfo->fint < 1500000 ? 0x5 : |
| 1549 | cinfo->fint < 1750000 ? 0x6 : |
| 1550 | 0x7; |
| 1551 | } |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1552 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1553 | l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2); |
Archit Taneja | 9613c02 | 2011-03-22 06:33:36 -0500 | [diff] [blame] | 1554 | |
| 1555 | if (dss_has_feature(FEAT_DSI_PLL_FREQSEL)) |
| 1556 | l = FLD_MOD(l, f, 4, 1); /* DSI_PLL_FREQSEL */ |
Archit Taneja | 1bb4783 | 2011-02-24 14:17:30 +0530 | [diff] [blame] | 1557 | l = FLD_MOD(l, cinfo->use_sys_clk ? 0 : 1, |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1558 | 11, 11); /* DSI_PLL_CLKSEL */ |
| 1559 | l = FLD_MOD(l, cinfo->highfreq, |
| 1560 | 12, 12); /* DSI_PLL_HIGHFREQ */ |
| 1561 | l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */ |
| 1562 | l = FLD_MOD(l, 0, 14, 14); /* DSIPHY_CLKINEN */ |
| 1563 | l = FLD_MOD(l, 1, 20, 20); /* DSI_HSDIVBYPASS */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1564 | dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1565 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1566 | REG_FLD_MOD(dsidev, DSI_PLL_GO, 1, 0, 0); /* DSI_PLL_GO */ |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1567 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1568 | if (wait_for_bit_change(dsidev, DSI_PLL_GO, 0, 0) != 0) { |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1569 | DSSERR("dsi pll go bit not going down.\n"); |
| 1570 | r = -EIO; |
| 1571 | goto err; |
| 1572 | } |
| 1573 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1574 | if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1) { |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1575 | DSSERR("cannot lock PLL\n"); |
| 1576 | r = -EIO; |
| 1577 | goto err; |
| 1578 | } |
| 1579 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1580 | dsi->pll_locked = 1; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1581 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1582 | l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1583 | l = FLD_MOD(l, 0, 0, 0); /* DSI_PLL_IDLE */ |
| 1584 | l = FLD_MOD(l, 0, 5, 5); /* DSI_PLL_PLLLPMODE */ |
| 1585 | l = FLD_MOD(l, 0, 6, 6); /* DSI_PLL_LOWCURRSTBY */ |
| 1586 | l = FLD_MOD(l, 0, 7, 7); /* DSI_PLL_TIGHTPHASELOCK */ |
| 1587 | l = FLD_MOD(l, 0, 8, 8); /* DSI_PLL_DRIFTGUARDEN */ |
| 1588 | l = FLD_MOD(l, 0, 10, 9); /* DSI_PLL_LOCKSEL */ |
| 1589 | l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */ |
| 1590 | l = FLD_MOD(l, 1, 14, 14); /* DSIPHY_CLKINEN */ |
| 1591 | l = FLD_MOD(l, 0, 15, 15); /* DSI_BYPASSEN */ |
| 1592 | l = FLD_MOD(l, 1, 16, 16); /* DSS_CLOCK_EN */ |
| 1593 | l = FLD_MOD(l, 0, 17, 17); /* DSS_CLOCK_PWDN */ |
| 1594 | l = FLD_MOD(l, 1, 18, 18); /* DSI_PROTO_CLOCK_EN */ |
| 1595 | l = FLD_MOD(l, 0, 19, 19); /* DSI_PROTO_CLOCK_PWDN */ |
| 1596 | l = FLD_MOD(l, 0, 20, 20); /* DSI_HSDIVBYPASS */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1597 | dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1598 | |
| 1599 | DSSDBG("PLL config done\n"); |
| 1600 | err: |
| 1601 | return r; |
| 1602 | } |
| 1603 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1604 | int dsi_pll_init(struct platform_device *dsidev, bool enable_hsclk, |
| 1605 | bool enable_hsdiv) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1606 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1607 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1608 | int r = 0; |
| 1609 | enum dsi_pll_power_state pwstate; |
| 1610 | |
| 1611 | DSSDBG("PLL init\n"); |
| 1612 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1613 | if (dsi->vdds_dsi_reg == NULL) { |
Tomi Valkeinen | f2988ab | 2011-03-02 10:06:48 +0200 | [diff] [blame] | 1614 | struct regulator *vdds_dsi; |
| 1615 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1616 | vdds_dsi = regulator_get(&dsi->pdev->dev, "vdds_dsi"); |
Tomi Valkeinen | f2988ab | 2011-03-02 10:06:48 +0200 | [diff] [blame] | 1617 | |
| 1618 | if (IS_ERR(vdds_dsi)) { |
| 1619 | DSSERR("can't get VDDS_DSI regulator\n"); |
| 1620 | return PTR_ERR(vdds_dsi); |
| 1621 | } |
| 1622 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1623 | dsi->vdds_dsi_reg = vdds_dsi; |
Tomi Valkeinen | f2988ab | 2011-03-02 10:06:48 +0200 | [diff] [blame] | 1624 | } |
Tomi Valkeinen | f2988ab | 2011-03-02 10:06:48 +0200 | [diff] [blame] | 1625 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1626 | dsi_enable_pll_clock(dsidev, 1); |
Tomi Valkeinen | 24c1ae4 | 2011-04-13 17:12:52 +0300 | [diff] [blame] | 1627 | /* |
| 1628 | * Note: SCP CLK is not required on OMAP3, but it is required on OMAP4. |
| 1629 | */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1630 | dsi_enable_scp_clk(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1631 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1632 | if (!dsi->vdds_dsi_enabled) { |
| 1633 | r = regulator_enable(dsi->vdds_dsi_reg); |
Tomi Valkeinen | 2a89dc1 | 2010-07-30 12:39:34 +0300 | [diff] [blame] | 1634 | if (r) |
| 1635 | goto err0; |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1636 | dsi->vdds_dsi_enabled = true; |
Tomi Valkeinen | 2a89dc1 | 2010-07-30 12:39:34 +0300 | [diff] [blame] | 1637 | } |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1638 | |
| 1639 | /* XXX PLL does not come out of reset without this... */ |
| 1640 | dispc_pck_free_enable(1); |
| 1641 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1642 | if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 0, 1) != 1) { |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1643 | DSSERR("PLL not coming out of reset.\n"); |
| 1644 | r = -ENODEV; |
Ville Syrjälä | 481dfa0 | 2010-04-22 22:50:04 +0200 | [diff] [blame] | 1645 | dispc_pck_free_enable(0); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1646 | goto err1; |
| 1647 | } |
| 1648 | |
| 1649 | /* XXX ... but if left on, we get problems when planes do not |
| 1650 | * fill the whole display. No idea about this */ |
| 1651 | dispc_pck_free_enable(0); |
| 1652 | |
| 1653 | if (enable_hsclk && enable_hsdiv) |
| 1654 | pwstate = DSI_PLL_POWER_ON_ALL; |
| 1655 | else if (enable_hsclk) |
| 1656 | pwstate = DSI_PLL_POWER_ON_HSCLK; |
| 1657 | else if (enable_hsdiv) |
| 1658 | pwstate = DSI_PLL_POWER_ON_DIV; |
| 1659 | else |
| 1660 | pwstate = DSI_PLL_POWER_OFF; |
| 1661 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1662 | r = dsi_pll_power(dsidev, pwstate); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1663 | |
| 1664 | if (r) |
| 1665 | goto err1; |
| 1666 | |
| 1667 | DSSDBG("PLL init done\n"); |
| 1668 | |
| 1669 | return 0; |
| 1670 | err1: |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1671 | if (dsi->vdds_dsi_enabled) { |
| 1672 | regulator_disable(dsi->vdds_dsi_reg); |
| 1673 | dsi->vdds_dsi_enabled = false; |
Tomi Valkeinen | 2a89dc1 | 2010-07-30 12:39:34 +0300 | [diff] [blame] | 1674 | } |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1675 | err0: |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1676 | dsi_disable_scp_clk(dsidev); |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1677 | dsi_enable_pll_clock(dsidev, 0); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1678 | return r; |
| 1679 | } |
| 1680 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1681 | void dsi_pll_uninit(struct platform_device *dsidev, bool disconnect_lanes) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1682 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1683 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
| 1684 | |
| 1685 | dsi->pll_locked = 0; |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1686 | dsi_pll_power(dsidev, DSI_PLL_POWER_OFF); |
Tomi Valkeinen | 2a89dc1 | 2010-07-30 12:39:34 +0300 | [diff] [blame] | 1687 | if (disconnect_lanes) { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1688 | WARN_ON(!dsi->vdds_dsi_enabled); |
| 1689 | regulator_disable(dsi->vdds_dsi_reg); |
| 1690 | dsi->vdds_dsi_enabled = false; |
Tomi Valkeinen | 2a89dc1 | 2010-07-30 12:39:34 +0300 | [diff] [blame] | 1691 | } |
Tomi Valkeinen | 24c1ae4 | 2011-04-13 17:12:52 +0300 | [diff] [blame] | 1692 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1693 | dsi_disable_scp_clk(dsidev); |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1694 | dsi_enable_pll_clock(dsidev, 0); |
Tomi Valkeinen | 24c1ae4 | 2011-04-13 17:12:52 +0300 | [diff] [blame] | 1695 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1696 | DSSDBG("PLL uninit done\n"); |
| 1697 | } |
| 1698 | |
Archit Taneja | 5a8b572 | 2011-05-12 17:26:29 +0530 | [diff] [blame] | 1699 | static void dsi_dump_dsidev_clocks(struct platform_device *dsidev, |
| 1700 | struct seq_file *s) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1701 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1702 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
| 1703 | struct dsi_clock_info *cinfo = &dsi->current_cinfo; |
Archit Taneja | 89a35e5 | 2011-04-12 13:52:23 +0530 | [diff] [blame] | 1704 | enum omap_dss_clk_source dispc_clk_src, dsi_clk_src; |
Archit Taneja | 5a8b572 | 2011-05-12 17:26:29 +0530 | [diff] [blame] | 1705 | int dsi_module = dsi_get_dsidev_id(dsidev); |
Archit Taneja | 067a57e | 2011-03-02 11:57:25 +0530 | [diff] [blame] | 1706 | |
| 1707 | dispc_clk_src = dss_get_dispc_clk_source(); |
Archit Taneja | 5a8b572 | 2011-05-12 17:26:29 +0530 | [diff] [blame] | 1708 | dsi_clk_src = dss_get_dsi_clk_source(dsi_module); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1709 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 1710 | if (dsi_runtime_get(dsidev)) |
| 1711 | return; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1712 | |
Archit Taneja | 5a8b572 | 2011-05-12 17:26:29 +0530 | [diff] [blame] | 1713 | seq_printf(s, "- DSI%d PLL -\n", dsi_module + 1); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1714 | |
| 1715 | seq_printf(s, "dsi pll source = %s\n", |
Tomi Valkeinen | a9a6500 | 2011-04-04 10:02:53 +0300 | [diff] [blame] | 1716 | cinfo->use_sys_clk ? "dss_sys_clk" : "pclkfree"); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1717 | |
| 1718 | seq_printf(s, "Fint\t\t%-16luregn %u\n", cinfo->fint, cinfo->regn); |
| 1719 | |
| 1720 | seq_printf(s, "CLKIN4DDR\t%-16luregm %u\n", |
| 1721 | cinfo->clkin4ddr, cinfo->regm); |
| 1722 | |
Archit Taneja | 1bb4783 | 2011-02-24 14:17:30 +0530 | [diff] [blame] | 1723 | seq_printf(s, "%s (%s)\t%-16luregm_dispc %u\t(%s)\n", |
Archit Taneja | 067a57e | 2011-03-02 11:57:25 +0530 | [diff] [blame] | 1724 | dss_get_generic_clk_source_name(dispc_clk_src), |
| 1725 | dss_feat_get_clk_source_name(dispc_clk_src), |
Archit Taneja | 1bb4783 | 2011-02-24 14:17:30 +0530 | [diff] [blame] | 1726 | cinfo->dsi_pll_hsdiv_dispc_clk, |
| 1727 | cinfo->regm_dispc, |
Archit Taneja | 89a35e5 | 2011-04-12 13:52:23 +0530 | [diff] [blame] | 1728 | dispc_clk_src == OMAP_DSS_CLK_SRC_FCK ? |
Tomi Valkeinen | 63cf28a | 2010-02-23 17:40:00 +0200 | [diff] [blame] | 1729 | "off" : "on"); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1730 | |
Archit Taneja | 1bb4783 | 2011-02-24 14:17:30 +0530 | [diff] [blame] | 1731 | seq_printf(s, "%s (%s)\t%-16luregm_dsi %u\t(%s)\n", |
Archit Taneja | 067a57e | 2011-03-02 11:57:25 +0530 | [diff] [blame] | 1732 | dss_get_generic_clk_source_name(dsi_clk_src), |
| 1733 | dss_feat_get_clk_source_name(dsi_clk_src), |
Archit Taneja | 1bb4783 | 2011-02-24 14:17:30 +0530 | [diff] [blame] | 1734 | cinfo->dsi_pll_hsdiv_dsi_clk, |
| 1735 | cinfo->regm_dsi, |
Archit Taneja | 89a35e5 | 2011-04-12 13:52:23 +0530 | [diff] [blame] | 1736 | dsi_clk_src == OMAP_DSS_CLK_SRC_FCK ? |
Tomi Valkeinen | 63cf28a | 2010-02-23 17:40:00 +0200 | [diff] [blame] | 1737 | "off" : "on"); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1738 | |
Archit Taneja | 5a8b572 | 2011-05-12 17:26:29 +0530 | [diff] [blame] | 1739 | seq_printf(s, "- DSI%d -\n", dsi_module + 1); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1740 | |
Archit Taneja | 067a57e | 2011-03-02 11:57:25 +0530 | [diff] [blame] | 1741 | seq_printf(s, "dsi fclk source = %s (%s)\n", |
| 1742 | dss_get_generic_clk_source_name(dsi_clk_src), |
| 1743 | dss_feat_get_clk_source_name(dsi_clk_src)); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1744 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1745 | seq_printf(s, "DSI_FCLK\t%lu\n", dsi_fclk_rate(dsidev)); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1746 | |
| 1747 | seq_printf(s, "DDR_CLK\t\t%lu\n", |
| 1748 | cinfo->clkin4ddr / 4); |
| 1749 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1750 | seq_printf(s, "TxByteClkHS\t%lu\n", dsi_get_txbyteclkhs(dsidev)); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1751 | |
| 1752 | seq_printf(s, "LP_CLK\t\t%lu\n", cinfo->lp_clk); |
| 1753 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 1754 | dsi_runtime_put(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1755 | } |
| 1756 | |
Archit Taneja | 5a8b572 | 2011-05-12 17:26:29 +0530 | [diff] [blame] | 1757 | void dsi_dump_clocks(struct seq_file *s) |
Tomi Valkeinen | dfc0fd8 | 2009-12-17 14:35:21 +0200 | [diff] [blame] | 1758 | { |
Archit Taneja | 5a8b572 | 2011-05-12 17:26:29 +0530 | [diff] [blame] | 1759 | struct platform_device *dsidev; |
| 1760 | int i; |
| 1761 | |
| 1762 | for (i = 0; i < MAX_NUM_DSI; i++) { |
| 1763 | dsidev = dsi_get_dsidev_from_id(i); |
| 1764 | if (dsidev) |
| 1765 | dsi_dump_dsidev_clocks(dsidev, s); |
| 1766 | } |
| 1767 | } |
| 1768 | |
| 1769 | #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS |
| 1770 | static void dsi_dump_dsidev_irqs(struct platform_device *dsidev, |
| 1771 | struct seq_file *s) |
| 1772 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1773 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
Tomi Valkeinen | dfc0fd8 | 2009-12-17 14:35:21 +0200 | [diff] [blame] | 1774 | unsigned long flags; |
| 1775 | struct dsi_irq_stats stats; |
Archit Taneja | 5a8b572 | 2011-05-12 17:26:29 +0530 | [diff] [blame] | 1776 | int dsi_module = dsi_get_dsidev_id(dsidev); |
Tomi Valkeinen | dfc0fd8 | 2009-12-17 14:35:21 +0200 | [diff] [blame] | 1777 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1778 | spin_lock_irqsave(&dsi->irq_stats_lock, flags); |
Tomi Valkeinen | dfc0fd8 | 2009-12-17 14:35:21 +0200 | [diff] [blame] | 1779 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1780 | stats = dsi->irq_stats; |
| 1781 | memset(&dsi->irq_stats, 0, sizeof(dsi->irq_stats)); |
| 1782 | dsi->irq_stats.last_reset = jiffies; |
Tomi Valkeinen | dfc0fd8 | 2009-12-17 14:35:21 +0200 | [diff] [blame] | 1783 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1784 | spin_unlock_irqrestore(&dsi->irq_stats_lock, flags); |
Tomi Valkeinen | dfc0fd8 | 2009-12-17 14:35:21 +0200 | [diff] [blame] | 1785 | |
| 1786 | seq_printf(s, "period %u ms\n", |
| 1787 | jiffies_to_msecs(jiffies - stats.last_reset)); |
| 1788 | |
| 1789 | seq_printf(s, "irqs %d\n", stats.irq_count); |
| 1790 | #define PIS(x) \ |
| 1791 | seq_printf(s, "%-20s %10d\n", #x, stats.dsi_irqs[ffs(DSI_IRQ_##x)-1]); |
| 1792 | |
Archit Taneja | 5a8b572 | 2011-05-12 17:26:29 +0530 | [diff] [blame] | 1793 | seq_printf(s, "-- DSI%d interrupts --\n", dsi_module + 1); |
Tomi Valkeinen | dfc0fd8 | 2009-12-17 14:35:21 +0200 | [diff] [blame] | 1794 | PIS(VC0); |
| 1795 | PIS(VC1); |
| 1796 | PIS(VC2); |
| 1797 | PIS(VC3); |
| 1798 | PIS(WAKEUP); |
| 1799 | PIS(RESYNC); |
| 1800 | PIS(PLL_LOCK); |
| 1801 | PIS(PLL_UNLOCK); |
| 1802 | PIS(PLL_RECALL); |
| 1803 | PIS(COMPLEXIO_ERR); |
| 1804 | PIS(HS_TX_TIMEOUT); |
| 1805 | PIS(LP_RX_TIMEOUT); |
| 1806 | PIS(TE_TRIGGER); |
| 1807 | PIS(ACK_TRIGGER); |
| 1808 | PIS(SYNC_LOST); |
| 1809 | PIS(LDO_POWER_GOOD); |
| 1810 | PIS(TA_TIMEOUT); |
| 1811 | #undef PIS |
| 1812 | |
| 1813 | #define PIS(x) \ |
| 1814 | seq_printf(s, "%-20s %10d %10d %10d %10d\n", #x, \ |
| 1815 | stats.vc_irqs[0][ffs(DSI_VC_IRQ_##x)-1], \ |
| 1816 | stats.vc_irqs[1][ffs(DSI_VC_IRQ_##x)-1], \ |
| 1817 | stats.vc_irqs[2][ffs(DSI_VC_IRQ_##x)-1], \ |
| 1818 | stats.vc_irqs[3][ffs(DSI_VC_IRQ_##x)-1]); |
| 1819 | |
| 1820 | seq_printf(s, "-- VC interrupts --\n"); |
| 1821 | PIS(CS); |
| 1822 | PIS(ECC_CORR); |
| 1823 | PIS(PACKET_SENT); |
| 1824 | PIS(FIFO_TX_OVF); |
| 1825 | PIS(FIFO_RX_OVF); |
| 1826 | PIS(BTA); |
| 1827 | PIS(ECC_NO_CORR); |
| 1828 | PIS(FIFO_TX_UDF); |
| 1829 | PIS(PP_BUSY_CHANGE); |
| 1830 | #undef PIS |
| 1831 | |
| 1832 | #define PIS(x) \ |
| 1833 | seq_printf(s, "%-20s %10d\n", #x, \ |
| 1834 | stats.cio_irqs[ffs(DSI_CIO_IRQ_##x)-1]); |
| 1835 | |
| 1836 | seq_printf(s, "-- CIO interrupts --\n"); |
| 1837 | PIS(ERRSYNCESC1); |
| 1838 | PIS(ERRSYNCESC2); |
| 1839 | PIS(ERRSYNCESC3); |
| 1840 | PIS(ERRESC1); |
| 1841 | PIS(ERRESC2); |
| 1842 | PIS(ERRESC3); |
| 1843 | PIS(ERRCONTROL1); |
| 1844 | PIS(ERRCONTROL2); |
| 1845 | PIS(ERRCONTROL3); |
| 1846 | PIS(STATEULPS1); |
| 1847 | PIS(STATEULPS2); |
| 1848 | PIS(STATEULPS3); |
| 1849 | PIS(ERRCONTENTIONLP0_1); |
| 1850 | PIS(ERRCONTENTIONLP1_1); |
| 1851 | PIS(ERRCONTENTIONLP0_2); |
| 1852 | PIS(ERRCONTENTIONLP1_2); |
| 1853 | PIS(ERRCONTENTIONLP0_3); |
| 1854 | PIS(ERRCONTENTIONLP1_3); |
| 1855 | PIS(ULPSACTIVENOT_ALL0); |
| 1856 | PIS(ULPSACTIVENOT_ALL1); |
| 1857 | #undef PIS |
| 1858 | } |
Tomi Valkeinen | dfc0fd8 | 2009-12-17 14:35:21 +0200 | [diff] [blame] | 1859 | |
Archit Taneja | 5a8b572 | 2011-05-12 17:26:29 +0530 | [diff] [blame] | 1860 | static void dsi1_dump_irqs(struct seq_file *s) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1861 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1862 | struct platform_device *dsidev = dsi_get_dsidev_from_id(0); |
| 1863 | |
Archit Taneja | 5a8b572 | 2011-05-12 17:26:29 +0530 | [diff] [blame] | 1864 | dsi_dump_dsidev_irqs(dsidev, s); |
| 1865 | } |
| 1866 | |
| 1867 | static void dsi2_dump_irqs(struct seq_file *s) |
| 1868 | { |
| 1869 | struct platform_device *dsidev = dsi_get_dsidev_from_id(1); |
| 1870 | |
| 1871 | dsi_dump_dsidev_irqs(dsidev, s); |
| 1872 | } |
| 1873 | |
| 1874 | void dsi_create_debugfs_files_irq(struct dentry *debugfs_dir, |
| 1875 | const struct file_operations *debug_fops) |
| 1876 | { |
| 1877 | struct platform_device *dsidev; |
| 1878 | |
| 1879 | dsidev = dsi_get_dsidev_from_id(0); |
| 1880 | if (dsidev) |
| 1881 | debugfs_create_file("dsi1_irqs", S_IRUGO, debugfs_dir, |
| 1882 | &dsi1_dump_irqs, debug_fops); |
| 1883 | |
| 1884 | dsidev = dsi_get_dsidev_from_id(1); |
| 1885 | if (dsidev) |
| 1886 | debugfs_create_file("dsi2_irqs", S_IRUGO, debugfs_dir, |
| 1887 | &dsi2_dump_irqs, debug_fops); |
| 1888 | } |
| 1889 | #endif |
| 1890 | |
| 1891 | static void dsi_dump_dsidev_regs(struct platform_device *dsidev, |
| 1892 | struct seq_file *s) |
| 1893 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1894 | #define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dsi_read_reg(dsidev, r)) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1895 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 1896 | if (dsi_runtime_get(dsidev)) |
| 1897 | return; |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1898 | dsi_enable_scp_clk(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1899 | |
| 1900 | DUMPREG(DSI_REVISION); |
| 1901 | DUMPREG(DSI_SYSCONFIG); |
| 1902 | DUMPREG(DSI_SYSSTATUS); |
| 1903 | DUMPREG(DSI_IRQSTATUS); |
| 1904 | DUMPREG(DSI_IRQENABLE); |
| 1905 | DUMPREG(DSI_CTRL); |
| 1906 | DUMPREG(DSI_COMPLEXIO_CFG1); |
| 1907 | DUMPREG(DSI_COMPLEXIO_IRQ_STATUS); |
| 1908 | DUMPREG(DSI_COMPLEXIO_IRQ_ENABLE); |
| 1909 | DUMPREG(DSI_CLK_CTRL); |
| 1910 | DUMPREG(DSI_TIMING1); |
| 1911 | DUMPREG(DSI_TIMING2); |
| 1912 | DUMPREG(DSI_VM_TIMING1); |
| 1913 | DUMPREG(DSI_VM_TIMING2); |
| 1914 | DUMPREG(DSI_VM_TIMING3); |
| 1915 | DUMPREG(DSI_CLK_TIMING); |
| 1916 | DUMPREG(DSI_TX_FIFO_VC_SIZE); |
| 1917 | DUMPREG(DSI_RX_FIFO_VC_SIZE); |
| 1918 | DUMPREG(DSI_COMPLEXIO_CFG2); |
| 1919 | DUMPREG(DSI_RX_FIFO_VC_FULLNESS); |
| 1920 | DUMPREG(DSI_VM_TIMING4); |
| 1921 | DUMPREG(DSI_TX_FIFO_VC_EMPTINESS); |
| 1922 | DUMPREG(DSI_VM_TIMING5); |
| 1923 | DUMPREG(DSI_VM_TIMING6); |
| 1924 | DUMPREG(DSI_VM_TIMING7); |
| 1925 | DUMPREG(DSI_STOPCLK_TIMING); |
| 1926 | |
| 1927 | DUMPREG(DSI_VC_CTRL(0)); |
| 1928 | DUMPREG(DSI_VC_TE(0)); |
| 1929 | DUMPREG(DSI_VC_LONG_PACKET_HEADER(0)); |
| 1930 | DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(0)); |
| 1931 | DUMPREG(DSI_VC_SHORT_PACKET_HEADER(0)); |
| 1932 | DUMPREG(DSI_VC_IRQSTATUS(0)); |
| 1933 | DUMPREG(DSI_VC_IRQENABLE(0)); |
| 1934 | |
| 1935 | DUMPREG(DSI_VC_CTRL(1)); |
| 1936 | DUMPREG(DSI_VC_TE(1)); |
| 1937 | DUMPREG(DSI_VC_LONG_PACKET_HEADER(1)); |
| 1938 | DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(1)); |
| 1939 | DUMPREG(DSI_VC_SHORT_PACKET_HEADER(1)); |
| 1940 | DUMPREG(DSI_VC_IRQSTATUS(1)); |
| 1941 | DUMPREG(DSI_VC_IRQENABLE(1)); |
| 1942 | |
| 1943 | DUMPREG(DSI_VC_CTRL(2)); |
| 1944 | DUMPREG(DSI_VC_TE(2)); |
| 1945 | DUMPREG(DSI_VC_LONG_PACKET_HEADER(2)); |
| 1946 | DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(2)); |
| 1947 | DUMPREG(DSI_VC_SHORT_PACKET_HEADER(2)); |
| 1948 | DUMPREG(DSI_VC_IRQSTATUS(2)); |
| 1949 | DUMPREG(DSI_VC_IRQENABLE(2)); |
| 1950 | |
| 1951 | DUMPREG(DSI_VC_CTRL(3)); |
| 1952 | DUMPREG(DSI_VC_TE(3)); |
| 1953 | DUMPREG(DSI_VC_LONG_PACKET_HEADER(3)); |
| 1954 | DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(3)); |
| 1955 | DUMPREG(DSI_VC_SHORT_PACKET_HEADER(3)); |
| 1956 | DUMPREG(DSI_VC_IRQSTATUS(3)); |
| 1957 | DUMPREG(DSI_VC_IRQENABLE(3)); |
| 1958 | |
| 1959 | DUMPREG(DSI_DSIPHY_CFG0); |
| 1960 | DUMPREG(DSI_DSIPHY_CFG1); |
| 1961 | DUMPREG(DSI_DSIPHY_CFG2); |
| 1962 | DUMPREG(DSI_DSIPHY_CFG5); |
| 1963 | |
| 1964 | DUMPREG(DSI_PLL_CONTROL); |
| 1965 | DUMPREG(DSI_PLL_STATUS); |
| 1966 | DUMPREG(DSI_PLL_GO); |
| 1967 | DUMPREG(DSI_PLL_CONFIGURATION1); |
| 1968 | DUMPREG(DSI_PLL_CONFIGURATION2); |
| 1969 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1970 | dsi_disable_scp_clk(dsidev); |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 1971 | dsi_runtime_put(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1972 | #undef DUMPREG |
| 1973 | } |
| 1974 | |
Archit Taneja | 5a8b572 | 2011-05-12 17:26:29 +0530 | [diff] [blame] | 1975 | static void dsi1_dump_regs(struct seq_file *s) |
| 1976 | { |
| 1977 | struct platform_device *dsidev = dsi_get_dsidev_from_id(0); |
| 1978 | |
| 1979 | dsi_dump_dsidev_regs(dsidev, s); |
| 1980 | } |
| 1981 | |
| 1982 | static void dsi2_dump_regs(struct seq_file *s) |
| 1983 | { |
| 1984 | struct platform_device *dsidev = dsi_get_dsidev_from_id(1); |
| 1985 | |
| 1986 | dsi_dump_dsidev_regs(dsidev, s); |
| 1987 | } |
| 1988 | |
| 1989 | void dsi_create_debugfs_files_reg(struct dentry *debugfs_dir, |
| 1990 | const struct file_operations *debug_fops) |
| 1991 | { |
| 1992 | struct platform_device *dsidev; |
| 1993 | |
| 1994 | dsidev = dsi_get_dsidev_from_id(0); |
| 1995 | if (dsidev) |
| 1996 | debugfs_create_file("dsi1_regs", S_IRUGO, debugfs_dir, |
| 1997 | &dsi1_dump_regs, debug_fops); |
| 1998 | |
| 1999 | dsidev = dsi_get_dsidev_from_id(1); |
| 2000 | if (dsidev) |
| 2001 | debugfs_create_file("dsi2_regs", S_IRUGO, debugfs_dir, |
| 2002 | &dsi2_dump_regs, debug_fops); |
| 2003 | } |
Tomi Valkeinen | cc5c185 | 2010-10-06 15:18:13 +0300 | [diff] [blame] | 2004 | enum dsi_cio_power_state { |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2005 | DSI_COMPLEXIO_POWER_OFF = 0x0, |
| 2006 | DSI_COMPLEXIO_POWER_ON = 0x1, |
| 2007 | DSI_COMPLEXIO_POWER_ULPS = 0x2, |
| 2008 | }; |
| 2009 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2010 | static int dsi_cio_power(struct platform_device *dsidev, |
| 2011 | enum dsi_cio_power_state state) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2012 | { |
| 2013 | int t = 0; |
| 2014 | |
| 2015 | /* PWR_CMD */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2016 | REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG1, state, 28, 27); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2017 | |
| 2018 | /* PWR_STATUS */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2019 | while (FLD_GET(dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1), |
| 2020 | 26, 25) != state) { |
Tomi Valkeinen | 24be78b | 2010-01-07 14:19:48 +0200 | [diff] [blame] | 2021 | if (++t > 1000) { |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2022 | DSSERR("failed to set complexio power state to " |
| 2023 | "%d\n", state); |
| 2024 | return -ENODEV; |
| 2025 | } |
Tomi Valkeinen | 24be78b | 2010-01-07 14:19:48 +0200 | [diff] [blame] | 2026 | udelay(1); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2027 | } |
| 2028 | |
| 2029 | return 0; |
| 2030 | } |
| 2031 | |
Tomi Valkeinen | d982085 | 2011-10-12 15:05:59 +0300 | [diff] [blame^] | 2032 | /* Number of lanes used by the dss device */ |
| 2033 | static inline int dsi_get_num_lanes_used(struct omap_dss_device *dssdev) |
Archit Taneja | 75d7247 | 2011-05-16 15:17:08 +0530 | [diff] [blame] | 2034 | { |
| 2035 | int num_data_lanes = 0; |
| 2036 | |
| 2037 | if (dssdev->phy.dsi.data1_lane != 0) |
| 2038 | num_data_lanes++; |
| 2039 | if (dssdev->phy.dsi.data2_lane != 0) |
| 2040 | num_data_lanes++; |
| 2041 | if (dssdev->phy.dsi.data3_lane != 0) |
| 2042 | num_data_lanes++; |
| 2043 | if (dssdev->phy.dsi.data4_lane != 0) |
| 2044 | num_data_lanes++; |
| 2045 | |
Tomi Valkeinen | d982085 | 2011-10-12 15:05:59 +0300 | [diff] [blame^] | 2046 | return num_data_lanes + 1; |
Archit Taneja | 75d7247 | 2011-05-16 15:17:08 +0530 | [diff] [blame] | 2047 | } |
| 2048 | |
Archit Taneja | 0c65622 | 2011-05-16 15:17:09 +0530 | [diff] [blame] | 2049 | static unsigned dsi_get_line_buf_size(struct platform_device *dsidev) |
| 2050 | { |
| 2051 | int val; |
| 2052 | |
| 2053 | /* line buffer on OMAP3 is 1024 x 24bits */ |
| 2054 | /* XXX: for some reason using full buffer size causes |
| 2055 | * considerable TX slowdown with update sizes that fill the |
| 2056 | * whole buffer */ |
| 2057 | if (!dss_has_feature(FEAT_DSI_GNQ)) |
| 2058 | return 1023 * 3; |
| 2059 | |
| 2060 | val = REG_GET(dsidev, DSI_GNQ, 14, 12); /* VP1_LINE_BUFFER_SIZE */ |
| 2061 | |
| 2062 | switch (val) { |
| 2063 | case 1: |
| 2064 | return 512 * 3; /* 512x24 bits */ |
| 2065 | case 2: |
| 2066 | return 682 * 3; /* 682x24 bits */ |
| 2067 | case 3: |
| 2068 | return 853 * 3; /* 853x24 bits */ |
| 2069 | case 4: |
| 2070 | return 1024 * 3; /* 1024x24 bits */ |
| 2071 | case 5: |
| 2072 | return 1194 * 3; /* 1194x24 bits */ |
| 2073 | case 6: |
| 2074 | return 1365 * 3; /* 1365x24 bits */ |
| 2075 | default: |
| 2076 | BUG(); |
| 2077 | } |
| 2078 | } |
| 2079 | |
Tomi Valkeinen | cc5c185 | 2010-10-06 15:18:13 +0300 | [diff] [blame] | 2080 | static void dsi_set_lane_config(struct omap_dss_device *dssdev) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2081 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2082 | struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2083 | u32 r; |
Tomi Valkeinen | d982085 | 2011-10-12 15:05:59 +0300 | [diff] [blame^] | 2084 | int num_lanes_used = dsi_get_num_lanes_used(dssdev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2085 | |
| 2086 | int clk_lane = dssdev->phy.dsi.clk_lane; |
| 2087 | int data1_lane = dssdev->phy.dsi.data1_lane; |
| 2088 | int data2_lane = dssdev->phy.dsi.data2_lane; |
| 2089 | int clk_pol = dssdev->phy.dsi.clk_pol; |
| 2090 | int data1_pol = dssdev->phy.dsi.data1_pol; |
| 2091 | int data2_pol = dssdev->phy.dsi.data2_pol; |
| 2092 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2093 | r = dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2094 | r = FLD_MOD(r, clk_lane, 2, 0); |
| 2095 | r = FLD_MOD(r, clk_pol, 3, 3); |
| 2096 | r = FLD_MOD(r, data1_lane, 6, 4); |
| 2097 | r = FLD_MOD(r, data1_pol, 7, 7); |
| 2098 | r = FLD_MOD(r, data2_lane, 10, 8); |
| 2099 | r = FLD_MOD(r, data2_pol, 11, 11); |
Tomi Valkeinen | d982085 | 2011-10-12 15:05:59 +0300 | [diff] [blame^] | 2100 | if (num_lanes_used > 3) { |
Archit Taneja | 75d7247 | 2011-05-16 15:17:08 +0530 | [diff] [blame] | 2101 | int data3_lane = dssdev->phy.dsi.data3_lane; |
| 2102 | int data3_pol = dssdev->phy.dsi.data3_pol; |
| 2103 | |
| 2104 | r = FLD_MOD(r, data3_lane, 14, 12); |
| 2105 | r = FLD_MOD(r, data3_pol, 15, 15); |
| 2106 | } |
Tomi Valkeinen | d982085 | 2011-10-12 15:05:59 +0300 | [diff] [blame^] | 2107 | if (num_lanes_used > 4) { |
Archit Taneja | 75d7247 | 2011-05-16 15:17:08 +0530 | [diff] [blame] | 2108 | int data4_lane = dssdev->phy.dsi.data4_lane; |
| 2109 | int data4_pol = dssdev->phy.dsi.data4_pol; |
| 2110 | |
| 2111 | r = FLD_MOD(r, data4_lane, 18, 16); |
| 2112 | r = FLD_MOD(r, data4_pol, 19, 19); |
| 2113 | } |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2114 | dsi_write_reg(dsidev, DSI_COMPLEXIO_CFG1, r); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2115 | |
| 2116 | /* The configuration of the DSI complex I/O (number of data lanes, |
| 2117 | position, differential order) should not be changed while |
| 2118 | DSS.DSI_CLK_CRTRL[20] LP_CLK_ENABLE bit is set to 1. In order for |
| 2119 | the hardware to take into account a new configuration of the complex |
| 2120 | I/O (done in DSS.DSI_COMPLEXIO_CFG1 register), it is recommended to |
| 2121 | follow this sequence: First set the DSS.DSI_CTRL[0] IF_EN bit to 1, |
| 2122 | then reset the DSS.DSI_CTRL[0] IF_EN to 0, then set |
| 2123 | DSS.DSI_CLK_CTRL[20] LP_CLK_ENABLE to 1 and finally set again the |
| 2124 | DSS.DSI_CTRL[0] IF_EN bit to 1. If the sequence is not followed, the |
| 2125 | DSI complex I/O configuration is unknown. */ |
| 2126 | |
| 2127 | /* |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2128 | REG_FLD_MOD(dsidev, DSI_CTRL, 1, 0, 0); |
| 2129 | REG_FLD_MOD(dsidev, DSI_CTRL, 0, 0, 0); |
| 2130 | REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 20, 20); |
| 2131 | REG_FLD_MOD(dsidev, DSI_CTRL, 1, 0, 0); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2132 | */ |
| 2133 | } |
| 2134 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2135 | static inline unsigned ns2ddr(struct platform_device *dsidev, unsigned ns) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2136 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 2137 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
| 2138 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2139 | /* convert time in ns to ddr ticks, rounding up */ |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 2140 | unsigned long ddr_clk = dsi->current_cinfo.clkin4ddr / 4; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2141 | return (ns * (ddr_clk / 1000 / 1000) + 999) / 1000; |
| 2142 | } |
| 2143 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2144 | static inline unsigned ddr2ns(struct platform_device *dsidev, unsigned ddr) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2145 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 2146 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
| 2147 | |
| 2148 | unsigned long ddr_clk = dsi->current_cinfo.clkin4ddr / 4; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2149 | return ddr * 1000 * 1000 / (ddr_clk / 1000); |
| 2150 | } |
| 2151 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2152 | static void dsi_cio_timings(struct platform_device *dsidev) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2153 | { |
| 2154 | u32 r; |
| 2155 | u32 ths_prepare, ths_prepare_ths_zero, ths_trail, ths_exit; |
| 2156 | u32 tlpx_half, tclk_trail, tclk_zero; |
| 2157 | u32 tclk_prepare; |
| 2158 | |
| 2159 | /* calculate timings */ |
| 2160 | |
| 2161 | /* 1 * DDR_CLK = 2 * UI */ |
| 2162 | |
| 2163 | /* min 40ns + 4*UI max 85ns + 6*UI */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2164 | ths_prepare = ns2ddr(dsidev, 70) + 2; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2165 | |
| 2166 | /* min 145ns + 10*UI */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2167 | ths_prepare_ths_zero = ns2ddr(dsidev, 175) + 2; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2168 | |
| 2169 | /* min max(8*UI, 60ns+4*UI) */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2170 | ths_trail = ns2ddr(dsidev, 60) + 5; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2171 | |
| 2172 | /* min 100ns */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2173 | ths_exit = ns2ddr(dsidev, 145); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2174 | |
| 2175 | /* tlpx min 50n */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2176 | tlpx_half = ns2ddr(dsidev, 25); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2177 | |
| 2178 | /* min 60ns */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2179 | tclk_trail = ns2ddr(dsidev, 60) + 2; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2180 | |
| 2181 | /* min 38ns, max 95ns */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2182 | tclk_prepare = ns2ddr(dsidev, 65); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2183 | |
| 2184 | /* min tclk-prepare + tclk-zero = 300ns */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2185 | tclk_zero = ns2ddr(dsidev, 260); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2186 | |
| 2187 | DSSDBG("ths_prepare %u (%uns), ths_prepare_ths_zero %u (%uns)\n", |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2188 | ths_prepare, ddr2ns(dsidev, ths_prepare), |
| 2189 | ths_prepare_ths_zero, ddr2ns(dsidev, ths_prepare_ths_zero)); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2190 | DSSDBG("ths_trail %u (%uns), ths_exit %u (%uns)\n", |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2191 | ths_trail, ddr2ns(dsidev, ths_trail), |
| 2192 | ths_exit, ddr2ns(dsidev, ths_exit)); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2193 | |
| 2194 | DSSDBG("tlpx_half %u (%uns), tclk_trail %u (%uns), " |
| 2195 | "tclk_zero %u (%uns)\n", |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2196 | tlpx_half, ddr2ns(dsidev, tlpx_half), |
| 2197 | tclk_trail, ddr2ns(dsidev, tclk_trail), |
| 2198 | tclk_zero, ddr2ns(dsidev, tclk_zero)); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2199 | DSSDBG("tclk_prepare %u (%uns)\n", |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2200 | tclk_prepare, ddr2ns(dsidev, tclk_prepare)); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2201 | |
| 2202 | /* program timings */ |
| 2203 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2204 | r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2205 | r = FLD_MOD(r, ths_prepare, 31, 24); |
| 2206 | r = FLD_MOD(r, ths_prepare_ths_zero, 23, 16); |
| 2207 | r = FLD_MOD(r, ths_trail, 15, 8); |
| 2208 | r = FLD_MOD(r, ths_exit, 7, 0); |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2209 | dsi_write_reg(dsidev, DSI_DSIPHY_CFG0, r); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2210 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2211 | r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2212 | r = FLD_MOD(r, tlpx_half, 22, 16); |
| 2213 | r = FLD_MOD(r, tclk_trail, 15, 8); |
| 2214 | r = FLD_MOD(r, tclk_zero, 7, 0); |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2215 | dsi_write_reg(dsidev, DSI_DSIPHY_CFG1, r); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2216 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2217 | r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2218 | r = FLD_MOD(r, tclk_prepare, 7, 0); |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2219 | dsi_write_reg(dsidev, DSI_DSIPHY_CFG2, r); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2220 | } |
| 2221 | |
Tomi Valkeinen | cc5c185 | 2010-10-06 15:18:13 +0300 | [diff] [blame] | 2222 | static void dsi_cio_enable_lane_override(struct omap_dss_device *dssdev, |
Tomi Valkeinen | 0a0ee46 | 2010-07-27 11:11:48 +0300 | [diff] [blame] | 2223 | enum dsi_lane lanes) |
| 2224 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2225 | struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev); |
Archit Taneja | 75d7247 | 2011-05-16 15:17:08 +0530 | [diff] [blame] | 2226 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
Tomi Valkeinen | 0a0ee46 | 2010-07-27 11:11:48 +0300 | [diff] [blame] | 2227 | int clk_lane = dssdev->phy.dsi.clk_lane; |
| 2228 | int data1_lane = dssdev->phy.dsi.data1_lane; |
| 2229 | int data2_lane = dssdev->phy.dsi.data2_lane; |
Archit Taneja | 75d7247 | 2011-05-16 15:17:08 +0530 | [diff] [blame] | 2230 | int data3_lane = dssdev->phy.dsi.data3_lane; |
| 2231 | int data4_lane = dssdev->phy.dsi.data4_lane; |
Tomi Valkeinen | 0a0ee46 | 2010-07-27 11:11:48 +0300 | [diff] [blame] | 2232 | int clk_pol = dssdev->phy.dsi.clk_pol; |
| 2233 | int data1_pol = dssdev->phy.dsi.data1_pol; |
| 2234 | int data2_pol = dssdev->phy.dsi.data2_pol; |
Archit Taneja | 75d7247 | 2011-05-16 15:17:08 +0530 | [diff] [blame] | 2235 | int data3_pol = dssdev->phy.dsi.data3_pol; |
| 2236 | int data4_pol = dssdev->phy.dsi.data4_pol; |
Tomi Valkeinen | 0a0ee46 | 2010-07-27 11:11:48 +0300 | [diff] [blame] | 2237 | |
| 2238 | u32 l = 0; |
Tomi Valkeinen | d982085 | 2011-10-12 15:05:59 +0300 | [diff] [blame^] | 2239 | u8 lptxscp_start = dsi->num_lanes_supported == 3 ? 22 : 26; |
Tomi Valkeinen | 0a0ee46 | 2010-07-27 11:11:48 +0300 | [diff] [blame] | 2240 | |
| 2241 | if (lanes & DSI_CLK_P) |
| 2242 | l |= 1 << ((clk_lane - 1) * 2 + (clk_pol ? 0 : 1)); |
| 2243 | if (lanes & DSI_CLK_N) |
| 2244 | l |= 1 << ((clk_lane - 1) * 2 + (clk_pol ? 1 : 0)); |
| 2245 | |
| 2246 | if (lanes & DSI_DATA1_P) |
| 2247 | l |= 1 << ((data1_lane - 1) * 2 + (data1_pol ? 0 : 1)); |
| 2248 | if (lanes & DSI_DATA1_N) |
| 2249 | l |= 1 << ((data1_lane - 1) * 2 + (data1_pol ? 1 : 0)); |
| 2250 | |
| 2251 | if (lanes & DSI_DATA2_P) |
| 2252 | l |= 1 << ((data2_lane - 1) * 2 + (data2_pol ? 0 : 1)); |
| 2253 | if (lanes & DSI_DATA2_N) |
| 2254 | l |= 1 << ((data2_lane - 1) * 2 + (data2_pol ? 1 : 0)); |
| 2255 | |
Archit Taneja | 75d7247 | 2011-05-16 15:17:08 +0530 | [diff] [blame] | 2256 | if (lanes & DSI_DATA3_P) |
| 2257 | l |= 1 << ((data3_lane - 1) * 2 + (data3_pol ? 0 : 1)); |
| 2258 | if (lanes & DSI_DATA3_N) |
| 2259 | l |= 1 << ((data3_lane - 1) * 2 + (data3_pol ? 1 : 0)); |
| 2260 | |
| 2261 | if (lanes & DSI_DATA4_P) |
| 2262 | l |= 1 << ((data4_lane - 1) * 2 + (data4_pol ? 0 : 1)); |
| 2263 | if (lanes & DSI_DATA4_N) |
| 2264 | l |= 1 << ((data4_lane - 1) * 2 + (data4_pol ? 1 : 0)); |
Tomi Valkeinen | 0a0ee46 | 2010-07-27 11:11:48 +0300 | [diff] [blame] | 2265 | /* |
| 2266 | * Bits in REGLPTXSCPDAT4TO0DXDY: |
| 2267 | * 17: DY0 18: DX0 |
| 2268 | * 19: DY1 20: DX1 |
| 2269 | * 21: DY2 22: DX2 |
Archit Taneja | 75d7247 | 2011-05-16 15:17:08 +0530 | [diff] [blame] | 2270 | * 23: DY3 24: DX3 |
| 2271 | * 25: DY4 26: DX4 |
Tomi Valkeinen | 0a0ee46 | 2010-07-27 11:11:48 +0300 | [diff] [blame] | 2272 | */ |
| 2273 | |
| 2274 | /* Set the lane override configuration */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2275 | |
| 2276 | /* REGLPTXSCPDAT4TO0DXDY */ |
Archit Taneja | 75d7247 | 2011-05-16 15:17:08 +0530 | [diff] [blame] | 2277 | REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, l, lptxscp_start, 17); |
Tomi Valkeinen | 0a0ee46 | 2010-07-27 11:11:48 +0300 | [diff] [blame] | 2278 | |
| 2279 | /* Enable lane override */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2280 | |
| 2281 | /* ENLPTXSCPDAT */ |
| 2282 | REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 1, 27, 27); |
Tomi Valkeinen | 0a0ee46 | 2010-07-27 11:11:48 +0300 | [diff] [blame] | 2283 | } |
| 2284 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2285 | static void dsi_cio_disable_lane_override(struct platform_device *dsidev) |
Tomi Valkeinen | 0a0ee46 | 2010-07-27 11:11:48 +0300 | [diff] [blame] | 2286 | { |
| 2287 | /* Disable lane override */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2288 | REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 27, 27); /* ENLPTXSCPDAT */ |
Tomi Valkeinen | 0a0ee46 | 2010-07-27 11:11:48 +0300 | [diff] [blame] | 2289 | /* Reset the lane override configuration */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2290 | /* REGLPTXSCPDAT4TO0DXDY */ |
| 2291 | REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 22, 17); |
Tomi Valkeinen | 0a0ee46 | 2010-07-27 11:11:48 +0300 | [diff] [blame] | 2292 | } |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2293 | |
Tomi Valkeinen | 03329ac | 2010-10-07 13:59:22 +0300 | [diff] [blame] | 2294 | static int dsi_cio_wait_tx_clk_esc_reset(struct omap_dss_device *dssdev) |
| 2295 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2296 | struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev); |
Tomi Valkeinen | 03329ac | 2010-10-07 13:59:22 +0300 | [diff] [blame] | 2297 | int t; |
| 2298 | int bits[3]; |
| 2299 | bool in_use[3]; |
| 2300 | |
| 2301 | if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC)) { |
| 2302 | bits[0] = 28; |
| 2303 | bits[1] = 27; |
| 2304 | bits[2] = 26; |
| 2305 | } else { |
| 2306 | bits[0] = 24; |
| 2307 | bits[1] = 25; |
| 2308 | bits[2] = 26; |
| 2309 | } |
| 2310 | |
| 2311 | in_use[0] = false; |
| 2312 | in_use[1] = false; |
| 2313 | in_use[2] = false; |
| 2314 | |
| 2315 | if (dssdev->phy.dsi.clk_lane != 0) |
| 2316 | in_use[dssdev->phy.dsi.clk_lane - 1] = true; |
| 2317 | if (dssdev->phy.dsi.data1_lane != 0) |
| 2318 | in_use[dssdev->phy.dsi.data1_lane - 1] = true; |
| 2319 | if (dssdev->phy.dsi.data2_lane != 0) |
| 2320 | in_use[dssdev->phy.dsi.data2_lane - 1] = true; |
| 2321 | |
| 2322 | t = 100000; |
| 2323 | while (true) { |
| 2324 | u32 l; |
| 2325 | int i; |
| 2326 | int ok; |
| 2327 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2328 | l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5); |
Tomi Valkeinen | 03329ac | 2010-10-07 13:59:22 +0300 | [diff] [blame] | 2329 | |
| 2330 | ok = 0; |
| 2331 | for (i = 0; i < 3; ++i) { |
| 2332 | if (!in_use[i] || (l & (1 << bits[i]))) |
| 2333 | ok++; |
| 2334 | } |
| 2335 | |
| 2336 | if (ok == 3) |
| 2337 | break; |
| 2338 | |
| 2339 | if (--t == 0) { |
| 2340 | for (i = 0; i < 3; ++i) { |
| 2341 | if (!in_use[i] || (l & (1 << bits[i]))) |
| 2342 | continue; |
| 2343 | |
| 2344 | DSSERR("CIO TXCLKESC%d domain not coming " \ |
| 2345 | "out of reset\n", i); |
| 2346 | } |
| 2347 | return -EIO; |
| 2348 | } |
| 2349 | } |
| 2350 | |
| 2351 | return 0; |
| 2352 | } |
| 2353 | |
Tomi Valkeinen | 5bc416c | 2011-06-15 15:21:12 +0300 | [diff] [blame] | 2354 | static unsigned dsi_get_lane_mask(struct omap_dss_device *dssdev) |
| 2355 | { |
| 2356 | unsigned lanes = 0; |
| 2357 | |
| 2358 | if (dssdev->phy.dsi.clk_lane != 0) |
| 2359 | lanes |= 1 << (dssdev->phy.dsi.clk_lane - 1); |
| 2360 | if (dssdev->phy.dsi.data1_lane != 0) |
| 2361 | lanes |= 1 << (dssdev->phy.dsi.data1_lane - 1); |
| 2362 | if (dssdev->phy.dsi.data2_lane != 0) |
| 2363 | lanes |= 1 << (dssdev->phy.dsi.data2_lane - 1); |
| 2364 | if (dssdev->phy.dsi.data3_lane != 0) |
| 2365 | lanes |= 1 << (dssdev->phy.dsi.data3_lane - 1); |
| 2366 | if (dssdev->phy.dsi.data4_lane != 0) |
| 2367 | lanes |= 1 << (dssdev->phy.dsi.data4_lane - 1); |
| 2368 | |
| 2369 | return lanes; |
| 2370 | } |
| 2371 | |
Tomi Valkeinen | cc5c185 | 2010-10-06 15:18:13 +0300 | [diff] [blame] | 2372 | static int dsi_cio_init(struct omap_dss_device *dssdev) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2373 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2374 | struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev); |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 2375 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
Tomi Valkeinen | 65c62bb | 2011-04-15 11:58:41 +0300 | [diff] [blame] | 2376 | int r; |
Tomi Valkeinen | d982085 | 2011-10-12 15:05:59 +0300 | [diff] [blame^] | 2377 | int num_lanes_used = dsi_get_num_lanes_used(dssdev); |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 2378 | u32 l; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2379 | |
Tomi Valkeinen | cc5c185 | 2010-10-06 15:18:13 +0300 | [diff] [blame] | 2380 | DSSDBGF(); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2381 | |
Tomi Valkeinen | 5bc416c | 2011-06-15 15:21:12 +0300 | [diff] [blame] | 2382 | r = dsi->enable_pads(dsidev->id, dsi_get_lane_mask(dssdev)); |
| 2383 | if (r) |
| 2384 | return r; |
Tomi Valkeinen | d1f5857e | 2010-07-30 11:57:57 +0300 | [diff] [blame] | 2385 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2386 | dsi_enable_scp_clk(dsidev); |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 2387 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2388 | /* A dummy read using the SCP interface to any DSIPHY register is |
| 2389 | * required after DSIPHY reset to complete the reset of the DSI complex |
| 2390 | * I/O. */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2391 | dsi_read_reg(dsidev, DSI_DSIPHY_CFG5); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2392 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2393 | if (wait_for_bit_change(dsidev, DSI_DSIPHY_CFG5, 30, 1) != 1) { |
Tomi Valkeinen | 65c62bb | 2011-04-15 11:58:41 +0300 | [diff] [blame] | 2394 | DSSERR("CIO SCP Clock domain not coming out of reset.\n"); |
| 2395 | r = -EIO; |
| 2396 | goto err_scp_clk_dom; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2397 | } |
| 2398 | |
Tomi Valkeinen | cc5c185 | 2010-10-06 15:18:13 +0300 | [diff] [blame] | 2399 | dsi_set_lane_config(dssdev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2400 | |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 2401 | /* set TX STOP MODE timer to maximum for this operation */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2402 | l = dsi_read_reg(dsidev, DSI_TIMING1); |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 2403 | l = FLD_MOD(l, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */ |
| 2404 | l = FLD_MOD(l, 1, 14, 14); /* STOP_STATE_X16_IO */ |
| 2405 | l = FLD_MOD(l, 1, 13, 13); /* STOP_STATE_X4_IO */ |
| 2406 | l = FLD_MOD(l, 0x1fff, 12, 0); /* STOP_STATE_COUNTER_IO */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2407 | dsi_write_reg(dsidev, DSI_TIMING1, l); |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 2408 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 2409 | if (dsi->ulps_enabled) { |
Archit Taneja | 75d7247 | 2011-05-16 15:17:08 +0530 | [diff] [blame] | 2410 | u32 lane_mask = DSI_CLK_P | DSI_DATA1_P | DSI_DATA2_P; |
| 2411 | |
Tomi Valkeinen | 65c62bb | 2011-04-15 11:58:41 +0300 | [diff] [blame] | 2412 | DSSDBG("manual ulps exit\n"); |
| 2413 | |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 2414 | /* ULPS is exited by Mark-1 state for 1ms, followed by |
| 2415 | * stop state. DSS HW cannot do this via the normal |
| 2416 | * ULPS exit sequence, as after reset the DSS HW thinks |
| 2417 | * that we are not in ULPS mode, and refuses to send the |
| 2418 | * sequence. So we need to send the ULPS exit sequence |
| 2419 | * manually. |
| 2420 | */ |
| 2421 | |
Tomi Valkeinen | d982085 | 2011-10-12 15:05:59 +0300 | [diff] [blame^] | 2422 | if (num_lanes_used > 3) |
Archit Taneja | 75d7247 | 2011-05-16 15:17:08 +0530 | [diff] [blame] | 2423 | lane_mask |= DSI_DATA3_P; |
| 2424 | |
Tomi Valkeinen | d982085 | 2011-10-12 15:05:59 +0300 | [diff] [blame^] | 2425 | if (num_lanes_used > 4) |
Archit Taneja | 75d7247 | 2011-05-16 15:17:08 +0530 | [diff] [blame] | 2426 | lane_mask |= DSI_DATA4_P; |
| 2427 | |
| 2428 | dsi_cio_enable_lane_override(dssdev, lane_mask); |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 2429 | } |
| 2430 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2431 | r = dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ON); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2432 | if (r) |
Tomi Valkeinen | 65c62bb | 2011-04-15 11:58:41 +0300 | [diff] [blame] | 2433 | goto err_cio_pwr; |
| 2434 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2435 | if (wait_for_bit_change(dsidev, DSI_COMPLEXIO_CFG1, 29, 1) != 1) { |
Tomi Valkeinen | 65c62bb | 2011-04-15 11:58:41 +0300 | [diff] [blame] | 2436 | DSSERR("CIO PWR clock domain not coming out of reset.\n"); |
| 2437 | r = -ENODEV; |
| 2438 | goto err_cio_pwr_dom; |
| 2439 | } |
| 2440 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2441 | dsi_if_enable(dsidev, true); |
| 2442 | dsi_if_enable(dsidev, false); |
| 2443 | REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 20, 20); /* LP_CLK_ENABLE */ |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2444 | |
Tomi Valkeinen | 03329ac | 2010-10-07 13:59:22 +0300 | [diff] [blame] | 2445 | r = dsi_cio_wait_tx_clk_esc_reset(dssdev); |
| 2446 | if (r) |
| 2447 | goto err_tx_clk_esc_rst; |
| 2448 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 2449 | if (dsi->ulps_enabled) { |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 2450 | /* Keep Mark-1 state for 1ms (as per DSI spec) */ |
| 2451 | ktime_t wait = ns_to_ktime(1000 * 1000); |
| 2452 | set_current_state(TASK_UNINTERRUPTIBLE); |
| 2453 | schedule_hrtimeout(&wait, HRTIMER_MODE_REL); |
| 2454 | |
| 2455 | /* Disable the override. The lanes should be set to Mark-11 |
| 2456 | * state by the HW */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2457 | dsi_cio_disable_lane_override(dsidev); |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 2458 | } |
| 2459 | |
| 2460 | /* FORCE_TX_STOP_MODE_IO */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2461 | REG_FLD_MOD(dsidev, DSI_TIMING1, 0, 15, 15); |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 2462 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2463 | dsi_cio_timings(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2464 | |
Archit Taneja | 8af6ff0 | 2011-09-05 16:48:27 +0530 | [diff] [blame] | 2465 | if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_VIDEO_MODE) { |
| 2466 | /* DDR_CLK_ALWAYS_ON */ |
| 2467 | REG_FLD_MOD(dsidev, DSI_CLK_CTRL, |
| 2468 | dssdev->panel.dsi_vm_data.ddr_clk_always_on, 13, 13); |
| 2469 | } |
| 2470 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 2471 | dsi->ulps_enabled = false; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2472 | |
| 2473 | DSSDBG("CIO init done\n"); |
Tomi Valkeinen | 65c62bb | 2011-04-15 11:58:41 +0300 | [diff] [blame] | 2474 | |
| 2475 | return 0; |
| 2476 | |
Tomi Valkeinen | 03329ac | 2010-10-07 13:59:22 +0300 | [diff] [blame] | 2477 | err_tx_clk_esc_rst: |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2478 | REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 20, 20); /* LP_CLK_ENABLE */ |
Tomi Valkeinen | 65c62bb | 2011-04-15 11:58:41 +0300 | [diff] [blame] | 2479 | err_cio_pwr_dom: |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2480 | dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF); |
Tomi Valkeinen | 65c62bb | 2011-04-15 11:58:41 +0300 | [diff] [blame] | 2481 | err_cio_pwr: |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 2482 | if (dsi->ulps_enabled) |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2483 | dsi_cio_disable_lane_override(dsidev); |
Tomi Valkeinen | 65c62bb | 2011-04-15 11:58:41 +0300 | [diff] [blame] | 2484 | err_scp_clk_dom: |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2485 | dsi_disable_scp_clk(dsidev); |
Tomi Valkeinen | 5bc416c | 2011-06-15 15:21:12 +0300 | [diff] [blame] | 2486 | dsi->disable_pads(dsidev->id, dsi_get_lane_mask(dssdev)); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2487 | return r; |
| 2488 | } |
| 2489 | |
Tomi Valkeinen | 5bc416c | 2011-06-15 15:21:12 +0300 | [diff] [blame] | 2490 | static void dsi_cio_uninit(struct omap_dss_device *dssdev) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2491 | { |
Tomi Valkeinen | 5bc416c | 2011-06-15 15:21:12 +0300 | [diff] [blame] | 2492 | struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev); |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 2493 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
| 2494 | |
Archit Taneja | 8af6ff0 | 2011-09-05 16:48:27 +0530 | [diff] [blame] | 2495 | /* DDR_CLK_ALWAYS_ON */ |
| 2496 | REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13); |
| 2497 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2498 | dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF); |
| 2499 | dsi_disable_scp_clk(dsidev); |
Tomi Valkeinen | 5bc416c | 2011-06-15 15:21:12 +0300 | [diff] [blame] | 2500 | dsi->disable_pads(dsidev->id, dsi_get_lane_mask(dssdev)); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2501 | } |
| 2502 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2503 | static void dsi_config_tx_fifo(struct platform_device *dsidev, |
| 2504 | enum fifo_size size1, enum fifo_size size2, |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2505 | enum fifo_size size3, enum fifo_size size4) |
| 2506 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 2507 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2508 | u32 r = 0; |
| 2509 | int add = 0; |
| 2510 | int i; |
| 2511 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 2512 | dsi->vc[0].fifo_size = size1; |
| 2513 | dsi->vc[1].fifo_size = size2; |
| 2514 | dsi->vc[2].fifo_size = size3; |
| 2515 | dsi->vc[3].fifo_size = size4; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2516 | |
| 2517 | for (i = 0; i < 4; i++) { |
| 2518 | u8 v; |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 2519 | int size = dsi->vc[i].fifo_size; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2520 | |
| 2521 | if (add + size > 4) { |
| 2522 | DSSERR("Illegal FIFO configuration\n"); |
| 2523 | BUG(); |
| 2524 | } |
| 2525 | |
| 2526 | v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4); |
| 2527 | r |= v << (8 * i); |
| 2528 | /*DSSDBG("TX FIFO vc %d: size %d, add %d\n", i, size, add); */ |
| 2529 | add += size; |
| 2530 | } |
| 2531 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2532 | dsi_write_reg(dsidev, DSI_TX_FIFO_VC_SIZE, r); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2533 | } |
| 2534 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2535 | static void dsi_config_rx_fifo(struct platform_device *dsidev, |
| 2536 | enum fifo_size size1, enum fifo_size size2, |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2537 | enum fifo_size size3, enum fifo_size size4) |
| 2538 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 2539 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2540 | u32 r = 0; |
| 2541 | int add = 0; |
| 2542 | int i; |
| 2543 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 2544 | dsi->vc[0].fifo_size = size1; |
| 2545 | dsi->vc[1].fifo_size = size2; |
| 2546 | dsi->vc[2].fifo_size = size3; |
| 2547 | dsi->vc[3].fifo_size = size4; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2548 | |
| 2549 | for (i = 0; i < 4; i++) { |
| 2550 | u8 v; |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 2551 | int size = dsi->vc[i].fifo_size; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2552 | |
| 2553 | if (add + size > 4) { |
| 2554 | DSSERR("Illegal FIFO configuration\n"); |
| 2555 | BUG(); |
| 2556 | } |
| 2557 | |
| 2558 | v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4); |
| 2559 | r |= v << (8 * i); |
| 2560 | /*DSSDBG("RX FIFO vc %d: size %d, add %d\n", i, size, add); */ |
| 2561 | add += size; |
| 2562 | } |
| 2563 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2564 | dsi_write_reg(dsidev, DSI_RX_FIFO_VC_SIZE, r); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2565 | } |
| 2566 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2567 | static int dsi_force_tx_stop_mode_io(struct platform_device *dsidev) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2568 | { |
| 2569 | u32 r; |
| 2570 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2571 | r = dsi_read_reg(dsidev, DSI_TIMING1); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2572 | r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2573 | dsi_write_reg(dsidev, DSI_TIMING1, r); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2574 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2575 | if (wait_for_bit_change(dsidev, DSI_TIMING1, 15, 0) != 0) { |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2576 | DSSERR("TX_STOP bit not going down\n"); |
| 2577 | return -EIO; |
| 2578 | } |
| 2579 | |
| 2580 | return 0; |
| 2581 | } |
| 2582 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2583 | static bool dsi_vc_is_enabled(struct platform_device *dsidev, int channel) |
Archit Taneja | cf398fb | 2011-03-23 09:59:34 +0000 | [diff] [blame] | 2584 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2585 | return REG_GET(dsidev, DSI_VC_CTRL(channel), 0, 0); |
Archit Taneja | cf398fb | 2011-03-23 09:59:34 +0000 | [diff] [blame] | 2586 | } |
| 2587 | |
| 2588 | static void dsi_packet_sent_handler_vp(void *data, u32 mask) |
| 2589 | { |
Archit Taneja | 2e868db | 2011-05-12 17:26:28 +0530 | [diff] [blame] | 2590 | struct dsi_packet_sent_handler_data *vp_data = |
| 2591 | (struct dsi_packet_sent_handler_data *) data; |
| 2592 | struct dsi_data *dsi = dsi_get_dsidrv_data(vp_data->dsidev); |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 2593 | const int channel = dsi->update_channel; |
| 2594 | u8 bit = dsi->te_enabled ? 30 : 31; |
Archit Taneja | cf398fb | 2011-03-23 09:59:34 +0000 | [diff] [blame] | 2595 | |
Archit Taneja | 2e868db | 2011-05-12 17:26:28 +0530 | [diff] [blame] | 2596 | if (REG_GET(vp_data->dsidev, DSI_VC_TE(channel), bit, bit) == 0) |
| 2597 | complete(vp_data->completion); |
Archit Taneja | cf398fb | 2011-03-23 09:59:34 +0000 | [diff] [blame] | 2598 | } |
| 2599 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2600 | static int dsi_sync_vc_vp(struct platform_device *dsidev, int channel) |
Archit Taneja | cf398fb | 2011-03-23 09:59:34 +0000 | [diff] [blame] | 2601 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 2602 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
Archit Taneja | 2e868db | 2011-05-12 17:26:28 +0530 | [diff] [blame] | 2603 | DECLARE_COMPLETION_ONSTACK(completion); |
| 2604 | struct dsi_packet_sent_handler_data vp_data = { dsidev, &completion }; |
Archit Taneja | cf398fb | 2011-03-23 09:59:34 +0000 | [diff] [blame] | 2605 | int r = 0; |
| 2606 | u8 bit; |
| 2607 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 2608 | bit = dsi->te_enabled ? 30 : 31; |
Archit Taneja | cf398fb | 2011-03-23 09:59:34 +0000 | [diff] [blame] | 2609 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2610 | r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp, |
Archit Taneja | 2e868db | 2011-05-12 17:26:28 +0530 | [diff] [blame] | 2611 | &vp_data, DSI_VC_IRQ_PACKET_SENT); |
Archit Taneja | cf398fb | 2011-03-23 09:59:34 +0000 | [diff] [blame] | 2612 | if (r) |
| 2613 | goto err0; |
| 2614 | |
| 2615 | /* Wait for completion only if TE_EN/TE_START is still set */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2616 | if (REG_GET(dsidev, DSI_VC_TE(channel), bit, bit)) { |
Archit Taneja | cf398fb | 2011-03-23 09:59:34 +0000 | [diff] [blame] | 2617 | if (wait_for_completion_timeout(&completion, |
| 2618 | msecs_to_jiffies(10)) == 0) { |
| 2619 | DSSERR("Failed to complete previous frame transfer\n"); |
| 2620 | r = -EIO; |
| 2621 | goto err1; |
| 2622 | } |
| 2623 | } |
| 2624 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2625 | dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp, |
Archit Taneja | 2e868db | 2011-05-12 17:26:28 +0530 | [diff] [blame] | 2626 | &vp_data, DSI_VC_IRQ_PACKET_SENT); |
Archit Taneja | cf398fb | 2011-03-23 09:59:34 +0000 | [diff] [blame] | 2627 | |
| 2628 | return 0; |
| 2629 | err1: |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2630 | dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp, |
Archit Taneja | 2e868db | 2011-05-12 17:26:28 +0530 | [diff] [blame] | 2631 | &vp_data, DSI_VC_IRQ_PACKET_SENT); |
Archit Taneja | cf398fb | 2011-03-23 09:59:34 +0000 | [diff] [blame] | 2632 | err0: |
| 2633 | return r; |
| 2634 | } |
| 2635 | |
| 2636 | static void dsi_packet_sent_handler_l4(void *data, u32 mask) |
| 2637 | { |
Archit Taneja | 2e868db | 2011-05-12 17:26:28 +0530 | [diff] [blame] | 2638 | struct dsi_packet_sent_handler_data *l4_data = |
| 2639 | (struct dsi_packet_sent_handler_data *) data; |
| 2640 | struct dsi_data *dsi = dsi_get_dsidrv_data(l4_data->dsidev); |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 2641 | const int channel = dsi->update_channel; |
Archit Taneja | cf398fb | 2011-03-23 09:59:34 +0000 | [diff] [blame] | 2642 | |
Archit Taneja | 2e868db | 2011-05-12 17:26:28 +0530 | [diff] [blame] | 2643 | if (REG_GET(l4_data->dsidev, DSI_VC_CTRL(channel), 5, 5) == 0) |
| 2644 | complete(l4_data->completion); |
Archit Taneja | cf398fb | 2011-03-23 09:59:34 +0000 | [diff] [blame] | 2645 | } |
| 2646 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2647 | static int dsi_sync_vc_l4(struct platform_device *dsidev, int channel) |
Archit Taneja | cf398fb | 2011-03-23 09:59:34 +0000 | [diff] [blame] | 2648 | { |
Archit Taneja | 2e868db | 2011-05-12 17:26:28 +0530 | [diff] [blame] | 2649 | DECLARE_COMPLETION_ONSTACK(completion); |
| 2650 | struct dsi_packet_sent_handler_data l4_data = { dsidev, &completion }; |
Archit Taneja | cf398fb | 2011-03-23 09:59:34 +0000 | [diff] [blame] | 2651 | int r = 0; |
| 2652 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2653 | r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4, |
Archit Taneja | 2e868db | 2011-05-12 17:26:28 +0530 | [diff] [blame] | 2654 | &l4_data, DSI_VC_IRQ_PACKET_SENT); |
Archit Taneja | cf398fb | 2011-03-23 09:59:34 +0000 | [diff] [blame] | 2655 | if (r) |
| 2656 | goto err0; |
| 2657 | |
| 2658 | /* Wait for completion only if TX_FIFO_NOT_EMPTY is still set */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2659 | if (REG_GET(dsidev, DSI_VC_CTRL(channel), 5, 5)) { |
Archit Taneja | cf398fb | 2011-03-23 09:59:34 +0000 | [diff] [blame] | 2660 | if (wait_for_completion_timeout(&completion, |
| 2661 | msecs_to_jiffies(10)) == 0) { |
| 2662 | DSSERR("Failed to complete previous l4 transfer\n"); |
| 2663 | r = -EIO; |
| 2664 | goto err1; |
| 2665 | } |
| 2666 | } |
| 2667 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2668 | dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4, |
Archit Taneja | 2e868db | 2011-05-12 17:26:28 +0530 | [diff] [blame] | 2669 | &l4_data, DSI_VC_IRQ_PACKET_SENT); |
Archit Taneja | cf398fb | 2011-03-23 09:59:34 +0000 | [diff] [blame] | 2670 | |
| 2671 | return 0; |
| 2672 | err1: |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2673 | dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4, |
Archit Taneja | 2e868db | 2011-05-12 17:26:28 +0530 | [diff] [blame] | 2674 | &l4_data, DSI_VC_IRQ_PACKET_SENT); |
Archit Taneja | cf398fb | 2011-03-23 09:59:34 +0000 | [diff] [blame] | 2675 | err0: |
| 2676 | return r; |
| 2677 | } |
| 2678 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2679 | static int dsi_sync_vc(struct platform_device *dsidev, int channel) |
Archit Taneja | cf398fb | 2011-03-23 09:59:34 +0000 | [diff] [blame] | 2680 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 2681 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
| 2682 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2683 | WARN_ON(!dsi_bus_is_locked(dsidev)); |
Archit Taneja | cf398fb | 2011-03-23 09:59:34 +0000 | [diff] [blame] | 2684 | |
| 2685 | WARN_ON(in_interrupt()); |
| 2686 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2687 | if (!dsi_vc_is_enabled(dsidev, channel)) |
Archit Taneja | cf398fb | 2011-03-23 09:59:34 +0000 | [diff] [blame] | 2688 | return 0; |
| 2689 | |
Archit Taneja | d604914 | 2011-08-22 11:58:08 +0530 | [diff] [blame] | 2690 | switch (dsi->vc[channel].source) { |
| 2691 | case DSI_VC_SOURCE_VP: |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2692 | return dsi_sync_vc_vp(dsidev, channel); |
Archit Taneja | d604914 | 2011-08-22 11:58:08 +0530 | [diff] [blame] | 2693 | case DSI_VC_SOURCE_L4: |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2694 | return dsi_sync_vc_l4(dsidev, channel); |
Archit Taneja | cf398fb | 2011-03-23 09:59:34 +0000 | [diff] [blame] | 2695 | default: |
| 2696 | BUG(); |
| 2697 | } |
| 2698 | } |
| 2699 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2700 | static int dsi_vc_enable(struct platform_device *dsidev, int channel, |
| 2701 | bool enable) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2702 | { |
Tomi Valkeinen | 446f7bf | 2010-01-11 16:12:31 +0200 | [diff] [blame] | 2703 | DSSDBG("dsi_vc_enable channel %d, enable %d\n", |
| 2704 | channel, enable); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2705 | |
| 2706 | enable = enable ? 1 : 0; |
| 2707 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2708 | REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 0, 0); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2709 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2710 | if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel), |
| 2711 | 0, enable) != enable) { |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2712 | DSSERR("Failed to set dsi_vc_enable to %d\n", enable); |
| 2713 | return -EIO; |
| 2714 | } |
| 2715 | |
| 2716 | return 0; |
| 2717 | } |
| 2718 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2719 | static void dsi_vc_initial_config(struct platform_device *dsidev, int channel) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2720 | { |
| 2721 | u32 r; |
| 2722 | |
| 2723 | DSSDBGF("%d", channel); |
| 2724 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2725 | r = dsi_read_reg(dsidev, DSI_VC_CTRL(channel)); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2726 | |
| 2727 | if (FLD_GET(r, 15, 15)) /* VC_BUSY */ |
| 2728 | DSSERR("VC(%d) busy when trying to configure it!\n", |
| 2729 | channel); |
| 2730 | |
| 2731 | r = FLD_MOD(r, 0, 1, 1); /* SOURCE, 0 = L4 */ |
| 2732 | r = FLD_MOD(r, 0, 2, 2); /* BTA_SHORT_EN */ |
| 2733 | r = FLD_MOD(r, 0, 3, 3); /* BTA_LONG_EN */ |
| 2734 | r = FLD_MOD(r, 0, 4, 4); /* MODE, 0 = command */ |
| 2735 | r = FLD_MOD(r, 1, 7, 7); /* CS_TX_EN */ |
| 2736 | r = FLD_MOD(r, 1, 8, 8); /* ECC_TX_EN */ |
| 2737 | r = FLD_MOD(r, 0, 9, 9); /* MODE_SPEED, high speed on/off */ |
Archit Taneja | 9613c02 | 2011-03-22 06:33:36 -0500 | [diff] [blame] | 2738 | if (dss_has_feature(FEAT_DSI_VC_OCP_WIDTH)) |
| 2739 | r = FLD_MOD(r, 3, 11, 10); /* OCP_WIDTH = 32 bit */ |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2740 | |
| 2741 | r = FLD_MOD(r, 4, 29, 27); /* DMA_RX_REQ_NB = no dma */ |
| 2742 | r = FLD_MOD(r, 4, 23, 21); /* DMA_TX_REQ_NB = no dma */ |
| 2743 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2744 | dsi_write_reg(dsidev, DSI_VC_CTRL(channel), r); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2745 | } |
| 2746 | |
Archit Taneja | d604914 | 2011-08-22 11:58:08 +0530 | [diff] [blame] | 2747 | static int dsi_vc_config_source(struct platform_device *dsidev, int channel, |
| 2748 | enum dsi_vc_source source) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2749 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 2750 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
| 2751 | |
Archit Taneja | d604914 | 2011-08-22 11:58:08 +0530 | [diff] [blame] | 2752 | if (dsi->vc[channel].source == source) |
Tomi Valkeinen | 9ecd968 | 2010-04-30 11:24:33 +0300 | [diff] [blame] | 2753 | return 0; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2754 | |
| 2755 | DSSDBGF("%d", channel); |
| 2756 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2757 | dsi_sync_vc(dsidev, channel); |
Archit Taneja | cf398fb | 2011-03-23 09:59:34 +0000 | [diff] [blame] | 2758 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2759 | dsi_vc_enable(dsidev, channel, 0); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2760 | |
Tomi Valkeinen | 9ecd968 | 2010-04-30 11:24:33 +0300 | [diff] [blame] | 2761 | /* VC_BUSY */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2762 | if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel), 15, 0) != 0) { |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2763 | DSSERR("vc(%d) busy when trying to config for VP\n", channel); |
Tomi Valkeinen | 9ecd968 | 2010-04-30 11:24:33 +0300 | [diff] [blame] | 2764 | return -EIO; |
| 2765 | } |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2766 | |
Archit Taneja | d604914 | 2011-08-22 11:58:08 +0530 | [diff] [blame] | 2767 | /* SOURCE, 0 = L4, 1 = video port */ |
| 2768 | REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), source, 1, 1); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2769 | |
Archit Taneja | 9613c02 | 2011-03-22 06:33:36 -0500 | [diff] [blame] | 2770 | /* DCS_CMD_ENABLE */ |
Archit Taneja | d604914 | 2011-08-22 11:58:08 +0530 | [diff] [blame] | 2771 | if (dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) { |
| 2772 | bool enable = source == DSI_VC_SOURCE_VP; |
| 2773 | REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 30, 30); |
| 2774 | } |
Archit Taneja | 9613c02 | 2011-03-22 06:33:36 -0500 | [diff] [blame] | 2775 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2776 | dsi_vc_enable(dsidev, channel, 1); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2777 | |
Archit Taneja | d604914 | 2011-08-22 11:58:08 +0530 | [diff] [blame] | 2778 | dsi->vc[channel].source = source; |
Tomi Valkeinen | 9ecd968 | 2010-04-30 11:24:33 +0300 | [diff] [blame] | 2779 | |
| 2780 | return 0; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2781 | } |
| 2782 | |
Archit Taneja | 1ffefe7 | 2011-05-12 17:26:24 +0530 | [diff] [blame] | 2783 | void omapdss_dsi_vc_enable_hs(struct omap_dss_device *dssdev, int channel, |
| 2784 | bool enable) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2785 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2786 | struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev); |
| 2787 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2788 | DSSDBG("dsi_vc_enable_hs(%d, %d)\n", channel, enable); |
| 2789 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2790 | WARN_ON(!dsi_bus_is_locked(dsidev)); |
Tomi Valkeinen | 61140c9 | 2010-01-12 16:00:30 +0200 | [diff] [blame] | 2791 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2792 | dsi_vc_enable(dsidev, channel, 0); |
| 2793 | dsi_if_enable(dsidev, 0); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2794 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2795 | REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 9, 9); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2796 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2797 | dsi_vc_enable(dsidev, channel, 1); |
| 2798 | dsi_if_enable(dsidev, 1); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2799 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2800 | dsi_force_tx_stop_mode_io(dsidev); |
Archit Taneja | 8af6ff0 | 2011-09-05 16:48:27 +0530 | [diff] [blame] | 2801 | |
| 2802 | /* start the DDR clock by sending a NULL packet */ |
| 2803 | if (dssdev->panel.dsi_vm_data.ddr_clk_always_on && enable) |
| 2804 | dsi_vc_send_null(dssdev, channel); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2805 | } |
Tomi Valkeinen | 61140c9 | 2010-01-12 16:00:30 +0200 | [diff] [blame] | 2806 | EXPORT_SYMBOL(omapdss_dsi_vc_enable_hs); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2807 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2808 | static void dsi_vc_flush_long_data(struct platform_device *dsidev, int channel) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2809 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2810 | while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) { |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2811 | u32 val; |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2812 | val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel)); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2813 | DSSDBG("\t\tb1 %#02x b2 %#02x b3 %#02x b4 %#02x\n", |
| 2814 | (val >> 0) & 0xff, |
| 2815 | (val >> 8) & 0xff, |
| 2816 | (val >> 16) & 0xff, |
| 2817 | (val >> 24) & 0xff); |
| 2818 | } |
| 2819 | } |
| 2820 | |
| 2821 | static void dsi_show_rx_ack_with_err(u16 err) |
| 2822 | { |
| 2823 | DSSERR("\tACK with ERROR (%#x):\n", err); |
| 2824 | if (err & (1 << 0)) |
| 2825 | DSSERR("\t\tSoT Error\n"); |
| 2826 | if (err & (1 << 1)) |
| 2827 | DSSERR("\t\tSoT Sync Error\n"); |
| 2828 | if (err & (1 << 2)) |
| 2829 | DSSERR("\t\tEoT Sync Error\n"); |
| 2830 | if (err & (1 << 3)) |
| 2831 | DSSERR("\t\tEscape Mode Entry Command Error\n"); |
| 2832 | if (err & (1 << 4)) |
| 2833 | DSSERR("\t\tLP Transmit Sync Error\n"); |
| 2834 | if (err & (1 << 5)) |
| 2835 | DSSERR("\t\tHS Receive Timeout Error\n"); |
| 2836 | if (err & (1 << 6)) |
| 2837 | DSSERR("\t\tFalse Control Error\n"); |
| 2838 | if (err & (1 << 7)) |
| 2839 | DSSERR("\t\t(reserved7)\n"); |
| 2840 | if (err & (1 << 8)) |
| 2841 | DSSERR("\t\tECC Error, single-bit (corrected)\n"); |
| 2842 | if (err & (1 << 9)) |
| 2843 | DSSERR("\t\tECC Error, multi-bit (not corrected)\n"); |
| 2844 | if (err & (1 << 10)) |
| 2845 | DSSERR("\t\tChecksum Error\n"); |
| 2846 | if (err & (1 << 11)) |
| 2847 | DSSERR("\t\tData type not recognized\n"); |
| 2848 | if (err & (1 << 12)) |
| 2849 | DSSERR("\t\tInvalid VC ID\n"); |
| 2850 | if (err & (1 << 13)) |
| 2851 | DSSERR("\t\tInvalid Transmission Length\n"); |
| 2852 | if (err & (1 << 14)) |
| 2853 | DSSERR("\t\t(reserved14)\n"); |
| 2854 | if (err & (1 << 15)) |
| 2855 | DSSERR("\t\tDSI Protocol Violation\n"); |
| 2856 | } |
| 2857 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2858 | static u16 dsi_vc_flush_receive_data(struct platform_device *dsidev, |
| 2859 | int channel) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2860 | { |
| 2861 | /* RX_FIFO_NOT_EMPTY */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2862 | while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) { |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2863 | u32 val; |
| 2864 | u8 dt; |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2865 | val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel)); |
Tomi Valkeinen | 86a7867 | 2010-03-16 16:19:06 +0200 | [diff] [blame] | 2866 | DSSERR("\trawval %#08x\n", val); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2867 | dt = FLD_GET(val, 5, 0); |
Archit Taneja | 7a7c48f | 2011-08-25 18:25:03 +0530 | [diff] [blame] | 2868 | if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) { |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2869 | u16 err = FLD_GET(val, 23, 8); |
| 2870 | dsi_show_rx_ack_with_err(err); |
Archit Taneja | 7a7c48f | 2011-08-25 18:25:03 +0530 | [diff] [blame] | 2871 | } else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE) { |
Tomi Valkeinen | 86a7867 | 2010-03-16 16:19:06 +0200 | [diff] [blame] | 2872 | DSSERR("\tDCS short response, 1 byte: %#x\n", |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2873 | FLD_GET(val, 23, 8)); |
Archit Taneja | 7a7c48f | 2011-08-25 18:25:03 +0530 | [diff] [blame] | 2874 | } else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE) { |
Tomi Valkeinen | 86a7867 | 2010-03-16 16:19:06 +0200 | [diff] [blame] | 2875 | DSSERR("\tDCS short response, 2 byte: %#x\n", |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2876 | FLD_GET(val, 23, 8)); |
Archit Taneja | 7a7c48f | 2011-08-25 18:25:03 +0530 | [diff] [blame] | 2877 | } else if (dt == MIPI_DSI_RX_DCS_LONG_READ_RESPONSE) { |
Tomi Valkeinen | 86a7867 | 2010-03-16 16:19:06 +0200 | [diff] [blame] | 2878 | DSSERR("\tDCS long response, len %d\n", |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2879 | FLD_GET(val, 23, 8)); |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2880 | dsi_vc_flush_long_data(dsidev, channel); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2881 | } else { |
| 2882 | DSSERR("\tunknown datatype 0x%02x\n", dt); |
| 2883 | } |
| 2884 | } |
| 2885 | return 0; |
| 2886 | } |
| 2887 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2888 | static int dsi_vc_send_bta(struct platform_device *dsidev, int channel) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2889 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 2890 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
| 2891 | |
| 2892 | if (dsi->debug_write || dsi->debug_read) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2893 | DSSDBG("dsi_vc_send_bta %d\n", channel); |
| 2894 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2895 | WARN_ON(!dsi_bus_is_locked(dsidev)); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2896 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2897 | /* RX_FIFO_NOT_EMPTY */ |
| 2898 | if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) { |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2899 | DSSERR("rx fifo not empty when sending BTA, dumping data:\n"); |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2900 | dsi_vc_flush_receive_data(dsidev, channel); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2901 | } |
| 2902 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2903 | REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 6, 6); /* BTA_EN */ |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2904 | |
Tomi Valkeinen | 968f8e9 | 2011-10-12 10:13:14 +0300 | [diff] [blame] | 2905 | /* flush posted write */ |
| 2906 | dsi_read_reg(dsidev, DSI_VC_CTRL(channel)); |
| 2907 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2908 | return 0; |
| 2909 | } |
| 2910 | |
Archit Taneja | 1ffefe7 | 2011-05-12 17:26:24 +0530 | [diff] [blame] | 2911 | int dsi_vc_send_bta_sync(struct omap_dss_device *dssdev, int channel) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2912 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2913 | struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev); |
Tomi Valkeinen | f36a06e | 2011-03-02 14:48:41 +0200 | [diff] [blame] | 2914 | DECLARE_COMPLETION_ONSTACK(completion); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2915 | int r = 0; |
| 2916 | u32 err; |
| 2917 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2918 | r = dsi_register_isr_vc(dsidev, channel, dsi_completion_handler, |
Tomi Valkeinen | f36a06e | 2011-03-02 14:48:41 +0200 | [diff] [blame] | 2919 | &completion, DSI_VC_IRQ_BTA); |
| 2920 | if (r) |
| 2921 | goto err0; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2922 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2923 | r = dsi_register_isr(dsidev, dsi_completion_handler, &completion, |
Tomi Valkeinen | 773b30b | 2010-10-08 16:15:25 +0300 | [diff] [blame] | 2924 | DSI_IRQ_ERROR_MASK); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2925 | if (r) |
Tomi Valkeinen | f36a06e | 2011-03-02 14:48:41 +0200 | [diff] [blame] | 2926 | goto err1; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2927 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2928 | r = dsi_vc_send_bta(dsidev, channel); |
Tomi Valkeinen | 773b30b | 2010-10-08 16:15:25 +0300 | [diff] [blame] | 2929 | if (r) |
| 2930 | goto err2; |
| 2931 | |
Tomi Valkeinen | f36a06e | 2011-03-02 14:48:41 +0200 | [diff] [blame] | 2932 | if (wait_for_completion_timeout(&completion, |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2933 | msecs_to_jiffies(500)) == 0) { |
| 2934 | DSSERR("Failed to receive BTA\n"); |
| 2935 | r = -EIO; |
Tomi Valkeinen | 773b30b | 2010-10-08 16:15:25 +0300 | [diff] [blame] | 2936 | goto err2; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2937 | } |
| 2938 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2939 | err = dsi_get_errors(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2940 | if (err) { |
| 2941 | DSSERR("Error while sending BTA: %x\n", err); |
| 2942 | r = -EIO; |
Tomi Valkeinen | 773b30b | 2010-10-08 16:15:25 +0300 | [diff] [blame] | 2943 | goto err2; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2944 | } |
Tomi Valkeinen | 773b30b | 2010-10-08 16:15:25 +0300 | [diff] [blame] | 2945 | err2: |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2946 | dsi_unregister_isr(dsidev, dsi_completion_handler, &completion, |
Tomi Valkeinen | 773b30b | 2010-10-08 16:15:25 +0300 | [diff] [blame] | 2947 | DSI_IRQ_ERROR_MASK); |
Tomi Valkeinen | f36a06e | 2011-03-02 14:48:41 +0200 | [diff] [blame] | 2948 | err1: |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2949 | dsi_unregister_isr_vc(dsidev, channel, dsi_completion_handler, |
Tomi Valkeinen | f36a06e | 2011-03-02 14:48:41 +0200 | [diff] [blame] | 2950 | &completion, DSI_VC_IRQ_BTA); |
| 2951 | err0: |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2952 | return r; |
| 2953 | } |
| 2954 | EXPORT_SYMBOL(dsi_vc_send_bta_sync); |
| 2955 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2956 | static inline void dsi_vc_write_long_header(struct platform_device *dsidev, |
| 2957 | int channel, u8 data_type, u16 len, u8 ecc) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2958 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 2959 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2960 | u32 val; |
| 2961 | u8 data_id; |
| 2962 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2963 | WARN_ON(!dsi_bus_is_locked(dsidev)); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2964 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 2965 | data_id = data_type | dsi->vc[channel].vc_id << 6; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2966 | |
| 2967 | val = FLD_VAL(data_id, 7, 0) | FLD_VAL(len, 23, 8) | |
| 2968 | FLD_VAL(ecc, 31, 24); |
| 2969 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2970 | dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_HEADER(channel), val); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2971 | } |
| 2972 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2973 | static inline void dsi_vc_write_long_payload(struct platform_device *dsidev, |
| 2974 | int channel, u8 b1, u8 b2, u8 b3, u8 b4) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2975 | { |
| 2976 | u32 val; |
| 2977 | |
| 2978 | val = b4 << 24 | b3 << 16 | b2 << 8 | b1 << 0; |
| 2979 | |
| 2980 | /* DSSDBG("\twriting %02x, %02x, %02x, %02x (%#010x)\n", |
| 2981 | b1, b2, b3, b4, val); */ |
| 2982 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2983 | dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_PAYLOAD(channel), val); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2984 | } |
| 2985 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2986 | static int dsi_vc_send_long(struct platform_device *dsidev, int channel, |
| 2987 | u8 data_type, u8 *data, u16 len, u8 ecc) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2988 | { |
| 2989 | /*u32 val; */ |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 2990 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2991 | int i; |
| 2992 | u8 *p; |
| 2993 | int r = 0; |
| 2994 | u8 b1, b2, b3, b4; |
| 2995 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 2996 | if (dsi->debug_write) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2997 | DSSDBG("dsi_vc_send_long, %d bytes\n", len); |
| 2998 | |
| 2999 | /* len + header */ |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 3000 | if (dsi->vc[channel].fifo_size * 32 * 4 < len + 4) { |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3001 | DSSERR("unable to send long packet: packet too long.\n"); |
| 3002 | return -EINVAL; |
| 3003 | } |
| 3004 | |
Archit Taneja | d604914 | 2011-08-22 11:58:08 +0530 | [diff] [blame] | 3005 | dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3006 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3007 | dsi_vc_write_long_header(dsidev, channel, data_type, len, ecc); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3008 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3009 | p = data; |
| 3010 | for (i = 0; i < len >> 2; i++) { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 3011 | if (dsi->debug_write) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3012 | DSSDBG("\tsending full packet %d\n", i); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3013 | |
| 3014 | b1 = *p++; |
| 3015 | b2 = *p++; |
| 3016 | b3 = *p++; |
| 3017 | b4 = *p++; |
| 3018 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3019 | dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, b4); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3020 | } |
| 3021 | |
| 3022 | i = len % 4; |
| 3023 | if (i) { |
| 3024 | b1 = 0; b2 = 0; b3 = 0; |
| 3025 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 3026 | if (dsi->debug_write) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3027 | DSSDBG("\tsending remainder bytes %d\n", i); |
| 3028 | |
| 3029 | switch (i) { |
| 3030 | case 3: |
| 3031 | b1 = *p++; |
| 3032 | b2 = *p++; |
| 3033 | b3 = *p++; |
| 3034 | break; |
| 3035 | case 2: |
| 3036 | b1 = *p++; |
| 3037 | b2 = *p++; |
| 3038 | break; |
| 3039 | case 1: |
| 3040 | b1 = *p++; |
| 3041 | break; |
| 3042 | } |
| 3043 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3044 | dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, 0); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3045 | } |
| 3046 | |
| 3047 | return r; |
| 3048 | } |
| 3049 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3050 | static int dsi_vc_send_short(struct platform_device *dsidev, int channel, |
| 3051 | u8 data_type, u16 data, u8 ecc) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3052 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 3053 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3054 | u32 r; |
| 3055 | u8 data_id; |
| 3056 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3057 | WARN_ON(!dsi_bus_is_locked(dsidev)); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3058 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 3059 | if (dsi->debug_write) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3060 | DSSDBG("dsi_vc_send_short(ch%d, dt %#x, b1 %#x, b2 %#x)\n", |
| 3061 | channel, |
| 3062 | data_type, data & 0xff, (data >> 8) & 0xff); |
| 3063 | |
Archit Taneja | d604914 | 2011-08-22 11:58:08 +0530 | [diff] [blame] | 3064 | dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3065 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3066 | if (FLD_GET(dsi_read_reg(dsidev, DSI_VC_CTRL(channel)), 16, 16)) { |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3067 | DSSERR("ERROR FIFO FULL, aborting transfer\n"); |
| 3068 | return -EINVAL; |
| 3069 | } |
| 3070 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 3071 | data_id = data_type | dsi->vc[channel].vc_id << 6; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3072 | |
| 3073 | r = (data_id << 0) | (data << 8) | (ecc << 24); |
| 3074 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3075 | dsi_write_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel), r); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3076 | |
| 3077 | return 0; |
| 3078 | } |
| 3079 | |
Archit Taneja | 1ffefe7 | 2011-05-12 17:26:24 +0530 | [diff] [blame] | 3080 | int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3081 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3082 | struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev); |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3083 | |
Archit Taneja | 18b7d09 | 2011-09-05 17:01:08 +0530 | [diff] [blame] | 3084 | return dsi_vc_send_long(dsidev, channel, MIPI_DSI_NULL_PACKET, NULL, |
| 3085 | 0, 0); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3086 | } |
| 3087 | EXPORT_SYMBOL(dsi_vc_send_null); |
| 3088 | |
Archit Taneja | 6ff8aa3 | 2011-08-25 18:35:58 +0530 | [diff] [blame] | 3089 | static int dsi_vc_write_nosync_common(struct omap_dss_device *dssdev, |
| 3090 | int channel, u8 *data, int len, enum dss_dsi_content_type type) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3091 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3092 | struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3093 | int r; |
| 3094 | |
Archit Taneja | 6ff8aa3 | 2011-08-25 18:35:58 +0530 | [diff] [blame] | 3095 | if (len == 0) { |
| 3096 | BUG_ON(type == DSS_DSI_CONTENT_DCS); |
Archit Taneja | 7a7c48f | 2011-08-25 18:25:03 +0530 | [diff] [blame] | 3097 | r = dsi_vc_send_short(dsidev, channel, |
Archit Taneja | 6ff8aa3 | 2011-08-25 18:35:58 +0530 | [diff] [blame] | 3098 | MIPI_DSI_GENERIC_SHORT_WRITE_0_PARAM, 0, 0); |
| 3099 | } else if (len == 1) { |
| 3100 | r = dsi_vc_send_short(dsidev, channel, |
| 3101 | type == DSS_DSI_CONTENT_GENERIC ? |
| 3102 | MIPI_DSI_GENERIC_SHORT_WRITE_1_PARAM : |
Archit Taneja | 7a7c48f | 2011-08-25 18:25:03 +0530 | [diff] [blame] | 3103 | MIPI_DSI_DCS_SHORT_WRITE, data[0], 0); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3104 | } else if (len == 2) { |
Archit Taneja | 7a7c48f | 2011-08-25 18:25:03 +0530 | [diff] [blame] | 3105 | r = dsi_vc_send_short(dsidev, channel, |
Archit Taneja | 6ff8aa3 | 2011-08-25 18:35:58 +0530 | [diff] [blame] | 3106 | type == DSS_DSI_CONTENT_GENERIC ? |
| 3107 | MIPI_DSI_GENERIC_SHORT_WRITE_2_PARAM : |
Archit Taneja | 7a7c48f | 2011-08-25 18:25:03 +0530 | [diff] [blame] | 3108 | MIPI_DSI_DCS_SHORT_WRITE_PARAM, |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3109 | data[0] | (data[1] << 8), 0); |
| 3110 | } else { |
Archit Taneja | 6ff8aa3 | 2011-08-25 18:35:58 +0530 | [diff] [blame] | 3111 | r = dsi_vc_send_long(dsidev, channel, |
| 3112 | type == DSS_DSI_CONTENT_GENERIC ? |
| 3113 | MIPI_DSI_GENERIC_LONG_WRITE : |
| 3114 | MIPI_DSI_DCS_LONG_WRITE, data, len, 0); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3115 | } |
| 3116 | |
| 3117 | return r; |
| 3118 | } |
Archit Taneja | 6ff8aa3 | 2011-08-25 18:35:58 +0530 | [diff] [blame] | 3119 | |
| 3120 | int dsi_vc_dcs_write_nosync(struct omap_dss_device *dssdev, int channel, |
| 3121 | u8 *data, int len) |
| 3122 | { |
| 3123 | return dsi_vc_write_nosync_common(dssdev, channel, data, len, |
| 3124 | DSS_DSI_CONTENT_DCS); |
| 3125 | } |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3126 | EXPORT_SYMBOL(dsi_vc_dcs_write_nosync); |
| 3127 | |
Archit Taneja | 6ff8aa3 | 2011-08-25 18:35:58 +0530 | [diff] [blame] | 3128 | int dsi_vc_generic_write_nosync(struct omap_dss_device *dssdev, int channel, |
| 3129 | u8 *data, int len) |
| 3130 | { |
| 3131 | return dsi_vc_write_nosync_common(dssdev, channel, data, len, |
| 3132 | DSS_DSI_CONTENT_GENERIC); |
| 3133 | } |
| 3134 | EXPORT_SYMBOL(dsi_vc_generic_write_nosync); |
| 3135 | |
| 3136 | static int dsi_vc_write_common(struct omap_dss_device *dssdev, int channel, |
| 3137 | u8 *data, int len, enum dss_dsi_content_type type) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3138 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3139 | struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3140 | int r; |
| 3141 | |
Archit Taneja | 6ff8aa3 | 2011-08-25 18:35:58 +0530 | [diff] [blame] | 3142 | r = dsi_vc_write_nosync_common(dssdev, channel, data, len, type); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3143 | if (r) |
Tomi Valkeinen | 5d68e03 | 2010-02-26 11:32:56 +0200 | [diff] [blame] | 3144 | goto err; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3145 | |
Archit Taneja | 1ffefe7 | 2011-05-12 17:26:24 +0530 | [diff] [blame] | 3146 | r = dsi_vc_send_bta_sync(dssdev, channel); |
Tomi Valkeinen | 5d68e03 | 2010-02-26 11:32:56 +0200 | [diff] [blame] | 3147 | if (r) |
| 3148 | goto err; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3149 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3150 | /* RX_FIFO_NOT_EMPTY */ |
| 3151 | if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) { |
Tomi Valkeinen | b63ac1e | 2010-04-09 13:20:57 +0300 | [diff] [blame] | 3152 | DSSERR("rx fifo not empty after write, dumping data:\n"); |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3153 | dsi_vc_flush_receive_data(dsidev, channel); |
Tomi Valkeinen | b63ac1e | 2010-04-09 13:20:57 +0300 | [diff] [blame] | 3154 | r = -EIO; |
| 3155 | goto err; |
| 3156 | } |
| 3157 | |
Tomi Valkeinen | 5d68e03 | 2010-02-26 11:32:56 +0200 | [diff] [blame] | 3158 | return 0; |
| 3159 | err: |
Archit Taneja | 6ff8aa3 | 2011-08-25 18:35:58 +0530 | [diff] [blame] | 3160 | DSSERR("dsi_vc_write_common(ch %d, cmd 0x%02x, len %d) failed\n", |
Tomi Valkeinen | 5d68e03 | 2010-02-26 11:32:56 +0200 | [diff] [blame] | 3161 | channel, data[0], len); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3162 | return r; |
| 3163 | } |
Archit Taneja | 6ff8aa3 | 2011-08-25 18:35:58 +0530 | [diff] [blame] | 3164 | |
| 3165 | int dsi_vc_dcs_write(struct omap_dss_device *dssdev, int channel, u8 *data, |
| 3166 | int len) |
| 3167 | { |
| 3168 | return dsi_vc_write_common(dssdev, channel, data, len, |
| 3169 | DSS_DSI_CONTENT_DCS); |
| 3170 | } |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3171 | EXPORT_SYMBOL(dsi_vc_dcs_write); |
| 3172 | |
Archit Taneja | 6ff8aa3 | 2011-08-25 18:35:58 +0530 | [diff] [blame] | 3173 | int dsi_vc_generic_write(struct omap_dss_device *dssdev, int channel, u8 *data, |
| 3174 | int len) |
| 3175 | { |
| 3176 | return dsi_vc_write_common(dssdev, channel, data, len, |
| 3177 | DSS_DSI_CONTENT_GENERIC); |
| 3178 | } |
| 3179 | EXPORT_SYMBOL(dsi_vc_generic_write); |
| 3180 | |
Archit Taneja | 1ffefe7 | 2011-05-12 17:26:24 +0530 | [diff] [blame] | 3181 | int dsi_vc_dcs_write_0(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd) |
Tomi Valkeinen | 828c48f | 2009-12-16 14:53:15 +0200 | [diff] [blame] | 3182 | { |
Archit Taneja | 1ffefe7 | 2011-05-12 17:26:24 +0530 | [diff] [blame] | 3183 | return dsi_vc_dcs_write(dssdev, channel, &dcs_cmd, 1); |
Tomi Valkeinen | 828c48f | 2009-12-16 14:53:15 +0200 | [diff] [blame] | 3184 | } |
| 3185 | EXPORT_SYMBOL(dsi_vc_dcs_write_0); |
| 3186 | |
Archit Taneja | 6ff8aa3 | 2011-08-25 18:35:58 +0530 | [diff] [blame] | 3187 | int dsi_vc_generic_write_0(struct omap_dss_device *dssdev, int channel) |
| 3188 | { |
| 3189 | return dsi_vc_generic_write(dssdev, channel, NULL, 0); |
| 3190 | } |
| 3191 | EXPORT_SYMBOL(dsi_vc_generic_write_0); |
| 3192 | |
Archit Taneja | 1ffefe7 | 2011-05-12 17:26:24 +0530 | [diff] [blame] | 3193 | int dsi_vc_dcs_write_1(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd, |
| 3194 | u8 param) |
Tomi Valkeinen | 828c48f | 2009-12-16 14:53:15 +0200 | [diff] [blame] | 3195 | { |
| 3196 | u8 buf[2]; |
| 3197 | buf[0] = dcs_cmd; |
| 3198 | buf[1] = param; |
Archit Taneja | 1ffefe7 | 2011-05-12 17:26:24 +0530 | [diff] [blame] | 3199 | return dsi_vc_dcs_write(dssdev, channel, buf, 2); |
Tomi Valkeinen | 828c48f | 2009-12-16 14:53:15 +0200 | [diff] [blame] | 3200 | } |
| 3201 | EXPORT_SYMBOL(dsi_vc_dcs_write_1); |
| 3202 | |
Archit Taneja | 6ff8aa3 | 2011-08-25 18:35:58 +0530 | [diff] [blame] | 3203 | int dsi_vc_generic_write_1(struct omap_dss_device *dssdev, int channel, |
| 3204 | u8 param) |
| 3205 | { |
| 3206 | return dsi_vc_generic_write(dssdev, channel, ¶m, 1); |
| 3207 | } |
| 3208 | EXPORT_SYMBOL(dsi_vc_generic_write_1); |
| 3209 | |
| 3210 | int dsi_vc_generic_write_2(struct omap_dss_device *dssdev, int channel, |
| 3211 | u8 param1, u8 param2) |
| 3212 | { |
| 3213 | u8 buf[2]; |
| 3214 | buf[0] = param1; |
| 3215 | buf[1] = param2; |
| 3216 | return dsi_vc_generic_write(dssdev, channel, buf, 2); |
| 3217 | } |
| 3218 | EXPORT_SYMBOL(dsi_vc_generic_write_2); |
| 3219 | |
Archit Taneja | b850975 | 2011-08-30 15:48:23 +0530 | [diff] [blame] | 3220 | static int dsi_vc_dcs_send_read_request(struct omap_dss_device *dssdev, |
| 3221 | int channel, u8 dcs_cmd) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3222 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3223 | struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev); |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 3224 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
Archit Taneja | b850975 | 2011-08-30 15:48:23 +0530 | [diff] [blame] | 3225 | int r; |
| 3226 | |
| 3227 | if (dsi->debug_read) |
| 3228 | DSSDBG("dsi_vc_dcs_send_read_request(ch%d, dcs_cmd %x)\n", |
| 3229 | channel, dcs_cmd); |
| 3230 | |
| 3231 | r = dsi_vc_send_short(dsidev, channel, MIPI_DSI_DCS_READ, dcs_cmd, 0); |
| 3232 | if (r) { |
| 3233 | DSSERR("dsi_vc_dcs_send_read_request(ch %d, cmd 0x%02x)" |
| 3234 | " failed\n", channel, dcs_cmd); |
| 3235 | return r; |
| 3236 | } |
| 3237 | |
| 3238 | return 0; |
| 3239 | } |
| 3240 | |
Archit Taneja | b3b89c0 | 2011-08-30 16:07:39 +0530 | [diff] [blame] | 3241 | static int dsi_vc_generic_send_read_request(struct omap_dss_device *dssdev, |
| 3242 | int channel, u8 *reqdata, int reqlen) |
| 3243 | { |
| 3244 | struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev); |
| 3245 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
| 3246 | u16 data; |
| 3247 | u8 data_type; |
| 3248 | int r; |
| 3249 | |
| 3250 | if (dsi->debug_read) |
| 3251 | DSSDBG("dsi_vc_generic_send_read_request(ch %d, reqlen %d)\n", |
| 3252 | channel, reqlen); |
| 3253 | |
| 3254 | if (reqlen == 0) { |
| 3255 | data_type = MIPI_DSI_GENERIC_READ_REQUEST_0_PARAM; |
| 3256 | data = 0; |
| 3257 | } else if (reqlen == 1) { |
| 3258 | data_type = MIPI_DSI_GENERIC_READ_REQUEST_1_PARAM; |
| 3259 | data = reqdata[0]; |
| 3260 | } else if (reqlen == 2) { |
| 3261 | data_type = MIPI_DSI_GENERIC_READ_REQUEST_2_PARAM; |
| 3262 | data = reqdata[0] | (reqdata[1] << 8); |
| 3263 | } else { |
| 3264 | BUG(); |
| 3265 | } |
| 3266 | |
| 3267 | r = dsi_vc_send_short(dsidev, channel, data_type, data, 0); |
| 3268 | if (r) { |
| 3269 | DSSERR("dsi_vc_generic_send_read_request(ch %d, reqlen %d)" |
| 3270 | " failed\n", channel, reqlen); |
| 3271 | return r; |
| 3272 | } |
| 3273 | |
| 3274 | return 0; |
| 3275 | } |
| 3276 | |
| 3277 | static int dsi_vc_read_rx_fifo(struct platform_device *dsidev, int channel, |
| 3278 | u8 *buf, int buflen, enum dss_dsi_content_type type) |
Archit Taneja | b850975 | 2011-08-30 15:48:23 +0530 | [diff] [blame] | 3279 | { |
| 3280 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3281 | u32 val; |
| 3282 | u8 dt; |
| 3283 | int r; |
| 3284 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3285 | /* RX_FIFO_NOT_EMPTY */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3286 | if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20) == 0) { |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3287 | DSSERR("RX fifo empty when trying to read.\n"); |
Tomi Valkeinen | 5d68e03 | 2010-02-26 11:32:56 +0200 | [diff] [blame] | 3288 | r = -EIO; |
| 3289 | goto err; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3290 | } |
| 3291 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3292 | val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel)); |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 3293 | if (dsi->debug_read) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3294 | DSSDBG("\theader: %08x\n", val); |
| 3295 | dt = FLD_GET(val, 5, 0); |
Archit Taneja | 7a7c48f | 2011-08-25 18:25:03 +0530 | [diff] [blame] | 3296 | if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) { |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3297 | u16 err = FLD_GET(val, 23, 8); |
| 3298 | dsi_show_rx_ack_with_err(err); |
Tomi Valkeinen | 5d68e03 | 2010-02-26 11:32:56 +0200 | [diff] [blame] | 3299 | r = -EIO; |
| 3300 | goto err; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3301 | |
Archit Taneja | b3b89c0 | 2011-08-30 16:07:39 +0530 | [diff] [blame] | 3302 | } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ? |
| 3303 | MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_1BYTE : |
| 3304 | MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE)) { |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3305 | u8 data = FLD_GET(val, 15, 8); |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 3306 | if (dsi->debug_read) |
Archit Taneja | b3b89c0 | 2011-08-30 16:07:39 +0530 | [diff] [blame] | 3307 | DSSDBG("\t%s short response, 1 byte: %02x\n", |
| 3308 | type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" : |
| 3309 | "DCS", data); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3310 | |
Tomi Valkeinen | 5d68e03 | 2010-02-26 11:32:56 +0200 | [diff] [blame] | 3311 | if (buflen < 1) { |
| 3312 | r = -EIO; |
| 3313 | goto err; |
| 3314 | } |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3315 | |
| 3316 | buf[0] = data; |
| 3317 | |
| 3318 | return 1; |
Archit Taneja | b3b89c0 | 2011-08-30 16:07:39 +0530 | [diff] [blame] | 3319 | } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ? |
| 3320 | MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_2BYTE : |
| 3321 | MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE)) { |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3322 | u16 data = FLD_GET(val, 23, 8); |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 3323 | if (dsi->debug_read) |
Archit Taneja | b3b89c0 | 2011-08-30 16:07:39 +0530 | [diff] [blame] | 3324 | DSSDBG("\t%s short response, 2 byte: %04x\n", |
| 3325 | type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" : |
| 3326 | "DCS", data); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3327 | |
Tomi Valkeinen | 5d68e03 | 2010-02-26 11:32:56 +0200 | [diff] [blame] | 3328 | if (buflen < 2) { |
| 3329 | r = -EIO; |
| 3330 | goto err; |
| 3331 | } |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3332 | |
| 3333 | buf[0] = data & 0xff; |
| 3334 | buf[1] = (data >> 8) & 0xff; |
| 3335 | |
| 3336 | return 2; |
Archit Taneja | b3b89c0 | 2011-08-30 16:07:39 +0530 | [diff] [blame] | 3337 | } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ? |
| 3338 | MIPI_DSI_RX_GENERIC_LONG_READ_RESPONSE : |
| 3339 | MIPI_DSI_RX_DCS_LONG_READ_RESPONSE)) { |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3340 | int w; |
| 3341 | int len = FLD_GET(val, 23, 8); |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 3342 | if (dsi->debug_read) |
Archit Taneja | b3b89c0 | 2011-08-30 16:07:39 +0530 | [diff] [blame] | 3343 | DSSDBG("\t%s long response, len %d\n", |
| 3344 | type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" : |
| 3345 | "DCS", len); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3346 | |
Tomi Valkeinen | 5d68e03 | 2010-02-26 11:32:56 +0200 | [diff] [blame] | 3347 | if (len > buflen) { |
| 3348 | r = -EIO; |
| 3349 | goto err; |
| 3350 | } |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3351 | |
| 3352 | /* two byte checksum ends the packet, not included in len */ |
| 3353 | for (w = 0; w < len + 2;) { |
| 3354 | int b; |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3355 | val = dsi_read_reg(dsidev, |
| 3356 | DSI_VC_SHORT_PACKET_HEADER(channel)); |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 3357 | if (dsi->debug_read) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3358 | DSSDBG("\t\t%02x %02x %02x %02x\n", |
| 3359 | (val >> 0) & 0xff, |
| 3360 | (val >> 8) & 0xff, |
| 3361 | (val >> 16) & 0xff, |
| 3362 | (val >> 24) & 0xff); |
| 3363 | |
| 3364 | for (b = 0; b < 4; ++b) { |
| 3365 | if (w < len) |
| 3366 | buf[w] = (val >> (b * 8)) & 0xff; |
| 3367 | /* we discard the 2 byte checksum */ |
| 3368 | ++w; |
| 3369 | } |
| 3370 | } |
| 3371 | |
| 3372 | return len; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3373 | } else { |
| 3374 | DSSERR("\tunknown datatype 0x%02x\n", dt); |
Tomi Valkeinen | 5d68e03 | 2010-02-26 11:32:56 +0200 | [diff] [blame] | 3375 | r = -EIO; |
| 3376 | goto err; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3377 | } |
Tomi Valkeinen | 5d68e03 | 2010-02-26 11:32:56 +0200 | [diff] [blame] | 3378 | |
| 3379 | BUG(); |
| 3380 | err: |
Archit Taneja | b3b89c0 | 2011-08-30 16:07:39 +0530 | [diff] [blame] | 3381 | DSSERR("dsi_vc_read_rx_fifo(ch %d type %s) failed\n", channel, |
| 3382 | type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" : "DCS"); |
Tomi Valkeinen | 5d68e03 | 2010-02-26 11:32:56 +0200 | [diff] [blame] | 3383 | |
Archit Taneja | b850975 | 2011-08-30 15:48:23 +0530 | [diff] [blame] | 3384 | return r; |
| 3385 | } |
| 3386 | |
| 3387 | int dsi_vc_dcs_read(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd, |
| 3388 | u8 *buf, int buflen) |
| 3389 | { |
| 3390 | struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev); |
| 3391 | int r; |
| 3392 | |
| 3393 | r = dsi_vc_dcs_send_read_request(dssdev, channel, dcs_cmd); |
| 3394 | if (r) |
| 3395 | goto err; |
| 3396 | |
| 3397 | r = dsi_vc_send_bta_sync(dssdev, channel); |
| 3398 | if (r) |
| 3399 | goto err; |
| 3400 | |
Archit Taneja | b3b89c0 | 2011-08-30 16:07:39 +0530 | [diff] [blame] | 3401 | r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen, |
| 3402 | DSS_DSI_CONTENT_DCS); |
Archit Taneja | b850975 | 2011-08-30 15:48:23 +0530 | [diff] [blame] | 3403 | if (r < 0) |
| 3404 | goto err; |
| 3405 | |
| 3406 | if (r != buflen) { |
| 3407 | r = -EIO; |
| 3408 | goto err; |
| 3409 | } |
| 3410 | |
| 3411 | return 0; |
| 3412 | err: |
| 3413 | DSSERR("dsi_vc_dcs_read(ch %d, cmd 0x%02x) failed\n", channel, dcs_cmd); |
| 3414 | return r; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3415 | } |
| 3416 | EXPORT_SYMBOL(dsi_vc_dcs_read); |
| 3417 | |
Archit Taneja | b3b89c0 | 2011-08-30 16:07:39 +0530 | [diff] [blame] | 3418 | static int dsi_vc_generic_read(struct omap_dss_device *dssdev, int channel, |
| 3419 | u8 *reqdata, int reqlen, u8 *buf, int buflen) |
| 3420 | { |
| 3421 | struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev); |
| 3422 | int r; |
| 3423 | |
| 3424 | r = dsi_vc_generic_send_read_request(dssdev, channel, reqdata, reqlen); |
| 3425 | if (r) |
| 3426 | return r; |
| 3427 | |
| 3428 | r = dsi_vc_send_bta_sync(dssdev, channel); |
| 3429 | if (r) |
| 3430 | return r; |
| 3431 | |
| 3432 | r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen, |
| 3433 | DSS_DSI_CONTENT_GENERIC); |
| 3434 | if (r < 0) |
| 3435 | return r; |
| 3436 | |
| 3437 | if (r != buflen) { |
| 3438 | r = -EIO; |
| 3439 | return r; |
| 3440 | } |
| 3441 | |
| 3442 | return 0; |
| 3443 | } |
| 3444 | |
| 3445 | int dsi_vc_generic_read_0(struct omap_dss_device *dssdev, int channel, u8 *buf, |
| 3446 | int buflen) |
| 3447 | { |
| 3448 | int r; |
| 3449 | |
| 3450 | r = dsi_vc_generic_read(dssdev, channel, NULL, 0, buf, buflen); |
| 3451 | if (r) { |
| 3452 | DSSERR("dsi_vc_generic_read_0(ch %d) failed\n", channel); |
| 3453 | return r; |
| 3454 | } |
| 3455 | |
| 3456 | return 0; |
| 3457 | } |
| 3458 | EXPORT_SYMBOL(dsi_vc_generic_read_0); |
| 3459 | |
| 3460 | int dsi_vc_generic_read_1(struct omap_dss_device *dssdev, int channel, u8 param, |
| 3461 | u8 *buf, int buflen) |
| 3462 | { |
| 3463 | int r; |
| 3464 | |
| 3465 | r = dsi_vc_generic_read(dssdev, channel, ¶m, 1, buf, buflen); |
| 3466 | if (r) { |
| 3467 | DSSERR("dsi_vc_generic_read_1(ch %d) failed\n", channel); |
| 3468 | return r; |
| 3469 | } |
| 3470 | |
| 3471 | return 0; |
| 3472 | } |
| 3473 | EXPORT_SYMBOL(dsi_vc_generic_read_1); |
| 3474 | |
| 3475 | int dsi_vc_generic_read_2(struct omap_dss_device *dssdev, int channel, |
| 3476 | u8 param1, u8 param2, u8 *buf, int buflen) |
| 3477 | { |
| 3478 | int r; |
| 3479 | u8 reqdata[2]; |
| 3480 | |
| 3481 | reqdata[0] = param1; |
| 3482 | reqdata[1] = param2; |
| 3483 | |
| 3484 | r = dsi_vc_generic_read(dssdev, channel, reqdata, 2, buf, buflen); |
| 3485 | if (r) { |
| 3486 | DSSERR("dsi_vc_generic_read_2(ch %d) failed\n", channel); |
| 3487 | return r; |
| 3488 | } |
| 3489 | |
| 3490 | return 0; |
| 3491 | } |
| 3492 | EXPORT_SYMBOL(dsi_vc_generic_read_2); |
| 3493 | |
Archit Taneja | 1ffefe7 | 2011-05-12 17:26:24 +0530 | [diff] [blame] | 3494 | int dsi_vc_set_max_rx_packet_size(struct omap_dss_device *dssdev, int channel, |
| 3495 | u16 len) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3496 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3497 | struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev); |
| 3498 | |
Archit Taneja | 7a7c48f | 2011-08-25 18:25:03 +0530 | [diff] [blame] | 3499 | return dsi_vc_send_short(dsidev, channel, |
| 3500 | MIPI_DSI_SET_MAXIMUM_RETURN_PACKET_SIZE, len, 0); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3501 | } |
| 3502 | EXPORT_SYMBOL(dsi_vc_set_max_rx_packet_size); |
| 3503 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3504 | static int dsi_enter_ulps(struct platform_device *dsidev) |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 3505 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 3506 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 3507 | DECLARE_COMPLETION_ONSTACK(completion); |
| 3508 | int r; |
| 3509 | |
| 3510 | DSSDBGF(); |
| 3511 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3512 | WARN_ON(!dsi_bus_is_locked(dsidev)); |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 3513 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 3514 | WARN_ON(dsi->ulps_enabled); |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 3515 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 3516 | if (dsi->ulps_enabled) |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 3517 | return 0; |
| 3518 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3519 | if (REG_GET(dsidev, DSI_CLK_CTRL, 13, 13)) { |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 3520 | DSSERR("DDR_CLK_ALWAYS_ON enabled when entering ULPS\n"); |
| 3521 | return -EIO; |
| 3522 | } |
| 3523 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3524 | dsi_sync_vc(dsidev, 0); |
| 3525 | dsi_sync_vc(dsidev, 1); |
| 3526 | dsi_sync_vc(dsidev, 2); |
| 3527 | dsi_sync_vc(dsidev, 3); |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 3528 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3529 | dsi_force_tx_stop_mode_io(dsidev); |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 3530 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3531 | dsi_vc_enable(dsidev, 0, false); |
| 3532 | dsi_vc_enable(dsidev, 1, false); |
| 3533 | dsi_vc_enable(dsidev, 2, false); |
| 3534 | dsi_vc_enable(dsidev, 3, false); |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 3535 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3536 | if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 16, 16)) { /* HS_BUSY */ |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 3537 | DSSERR("HS busy when enabling ULPS\n"); |
| 3538 | return -EIO; |
| 3539 | } |
| 3540 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3541 | if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 17, 17)) { /* LP_BUSY */ |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 3542 | DSSERR("LP busy when enabling ULPS\n"); |
| 3543 | return -EIO; |
| 3544 | } |
| 3545 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3546 | r = dsi_register_isr_cio(dsidev, dsi_completion_handler, &completion, |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 3547 | DSI_CIO_IRQ_ULPSACTIVENOT_ALL0); |
| 3548 | if (r) |
| 3549 | return r; |
| 3550 | |
| 3551 | /* Assert TxRequestEsc for data lanes and TxUlpsClk for clk lane */ |
| 3552 | /* LANEx_ULPS_SIG2 */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3553 | REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, (1 << 0) | (1 << 1) | (1 << 2), |
| 3554 | 7, 5); |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 3555 | |
Tomi Valkeinen | a702c85 | 2011-10-12 10:10:21 +0300 | [diff] [blame] | 3556 | /* flush posted write and wait for SCP interface to finish the write */ |
| 3557 | dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2); |
| 3558 | |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 3559 | if (wait_for_completion_timeout(&completion, |
| 3560 | msecs_to_jiffies(1000)) == 0) { |
| 3561 | DSSERR("ULPS enable timeout\n"); |
| 3562 | r = -EIO; |
| 3563 | goto err; |
| 3564 | } |
| 3565 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3566 | dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion, |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 3567 | DSI_CIO_IRQ_ULPSACTIVENOT_ALL0); |
| 3568 | |
Tomi Valkeinen | 8ef0e61 | 2011-05-31 16:55:47 +0300 | [diff] [blame] | 3569 | /* Reset LANEx_ULPS_SIG2 */ |
| 3570 | REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, (0 << 0) | (0 << 1) | (0 << 2), |
| 3571 | 7, 5); |
| 3572 | |
Tomi Valkeinen | a702c85 | 2011-10-12 10:10:21 +0300 | [diff] [blame] | 3573 | /* flush posted write and wait for SCP interface to finish the write */ |
| 3574 | dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2); |
| 3575 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3576 | dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ULPS); |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 3577 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3578 | dsi_if_enable(dsidev, false); |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 3579 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 3580 | dsi->ulps_enabled = true; |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 3581 | |
| 3582 | return 0; |
| 3583 | |
| 3584 | err: |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3585 | dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion, |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 3586 | DSI_CIO_IRQ_ULPSACTIVENOT_ALL0); |
| 3587 | return r; |
| 3588 | } |
| 3589 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3590 | static void dsi_set_lp_rx_timeout(struct platform_device *dsidev, |
| 3591 | unsigned ticks, bool x4, bool x16) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3592 | { |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3593 | unsigned long fck; |
Tomi Valkeinen | 4ffa357 | 2010-04-12 10:40:12 +0300 | [diff] [blame] | 3594 | unsigned long total_ticks; |
| 3595 | u32 r; |
| 3596 | |
| 3597 | BUG_ON(ticks > 0x1fff); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3598 | |
| 3599 | /* ticks in DSI_FCK */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3600 | fck = dsi_fclk_rate(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3601 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3602 | r = dsi_read_reg(dsidev, DSI_TIMING2); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3603 | r = FLD_MOD(r, 1, 15, 15); /* LP_RX_TO */ |
Tomi Valkeinen | 4ffa357 | 2010-04-12 10:40:12 +0300 | [diff] [blame] | 3604 | r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* LP_RX_TO_X16 */ |
| 3605 | r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* LP_RX_TO_X4 */ |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3606 | r = FLD_MOD(r, ticks, 12, 0); /* LP_RX_COUNTER */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3607 | dsi_write_reg(dsidev, DSI_TIMING2, r); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3608 | |
Tomi Valkeinen | 4ffa357 | 2010-04-12 10:40:12 +0300 | [diff] [blame] | 3609 | total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1); |
| 3610 | |
| 3611 | DSSDBG("LP_RX_TO %lu ticks (%#x%s%s) = %lu ns\n", |
| 3612 | total_ticks, |
| 3613 | ticks, x4 ? " x4" : "", x16 ? " x16" : "", |
| 3614 | (total_ticks * 1000) / (fck / 1000 / 1000)); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3615 | } |
| 3616 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3617 | static void dsi_set_ta_timeout(struct platform_device *dsidev, unsigned ticks, |
| 3618 | bool x8, bool x16) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3619 | { |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3620 | unsigned long fck; |
Tomi Valkeinen | 4ffa357 | 2010-04-12 10:40:12 +0300 | [diff] [blame] | 3621 | unsigned long total_ticks; |
| 3622 | u32 r; |
| 3623 | |
| 3624 | BUG_ON(ticks > 0x1fff); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3625 | |
| 3626 | /* ticks in DSI_FCK */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3627 | fck = dsi_fclk_rate(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3628 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3629 | r = dsi_read_reg(dsidev, DSI_TIMING1); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3630 | r = FLD_MOD(r, 1, 31, 31); /* TA_TO */ |
Tomi Valkeinen | 4ffa357 | 2010-04-12 10:40:12 +0300 | [diff] [blame] | 3631 | r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* TA_TO_X16 */ |
| 3632 | r = FLD_MOD(r, x8 ? 1 : 0, 29, 29); /* TA_TO_X8 */ |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3633 | r = FLD_MOD(r, ticks, 28, 16); /* TA_TO_COUNTER */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3634 | dsi_write_reg(dsidev, DSI_TIMING1, r); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3635 | |
Tomi Valkeinen | 4ffa357 | 2010-04-12 10:40:12 +0300 | [diff] [blame] | 3636 | total_ticks = ticks * (x16 ? 16 : 1) * (x8 ? 8 : 1); |
| 3637 | |
| 3638 | DSSDBG("TA_TO %lu ticks (%#x%s%s) = %lu ns\n", |
| 3639 | total_ticks, |
| 3640 | ticks, x8 ? " x8" : "", x16 ? " x16" : "", |
| 3641 | (total_ticks * 1000) / (fck / 1000 / 1000)); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3642 | } |
| 3643 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3644 | static void dsi_set_stop_state_counter(struct platform_device *dsidev, |
| 3645 | unsigned ticks, bool x4, bool x16) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3646 | { |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3647 | unsigned long fck; |
Tomi Valkeinen | 4ffa357 | 2010-04-12 10:40:12 +0300 | [diff] [blame] | 3648 | unsigned long total_ticks; |
| 3649 | u32 r; |
| 3650 | |
| 3651 | BUG_ON(ticks > 0x1fff); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3652 | |
| 3653 | /* ticks in DSI_FCK */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3654 | fck = dsi_fclk_rate(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3655 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3656 | r = dsi_read_reg(dsidev, DSI_TIMING1); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3657 | r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */ |
Tomi Valkeinen | 4ffa357 | 2010-04-12 10:40:12 +0300 | [diff] [blame] | 3658 | r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* STOP_STATE_X16_IO */ |
| 3659 | r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* STOP_STATE_X4_IO */ |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3660 | r = FLD_MOD(r, ticks, 12, 0); /* STOP_STATE_COUNTER_IO */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3661 | dsi_write_reg(dsidev, DSI_TIMING1, r); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3662 | |
Tomi Valkeinen | 4ffa357 | 2010-04-12 10:40:12 +0300 | [diff] [blame] | 3663 | total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1); |
| 3664 | |
| 3665 | DSSDBG("STOP_STATE_COUNTER %lu ticks (%#x%s%s) = %lu ns\n", |
| 3666 | total_ticks, |
| 3667 | ticks, x4 ? " x4" : "", x16 ? " x16" : "", |
| 3668 | (total_ticks * 1000) / (fck / 1000 / 1000)); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3669 | } |
| 3670 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3671 | static void dsi_set_hs_tx_timeout(struct platform_device *dsidev, |
| 3672 | unsigned ticks, bool x4, bool x16) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3673 | { |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3674 | unsigned long fck; |
Tomi Valkeinen | 4ffa357 | 2010-04-12 10:40:12 +0300 | [diff] [blame] | 3675 | unsigned long total_ticks; |
| 3676 | u32 r; |
| 3677 | |
| 3678 | BUG_ON(ticks > 0x1fff); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3679 | |
| 3680 | /* ticks in TxByteClkHS */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3681 | fck = dsi_get_txbyteclkhs(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3682 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3683 | r = dsi_read_reg(dsidev, DSI_TIMING2); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3684 | r = FLD_MOD(r, 1, 31, 31); /* HS_TX_TO */ |
Tomi Valkeinen | 4ffa357 | 2010-04-12 10:40:12 +0300 | [diff] [blame] | 3685 | r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* HS_TX_TO_X16 */ |
| 3686 | r = FLD_MOD(r, x4 ? 1 : 0, 29, 29); /* HS_TX_TO_X8 (4 really) */ |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3687 | r = FLD_MOD(r, ticks, 28, 16); /* HS_TX_TO_COUNTER */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3688 | dsi_write_reg(dsidev, DSI_TIMING2, r); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3689 | |
Tomi Valkeinen | 4ffa357 | 2010-04-12 10:40:12 +0300 | [diff] [blame] | 3690 | total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1); |
| 3691 | |
| 3692 | DSSDBG("HS_TX_TO %lu ticks (%#x%s%s) = %lu ns\n", |
| 3693 | total_ticks, |
| 3694 | ticks, x4 ? " x4" : "", x16 ? " x16" : "", |
| 3695 | (total_ticks * 1000) / (fck / 1000 / 1000)); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3696 | } |
Archit Taneja | 8af6ff0 | 2011-09-05 16:48:27 +0530 | [diff] [blame] | 3697 | |
| 3698 | static void dsi_config_vp_num_line_buffers(struct omap_dss_device *dssdev) |
| 3699 | { |
| 3700 | struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev); |
| 3701 | int num_line_buffers; |
| 3702 | |
| 3703 | if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_VIDEO_MODE) { |
| 3704 | int bpp = dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt); |
| 3705 | unsigned line_buf_size = dsi_get_line_buf_size(dsidev); |
| 3706 | struct omap_video_timings *timings = &dssdev->panel.timings; |
| 3707 | /* |
| 3708 | * Don't use line buffers if width is greater than the video |
| 3709 | * port's line buffer size |
| 3710 | */ |
| 3711 | if (line_buf_size <= timings->x_res * bpp / 8) |
| 3712 | num_line_buffers = 0; |
| 3713 | else |
| 3714 | num_line_buffers = 2; |
| 3715 | } else { |
| 3716 | /* Use maximum number of line buffers in command mode */ |
| 3717 | num_line_buffers = 2; |
| 3718 | } |
| 3719 | |
| 3720 | /* LINE_BUFFER */ |
| 3721 | REG_FLD_MOD(dsidev, DSI_CTRL, num_line_buffers, 13, 12); |
| 3722 | } |
| 3723 | |
| 3724 | static void dsi_config_vp_sync_events(struct omap_dss_device *dssdev) |
| 3725 | { |
| 3726 | struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev); |
| 3727 | int de_pol = dssdev->panel.dsi_vm_data.vp_de_pol; |
| 3728 | int hsync_pol = dssdev->panel.dsi_vm_data.vp_hsync_pol; |
| 3729 | int vsync_pol = dssdev->panel.dsi_vm_data.vp_vsync_pol; |
| 3730 | bool vsync_end = dssdev->panel.dsi_vm_data.vp_vsync_end; |
| 3731 | bool hsync_end = dssdev->panel.dsi_vm_data.vp_hsync_end; |
| 3732 | u32 r; |
| 3733 | |
| 3734 | r = dsi_read_reg(dsidev, DSI_CTRL); |
| 3735 | r = FLD_MOD(r, de_pol, 9, 9); /* VP_DE_POL */ |
| 3736 | r = FLD_MOD(r, hsync_pol, 10, 10); /* VP_HSYNC_POL */ |
| 3737 | r = FLD_MOD(r, vsync_pol, 11, 11); /* VP_VSYNC_POL */ |
| 3738 | r = FLD_MOD(r, 1, 15, 15); /* VP_VSYNC_START */ |
| 3739 | r = FLD_MOD(r, vsync_end, 16, 16); /* VP_VSYNC_END */ |
| 3740 | r = FLD_MOD(r, 1, 17, 17); /* VP_HSYNC_START */ |
| 3741 | r = FLD_MOD(r, hsync_end, 18, 18); /* VP_HSYNC_END */ |
| 3742 | dsi_write_reg(dsidev, DSI_CTRL, r); |
| 3743 | } |
| 3744 | |
| 3745 | static void dsi_config_blanking_modes(struct omap_dss_device *dssdev) |
| 3746 | { |
| 3747 | struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev); |
| 3748 | int blanking_mode = dssdev->panel.dsi_vm_data.blanking_mode; |
| 3749 | int hfp_blanking_mode = dssdev->panel.dsi_vm_data.hfp_blanking_mode; |
| 3750 | int hbp_blanking_mode = dssdev->panel.dsi_vm_data.hbp_blanking_mode; |
| 3751 | int hsa_blanking_mode = dssdev->panel.dsi_vm_data.hsa_blanking_mode; |
| 3752 | u32 r; |
| 3753 | |
| 3754 | /* |
| 3755 | * 0 = TX FIFO packets sent or LPS in corresponding blanking periods |
| 3756 | * 1 = Long blanking packets are sent in corresponding blanking periods |
| 3757 | */ |
| 3758 | r = dsi_read_reg(dsidev, DSI_CTRL); |
| 3759 | r = FLD_MOD(r, blanking_mode, 20, 20); /* BLANKING_MODE */ |
| 3760 | r = FLD_MOD(r, hfp_blanking_mode, 21, 21); /* HFP_BLANKING */ |
| 3761 | r = FLD_MOD(r, hbp_blanking_mode, 22, 22); /* HBP_BLANKING */ |
| 3762 | r = FLD_MOD(r, hsa_blanking_mode, 23, 23); /* HSA_BLANKING */ |
| 3763 | dsi_write_reg(dsidev, DSI_CTRL, r); |
| 3764 | } |
| 3765 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3766 | static int dsi_proto_config(struct omap_dss_device *dssdev) |
| 3767 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3768 | struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3769 | u32 r; |
| 3770 | int buswidth = 0; |
| 3771 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3772 | dsi_config_tx_fifo(dsidev, DSI_FIFO_SIZE_32, |
Tomi Valkeinen | dd8079d | 2009-12-16 16:49:03 +0200 | [diff] [blame] | 3773 | DSI_FIFO_SIZE_32, |
| 3774 | DSI_FIFO_SIZE_32, |
| 3775 | DSI_FIFO_SIZE_32); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3776 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3777 | dsi_config_rx_fifo(dsidev, DSI_FIFO_SIZE_32, |
Tomi Valkeinen | dd8079d | 2009-12-16 16:49:03 +0200 | [diff] [blame] | 3778 | DSI_FIFO_SIZE_32, |
| 3779 | DSI_FIFO_SIZE_32, |
| 3780 | DSI_FIFO_SIZE_32); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3781 | |
| 3782 | /* XXX what values for the timeouts? */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3783 | dsi_set_stop_state_counter(dsidev, 0x1000, false, false); |
| 3784 | dsi_set_ta_timeout(dsidev, 0x1fff, true, true); |
| 3785 | dsi_set_lp_rx_timeout(dsidev, 0x1fff, true, true); |
| 3786 | dsi_set_hs_tx_timeout(dsidev, 0x1fff, true, true); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3787 | |
Archit Taneja | a3b3cc2 | 2011-09-08 18:42:16 +0530 | [diff] [blame] | 3788 | switch (dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt)) { |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3789 | case 16: |
| 3790 | buswidth = 0; |
| 3791 | break; |
| 3792 | case 18: |
| 3793 | buswidth = 1; |
| 3794 | break; |
| 3795 | case 24: |
| 3796 | buswidth = 2; |
| 3797 | break; |
| 3798 | default: |
| 3799 | BUG(); |
| 3800 | } |
| 3801 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3802 | r = dsi_read_reg(dsidev, DSI_CTRL); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3803 | r = FLD_MOD(r, 1, 1, 1); /* CS_RX_EN */ |
| 3804 | r = FLD_MOD(r, 1, 2, 2); /* ECC_RX_EN */ |
| 3805 | r = FLD_MOD(r, 1, 3, 3); /* TX_FIFO_ARBITRATION */ |
| 3806 | r = FLD_MOD(r, 1, 4, 4); /* VP_CLK_RATIO, always 1, see errata*/ |
| 3807 | r = FLD_MOD(r, buswidth, 7, 6); /* VP_DATA_BUS_WIDTH */ |
| 3808 | r = FLD_MOD(r, 0, 8, 8); /* VP_CLK_POL */ |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3809 | r = FLD_MOD(r, 1, 14, 14); /* TRIGGER_RESET_MODE */ |
| 3810 | r = FLD_MOD(r, 1, 19, 19); /* EOT_ENABLE */ |
Archit Taneja | 9613c02 | 2011-03-22 06:33:36 -0500 | [diff] [blame] | 3811 | if (!dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) { |
| 3812 | r = FLD_MOD(r, 1, 24, 24); /* DCS_CMD_ENABLE */ |
| 3813 | /* DCS_CMD_CODE, 1=start, 0=continue */ |
| 3814 | r = FLD_MOD(r, 0, 25, 25); |
| 3815 | } |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3816 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3817 | dsi_write_reg(dsidev, DSI_CTRL, r); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3818 | |
Archit Taneja | 8af6ff0 | 2011-09-05 16:48:27 +0530 | [diff] [blame] | 3819 | dsi_config_vp_num_line_buffers(dssdev); |
| 3820 | |
| 3821 | if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_VIDEO_MODE) { |
| 3822 | dsi_config_vp_sync_events(dssdev); |
| 3823 | dsi_config_blanking_modes(dssdev); |
| 3824 | } |
| 3825 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3826 | dsi_vc_initial_config(dsidev, 0); |
| 3827 | dsi_vc_initial_config(dsidev, 1); |
| 3828 | dsi_vc_initial_config(dsidev, 2); |
| 3829 | dsi_vc_initial_config(dsidev, 3); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3830 | |
| 3831 | return 0; |
| 3832 | } |
| 3833 | |
| 3834 | static void dsi_proto_timings(struct omap_dss_device *dssdev) |
| 3835 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3836 | struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3837 | unsigned tlpx, tclk_zero, tclk_prepare, tclk_trail; |
| 3838 | unsigned tclk_pre, tclk_post; |
| 3839 | unsigned ths_prepare, ths_prepare_ths_zero, ths_zero; |
| 3840 | unsigned ths_trail, ths_exit; |
| 3841 | unsigned ddr_clk_pre, ddr_clk_post; |
| 3842 | unsigned enter_hs_mode_lat, exit_hs_mode_lat; |
| 3843 | unsigned ths_eot; |
Tomi Valkeinen | d982085 | 2011-10-12 15:05:59 +0300 | [diff] [blame^] | 3844 | int ndl = dsi_get_num_lanes_used(dssdev) - 1; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3845 | u32 r; |
| 3846 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3847 | r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3848 | ths_prepare = FLD_GET(r, 31, 24); |
| 3849 | ths_prepare_ths_zero = FLD_GET(r, 23, 16); |
| 3850 | ths_zero = ths_prepare_ths_zero - ths_prepare; |
| 3851 | ths_trail = FLD_GET(r, 15, 8); |
| 3852 | ths_exit = FLD_GET(r, 7, 0); |
| 3853 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3854 | r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3855 | tlpx = FLD_GET(r, 22, 16) * 2; |
| 3856 | tclk_trail = FLD_GET(r, 15, 8); |
| 3857 | tclk_zero = FLD_GET(r, 7, 0); |
| 3858 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3859 | r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3860 | tclk_prepare = FLD_GET(r, 7, 0); |
| 3861 | |
| 3862 | /* min 8*UI */ |
| 3863 | tclk_pre = 20; |
| 3864 | /* min 60ns + 52*UI */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3865 | tclk_post = ns2ddr(dsidev, 60) + 26; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3866 | |
Archit Taneja | 8af6ff0 | 2011-09-05 16:48:27 +0530 | [diff] [blame] | 3867 | ths_eot = DIV_ROUND_UP(4, ndl); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3868 | |
| 3869 | ddr_clk_pre = DIV_ROUND_UP(tclk_pre + tlpx + tclk_zero + tclk_prepare, |
| 3870 | 4); |
| 3871 | ddr_clk_post = DIV_ROUND_UP(tclk_post + ths_trail, 4) + ths_eot; |
| 3872 | |
| 3873 | BUG_ON(ddr_clk_pre == 0 || ddr_clk_pre > 255); |
| 3874 | BUG_ON(ddr_clk_post == 0 || ddr_clk_post > 255); |
| 3875 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3876 | r = dsi_read_reg(dsidev, DSI_CLK_TIMING); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3877 | r = FLD_MOD(r, ddr_clk_pre, 15, 8); |
| 3878 | r = FLD_MOD(r, ddr_clk_post, 7, 0); |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3879 | dsi_write_reg(dsidev, DSI_CLK_TIMING, r); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3880 | |
| 3881 | DSSDBG("ddr_clk_pre %u, ddr_clk_post %u\n", |
| 3882 | ddr_clk_pre, |
| 3883 | ddr_clk_post); |
| 3884 | |
| 3885 | enter_hs_mode_lat = 1 + DIV_ROUND_UP(tlpx, 4) + |
| 3886 | DIV_ROUND_UP(ths_prepare, 4) + |
| 3887 | DIV_ROUND_UP(ths_zero + 3, 4); |
| 3888 | |
| 3889 | exit_hs_mode_lat = DIV_ROUND_UP(ths_trail + ths_exit, 4) + 1 + ths_eot; |
| 3890 | |
| 3891 | r = FLD_VAL(enter_hs_mode_lat, 31, 16) | |
| 3892 | FLD_VAL(exit_hs_mode_lat, 15, 0); |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3893 | dsi_write_reg(dsidev, DSI_VM_TIMING7, r); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3894 | |
| 3895 | DSSDBG("enter_hs_mode_lat %u, exit_hs_mode_lat %u\n", |
| 3896 | enter_hs_mode_lat, exit_hs_mode_lat); |
Archit Taneja | 8af6ff0 | 2011-09-05 16:48:27 +0530 | [diff] [blame] | 3897 | |
| 3898 | if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_VIDEO_MODE) { |
| 3899 | /* TODO: Implement a video mode check_timings function */ |
| 3900 | int hsa = dssdev->panel.dsi_vm_data.hsa; |
| 3901 | int hfp = dssdev->panel.dsi_vm_data.hfp; |
| 3902 | int hbp = dssdev->panel.dsi_vm_data.hbp; |
| 3903 | int vsa = dssdev->panel.dsi_vm_data.vsa; |
| 3904 | int vfp = dssdev->panel.dsi_vm_data.vfp; |
| 3905 | int vbp = dssdev->panel.dsi_vm_data.vbp; |
| 3906 | int window_sync = dssdev->panel.dsi_vm_data.window_sync; |
| 3907 | bool hsync_end = dssdev->panel.dsi_vm_data.vp_hsync_end; |
| 3908 | struct omap_video_timings *timings = &dssdev->panel.timings; |
| 3909 | int bpp = dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt); |
| 3910 | int tl, t_he, width_bytes; |
| 3911 | |
| 3912 | t_he = hsync_end ? |
| 3913 | ((hsa == 0 && ndl == 3) ? 1 : DIV_ROUND_UP(4, ndl)) : 0; |
| 3914 | |
| 3915 | width_bytes = DIV_ROUND_UP(timings->x_res * bpp, 8); |
| 3916 | |
| 3917 | /* TL = t_HS + HSA + t_HE + HFP + ceil((WC + 6) / NDL) + HBP */ |
| 3918 | tl = DIV_ROUND_UP(4, ndl) + (hsync_end ? hsa : 0) + t_he + hfp + |
| 3919 | DIV_ROUND_UP(width_bytes + 6, ndl) + hbp; |
| 3920 | |
| 3921 | DSSDBG("HBP: %d, HFP: %d, HSA: %d, TL: %d TXBYTECLKHS\n", hbp, |
| 3922 | hfp, hsync_end ? hsa : 0, tl); |
| 3923 | DSSDBG("VBP: %d, VFP: %d, VSA: %d, VACT: %d lines\n", vbp, vfp, |
| 3924 | vsa, timings->y_res); |
| 3925 | |
| 3926 | r = dsi_read_reg(dsidev, DSI_VM_TIMING1); |
| 3927 | r = FLD_MOD(r, hbp, 11, 0); /* HBP */ |
| 3928 | r = FLD_MOD(r, hfp, 23, 12); /* HFP */ |
| 3929 | r = FLD_MOD(r, hsync_end ? hsa : 0, 31, 24); /* HSA */ |
| 3930 | dsi_write_reg(dsidev, DSI_VM_TIMING1, r); |
| 3931 | |
| 3932 | r = dsi_read_reg(dsidev, DSI_VM_TIMING2); |
| 3933 | r = FLD_MOD(r, vbp, 7, 0); /* VBP */ |
| 3934 | r = FLD_MOD(r, vfp, 15, 8); /* VFP */ |
| 3935 | r = FLD_MOD(r, vsa, 23, 16); /* VSA */ |
| 3936 | r = FLD_MOD(r, window_sync, 27, 24); /* WINDOW_SYNC */ |
| 3937 | dsi_write_reg(dsidev, DSI_VM_TIMING2, r); |
| 3938 | |
| 3939 | r = dsi_read_reg(dsidev, DSI_VM_TIMING3); |
| 3940 | r = FLD_MOD(r, timings->y_res, 14, 0); /* VACT */ |
| 3941 | r = FLD_MOD(r, tl, 31, 16); /* TL */ |
| 3942 | dsi_write_reg(dsidev, DSI_VM_TIMING3, r); |
| 3943 | } |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3944 | } |
| 3945 | |
Archit Taneja | 8af6ff0 | 2011-09-05 16:48:27 +0530 | [diff] [blame] | 3946 | int dsi_video_mode_enable(struct omap_dss_device *dssdev, int channel) |
| 3947 | { |
| 3948 | struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev); |
| 3949 | int bpp = dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt); |
| 3950 | u8 data_type; |
| 3951 | u16 word_count; |
| 3952 | |
| 3953 | switch (dssdev->panel.dsi_pix_fmt) { |
| 3954 | case OMAP_DSS_DSI_FMT_RGB888: |
| 3955 | data_type = MIPI_DSI_PACKED_PIXEL_STREAM_24; |
| 3956 | break; |
| 3957 | case OMAP_DSS_DSI_FMT_RGB666: |
| 3958 | data_type = MIPI_DSI_PIXEL_STREAM_3BYTE_18; |
| 3959 | break; |
| 3960 | case OMAP_DSS_DSI_FMT_RGB666_PACKED: |
| 3961 | data_type = MIPI_DSI_PACKED_PIXEL_STREAM_18; |
| 3962 | break; |
| 3963 | case OMAP_DSS_DSI_FMT_RGB565: |
| 3964 | data_type = MIPI_DSI_PACKED_PIXEL_STREAM_16; |
| 3965 | break; |
| 3966 | default: |
| 3967 | BUG(); |
| 3968 | }; |
| 3969 | |
| 3970 | dsi_if_enable(dsidev, false); |
| 3971 | dsi_vc_enable(dsidev, channel, false); |
| 3972 | |
| 3973 | /* MODE, 1 = video mode */ |
| 3974 | REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 4, 4); |
| 3975 | |
| 3976 | word_count = DIV_ROUND_UP(dssdev->panel.timings.x_res * bpp, 8); |
| 3977 | |
| 3978 | dsi_vc_write_long_header(dsidev, channel, data_type, word_count, 0); |
| 3979 | |
| 3980 | dsi_vc_enable(dsidev, channel, true); |
| 3981 | dsi_if_enable(dsidev, true); |
| 3982 | |
| 3983 | dssdev->manager->enable(dssdev->manager); |
| 3984 | |
| 3985 | return 0; |
| 3986 | } |
| 3987 | EXPORT_SYMBOL(dsi_video_mode_enable); |
| 3988 | |
| 3989 | void dsi_video_mode_disable(struct omap_dss_device *dssdev, int channel) |
| 3990 | { |
| 3991 | struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev); |
| 3992 | |
| 3993 | dsi_if_enable(dsidev, false); |
| 3994 | dsi_vc_enable(dsidev, channel, false); |
| 3995 | |
| 3996 | /* MODE, 0 = command mode */ |
| 3997 | REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 0, 4, 4); |
| 3998 | |
| 3999 | dsi_vc_enable(dsidev, channel, true); |
| 4000 | dsi_if_enable(dsidev, true); |
| 4001 | |
| 4002 | dssdev->manager->disable(dssdev->manager); |
| 4003 | } |
| 4004 | EXPORT_SYMBOL(dsi_video_mode_disable); |
| 4005 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4006 | static void dsi_update_screen_dispc(struct omap_dss_device *dssdev, |
| 4007 | u16 x, u16 y, u16 w, u16 h) |
| 4008 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 4009 | struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev); |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 4010 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4011 | unsigned bytespp; |
| 4012 | unsigned bytespl; |
| 4013 | unsigned bytespf; |
| 4014 | unsigned total_len; |
| 4015 | unsigned packet_payload; |
| 4016 | unsigned packet_len; |
| 4017 | u32 l; |
Tomi Valkeinen | 0f16aa0 | 2010-04-12 09:57:19 +0300 | [diff] [blame] | 4018 | int r; |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 4019 | const unsigned channel = dsi->update_channel; |
Archit Taneja | 0c65622 | 2011-05-16 15:17:09 +0530 | [diff] [blame] | 4020 | const unsigned line_buf_size = dsi_get_line_buf_size(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4021 | |
Tomi Valkeinen | 446f7bf | 2010-01-11 16:12:31 +0200 | [diff] [blame] | 4022 | DSSDBG("dsi_update_screen_dispc(%d,%d %dx%d)\n", |
| 4023 | x, y, w, h); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4024 | |
Archit Taneja | d604914 | 2011-08-22 11:58:08 +0530 | [diff] [blame] | 4025 | dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_VP); |
Tomi Valkeinen | 18946f6 | 2010-01-12 14:16:41 +0200 | [diff] [blame] | 4026 | |
Archit Taneja | a3b3cc2 | 2011-09-08 18:42:16 +0530 | [diff] [blame] | 4027 | bytespp = dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt) / 8; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4028 | bytespl = w * bytespp; |
| 4029 | bytespf = bytespl * h; |
| 4030 | |
| 4031 | /* NOTE: packet_payload has to be equal to N * bytespl, where N is |
| 4032 | * number of lines in a packet. See errata about VP_CLK_RATIO */ |
| 4033 | |
| 4034 | if (bytespf < line_buf_size) |
| 4035 | packet_payload = bytespf; |
| 4036 | else |
| 4037 | packet_payload = (line_buf_size) / bytespl * bytespl; |
| 4038 | |
| 4039 | packet_len = packet_payload + 1; /* 1 byte for DCS cmd */ |
| 4040 | total_len = (bytespf / packet_payload) * packet_len; |
| 4041 | |
| 4042 | if (bytespf % packet_payload) |
| 4043 | total_len += (bytespf % packet_payload) + 1; |
| 4044 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4045 | l = FLD_VAL(total_len, 23, 0); /* TE_SIZE */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 4046 | dsi_write_reg(dsidev, DSI_VC_TE(channel), l); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4047 | |
Archit Taneja | 7a7c48f | 2011-08-25 18:25:03 +0530 | [diff] [blame] | 4048 | dsi_vc_write_long_header(dsidev, channel, MIPI_DSI_DCS_LONG_WRITE, |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 4049 | packet_len, 0); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4050 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 4051 | if (dsi->te_enabled) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4052 | l = FLD_MOD(l, 1, 30, 30); /* TE_EN */ |
| 4053 | else |
| 4054 | l = FLD_MOD(l, 1, 31, 31); /* TE_START */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 4055 | dsi_write_reg(dsidev, DSI_VC_TE(channel), l); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4056 | |
| 4057 | /* We put SIDLEMODE to no-idle for the duration of the transfer, |
| 4058 | * because DSS interrupts are not capable of waking up the CPU and the |
| 4059 | * framedone interrupt could be delayed for quite a long time. I think |
| 4060 | * the same goes for any DSS interrupts, but for some reason I have not |
| 4061 | * seen the problem anywhere else than here. |
| 4062 | */ |
| 4063 | dispc_disable_sidle(); |
| 4064 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 4065 | dsi_perf_mark_start(dsidev); |
Tomi Valkeinen | 18946f6 | 2010-01-12 14:16:41 +0200 | [diff] [blame] | 4066 | |
Archit Taneja | 49dbf58 | 2011-05-16 15:17:07 +0530 | [diff] [blame] | 4067 | r = schedule_delayed_work(&dsi->framedone_timeout_work, |
| 4068 | msecs_to_jiffies(250)); |
Tomi Valkeinen | 0f16aa0 | 2010-04-12 09:57:19 +0300 | [diff] [blame] | 4069 | BUG_ON(r == 0); |
Tomi Valkeinen | 18946f6 | 2010-01-12 14:16:41 +0200 | [diff] [blame] | 4070 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4071 | dss_start_update(dssdev); |
| 4072 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 4073 | if (dsi->te_enabled) { |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4074 | /* disable LP_RX_TO, so that we can receive TE. Time to wait |
| 4075 | * for TE is longer than the timer allows */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 4076 | REG_FLD_MOD(dsidev, DSI_TIMING2, 0, 15, 15); /* LP_RX_TO */ |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4077 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 4078 | dsi_vc_send_bta(dsidev, channel); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4079 | |
| 4080 | #ifdef DSI_CATCH_MISSING_TE |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 4081 | mod_timer(&dsi->te_timer, jiffies + msecs_to_jiffies(250)); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4082 | #endif |
| 4083 | } |
| 4084 | } |
| 4085 | |
| 4086 | #ifdef DSI_CATCH_MISSING_TE |
| 4087 | static void dsi_te_timeout(unsigned long arg) |
| 4088 | { |
| 4089 | DSSERR("TE not received for 250ms!\n"); |
| 4090 | } |
| 4091 | #endif |
| 4092 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 4093 | static void dsi_handle_framedone(struct platform_device *dsidev, int error) |
Tomi Valkeinen | 18946f6 | 2010-01-12 14:16:41 +0200 | [diff] [blame] | 4094 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 4095 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
| 4096 | |
Tomi Valkeinen | ab83b14 | 2010-06-09 15:31:01 +0300 | [diff] [blame] | 4097 | /* SIDLEMODE back to smart-idle */ |
| 4098 | dispc_enable_sidle(); |
| 4099 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 4100 | if (dsi->te_enabled) { |
Tomi Valkeinen | ab83b14 | 2010-06-09 15:31:01 +0300 | [diff] [blame] | 4101 | /* enable LP_RX_TO again after the TE */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 4102 | REG_FLD_MOD(dsidev, DSI_TIMING2, 1, 15, 15); /* LP_RX_TO */ |
Tomi Valkeinen | ab83b14 | 2010-06-09 15:31:01 +0300 | [diff] [blame] | 4103 | } |
| 4104 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 4105 | dsi->framedone_callback(error, dsi->framedone_data); |
Tomi Valkeinen | ab83b14 | 2010-06-09 15:31:01 +0300 | [diff] [blame] | 4106 | |
| 4107 | if (!error) |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 4108 | dsi_perf_show(dsidev, "DISPC"); |
Tomi Valkeinen | ab83b14 | 2010-06-09 15:31:01 +0300 | [diff] [blame] | 4109 | } |
| 4110 | |
| 4111 | static void dsi_framedone_timeout_work_callback(struct work_struct *work) |
| 4112 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 4113 | struct dsi_data *dsi = container_of(work, struct dsi_data, |
| 4114 | framedone_timeout_work.work); |
Tomi Valkeinen | 0f16aa0 | 2010-04-12 09:57:19 +0300 | [diff] [blame] | 4115 | /* XXX While extremely unlikely, we could get FRAMEDONE interrupt after |
| 4116 | * 250ms which would conflict with this timeout work. What should be |
| 4117 | * done is first cancel the transfer on the HW, and then cancel the |
Tomi Valkeinen | ab83b14 | 2010-06-09 15:31:01 +0300 | [diff] [blame] | 4118 | * possibly scheduled framedone work. However, cancelling the transfer |
| 4119 | * on the HW is buggy, and would probably require resetting the whole |
| 4120 | * DSI */ |
Tomi Valkeinen | 0f16aa0 | 2010-04-12 09:57:19 +0300 | [diff] [blame] | 4121 | |
Tomi Valkeinen | ab83b14 | 2010-06-09 15:31:01 +0300 | [diff] [blame] | 4122 | DSSERR("Framedone not received for 250ms!\n"); |
Tomi Valkeinen | 18946f6 | 2010-01-12 14:16:41 +0200 | [diff] [blame] | 4123 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 4124 | dsi_handle_framedone(dsi->pdev, -ETIMEDOUT); |
Tomi Valkeinen | 18946f6 | 2010-01-12 14:16:41 +0200 | [diff] [blame] | 4125 | } |
| 4126 | |
Tomi Valkeinen | ab83b14 | 2010-06-09 15:31:01 +0300 | [diff] [blame] | 4127 | static void dsi_framedone_irq_callback(void *data, u32 mask) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4128 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 4129 | struct omap_dss_device *dssdev = (struct omap_dss_device *) data; |
| 4130 | struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev); |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 4131 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
| 4132 | |
Tomi Valkeinen | ab83b14 | 2010-06-09 15:31:01 +0300 | [diff] [blame] | 4133 | /* Note: We get FRAMEDONE when DISPC has finished sending pixels and |
| 4134 | * turns itself off. However, DSI still has the pixels in its buffers, |
| 4135 | * and is sending the data. |
| 4136 | */ |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4137 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 4138 | __cancel_delayed_work(&dsi->framedone_timeout_work); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4139 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 4140 | dsi_handle_framedone(dsidev, 0); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4141 | |
Archit Taneja | cf398fb | 2011-03-23 09:59:34 +0000 | [diff] [blame] | 4142 | #ifdef CONFIG_OMAP2_DSS_FAKE_VSYNC |
| 4143 | dispc_fake_vsync_irq(); |
| 4144 | #endif |
Tomi Valkeinen | 18946f6 | 2010-01-12 14:16:41 +0200 | [diff] [blame] | 4145 | } |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4146 | |
Tomi Valkeinen | 18946f6 | 2010-01-12 14:16:41 +0200 | [diff] [blame] | 4147 | int omap_dsi_prepare_update(struct omap_dss_device *dssdev, |
Tomi Valkeinen | 26a8c25 | 2010-06-09 15:31:34 +0300 | [diff] [blame] | 4148 | u16 *x, u16 *y, u16 *w, u16 *h, |
| 4149 | bool enlarge_update_area) |
Tomi Valkeinen | 18946f6 | 2010-01-12 14:16:41 +0200 | [diff] [blame] | 4150 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 4151 | struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev); |
Tomi Valkeinen | 18946f6 | 2010-01-12 14:16:41 +0200 | [diff] [blame] | 4152 | u16 dw, dh; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4153 | |
Tomi Valkeinen | 18946f6 | 2010-01-12 14:16:41 +0200 | [diff] [blame] | 4154 | dssdev->driver->get_resolution(dssdev, &dw, &dh); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4155 | |
Tomi Valkeinen | 18946f6 | 2010-01-12 14:16:41 +0200 | [diff] [blame] | 4156 | if (*x > dw || *y > dh) |
| 4157 | return -EINVAL; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4158 | |
Tomi Valkeinen | 18946f6 | 2010-01-12 14:16:41 +0200 | [diff] [blame] | 4159 | if (*x + *w > dw) |
| 4160 | return -EINVAL; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4161 | |
Tomi Valkeinen | 18946f6 | 2010-01-12 14:16:41 +0200 | [diff] [blame] | 4162 | if (*y + *h > dh) |
| 4163 | return -EINVAL; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4164 | |
Tomi Valkeinen | 18946f6 | 2010-01-12 14:16:41 +0200 | [diff] [blame] | 4165 | if (*w == 1) |
| 4166 | return -EINVAL; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4167 | |
Tomi Valkeinen | 18946f6 | 2010-01-12 14:16:41 +0200 | [diff] [blame] | 4168 | if (*w == 0 || *h == 0) |
| 4169 | return -EINVAL; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4170 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 4171 | dsi_perf_mark_setup(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4172 | |
Tomi Valkeinen | 4a9e78a | 2011-08-15 11:22:21 +0300 | [diff] [blame] | 4173 | dss_setup_partial_planes(dssdev, x, y, w, h, |
| 4174 | enlarge_update_area); |
Tomi Valkeinen | 26d9dd0 | 2011-08-16 13:45:15 +0300 | [diff] [blame] | 4175 | dispc_mgr_set_lcd_size(dssdev->manager->id, *w, *h); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4176 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4177 | return 0; |
| 4178 | } |
Tomi Valkeinen | 18946f6 | 2010-01-12 14:16:41 +0200 | [diff] [blame] | 4179 | EXPORT_SYMBOL(omap_dsi_prepare_update); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4180 | |
Tomi Valkeinen | 18946f6 | 2010-01-12 14:16:41 +0200 | [diff] [blame] | 4181 | int omap_dsi_update(struct omap_dss_device *dssdev, |
| 4182 | int channel, |
| 4183 | u16 x, u16 y, u16 w, u16 h, |
| 4184 | void (*callback)(int, void *), void *data) |
| 4185 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 4186 | struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev); |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 4187 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 4188 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 4189 | dsi->update_channel = channel; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4190 | |
Tomi Valkeinen | a602771 | 2010-05-25 17:01:28 +0300 | [diff] [blame] | 4191 | /* OMAP DSS cannot send updates of odd widths. |
| 4192 | * omap_dsi_prepare_update() makes the widths even, but add a BUG_ON |
| 4193 | * here to make sure we catch erroneous updates. Otherwise we'll only |
| 4194 | * see rather obscure HW error happening, as DSS halts. */ |
| 4195 | BUG_ON(x % 2 == 1); |
| 4196 | |
Tomi Valkeinen | 4a9e78a | 2011-08-15 11:22:21 +0300 | [diff] [blame] | 4197 | dsi->framedone_callback = callback; |
| 4198 | dsi->framedone_data = data; |
Tomi Valkeinen | 18946f6 | 2010-01-12 14:16:41 +0200 | [diff] [blame] | 4199 | |
Tomi Valkeinen | 4a9e78a | 2011-08-15 11:22:21 +0300 | [diff] [blame] | 4200 | dsi->update_region.x = x; |
| 4201 | dsi->update_region.y = y; |
| 4202 | dsi->update_region.w = w; |
| 4203 | dsi->update_region.h = h; |
| 4204 | dsi->update_region.device = dssdev; |
Tomi Valkeinen | 18946f6 | 2010-01-12 14:16:41 +0200 | [diff] [blame] | 4205 | |
Tomi Valkeinen | 4a9e78a | 2011-08-15 11:22:21 +0300 | [diff] [blame] | 4206 | dsi_update_screen_dispc(dssdev, x, y, w, h); |
Tomi Valkeinen | 18946f6 | 2010-01-12 14:16:41 +0200 | [diff] [blame] | 4207 | |
| 4208 | return 0; |
| 4209 | } |
| 4210 | EXPORT_SYMBOL(omap_dsi_update); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4211 | |
| 4212 | /* Display funcs */ |
| 4213 | |
| 4214 | static int dsi_display_init_dispc(struct omap_dss_device *dssdev) |
| 4215 | { |
| 4216 | int r; |
Archit Taneja | 5a8b572 | 2011-05-12 17:26:29 +0530 | [diff] [blame] | 4217 | |
Archit Taneja | 8af6ff0 | 2011-09-05 16:48:27 +0530 | [diff] [blame] | 4218 | if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_CMD_MODE) { |
| 4219 | u32 irq; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4220 | struct omap_video_timings timings = { |
| 4221 | .hsw = 1, |
| 4222 | .hfp = 1, |
| 4223 | .hbp = 1, |
| 4224 | .vsw = 1, |
| 4225 | .vfp = 0, |
| 4226 | .vbp = 0, |
| 4227 | }; |
| 4228 | |
Archit Taneja | 8af6ff0 | 2011-09-05 16:48:27 +0530 | [diff] [blame] | 4229 | irq = dssdev->manager->id == OMAP_DSS_CHANNEL_LCD ? |
| 4230 | DISPC_IRQ_FRAMEDONE : DISPC_IRQ_FRAMEDONE2; |
| 4231 | |
| 4232 | r = omap_dispc_register_isr(dsi_framedone_irq_callback, |
| 4233 | (void *) dssdev, irq); |
| 4234 | if (r) { |
| 4235 | DSSERR("can't get FRAMEDONE irq\n"); |
| 4236 | return r; |
| 4237 | } |
| 4238 | |
| 4239 | dispc_mgr_enable_stallmode(dssdev->manager->id, true); |
| 4240 | dispc_mgr_enable_fifohandcheck(dssdev->manager->id, 1); |
| 4241 | |
Tomi Valkeinen | 26d9dd0 | 2011-08-16 13:45:15 +0300 | [diff] [blame] | 4242 | dispc_mgr_set_lcd_timings(dssdev->manager->id, &timings); |
Archit Taneja | 8af6ff0 | 2011-09-05 16:48:27 +0530 | [diff] [blame] | 4243 | } else { |
| 4244 | dispc_mgr_enable_stallmode(dssdev->manager->id, false); |
| 4245 | dispc_mgr_enable_fifohandcheck(dssdev->manager->id, 0); |
| 4246 | |
| 4247 | dispc_mgr_set_lcd_timings(dssdev->manager->id, |
| 4248 | &dssdev->panel.timings); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4249 | } |
| 4250 | |
Archit Taneja | 8af6ff0 | 2011-09-05 16:48:27 +0530 | [diff] [blame] | 4251 | dispc_mgr_set_lcd_display_type(dssdev->manager->id, |
| 4252 | OMAP_DSS_LCD_DISPLAY_TFT); |
| 4253 | dispc_mgr_set_tft_data_lines(dssdev->manager->id, |
| 4254 | dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt)); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4255 | return 0; |
| 4256 | } |
| 4257 | |
| 4258 | static void dsi_display_uninit_dispc(struct omap_dss_device *dssdev) |
| 4259 | { |
Archit Taneja | 8af6ff0 | 2011-09-05 16:48:27 +0530 | [diff] [blame] | 4260 | if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_CMD_MODE) { |
| 4261 | u32 irq; |
Archit Taneja | 5a8b572 | 2011-05-12 17:26:29 +0530 | [diff] [blame] | 4262 | |
Archit Taneja | 8af6ff0 | 2011-09-05 16:48:27 +0530 | [diff] [blame] | 4263 | irq = dssdev->manager->id == OMAP_DSS_CHANNEL_LCD ? |
| 4264 | DISPC_IRQ_FRAMEDONE : DISPC_IRQ_FRAMEDONE2; |
Archit Taneja | 5a8b572 | 2011-05-12 17:26:29 +0530 | [diff] [blame] | 4265 | |
Archit Taneja | 8af6ff0 | 2011-09-05 16:48:27 +0530 | [diff] [blame] | 4266 | omap_dispc_unregister_isr(dsi_framedone_irq_callback, |
| 4267 | (void *) dssdev, irq); |
| 4268 | } |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4269 | } |
| 4270 | |
| 4271 | static int dsi_configure_dsi_clocks(struct omap_dss_device *dssdev) |
| 4272 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 4273 | struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4274 | struct dsi_clock_info cinfo; |
| 4275 | int r; |
| 4276 | |
Archit Taneja | 1bb4783 | 2011-02-24 14:17:30 +0530 | [diff] [blame] | 4277 | /* we always use DSS_CLK_SYSCK as input clock */ |
| 4278 | cinfo.use_sys_clk = true; |
Tomi Valkeinen | c6940a3 | 2011-02-22 13:36:10 +0200 | [diff] [blame] | 4279 | cinfo.regn = dssdev->clocks.dsi.regn; |
| 4280 | cinfo.regm = dssdev->clocks.dsi.regm; |
| 4281 | cinfo.regm_dispc = dssdev->clocks.dsi.regm_dispc; |
| 4282 | cinfo.regm_dsi = dssdev->clocks.dsi.regm_dsi; |
Sumit Semwal | ff1b2cd | 2010-12-02 11:27:11 +0000 | [diff] [blame] | 4283 | r = dsi_calc_clock_rates(dssdev, &cinfo); |
Ville Syrjälä | ebf0a3f | 2010-04-22 22:50:05 +0200 | [diff] [blame] | 4284 | if (r) { |
| 4285 | DSSERR("Failed to calc dsi clocks\n"); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4286 | return r; |
Ville Syrjälä | ebf0a3f | 2010-04-22 22:50:05 +0200 | [diff] [blame] | 4287 | } |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4288 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 4289 | r = dsi_pll_set_clock_div(dsidev, &cinfo); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4290 | if (r) { |
| 4291 | DSSERR("Failed to set dsi clocks\n"); |
| 4292 | return r; |
| 4293 | } |
| 4294 | |
| 4295 | return 0; |
| 4296 | } |
| 4297 | |
| 4298 | static int dsi_configure_dispc_clocks(struct omap_dss_device *dssdev) |
| 4299 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 4300 | struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4301 | struct dispc_clock_info dispc_cinfo; |
| 4302 | int r; |
| 4303 | unsigned long long fck; |
| 4304 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 4305 | fck = dsi_get_pll_hsdiv_dispc_rate(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4306 | |
Archit Taneja | e888166 | 2011-04-12 13:52:24 +0530 | [diff] [blame] | 4307 | dispc_cinfo.lck_div = dssdev->clocks.dispc.channel.lck_div; |
| 4308 | dispc_cinfo.pck_div = dssdev->clocks.dispc.channel.pck_div; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4309 | |
| 4310 | r = dispc_calc_clock_rates(fck, &dispc_cinfo); |
| 4311 | if (r) { |
| 4312 | DSSERR("Failed to calc dispc clocks\n"); |
| 4313 | return r; |
| 4314 | } |
| 4315 | |
Tomi Valkeinen | 26d9dd0 | 2011-08-16 13:45:15 +0300 | [diff] [blame] | 4316 | r = dispc_mgr_set_clock_div(dssdev->manager->id, &dispc_cinfo); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4317 | if (r) { |
| 4318 | DSSERR("Failed to set dispc clocks\n"); |
| 4319 | return r; |
| 4320 | } |
| 4321 | |
| 4322 | return 0; |
| 4323 | } |
| 4324 | |
| 4325 | static int dsi_display_init_dsi(struct omap_dss_device *dssdev) |
| 4326 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 4327 | struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev); |
Archit Taneja | 5a8b572 | 2011-05-12 17:26:29 +0530 | [diff] [blame] | 4328 | int dsi_module = dsi_get_dsidev_id(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4329 | int r; |
| 4330 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 4331 | r = dsi_pll_init(dsidev, true, true); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4332 | if (r) |
| 4333 | goto err0; |
| 4334 | |
| 4335 | r = dsi_configure_dsi_clocks(dssdev); |
| 4336 | if (r) |
| 4337 | goto err1; |
| 4338 | |
Archit Taneja | e888166 | 2011-04-12 13:52:24 +0530 | [diff] [blame] | 4339 | dss_select_dispc_clk_source(dssdev->clocks.dispc.dispc_fclk_src); |
Archit Taneja | 5a8b572 | 2011-05-12 17:26:29 +0530 | [diff] [blame] | 4340 | dss_select_dsi_clk_source(dsi_module, dssdev->clocks.dsi.dsi_fclk_src); |
Archit Taneja | 9613c02 | 2011-03-22 06:33:36 -0500 | [diff] [blame] | 4341 | dss_select_lcd_clk_source(dssdev->manager->id, |
Archit Taneja | e888166 | 2011-04-12 13:52:24 +0530 | [diff] [blame] | 4342 | dssdev->clocks.dispc.channel.lcd_clk_src); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4343 | |
| 4344 | DSSDBG("PLL OK\n"); |
| 4345 | |
| 4346 | r = dsi_configure_dispc_clocks(dssdev); |
| 4347 | if (r) |
| 4348 | goto err2; |
| 4349 | |
Tomi Valkeinen | cc5c185 | 2010-10-06 15:18:13 +0300 | [diff] [blame] | 4350 | r = dsi_cio_init(dssdev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4351 | if (r) |
| 4352 | goto err2; |
| 4353 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 4354 | _dsi_print_reset_status(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4355 | |
| 4356 | dsi_proto_timings(dssdev); |
| 4357 | dsi_set_lp_clk_divisor(dssdev); |
| 4358 | |
| 4359 | if (1) |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 4360 | _dsi_print_reset_status(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4361 | |
| 4362 | r = dsi_proto_config(dssdev); |
| 4363 | if (r) |
| 4364 | goto err3; |
| 4365 | |
| 4366 | /* enable interface */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 4367 | dsi_vc_enable(dsidev, 0, 1); |
| 4368 | dsi_vc_enable(dsidev, 1, 1); |
| 4369 | dsi_vc_enable(dsidev, 2, 1); |
| 4370 | dsi_vc_enable(dsidev, 3, 1); |
| 4371 | dsi_if_enable(dsidev, 1); |
| 4372 | dsi_force_tx_stop_mode_io(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4373 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4374 | return 0; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4375 | err3: |
Tomi Valkeinen | 5bc416c | 2011-06-15 15:21:12 +0300 | [diff] [blame] | 4376 | dsi_cio_uninit(dssdev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4377 | err2: |
Archit Taneja | 89a35e5 | 2011-04-12 13:52:23 +0530 | [diff] [blame] | 4378 | dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK); |
Archit Taneja | 5a8b572 | 2011-05-12 17:26:29 +0530 | [diff] [blame] | 4379 | dss_select_dsi_clk_source(dsi_module, OMAP_DSS_CLK_SRC_FCK); |
Tomi Valkeinen | 5e78509 | 2011-08-10 11:25:36 +0300 | [diff] [blame] | 4380 | dss_select_lcd_clk_source(dssdev->manager->id, OMAP_DSS_CLK_SRC_FCK); |
| 4381 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4382 | err1: |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 4383 | dsi_pll_uninit(dsidev, true); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4384 | err0: |
| 4385 | return r; |
| 4386 | } |
| 4387 | |
Tomi Valkeinen | 2a89dc1 | 2010-07-30 12:39:34 +0300 | [diff] [blame] | 4388 | static void dsi_display_uninit_dsi(struct omap_dss_device *dssdev, |
Tomi Valkeinen | 22d6d67 | 2010-10-11 11:33:30 +0300 | [diff] [blame] | 4389 | bool disconnect_lanes, bool enter_ulps) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4390 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 4391 | struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev); |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 4392 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
Archit Taneja | 5a8b572 | 2011-05-12 17:26:29 +0530 | [diff] [blame] | 4393 | int dsi_module = dsi_get_dsidev_id(dsidev); |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 4394 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 4395 | if (enter_ulps && !dsi->ulps_enabled) |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 4396 | dsi_enter_ulps(dsidev); |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 4397 | |
Ville Syrjälä | d737010 | 2010-04-22 22:50:09 +0200 | [diff] [blame] | 4398 | /* disable interface */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 4399 | dsi_if_enable(dsidev, 0); |
| 4400 | dsi_vc_enable(dsidev, 0, 0); |
| 4401 | dsi_vc_enable(dsidev, 1, 0); |
| 4402 | dsi_vc_enable(dsidev, 2, 0); |
| 4403 | dsi_vc_enable(dsidev, 3, 0); |
Ville Syrjälä | d737010 | 2010-04-22 22:50:09 +0200 | [diff] [blame] | 4404 | |
Archit Taneja | 89a35e5 | 2011-04-12 13:52:23 +0530 | [diff] [blame] | 4405 | dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK); |
Archit Taneja | 5a8b572 | 2011-05-12 17:26:29 +0530 | [diff] [blame] | 4406 | dss_select_dsi_clk_source(dsi_module, OMAP_DSS_CLK_SRC_FCK); |
Tomi Valkeinen | 5e78509 | 2011-08-10 11:25:36 +0300 | [diff] [blame] | 4407 | dss_select_lcd_clk_source(dssdev->manager->id, OMAP_DSS_CLK_SRC_FCK); |
Tomi Valkeinen | 5bc416c | 2011-06-15 15:21:12 +0300 | [diff] [blame] | 4408 | dsi_cio_uninit(dssdev); |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 4409 | dsi_pll_uninit(dsidev, disconnect_lanes); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4410 | } |
| 4411 | |
Tomi Valkeinen | 37ac60e | 2010-01-12 15:12:07 +0200 | [diff] [blame] | 4412 | int omapdss_dsi_display_enable(struct omap_dss_device *dssdev) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4413 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 4414 | struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev); |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 4415 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4416 | int r = 0; |
| 4417 | |
| 4418 | DSSDBG("dsi_display_enable\n"); |
| 4419 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 4420 | WARN_ON(!dsi_bus_is_locked(dsidev)); |
Tomi Valkeinen | 37ac60e | 2010-01-12 15:12:07 +0200 | [diff] [blame] | 4421 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 4422 | mutex_lock(&dsi->lock); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4423 | |
Tomi Valkeinen | 05e1d60 | 2011-06-23 16:38:21 +0300 | [diff] [blame] | 4424 | if (dssdev->manager == NULL) { |
| 4425 | DSSERR("failed to enable display: no manager\n"); |
| 4426 | r = -ENODEV; |
| 4427 | goto err_start_dev; |
| 4428 | } |
| 4429 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4430 | r = omap_dss_start_device(dssdev); |
| 4431 | if (r) { |
| 4432 | DSSERR("failed to start device\n"); |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 4433 | goto err_start_dev; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4434 | } |
| 4435 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 4436 | r = dsi_runtime_get(dsidev); |
| 4437 | if (r) |
| 4438 | goto err_get_dsi; |
| 4439 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 4440 | dsi_enable_pll_clock(dsidev, 1); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4441 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 4442 | _dsi_initialize_irq(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4443 | |
| 4444 | r = dsi_display_init_dispc(dssdev); |
| 4445 | if (r) |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 4446 | goto err_init_dispc; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4447 | |
| 4448 | r = dsi_display_init_dsi(dssdev); |
| 4449 | if (r) |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 4450 | goto err_init_dsi; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4451 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 4452 | mutex_unlock(&dsi->lock); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4453 | |
| 4454 | return 0; |
| 4455 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 4456 | err_init_dsi: |
Tomi Valkeinen | 37ac60e | 2010-01-12 15:12:07 +0200 | [diff] [blame] | 4457 | dsi_display_uninit_dispc(dssdev); |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 4458 | err_init_dispc: |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 4459 | dsi_enable_pll_clock(dsidev, 0); |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 4460 | dsi_runtime_put(dsidev); |
| 4461 | err_get_dsi: |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4462 | omap_dss_stop_device(dssdev); |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 4463 | err_start_dev: |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 4464 | mutex_unlock(&dsi->lock); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4465 | DSSDBG("dsi_display_enable FAILED\n"); |
| 4466 | return r; |
| 4467 | } |
Tomi Valkeinen | 37ac60e | 2010-01-12 15:12:07 +0200 | [diff] [blame] | 4468 | EXPORT_SYMBOL(omapdss_dsi_display_enable); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4469 | |
Tomi Valkeinen | 2a89dc1 | 2010-07-30 12:39:34 +0300 | [diff] [blame] | 4470 | void omapdss_dsi_display_disable(struct omap_dss_device *dssdev, |
Tomi Valkeinen | 22d6d67 | 2010-10-11 11:33:30 +0300 | [diff] [blame] | 4471 | bool disconnect_lanes, bool enter_ulps) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4472 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 4473 | struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev); |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 4474 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 4475 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4476 | DSSDBG("dsi_display_disable\n"); |
| 4477 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 4478 | WARN_ON(!dsi_bus_is_locked(dsidev)); |
Tomi Valkeinen | 37ac60e | 2010-01-12 15:12:07 +0200 | [diff] [blame] | 4479 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 4480 | mutex_lock(&dsi->lock); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4481 | |
Tomi Valkeinen | 15ffa1d | 2011-06-16 14:34:06 +0300 | [diff] [blame] | 4482 | dsi_sync_vc(dsidev, 0); |
| 4483 | dsi_sync_vc(dsidev, 1); |
| 4484 | dsi_sync_vc(dsidev, 2); |
| 4485 | dsi_sync_vc(dsidev, 3); |
| 4486 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4487 | dsi_display_uninit_dispc(dssdev); |
| 4488 | |
Tomi Valkeinen | 22d6d67 | 2010-10-11 11:33:30 +0300 | [diff] [blame] | 4489 | dsi_display_uninit_dsi(dssdev, disconnect_lanes, enter_ulps); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4490 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 4491 | dsi_runtime_put(dsidev); |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 4492 | dsi_enable_pll_clock(dsidev, 0); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4493 | |
| 4494 | omap_dss_stop_device(dssdev); |
Tomi Valkeinen | 37ac60e | 2010-01-12 15:12:07 +0200 | [diff] [blame] | 4495 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 4496 | mutex_unlock(&dsi->lock); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4497 | } |
Tomi Valkeinen | 37ac60e | 2010-01-12 15:12:07 +0200 | [diff] [blame] | 4498 | EXPORT_SYMBOL(omapdss_dsi_display_disable); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4499 | |
Tomi Valkeinen | 225b650 | 2010-01-11 15:11:01 +0200 | [diff] [blame] | 4500 | int omapdss_dsi_enable_te(struct omap_dss_device *dssdev, bool enable) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4501 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 4502 | struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev); |
| 4503 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
| 4504 | |
| 4505 | dsi->te_enabled = enable; |
Tomi Valkeinen | 225b650 | 2010-01-11 15:11:01 +0200 | [diff] [blame] | 4506 | return 0; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4507 | } |
Tomi Valkeinen | 225b650 | 2010-01-11 15:11:01 +0200 | [diff] [blame] | 4508 | EXPORT_SYMBOL(omapdss_dsi_enable_te); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4509 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4510 | void dsi_get_overlay_fifo_thresholds(enum omap_plane plane, |
Tomi Valkeinen | 5ed8cf5 | 2011-06-21 09:35:36 +0300 | [diff] [blame] | 4511 | u32 fifo_size, u32 burst_size, |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4512 | u32 *fifo_low, u32 *fifo_high) |
| 4513 | { |
Tomi Valkeinen | 5ed8cf5 | 2011-06-21 09:35:36 +0300 | [diff] [blame] | 4514 | *fifo_high = fifo_size - burst_size; |
| 4515 | *fifo_low = fifo_size - burst_size * 2; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4516 | } |
| 4517 | |
| 4518 | int dsi_init_display(struct omap_dss_device *dssdev) |
| 4519 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 4520 | struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev); |
| 4521 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
Archit Taneja | 75d7247 | 2011-05-16 15:17:08 +0530 | [diff] [blame] | 4522 | int dsi_module = dsi_get_dsidev_id(dsidev); |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 4523 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4524 | DSSDBG("DSI init\n"); |
| 4525 | |
Archit Taneja | 7e951ee | 2011-07-22 12:45:04 +0530 | [diff] [blame] | 4526 | if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_CMD_MODE) { |
| 4527 | dssdev->caps = OMAP_DSS_DISPLAY_CAP_MANUAL_UPDATE | |
| 4528 | OMAP_DSS_DISPLAY_CAP_TEAR_ELIM; |
| 4529 | } |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4530 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 4531 | if (dsi->vdds_dsi_reg == NULL) { |
Tomi Valkeinen | 5f42f2c | 2011-02-22 15:53:46 +0200 | [diff] [blame] | 4532 | struct regulator *vdds_dsi; |
| 4533 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 4534 | vdds_dsi = regulator_get(&dsi->pdev->dev, "vdds_dsi"); |
Tomi Valkeinen | 5f42f2c | 2011-02-22 15:53:46 +0200 | [diff] [blame] | 4535 | |
| 4536 | if (IS_ERR(vdds_dsi)) { |
| 4537 | DSSERR("can't get VDDS_DSI regulator\n"); |
| 4538 | return PTR_ERR(vdds_dsi); |
| 4539 | } |
| 4540 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 4541 | dsi->vdds_dsi_reg = vdds_dsi; |
Tomi Valkeinen | 5f42f2c | 2011-02-22 15:53:46 +0200 | [diff] [blame] | 4542 | } |
| 4543 | |
Tomi Valkeinen | d982085 | 2011-10-12 15:05:59 +0300 | [diff] [blame^] | 4544 | if (dsi_get_num_lanes_used(dssdev) > dsi->num_lanes_supported) { |
| 4545 | DSSERR("DSI%d can't support more than %d lanes\n", |
| 4546 | dsi_module + 1, dsi->num_lanes_supported); |
Archit Taneja | 75d7247 | 2011-05-16 15:17:08 +0530 | [diff] [blame] | 4547 | return -EINVAL; |
| 4548 | } |
| 4549 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4550 | return 0; |
| 4551 | } |
| 4552 | |
Archit Taneja | 5ee3c14 | 2011-03-02 12:35:53 +0530 | [diff] [blame] | 4553 | int omap_dsi_request_vc(struct omap_dss_device *dssdev, int *channel) |
| 4554 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 4555 | struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev); |
| 4556 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
Archit Taneja | 5ee3c14 | 2011-03-02 12:35:53 +0530 | [diff] [blame] | 4557 | int i; |
| 4558 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 4559 | for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) { |
| 4560 | if (!dsi->vc[i].dssdev) { |
| 4561 | dsi->vc[i].dssdev = dssdev; |
Archit Taneja | 5ee3c14 | 2011-03-02 12:35:53 +0530 | [diff] [blame] | 4562 | *channel = i; |
| 4563 | return 0; |
| 4564 | } |
| 4565 | } |
| 4566 | |
| 4567 | DSSERR("cannot get VC for display %s", dssdev->name); |
| 4568 | return -ENOSPC; |
| 4569 | } |
| 4570 | EXPORT_SYMBOL(omap_dsi_request_vc); |
| 4571 | |
| 4572 | int omap_dsi_set_vc_id(struct omap_dss_device *dssdev, int channel, int vc_id) |
| 4573 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 4574 | struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev); |
| 4575 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
| 4576 | |
Archit Taneja | 5ee3c14 | 2011-03-02 12:35:53 +0530 | [diff] [blame] | 4577 | if (vc_id < 0 || vc_id > 3) { |
| 4578 | DSSERR("VC ID out of range\n"); |
| 4579 | return -EINVAL; |
| 4580 | } |
| 4581 | |
| 4582 | if (channel < 0 || channel > 3) { |
| 4583 | DSSERR("Virtual Channel out of range\n"); |
| 4584 | return -EINVAL; |
| 4585 | } |
| 4586 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 4587 | if (dsi->vc[channel].dssdev != dssdev) { |
Archit Taneja | 5ee3c14 | 2011-03-02 12:35:53 +0530 | [diff] [blame] | 4588 | DSSERR("Virtual Channel not allocated to display %s\n", |
| 4589 | dssdev->name); |
| 4590 | return -EINVAL; |
| 4591 | } |
| 4592 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 4593 | dsi->vc[channel].vc_id = vc_id; |
Archit Taneja | 5ee3c14 | 2011-03-02 12:35:53 +0530 | [diff] [blame] | 4594 | |
| 4595 | return 0; |
| 4596 | } |
| 4597 | EXPORT_SYMBOL(omap_dsi_set_vc_id); |
| 4598 | |
| 4599 | void omap_dsi_release_vc(struct omap_dss_device *dssdev, int channel) |
| 4600 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 4601 | struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev); |
| 4602 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
| 4603 | |
Archit Taneja | 5ee3c14 | 2011-03-02 12:35:53 +0530 | [diff] [blame] | 4604 | if ((channel >= 0 && channel <= 3) && |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 4605 | dsi->vc[channel].dssdev == dssdev) { |
| 4606 | dsi->vc[channel].dssdev = NULL; |
| 4607 | dsi->vc[channel].vc_id = 0; |
Archit Taneja | 5ee3c14 | 2011-03-02 12:35:53 +0530 | [diff] [blame] | 4608 | } |
| 4609 | } |
| 4610 | EXPORT_SYMBOL(omap_dsi_release_vc); |
| 4611 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 4612 | void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev) |
Tomi Valkeinen | e406f90 | 2010-06-09 15:28:12 +0300 | [diff] [blame] | 4613 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 4614 | if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 7, 1) != 1) |
Archit Taneja | 067a57e | 2011-03-02 11:57:25 +0530 | [diff] [blame] | 4615 | DSSERR("%s (%s) not active\n", |
Archit Taneja | 89a35e5 | 2011-04-12 13:52:23 +0530 | [diff] [blame] | 4616 | dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC), |
| 4617 | dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC)); |
Tomi Valkeinen | e406f90 | 2010-06-09 15:28:12 +0300 | [diff] [blame] | 4618 | } |
| 4619 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 4620 | void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev) |
Tomi Valkeinen | e406f90 | 2010-06-09 15:28:12 +0300 | [diff] [blame] | 4621 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 4622 | if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 8, 1) != 1) |
Archit Taneja | 067a57e | 2011-03-02 11:57:25 +0530 | [diff] [blame] | 4623 | DSSERR("%s (%s) not active\n", |
Archit Taneja | 89a35e5 | 2011-04-12 13:52:23 +0530 | [diff] [blame] | 4624 | dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI), |
| 4625 | dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI)); |
Tomi Valkeinen | e406f90 | 2010-06-09 15:28:12 +0300 | [diff] [blame] | 4626 | } |
| 4627 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 4628 | static void dsi_calc_clock_param_ranges(struct platform_device *dsidev) |
Taneja, Archit | 4964111 | 2011-03-14 23:28:23 -0500 | [diff] [blame] | 4629 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 4630 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
| 4631 | |
| 4632 | dsi->regn_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGN); |
| 4633 | dsi->regm_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM); |
| 4634 | dsi->regm_dispc_max = |
| 4635 | dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DISPC); |
| 4636 | dsi->regm_dsi_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DSI); |
| 4637 | dsi->fint_min = dss_feat_get_param_min(FEAT_PARAM_DSIPLL_FINT); |
| 4638 | dsi->fint_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_FINT); |
| 4639 | dsi->lpdiv_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_LPDIV); |
Taneja, Archit | 4964111 | 2011-03-14 23:28:23 -0500 | [diff] [blame] | 4640 | } |
| 4641 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 4642 | static int dsi_get_clocks(struct platform_device *dsidev) |
| 4643 | { |
| 4644 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
| 4645 | struct clk *clk; |
| 4646 | |
| 4647 | clk = clk_get(&dsidev->dev, "fck"); |
| 4648 | if (IS_ERR(clk)) { |
| 4649 | DSSERR("can't get fck\n"); |
| 4650 | return PTR_ERR(clk); |
| 4651 | } |
| 4652 | |
| 4653 | dsi->dss_clk = clk; |
| 4654 | |
Tomi Valkeinen | bfe4f8d | 2011-08-04 11:22:54 +0300 | [diff] [blame] | 4655 | clk = clk_get(&dsidev->dev, "sys_clk"); |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 4656 | if (IS_ERR(clk)) { |
| 4657 | DSSERR("can't get sys_clk\n"); |
| 4658 | clk_put(dsi->dss_clk); |
| 4659 | dsi->dss_clk = NULL; |
| 4660 | return PTR_ERR(clk); |
| 4661 | } |
| 4662 | |
| 4663 | dsi->sys_clk = clk; |
| 4664 | |
| 4665 | return 0; |
| 4666 | } |
| 4667 | |
| 4668 | static void dsi_put_clocks(struct platform_device *dsidev) |
| 4669 | { |
| 4670 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
| 4671 | |
| 4672 | if (dsi->dss_clk) |
| 4673 | clk_put(dsi->dss_clk); |
| 4674 | if (dsi->sys_clk) |
| 4675 | clk_put(dsi->sys_clk); |
| 4676 | } |
| 4677 | |
Tomi Valkeinen | b98482e | 2011-05-16 13:52:51 +0300 | [diff] [blame] | 4678 | /* DSI1 HW IP initialisation */ |
Tomi Valkeinen | 7c68dd9 | 2011-08-03 14:00:57 +0300 | [diff] [blame] | 4679 | static int omap_dsihw_probe(struct platform_device *dsidev) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4680 | { |
Tomi Valkeinen | d1f5857e | 2010-07-30 11:57:57 +0300 | [diff] [blame] | 4681 | struct omap_display_platform_data *dss_plat_data; |
| 4682 | struct omap_dss_board_info *board_info; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4683 | u32 rev; |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 4684 | int r, i, dsi_module = dsi_get_dsidev_id(dsidev); |
Senthilvadivu Guruswamy | ea9da36 | 2011-01-24 06:22:04 +0000 | [diff] [blame] | 4685 | struct resource *dsi_mem; |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 4686 | struct dsi_data *dsi; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4687 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 4688 | dsi = kzalloc(sizeof(*dsi), GFP_KERNEL); |
| 4689 | if (!dsi) { |
| 4690 | r = -ENOMEM; |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 4691 | goto err_alloc; |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 4692 | } |
| 4693 | |
| 4694 | dsi->pdev = dsidev; |
| 4695 | dsi_pdev_map[dsi_module] = dsidev; |
| 4696 | dev_set_drvdata(&dsidev->dev, dsi); |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 4697 | |
| 4698 | dss_plat_data = dsidev->dev.platform_data; |
Tomi Valkeinen | d1f5857e | 2010-07-30 11:57:57 +0300 | [diff] [blame] | 4699 | board_info = dss_plat_data->board_data; |
Tomi Valkeinen | 5bc416c | 2011-06-15 15:21:12 +0300 | [diff] [blame] | 4700 | dsi->enable_pads = board_info->dsi_enable_pads; |
| 4701 | dsi->disable_pads = board_info->dsi_disable_pads; |
Tomi Valkeinen | d1f5857e | 2010-07-30 11:57:57 +0300 | [diff] [blame] | 4702 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 4703 | spin_lock_init(&dsi->irq_lock); |
| 4704 | spin_lock_init(&dsi->errors_lock); |
| 4705 | dsi->errors = 0; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4706 | |
Tomi Valkeinen | dfc0fd8 | 2009-12-17 14:35:21 +0200 | [diff] [blame] | 4707 | #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 4708 | spin_lock_init(&dsi->irq_stats_lock); |
| 4709 | dsi->irq_stats.last_reset = jiffies; |
Tomi Valkeinen | dfc0fd8 | 2009-12-17 14:35:21 +0200 | [diff] [blame] | 4710 | #endif |
| 4711 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 4712 | mutex_init(&dsi->lock); |
| 4713 | sema_init(&dsi->bus_lock, 1); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4714 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 4715 | r = dsi_get_clocks(dsidev); |
| 4716 | if (r) |
| 4717 | goto err_get_clk; |
| 4718 | |
| 4719 | pm_runtime_enable(&dsidev->dev); |
| 4720 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 4721 | INIT_DELAYED_WORK_DEFERRABLE(&dsi->framedone_timeout_work, |
| 4722 | dsi_framedone_timeout_work_callback); |
| 4723 | |
| 4724 | #ifdef DSI_CATCH_MISSING_TE |
| 4725 | init_timer(&dsi->te_timer); |
| 4726 | dsi->te_timer.function = dsi_te_timeout; |
| 4727 | dsi->te_timer.data = 0; |
| 4728 | #endif |
| 4729 | dsi_mem = platform_get_resource(dsi->pdev, IORESOURCE_MEM, 0); |
| 4730 | if (!dsi_mem) { |
| 4731 | DSSERR("can't get IORESOURCE_MEM DSI\n"); |
| 4732 | r = -EINVAL; |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 4733 | goto err_ioremap; |
archit taneja | affe360 | 2011-02-23 08:41:03 +0000 | [diff] [blame] | 4734 | } |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 4735 | dsi->base = ioremap(dsi_mem->start, resource_size(dsi_mem)); |
| 4736 | if (!dsi->base) { |
| 4737 | DSSERR("can't ioremap DSI\n"); |
| 4738 | r = -ENOMEM; |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 4739 | goto err_ioremap; |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 4740 | } |
| 4741 | dsi->irq = platform_get_irq(dsi->pdev, 0); |
| 4742 | if (dsi->irq < 0) { |
| 4743 | DSSERR("platform_get_irq failed\n"); |
| 4744 | r = -ENODEV; |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 4745 | goto err_get_irq; |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 4746 | } |
archit taneja | affe360 | 2011-02-23 08:41:03 +0000 | [diff] [blame] | 4747 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 4748 | r = request_irq(dsi->irq, omap_dsi_irq_handler, IRQF_SHARED, |
| 4749 | dev_name(&dsidev->dev), dsi->pdev); |
archit taneja | affe360 | 2011-02-23 08:41:03 +0000 | [diff] [blame] | 4750 | if (r < 0) { |
| 4751 | DSSERR("request_irq failed\n"); |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 4752 | goto err_get_irq; |
archit taneja | affe360 | 2011-02-23 08:41:03 +0000 | [diff] [blame] | 4753 | } |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4754 | |
Archit Taneja | 5ee3c14 | 2011-03-02 12:35:53 +0530 | [diff] [blame] | 4755 | /* DSI VCs initialization */ |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 4756 | for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) { |
Archit Taneja | d604914 | 2011-08-22 11:58:08 +0530 | [diff] [blame] | 4757 | dsi->vc[i].source = DSI_VC_SOURCE_L4; |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 4758 | dsi->vc[i].dssdev = NULL; |
| 4759 | dsi->vc[i].vc_id = 0; |
Archit Taneja | 5ee3c14 | 2011-03-02 12:35:53 +0530 | [diff] [blame] | 4760 | } |
| 4761 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 4762 | dsi_calc_clock_param_ranges(dsidev); |
Taneja, Archit | 4964111 | 2011-03-14 23:28:23 -0500 | [diff] [blame] | 4763 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 4764 | r = dsi_runtime_get(dsidev); |
| 4765 | if (r) |
| 4766 | goto err_get_dsi; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4767 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 4768 | rev = dsi_read_reg(dsidev, DSI_REVISION); |
| 4769 | dev_dbg(&dsidev->dev, "OMAP DSI rev %d.%d\n", |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4770 | FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0)); |
| 4771 | |
Tomi Valkeinen | d982085 | 2011-10-12 15:05:59 +0300 | [diff] [blame^] | 4772 | /* DSI on OMAP3 doesn't have register DSI_GNQ, set number |
| 4773 | * of data to 3 by default */ |
| 4774 | if (dss_has_feature(FEAT_DSI_GNQ)) |
| 4775 | /* NB_DATA_LANES */ |
| 4776 | dsi->num_lanes_supported = 1 + REG_GET(dsidev, DSI_GNQ, 11, 9); |
| 4777 | else |
| 4778 | dsi->num_lanes_supported = 3; |
Archit Taneja | 75d7247 | 2011-05-16 15:17:08 +0530 | [diff] [blame] | 4779 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 4780 | dsi_runtime_put(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4781 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4782 | return 0; |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 4783 | |
| 4784 | err_get_dsi: |
| 4785 | free_irq(dsi->irq, dsi->pdev); |
| 4786 | err_get_irq: |
Archit Taneja | 49dbf58 | 2011-05-16 15:17:07 +0530 | [diff] [blame] | 4787 | iounmap(dsi->base); |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 4788 | err_ioremap: |
| 4789 | pm_runtime_disable(&dsidev->dev); |
| 4790 | err_get_clk: |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 4791 | kfree(dsi); |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 4792 | err_alloc: |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4793 | return r; |
| 4794 | } |
| 4795 | |
Tomi Valkeinen | 7c68dd9 | 2011-08-03 14:00:57 +0300 | [diff] [blame] | 4796 | static int omap_dsihw_remove(struct platform_device *dsidev) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4797 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 4798 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
| 4799 | |
Tomi Valkeinen | b98482e | 2011-05-16 13:52:51 +0300 | [diff] [blame] | 4800 | WARN_ON(dsi->scp_clk_refcount > 0); |
| 4801 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 4802 | pm_runtime_disable(&dsidev->dev); |
| 4803 | |
| 4804 | dsi_put_clocks(dsidev); |
| 4805 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 4806 | if (dsi->vdds_dsi_reg != NULL) { |
| 4807 | if (dsi->vdds_dsi_enabled) { |
| 4808 | regulator_disable(dsi->vdds_dsi_reg); |
| 4809 | dsi->vdds_dsi_enabled = false; |
Tomi Valkeinen | 88257b2 | 2010-12-20 16:26:22 +0200 | [diff] [blame] | 4810 | } |
| 4811 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 4812 | regulator_put(dsi->vdds_dsi_reg); |
| 4813 | dsi->vdds_dsi_reg = NULL; |
Senthilvadivu Guruswamy | c8aac01 | 2011-01-24 06:22:02 +0000 | [diff] [blame] | 4814 | } |
| 4815 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 4816 | free_irq(dsi->irq, dsi->pdev); |
| 4817 | iounmap(dsi->base); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4818 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 4819 | kfree(dsi); |
Tomi Valkeinen | 0f16aa0 | 2010-04-12 09:57:19 +0300 | [diff] [blame] | 4820 | |
Senthilvadivu Guruswamy | c8aac01 | 2011-01-24 06:22:02 +0000 | [diff] [blame] | 4821 | return 0; |
| 4822 | } |
| 4823 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 4824 | static int dsi_runtime_suspend(struct device *dev) |
| 4825 | { |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 4826 | dispc_runtime_put(); |
| 4827 | dss_runtime_put(); |
| 4828 | |
| 4829 | return 0; |
| 4830 | } |
| 4831 | |
| 4832 | static int dsi_runtime_resume(struct device *dev) |
| 4833 | { |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 4834 | int r; |
| 4835 | |
| 4836 | r = dss_runtime_get(); |
| 4837 | if (r) |
| 4838 | goto err_get_dss; |
| 4839 | |
| 4840 | r = dispc_runtime_get(); |
| 4841 | if (r) |
| 4842 | goto err_get_dispc; |
| 4843 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 4844 | return 0; |
| 4845 | |
| 4846 | err_get_dispc: |
| 4847 | dss_runtime_put(); |
| 4848 | err_get_dss: |
| 4849 | return r; |
| 4850 | } |
| 4851 | |
| 4852 | static const struct dev_pm_ops dsi_pm_ops = { |
| 4853 | .runtime_suspend = dsi_runtime_suspend, |
| 4854 | .runtime_resume = dsi_runtime_resume, |
| 4855 | }; |
| 4856 | |
Tomi Valkeinen | 7c68dd9 | 2011-08-03 14:00:57 +0300 | [diff] [blame] | 4857 | static struct platform_driver omap_dsihw_driver = { |
| 4858 | .probe = omap_dsihw_probe, |
| 4859 | .remove = omap_dsihw_remove, |
Senthilvadivu Guruswamy | c8aac01 | 2011-01-24 06:22:02 +0000 | [diff] [blame] | 4860 | .driver = { |
Tomi Valkeinen | 7c68dd9 | 2011-08-03 14:00:57 +0300 | [diff] [blame] | 4861 | .name = "omapdss_dsi", |
Senthilvadivu Guruswamy | c8aac01 | 2011-01-24 06:22:02 +0000 | [diff] [blame] | 4862 | .owner = THIS_MODULE, |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 4863 | .pm = &dsi_pm_ops, |
Senthilvadivu Guruswamy | c8aac01 | 2011-01-24 06:22:02 +0000 | [diff] [blame] | 4864 | }, |
| 4865 | }; |
| 4866 | |
| 4867 | int dsi_init_platform_driver(void) |
| 4868 | { |
Tomi Valkeinen | 7c68dd9 | 2011-08-03 14:00:57 +0300 | [diff] [blame] | 4869 | return platform_driver_register(&omap_dsihw_driver); |
Senthilvadivu Guruswamy | c8aac01 | 2011-01-24 06:22:02 +0000 | [diff] [blame] | 4870 | } |
| 4871 | |
| 4872 | void dsi_uninit_platform_driver(void) |
| 4873 | { |
Tomi Valkeinen | 7c68dd9 | 2011-08-03 14:00:57 +0300 | [diff] [blame] | 4874 | return platform_driver_unregister(&omap_dsihw_driver); |
Senthilvadivu Guruswamy | c8aac01 | 2011-01-24 06:22:02 +0000 | [diff] [blame] | 4875 | } |